

# Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com

# PSoC 6 MCU: CY8C61x6, CY8C61x7 Datasheet

# PSoC 61 MCU

## **General Description**

PSoC<sup>®</sup> 6 MCU is a high-performance, ultra-low-power and secure MCU platform, purpose-built for IoT applications. The CY8C61x6/7 product line, based on the PSoC 6 MCU platform, is a combination of a high-performance microcontroller with low-power flash technology, digital programmable logic, high-performance analog-to-digital conversion and standard communication and timing peripherals.

#### **Features**

## 32-bit Dual CPU Subsystem

**Note:** In PSoC 61 the Cortex M0+ is reserved for system functions, and is not available for applications.

- 150-MHz Arm<sup>®</sup> Cortex<sup>®</sup>-M4F (CM4) CPU with single-cycle multiply, floating point, and memory protection unit (MPU)
- 100-MHz Cortex-M0+ (CM0+) CPU with single-cycle multiply and MPU
- Core logic operation at either 1.1 V or 0.9 V, depending on the part selected. See Ordering Information.
- Active CPU current slope with 1.1-V core operation
  - □ Cortex-M4: 40 µA/MHz□ Cortex-M0+: 20 µA/MHz
- Active CPU current slope with 0.9-V core operation
  - □ Cortex-M4: 22 μA/MHz □ Cortex-M0+: 15 μA/MHz
- Two DMA controllers with 16 channels each

## **Memory Subsystem**

- 1-MB application flash, 32-KB auxiliary flash (AUXflash), and 32-KB supervisory flash (SFlash); read-while-write (RWW) support. Two 8-KB flash caches, one for each CPU.
- 288-KB SRAM with power and data retention control
- One-time-programmable (OTP) 1-Kb eFuse array

## Low-Power 1.7-V to 3.6-V Operation

- Six power modes for fine-grained power management
- Deep Sleep mode current of 7 µA with 64-KB SRAM retention
- On-chip Single-In Multiple Out (SIMO) DC-DC buck converter, <1 µA quiescent current
- Backup domain with 64 bytes of memory and real-time clock

## Flexible Clocking Options

- 8-MHz Internal Main Oscillator (IMO) with ±2% accuracy
- Ultra-low-power 32-kHz Internal Low-speed Oscillator (ILO)
- On-chip crystal oscillators (16 to 35 MHz, and 32 kHz)
- Phase-locked loop (PLL) for multiplying clock frequencies
- Frequency-locked loop (FLL) for multiplying IMO frequency
- Integer and fractional peripheral clock dividers

## Quad SPI (QSPI)/Serial Memory Interface (SMIF)

- Execute-In-Place (XIP) from external quad SPI Flash
- On-the-fly encryption and decryption
- 4-KB cache for greater XIP performance with lower power
- Supports single, dual, quad, dual-quad, and octal interfaces with throughput up to 640 Mbps

## Segment LCD Drive

■ Supports up to 99 segments and up to 8 commons

## **Serial Communication**

- Nine run-time configurable serial communication blocks (SCBs)
  - □ Eight SCBs: configurable as SPI, I<sup>2</sup>C, or UART
     □ One Deep Sleep SCB: configurable as SPI or I<sup>2</sup>C
- USB full-speed device interface

## **Audio Subsystem**

■ Two pulse density modulation (PDM) channels and one I<sup>2</sup>S channel with time division multiplexed (TDM) mode

## Timing and Pulse-Width Modulation

- Thirty-two timer/counter/pulse-width modulators (TCPWM)
- Center-aligned, edge, and pseudo-random modes
- Comparator-based triggering of Kill signals

## **Programmable Analog**

- 12-bit 1-Msps SAR ADC with differential and single-ended modes and 16-channel sequencer with result averaging
- Two low-power comparators available in Deep Sleep and Hibernate modes
- Built-in temperature sensor connected to ADC
- One 12-bit voltage-mode digital-to-analog converter (DAC) with < 2-µs settling time
- Two opamps with low-power operation modes

## **Up to 100 Programmable GPIOs**

- Two Smart I/O™ ports (16 I/Os) enable Boolean operations on GPIO pins; available during system Deep Sleep
- Programmable drive modes, strengths, and slew rates
- Six overvoltage-tolerant (OVT) pins

Cypress Semiconductor Corporation
Document Number: 002-21414 Rev. \*K

198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Revised November 10, 2020



## **Capacitive Sensing**

- Cypress CapSense<sup>®</sup> provides best-in-class signal-to-noise ratio (SNR), liquid tolerance, and proximity sensing
- Enables dynamic usage of both self and mutual sensing
- Automatic hardware tuning (SmartSense™)

## **Security Built into Platform Architecture**

- All Debug and Test ingress paths can be disabled
- Up to eight Protection Contexts

## **Cryptography Accelerator**

- Hardware acceleration for symmetric and asymmetric cryptographic methods and hash functions
- True random number generation (TRNG) function

## **Programmable Digital**

- Twelve programmable logic blocks, each with 8 Macrocells and an 8-bit data path (called universal digital blocks or UDBs)
- Usable as drag-and-drop Boolean primitives (gates, registers), or as Verilog-programmable blocks
- Cypress-provided peripheral component library using UDBs to implement functions such as communication peripherals (for example, LIN, UART, SPI, I<sup>2</sup>C, S/PDIF and other protocols), Waveform Generators, Pseudo-Random Sequence (PRS) generation, and many other functions.

## **Profiler**

■ Eight counters provide event or duration monitoring of on-chip resources

## **Packages**

- 124-BGA
- 80-WLCSP (in 0.33 and 0.43 mm heights)
- Thin 80-WLCSP (0.33 mm height) (qualification in process)

Document Number: 002-21414 Rev. \*K Page 2 of 78

# PSoC 6 MCU: CY8C61x6, CY8C61x7 Datasheet



## Contents

| Development Ecosystem         | 4  |
|-------------------------------|----|
| PSoC 6 MCU Resources          |    |
| ModusToolbox Software         |    |
| PSoC Creator™                 | 6  |
| Blocks and Functionality      | 7  |
| Functional Description        |    |
| CPU and Memory Subsystem      |    |
| System Resources              |    |
| Programmable Analog Subsystem |    |
| Programmable Digital          |    |
| Fixed-Function Digital        | 17 |
| GPIO                          |    |
| Special-Function Peripherals  | 19 |
| Pinouts                       | 22 |
| Power Supply Considerations   |    |
| Electrical Specifications     | 38 |
| Absolute Maximum Ratings      | 38 |
| Device-Level Specifications   | 38 |

| Analog Peripherals                      | 45 |
|-----------------------------------------|----|
| Digital Peripherals                     | 54 |
| Memory                                  | 56 |
| System Resources                        | 57 |
| Ordering Information                    | 65 |
| PSoC 6 MPN Decoder                      | 66 |
| Packaging                               | 67 |
| Acronyms                                |    |
| Document Conventions                    |    |
| Unit of Measure                         | 73 |
| Errata                                  | 74 |
| Revision History                        |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         |    |
| Cypress Developer Community             | 78 |
| Technical Support                       | 78 |



## **Development Ecosystem**

## **PSoC 6 MCU Resources**

Cypress provides a wealth of data at <a href="www.cypress.com">www.cypress.com</a> to help you select the right PSoC device and quickly and effectively integrate it into your design. The following is an abbreviated, hyperlinked list of resources for PSoC 6 MCU:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 6 MCU
- Application Notes cover a broad range of topics, from basic to advanced level, and include the following:
  - □ AN221774: Getting Started with PSoC 6 MCU
  - □ AN210781: Getting Started with PSoC 6 MCU with BLE
  - □ AN218241: PSoC 6 MCU Hardware Design Guide
  - □ AN213924: PSoC 6 MCU Device Firmware Update Guide
  - □ AN219528: PSoC 6 MCU Power Reduction Techniques
  - □ AN85951: PSoC 4, PSoC 6 MCU CapSense Design Guide
- Code Examples demonstrate product features and usage, and are also available on Cypress GitHub repositories.
- Technical Reference Manuals (TRMs) provide detailed descriptions of PSoC 6 MCU architecture and registers.

- PSoC 6 MCU Programming Specification provides the information necessary to program PSoC 6 MCU nonvolatile memory.
- Development Tools
  - ModusToolbox® software enables cross platform code development with a robust suite of tools and software libraries.
  - □ There is no kit available for the PSoC 61 product line. However, the CY8CKIT-062-WiFi-BT PSoC 6 WiFi-BT Pioneer Kit is available: a low-cost hardware platform that enables design and debug of the PSoC 62 CY8C62x6/7 product line, and the CYW4343W Wi-Fi + Bluetooth Combo Chip.
  - PSoC 6 CAD libraries provide footprint and schematic support for common tools. BSDL files and IBIS models are also available.
- Training Videos are available on a wide range of topics including the PSoC 6 MCU 101 series.
- Cypress Developer Community enables connection with fellow PSoC developers around the world, 24 hours a day, 7 days a week, and hosts a dedicated PSoC 6 MCU Community.

Document Number: 002-21414 Rev. \*K Page 4 of 78



#### ModusToolbox Software

ModusToolbox Software is Cypress' comprehensive collection of multi-platform tools and software libraries that enable an immersive development experience for creating converged MCU and wireless systems. It is:

- Comprehensive it has the resources you need
- Flexible you can use the resources in your own workflow
- Atomic you can get just the resources you want

Cypress provides a large collection of code repositories on GitHub. This includes:

- Board Support Packages (BSPs) aligned with Cypress kits
- Low-level resources, including a hardware abstraction layer (HAL) and peripheral driver library (PDL)
- Middleware enabling industry-leading features such as CapSense®, Bluetooth Low Energy (BLE), and mesh networks
- An extensive set of thoroughly tested code example applications

**Note:** The HAL provides a high-level, simplified interface to configure and use the hardware blocks on Cypress MCUs. It is a generic interface that can be used across multiple product families. For example, it wraps the PSoC 6 PDL with a simplified API, but the PDL exposes all low-level peripheral functionality. You can leverage the HAL's simpler and more generic interface for most of an application, even if one portion requires finer-grained control.

ModusToolbox Software is IDE-neutral and easily adaptable to your workflow and preferred development environment. It includes a project creator, peripheral and library configurators, a library manager, as well as the optional Eclipse IDE for ModusToolbox, as Figure 1 shows. For information on using Cypress tools, refer to the documentation delivered with ModusToolbox software, and AN228571: Getting Started with PSoC 6 MCU on ModusToolbox.



Figure 1. ModusToolbox Software Tools



## **PSoC Creator™**

PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables you to design hardware and firmware systems concurrently, based on PSoC 6 MCU. Figure 2 shows that with PSoC Creator, you can:

- 1. Explore the library of 200+ Components in PSoC Creator
- Drag and drop Component icons to complete your hardware system design in the main design workspace
- 3. Configure Components using the Component Configuration Tools and the Component datasheets
- 4. Co-design your application firmware and hardware in the PSoC Creator IDE or build project for third-party IDE
- Prototype your solution with the PSoC 6 Pioneer Kits. If a design change is needed, PSoC Creator and Components enable you to make changes on-the-fly without the need for hardware revisions.

Figure 2. PSoC Creator Schematic Entry and Components





## **Blocks and Functionality**

Figure 3 shows the major subsystems and a simplified view of their interconnections. The color coding shows the lowest power mode where a block is still functional. For example, the SRAM is functional down to Deep Sleep mode.

Figure 3. Block Diagram







There are three debug access ports, one each for CM4 and CM0+, and a system port. PSoC 6 MCU devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. All device interfaces can be permanently disabled (device security) for applications concerned about attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. The security level is settable by the user.

Complete debug-on-chip functionality enables full device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The Eclipse IDE for ModusToolbox and PSoC Creator Integrated Development Environment (IDE) provide fully integrated programming and debug support for these devices. The SWJ (SWD and JTAG) interface is fully compatible with industry-standard third party probes. With the ability to disable debug features, with very robust flash protection, and by allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, PSoC 6 provides a very high level of security.

Document Number: 002-21414 Rev. \*K Page 8 of 78



## **Functional Description**

The following sections provide an overview of the features, capabilities and operation of each functional block identified in the block diagram in Figure 3. For more detailed information, refer to the following documentation:

■ Board Support Package (BSP) Documentation

BSPs are available on GitHub. They are aligned with Cypress kits and provide files for basic device functionality such as hardware configuration files, startup code, and linker files. The BSP also includes other libraries that are required to support a kit. Each BSP has its own documentation, but typically includes an API reference such as the example here. This search link finds all currently available BSPs on the Cypress GitHub site.

■ Hardware Abstraction Layer API Reference Manual

The Cypress Hardware Abstraction Layer (HAL) provides a high-level interface to configure and use hardware blocks on Cypress MCUs. It is a generic interface that can be used across multiple product families. You can leverage the HAL's simpler and more generic interface for most of an application, even if one portion requires finer-grained control. The HAL API Reference provides complete details. Example applications that use the HAL download it automatically from the GitHub repository.

■ Peripheral Driver Library (PDL) Application Programming Interface (API) Reference Manual

The Peripheral Driver Library (PDL) integrates device header files and peripheral drivers into a single package and supports all PSoC 6 MCU product lines. The drivers abstract the hardware functions into a set of easy-to-use APIs. These are fully documented in the PDL API Reference. Example applications that use the PSoC 6 PDL download it automatically from the GitHub repository.

■ Architecture Technical Reference Manual (TRM)

The architecture TRM provides a detailed description of each resource in the device. This is the next reference to use if it is necessary to understand the operation of the hardware below the software provided by PDL. It describes the architecture and functionality of each resource and explains the operation of each resource in all modes. It provides specific guidance regarding the use of associated registers.

■ Register Technical Reference Manual

The register TRM provides a complete list of all registers in the device. It includes the breakdown of all register fields, their possible settings, read/write accessibility, and default states. All registers that have a reasonable use in typical applications have functions to access them from within PDL. Note that ModusToolbox and PDL may provide software default conditions for some registers that are different from and override the hardware defaults.

## **CPU and Memory Subsystem**

PSoC 6 has multiple bus masters, as Figure 3 shows. They are: CPUs, DMA controllers, QSPI, USB, and a Crypto block. Generally, all memory and peripherals can be accessed and shared by all bus masters through multi-layer Arm AMBA high-performance bus (AHB) arbitration. Accesses between CPUs can be synchronized using an inter-processor communication (IPC) block.

CPU

There are two Arm Cortex CPUs:

The Cortex-M4 (CM4) has single-cycle multiply, a floating-point unit (FPU), and a memory protection unit (MPU). It can run at up to 150 MHz. This is the main CPU, designed for a short interrupt response time, high code density, and high throughput.

CM4 implements a version of the Thumb instruction set based on Thumb-2 technology (defined in the *Armv7-M Architecture Reference Manual*).

The Cortex-M0+ (CM0+) has single-cycle multiply, and an MPU. It can run at up to 100 MHz; however, for CM4 speeds above 100 MHz, CM0+ and bus peripherals are limited to half the speed of CM4. Thus, for CM4 running at 150 MHz, CM0+ and peripherals are limited to 75 MHz in system low power (LP) mode. In system ultra-low power (ULP) mode, CPU speeds are limited to 50 MHz and 25 MHz respectively.

CM0+ is the secondary CPU; it is used to implement system calls and device-level security, safety, and protection features.

CM0+ implements the Armv6-M Thumb instruction set (defined in the *Armv6-M Architecture Reference Manual*).

The CPUs have the following power draw, at  $V_{DDD}$  = 3.3 V and using the internal buck regulator:

Table 1. Active Current Slope at  $V_{DDD}$  = 3.3 V Using the Internal Buck Regulator

|     |            | System Power Mode |           |
|-----|------------|-------------------|-----------|
|     |            | ULP               | LP        |
| CPU | Cortex-M0+ | 15 μA/MHz         | 20 μA/MHz |
| CPU | Cortex-M4  | 22 μA/MHz         | 40 μA/MHz |

The CPUs can be selectively placed in their Sleep and Deep Sleep power modes as defined by Arm.

Both CPUs have nested vectored interrupt controllers (NVIC) for rapid and deterministic interrupt response, and wakeup interrupt controllers (WIC) for CPU wakeup from Deep Sleep power mode.

The CPUs have extensive debug support. PSoC 6 has a debug access port (DAP) that acts as the interface for device programming and debug. An external programmer or debugger (the "host") communicates with the DAP through the device serial wire debug (SWD) or Joint Test Action Group (JTAG) interface pins. Through the DAP (and subject to device security restrictions), the host can access the device memory and peripherals as well as the registers in both CPUs.



Each CPU offers debug and trace features as follows:

- CM4 supports six hardware breakpoints and four watchpoints, 4-bit embedded trace macrocell (ETM), serial wire viewer (SWV), and printf()-style debugging through the single wire output (SWO) pin.
- CM0+ supports four hardware breakpoints and two watchpoints, and a micro trace buffer (MTB) with 4-KB dedicated RAM

PSoC 6 also has an Embedded Cross Trigger for synchronized debugging and tracing of both CPUs.

#### Interrupts

This product line has 147 system and peripheral interrupt sources and supports interrupts and system exceptions on both CPUs. CM4 has 147 interrupt request lines (IRQ), with the interrupt source 'n' directly connected to IRQn. CM0+ has 32 interrupts IRQ[31:0] with configurable mapping of one system interrupt source to any of the IRQ[31:0].

Each interrupt supports configurable priority levels (eight levels for CM4 and four levels for CM0+). One system interrupt can be mapped to each of the CPUs' non-maskable interrupts (NMI). Up to 41 interrupt sources are capable of waking the device from Deep Sleep power mode using the WIC. Refer to the technical reference manual for details.

## InterProcessor Communication (IPC)

In addition to the Arm SEV and WFE instructions, a hardware InterProcessor Communication (IPC) block is included. It includes 16 IPC channels and 16 IPC interrupt structures. The IPC channels can be used to implement data communication between the processors. Each IPC channel also implements a locking scheme which can be used to manage shared resources. The IPC interrupts let one processor interrupt the other, signaling an event. This is used to trigger events such as notify and release of the corresponding IPC channels. Some IPC channels and other resources are reserved, as Table 2 shows:

Table 2. Distribution of IPC Channels and Other Resources

| Resources Available                                       | Resources Consumed   |
|-----------------------------------------------------------|----------------------|
| IPC channels,<br>16 available                             | 8 reserved           |
| IPC interrupts,<br>16 available                           | 8 reserved           |
| Other interrupts                                          | 1 reserved           |
| CM0+ NMI                                                  | Reserved             |
| Other resources:<br>clock dividers, DMA<br>channels, etc. | 1 CM0+ interrupt mux |

#### **DMA Controllers**

There are two DMA controllers with 16 channels each, which support CPU-independent accesses to memory and peripherals. The descriptors for DMA channels can be in SRAM or flash. Therefore, the number of descriptors are limited only by the size of the memory. Each descriptor can transfer data in two nested loops with configurable address increments to the source and destination. The size of data transfer per descriptor varies based on the type of DMA channel. Refer to the technical reference manual for detail.

## Cryptography Accelerator (Crypto)

This subsystem consists of hardware implementation and acceleration of cryptographic functions and random number generators.

The Crypto subsystem supports the following:

- Encryption/Decryption Functions
  - □ Data Encryption Standard (DES)
  - □ Triple DES (3DES)
- ☐ Advanced Encryption Standard (AES) (128-, 192-, 256-bit)
- □ Elliptic Curve Cryptography (ECC)
- □ RSA cryptography functions
- Hashing functions
- □ Secure Hash Algorithm (SHA)
- □ SHA-1
- □ SHA-224/-256/-384/-512
- Message authentication functions (MAC)
  - ☐ Hashed message authentication code (HMAC)
  - □ Cipher-based message authentication code (CMAC)
- 32-bit cyclic redundancy code (CRC) generator
- Random number generators
  - ☐ Pseudo random number generator (PRNG)
  - ☐ True random number generator (TRNG)

#### Protection Units

This product line has multiple types of protection units to control erroneous or unauthorized access to memory and peripheral registers. CM4 and CM0+ have Arm MPUs for protection at the bus master level. Other bus masters use additional MPUs. Shared memory protection units (SMPUs) help implement memory protection for memory resources that are shared among multiple bus masters. Peripheral protection units (PPU) are similar to SMPUs but are designed for protecting the peripheral register space.

Protection units support memory and peripheral access attributes including address range, read/write, code/data, privilege level, secure/non-secure, and protection context.

Protection units are configured at secure boot to control access privileges and rights for bus masters and peripherals. p to eight protection contexts (secure boot is in protection context 0) allow access privileges for memory and system resources to be set by the secure boot process per protection context by bus master and code privilege level. Multiple protection contexts are available.

Document Number: 002-21414 Rev. \*K Page 10 of 78



## Memory

PSoC 6 contains flash, SRAM, ROM, and eFuse memory blocks.

#### ■ Flash

There is up to 1 MB of application flash, organized in 256-KB sectors. There are also two 32-KB flash sectors:

- □ Auxiliary flash (AUXflash), typically used for EEPROM emulation
- Supervisory flash (SFlash). Data stored in SFlash includes device trim values, Flash Boot code, and encryption keys. After the device transitions into the Secure lifecycle stage, SFlash can no longer be changed.

The flash has 128-bit-wide accesses to reduce power. Write operations can be performed at the row level. A row is 512 bytes. Read operations are supported in both Low Power and Ultra-Low Power modes, however write operations may not be performed in Ultra-Low Power mode.

The flash controller has two caches, one for each CPU. Each cache is 8 KB, with 4-way set associativity.

#### ■ SRAM

Up to 288 KB of SRAM is provided. Power control and retention granularity is implemented in 32-KB blocks allowing the user to control the amount of memory retained in Deep Sleep. Memory is not retained in Hibernate mode.

#### ROM

The 128-KB ROM, also referred to as the supervisory ROM (SROM), provides code (ROM Boot) for several system functions. The ROM contains device initialization, flash write, security, eFuse programming, and other system-level routines. ROM code is executed only by the CM0+ CPU, in protection context 0. A system function can be initiated by either CPU, or through the DAP. This causes an NMI in CM0+, which causes CM0+ to execute the system function.

#### ■ eFuse

A one-time-programmable (OTP) eFuse array consists of 1024 bits, of which 512 are reserved for system use such as die ID, device ID, initial trim settings, device life cycle, and security settings. The remaining bits are available for storing security key information, hash values, unique IDs or similar custom content.

Each fuse is individually programmed; once programmed (or "blown"), its state cannot be changed. Blowing a fuse transitions it from the default state of 0 to 1. To program an eFuse,  $V_{DDIO0}$  must be at 2.5 V ±5%, at 14 mA.

Because blowing an eFuse is an irreversible process, programming is recommended only in mass production under controlled factory conditions. For more information, see PSoC 6 MCU Programming Specifications.

#### **Boot Code**

Two blocks of code, ROM Boot and Flash Boot, are pre-programmed into the device and work together to provide device startup and configuration, basic security features, life-cycle stage management and other system functions.

#### ■ ROM Boot

On a device reset, the boot code in ROM is the first code to execute. This code performs the following:

- ☐ Integrity checks of flash boot code
- □ Device trim setting (calibration)
- Setting the device protection units
- Setting device access restrictions for secure life-cycle states ROM cannot be changed and acts as the Root of Trust in a secure system.

#### ■ Flash Boot

Flash boot is a firmware module stored in SFlash and application flash. It ensures that only a validated application may run on the device. It also ensures that the firmware image has not been modified, such as by a malicious third party.

#### Flash boot

- □ Is validated by ROM Boot
- Runs after ROM Boot and before the user application
- □ Enables system calls
- □ Configures the Debug Access Port
- □ Launches the user application



## Memory Map

Both CPUs have a fixed address map, with shared access to memory and peripherals. The 32-bit (4 GB) address space is divided into the regions shown in Table 3. Note that code can be executed from the Code and External RAM.

Table 3. Address Map for CM4 and CM0+

| Address Range              | Name                         | Use                                                                                                                                     |
|----------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 0x0000 0000 – 0x1FFF FFFF  | Code                         | Program code region. Data can also be placed here. It includes the exception vector table, which starts at address 0.                   |
| 0x2000 0000 – 0x3FFF FFFF  | SRAM                         | Data region. This region is not supported in PSoC 6.                                                                                    |
| 0x4000 0000 – 0x5FFF FFFF  | Peripheral                   | All peripheral registers.<br>Code cannot be executed<br>from this region. CM4<br>bit-band in this region is not<br>supported in PSoC 6. |
| 0x6000 0000 – 0x9FFF FFFF  | External<br>RAM              | SMIF or Quad SPI, (see<br>the QSPI Interface Serial<br>Memory Interface (SMIF)<br>section). Code can be<br>executed from this region.   |
| 0xA000 0000 – 0xDFFF FFFF  | External<br>Device           | Not used.                                                                                                                               |
| 0xE000 0000 – 0xE00F FFFF  | Private<br>Peripheral<br>Bus | Provides access to peripheral registers within the CPU core.                                                                            |
| 0xE010 0A000 – 0xFFFF FFFF | Device                       | Device-specific system registers.                                                                                                       |

The device memory map shown in Table 4 applies to both CPUs. That is, the CPUs share access to all PSoC 6 MCU memory and peripheral registers.

Table 4. Internal Memory Address Map for CM4 and CM0+

| Address Range             | Memory Type                                       | Size         |
|---------------------------|---------------------------------------------------|--------------|
| 0x0000 0000 – 0x0001 FFFF | ROM                                               | 128 KB       |
| 0x0800 0000 – 0x0804 7FFF | SRAM                                              | Up to 288 KB |
| 0x1000 0000 – 0x100F FFFF | Application flash                                 | Up to 1 MB   |
| 0x1400 0000 – 0x1400 7FFF | Auxiliary flash, can be used for EEPROM emulation | 32 KB        |
| 0x1600 0000 – 0x1600 7FFF | Supervisory flash                                 | 32 KB        |

Note that the SRAM is located in the Arm Code region for both CPUs (see Table 3). There is no physical memory located in the CPUs' Arm SRAM regions.

## **System Resources**

#### Power System

The power system provides assurance that voltage levels are as required for each respective mode and will either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (brown-out detect (BOD)) when the power supply drops below specified levels. The design guarantees safe chip operation between power supply voltage dropping below specified levels (for example, below 1.7 V) and the reset occurring. There are no voltage sequencing requirements.

The V<sub>DDD</sub> supply (1.7 to 3.6 V) powers an on-chip buck regulator or a low-dropout regulator (LDO), selectable by the user. In addition, both the buck and the LDO offer a selectable (0.9 or 1.1 V) core operating voltage ( $V_{CCD}$ ). The selection lets users choose between two system power modes:

- System Low Power (LP) operates V<sub>CCD</sub> at 1.1 V and offers high performance, with no restrictions on device configuration.
- System Ultra Low Power (ULP) operates V<sub>CCD</sub> at 0.9 V for exceptional low power, but imposes limitations on clock speeds.

In addition, a backup domain adds an "always on" functionality using a separate power domain supplied by a backup supply  $(V_{BACKUP})$  such as a battery or supercapacitor. It includes a real-time clock (RTC) with alarm feature, supported by a 32.768-kHz watch crystal oscillator (WCO), and power-management IC (PMIC) control. Refer to Power Supply Considerations for more details.

## Power Modes

PSoC 6 MCU can operate in four system and three CPU power modes. These modes are intended to minimize the average power consumption in an application. For more details on power modes and other power-saving configuration options, see the application note, AN219528: PSoC 6 MCU Low-Power Modes and Power Reduction Techniques and the Architecture TRM, Power Modes chapter.

Power modes supported by PSoC 6 MCUs, in the order of decreasing power consumption, are:

- System Low Power (LP) All peripherals and CPU power modes are available at maximum speed
- System Ultra Low Power (ULP) All peripherals and CPU power modes are available, but with limited speed
- CPU Active CPU is executing code in system LP or ULP mode
- CPU Sleep CPU code execution is halted in system LP or ULP mode
- CPU Deep Sleep CPU code execution is halted and system Deep Sleep is requested in system LP or ULP mode
- System Deep Sleep Only low-frequency peripherals are available after both CPUs enter CPU Deep Sleep mode
- System Hibernate Device and I/O states are frozen and the device resets on wakeup



CPU Active, Sleep, and Deep Sleep are standard Arm-defined power modes supported by the Arm CPU instruction set architecture (ISA). System LP, ULP, Deep Sleep and Hibernate modes are additional low-power modes supported by PSoC 6 MCU.

#### Clock System

Figure 4 shows that the clock system consists of the following:

- Internal main oscillator (IMO)
- Internal low-speed oscillator (ILO)
- Precision ILO (PILO)
- Watch crystal oscillator (WCO)
- External MHz crystal oscillators (ECOs) for the system
- External clock input
- One phase-locked loop (PLL)
- One frequency-locked loop (FLL)

Clocks may be buffered and brought out to a pin on a smart I/O port.

## Internal Main Oscillator (IMO)

The IMO is the primary source of internal clocking. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 8 MHz and tolerance is ±2%.

## Internal Low-speed Oscillator (ILO)

The ILO is a very low power oscillator, nominally 32 kHz, which operates in all power modes. The ILO can be calibrated against a higher accuracy clock for better accuracy.

## Precision ILO (PILO)

PILO is a 32.768-kHz clock that can provide a more accurate clock than ILO when periodically calibrated using a high-accuracy clock such as the ECO.







## External Crystal Oscillators

Figure 5 shows all of the external crystal oscillator circuits for this product line. The component values shown are typical; check the ECO Specifications for the crystal values, and the crystal datasheet for the load capacitor values. The ECO and WCO require balanced external load capacitors. For more information, see the TRM and AN218241, PSoC 6 MCU Hardware Design Considerations.

Figure 5. Oscillator Circuits



If the ECO is used, note that its performance is affected by GPIO switching noise. GPIO ports should be used as Table 5 shows. See also Table 6 for additional restrictions for general analog subsystem use.

Table 5. ECO Usage Guidelines

| Ports              | Max Frequency             | Drive Strength for V <sub>DDD</sub> ≤ 2.7 V | Drive Strength for V <sub>DDD</sub> ≤ 2.7 V |
|--------------------|---------------------------|---------------------------------------------|---------------------------------------------|
| Port 11            | 60 MHz for SMIF<br>(QSPI) | DRIVE_SEL 2                                 | DRIVE_SEL 3                                 |
| Ports 12<br>and 13 | Slow slew rate setting    | No restrictions                             | No restrictions                             |

## Watchdog Timers (WDT, MCWDT)

PSoC 6 MCU has one WDT and two multi-counter WDTs (MCWDTs). The WDT has a 16-bit free-running counter. Each MCWDT has two 16-bit counters and one 32-bit counter, with multiple operating modes. All of the 16-bit counters can generate a watchdog device reset. All of the counters can generate an interrupt on a match event.

The WDT is clocked by the ILO. It can do interrupt/wakeup generation in system LP/ULP, Deep Sleep, and Hibernate power modes. The MCWDTs are clocked by LFCLK (ILO or WCO). It can do periodic interrupt/wakeup generation in system LP/ULP and Deep Sleep power modes.

#### Clock Dividers

Integer and fractional clock dividers are provided for peripheral use and timing purposes. There are:

- Eight 8-bit clock dividers
- Sixteen 16-bit integer clock dividers
- Four 16.5-bit fractional clock dividers
- One 24.5-bit fractional clock divider

#### Trigger Routing

PSoC 6 MCU contains a trigger multiplexer block. This is a collection of digital multiplexers and switches that are used for routing trigger signals between peripheral blocks and between GPIOs and peripheral blocks.

There are two types of trigger routing. Trigger multiplexers have reconfigurability in the source and destination. There are also hardwired switches called "one-to-one triggers", which connect a specific source to a destination. The user can enable or disable the route.

#### Reset

PSoC 6 MCU can be reset from a variety of sources:

- Power-on reset (POR) to hold the device in reset while the power supply ramps up to the level required for the device to function properly. POR activates automatically at power-up.
- Brown-out detect (BOD) reset to monitor the digital voltage supply V<sub>DDD</sub> and generate a reset if V<sub>DDD</sub> falls below the minimum required logic operating voltage.
- External reset dedicated pin (XRES) to reset the device using an external source. The XRES pin is active low. It can be connected either to a pull-up resistor to V<sub>DDD</sub>, or to an active drive circuit, as Figure 6 shows. If a pull-up resistor is used, select its value to minimize current draw when the pin is pulled low; 4.7 kΩ is typical.

Figure 6. XRES Connection Diagram



- Watchdog timer (WDT or MCWDT) to reset the device if firmware fails to service it within a specified timeout period.
- Software-initiated reset to reset the device on demand using firmware.
- Logic-protection fault can trigger an interrupt or reset the device if unauthorized operating conditions occur; for example, reaching a debug breakpoint while executing privileged code.
- Hibernate wakeup reset to bring the device out of the system Hibernate low-power mode.

Reset events are asynchronous and guarantee reversion to a known state. Some of the reset sources are recorded in a register, which is retained through reset and allows software to determine the cause of the reset.



## **Programmable Analog Subsystem**

#### 12-bit SAR ADC

The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion. One of three internal references may be used for the ADC reference voltage:  $V_{\rm DDA}$ ,  $V_{\rm DDA/2}$ , and an analog reference (AREF). AREF is nominally 1.2 V, trimmed to ±1%; see Table 21. An external reference may also be used, by driving the  $V_{\rm REF}$  pin. When using  $V_{\rm DDA/2}$  or AREF as a reference, an external bypass capacitor may be connected to the  $V_{\rm REF}$  pin to improve performance in noisy conditions. These reference options allow ratio-metric readings or absolute readings at the accuracy of the reference used. The input range of the ADC is the full supply voltage between  $V_{\rm SS}$  and  $V_{\rm DDA}/V_{\rm DDIOA}$ . The SAR ADC may be configured with a mix of single-ended and differential signals in the same configuration.

The SAR ADC's sample-and-hold (S/H) aperture is programmable to allow sufficient time for signals with a high impedance to settle sufficiently, if required. System performance will be 65 dB for true 12-bit precision provided appropriate references are used and system noise levels permit it.

The SAR is connected to a fixed set of pins through an input multiplexer. The multiplexer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The result of each channel is buffered, so that an interrupt may be triggered only when a full scan of all channels is complete. Also, a pair of range registers can be set to detect and cause an interrupt if an input exceeds a minimum and/or maximum value. This allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. The SAR can also be connected, under firmware control, to most other GPIO pins via the Analog Multiplexer Bus (AMUXBUS). The SAR is not available in Deep Sleep and Hibernate modes as it requires a high -speed clock (up to 18 MHz). The SAR operating range is 1.71 to 3.6 V.

#### Temperature Sensor

An on-chip temperature sensor is part of the SAR and may be scanned by the SAR ADC. It consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor may be connected directly to the SAR ADC as one of the measurement channels. The ADC digitizes the temperature sensor's output and a Cypress-supplied software function may be used to convert the reading to temperature which includes calibration and linearization.

#### 12-bit Digital-Analog Converter

There is a 12-bit voltage mode DAC on the chip, which can settle in less than 2  $\mu$ s. The DAC may be driven by the DMA controllers to generate user-defined waveforms. The DAC output from the chip can either be the resistive ladder output (highly linear near ground) or a buffered output using an opamp in the CTBm block.

#### Continuous Time Block mini (CTBm) with Two Opamps

This block consists of two opamps, which have their inputs and outputs connected to pins and other analog blocks, as Figure 7 shows. They have three power modes (high, medium, and low) and a comparator mode. The opamps can be used to buffer SAR inputs and DAC outputs. The non-inverting inputs of these opamps can be connected to either of two pins, thus allowing independent sensors to be used at different times. The pin selection can be made via firmware.

The opamps also support operation in system Deep Sleep mode, with lower performance and reduced power consumption.

## Low-Power Comparators

Two low-power comparators are provided, which can operate in all power modes. This allows other analog system resources to be disabled while retaining the ability to monitor external voltage levels during system Deep Sleep and Hibernate modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event.

Document Number: 002-21414 Rev. \*K Page 15 of 78



Figure 7 shows an overview of the analog subsystem. This diagram is a high-level abstraction. See the Architecture TRMfor detailed connectivity information.



Figure 7. Analog Subsystem



## **Programmable Digital**

#### Smart I/O

Smart I/O is a programmable logic fabric that enables Boolean operations on signals traveling from device internal resources to the GPIO pins or on signals traveling into the device from external sources. A Smart I/O block sits between the GPIO pins and the high-speed I/O matrix (HSIOM) and is dedicated to a single port.

There are two Smart I/O blocks: one on Port 8 and one on Port 9. When Smart I/O is not enabled, all signals on Port 8 and Port 9 bypass the Smart I/O hardware.

#### Smart I/O supports:

- System Deep Sleep operation
- Boolean operations without CPU intervention
- Asynchronous or synchronous (clocked) operation

Each Smart I/O block contains a data unit (DU) and eight lookup tables (LUTs).

#### The DU:

- Performs unique functions based on a selectable opcode.
- Can source input signals from internal resources, the GPIO port, or a value in the DU register.

#### Each LUT:

- Has three selectable input sources. The input signals may be sourced from another LUT, an internal resource, an external signal from a GPIO pin, or from the DU.
- Acts as a programmable Boolean logic table.
- Can be synchronous or asynchronous.

## Universal Digital Blocks (UDBs)

This product line has 12 UDBs. Each UDB is a collection of uncommitted logic (PLD) and nano-CPU (datapath) optimized to create common embedded peripherals and custom functionality, as Figure 8 shows. UDB datapaths are 8 bits wide, and can be chained to form 16, 24, and 32-bit functions. Included with the UDBs is the digital system interconnect (DSI), which routes signals among UDBs, fixed function peripherals, I/O pins and other system blocks to implement full featured device connectivity. The DSI enables routing between any digital function and any pin. Port adapter blocks extend the UDBs to provide an interface to the GPIOs through the HSIOM.

Figure 8. UDB Block Diagram



## **Fixed-Function Digital**

Timer/Counter/Pulse-width Modulator (TCPWM) Block

- The TCPWM supports the following operational modes:
  - □ Timer-counter with compare
  - □ Timer-counter with capture
  - Quadrature decoding
  - □ Pulse width modulation (PWM)
  - □ Pseudo-random PWM
  - □ PWM with dead time
- Up, down, and up/down counting modes.
- Clock prescaling (division by 1, 2, 4, ... 64, 128)
- Double buffering of compare/capture and period values
- Underflow, overflow, and capture/compare output signals
- Supports interrupt on:
  - □ Terminal count Depends on the mode; typically occurs on overflow or underflow
  - Capture/compare The count is captured to the capture register or the counter value equals the value in the compare register
- Complementary output for PWMs
- Selectable start, reload, stop, count, and capture event signals for each TCPWM; with rising edge, falling edge, both edges, and level trigger options. The TCPWM has a Kill input to force outputs to a predetermined state.

In this device there are:

- Eight 32-bit TCPWMs
- Twenty-four 16-bit TCPWMs

Serial Communication Blocks (SCB)

This product line has nine SCBs:

- Eight can implement either I<sup>2</sup>C, UART, or SPI.
- One SCB (SCB #8) can operate in system Deep Sleep mode with an external clock; this SCB can be either SPI slave or I<sup>2</sup>C slave.

**I<sup>2</sup>C Mode:** The SCB can implement a full multi-master and slave interface (it is capable of multimaster arbitration). This block can operate at speeds of up to 1 Mbps (Fast Mode Plus). It also supports EZI2C, which creates a mailbox address range and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in the memory. The SCB supports a 256-byte FIFO for receive and transmit.

The  $I^2C$  peripheral is compatible with  $I^2C$  standard-mode, Fast Mode, and Fast Mode Plus devices as defined in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$  bus I/O is implemented with GPIO in open-drain modes.

**UART Mode:** This is a full-feature UART operating at up to 8 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common Rx and Tx lines. Common UART functions such as parity error, break detect, and frame error are supported. A 256-byte FIFO allows much greater CPU service latencies to be tolerated.



**SPI Mode:** The SPI mode supports full Motorola SPI, TI Secure Simple Pairing (SSP) (essentially adds a start pulse that is used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block supports an EZSPI mode in which the data interchange is reduced to reading and writing an array in memory. The SPI interface operates with a 25-MHz clock.

#### USB Full-Speed Device Interface

PSoC 6 incorporates a full-speed USB device interface. The device can have up to eight endpoints. A 512-byte SRAM buffer is provided and DMA is supported.

## QSPI Interface Serial Memory Interface (SMIF)

A serial memory interface is provided, running at up to 80 MHz. It supports single, dual, quad, dual-quad and octal SPI configurations, and supports up to four external memory devices. It supports two modes of operation:

- Memory-mapped I/O (MMIO), a command mode interface that provides data access via the SMIF registers and FIFOs
- Execute in Place (XIP), in which AHB reads and writes are directly translated to SPI read and write transfers.

In XIP mode, the external memory is mapped into the PSoC 6 MCU internal address space, enabling code execution directly from the external memory. To improve performance, a 4-KB cache is included. XIP mode also supports AES-128 on-the-fly encryption and decryption, enabling secure storage and access of code and data in the external memory.

#### LCD

This block drives LCD commons and segments; routing is available to most of the GPIOs. One to eight of the GPIOs must be used for commons, the rest can be used for segments.

The LCD block has two modes of operation: high speed (8 MHz) and low speed (32 kHz). Both modes operate in system LP and ULP modes. Low-speed mode operates with reduced contrast in system Deep Sleep mode - review the number of common and segment lines, viewing angle requirements, and prototype performance before using this mode.

#### **GPIO**

This product line has up to 100 GPIOs, which implement:

- Eight drive strength modes:
  - Analog input mode (input and output buffers disabled)
  - □ Input only
  - □ Weak pull-up with strong pull-down
  - □ Strong pull-up with weak pull-down
  - □ Open drain with strong pull-down
  - Open drain with strong pull-up
  - ☐ Strong pull-up with strong pull-down
- □ Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Hold mode for latching previous state (used for retaining the I/O state in system Hibernate mode)
- Selectable slew rates for dV/dt-related noise control to improve FMI

The pins are organized in logical entities called ports, which are up to 8 pins in width. Data output and pin state registers store, respectively, the values to be driven on the pins and the input states of the pins.

Every pin can generate an interrupt if enabled; each port has an interrupt request (IRQ) associated with it.

The port 1 pins are capable of overvoltage-tolerant (OVT) operation, where the input voltage may be higher than  $V_{DDD}$ . OVT pins are commonly used with  $I^2C$ , to allow powering the chip OFF while maintaining a physical connection to an operating  $I^2C$  bus without affecting its functionality.

GPIO pins can be ganged to source or sink higher values of current. GPIO pins, including OVT pins, may not be pulled up higher than the absolute maximum; see Electrical Specifications.

During power-on and reset, the pins are forced to the analog input drive mode, with input and output buffers disabled, so as not to crowbar any inputs and/or cause excess turn-on current.

A multiplexing network known as the high-speed I/O matrix (HSIOM) is used to multiplex between various peripheral and analog signals that may connect to an I/O pin.

Analog performance is affected by GPIO switching noise. In order to get the best analog performance, the following frequency and drive mode constraints must be applied. The DRIVE\_SEL values (refer to Table 6) represent drive strengths (see the Architecture and Register TRMs for further detail).

See also Table 5 for additional restrictions for ECO use.

Table 6. DRIVE\_SEL Values

| Ports          | Max Frequency                                                | Drive Strength for V <sub>DDD</sub> ≤ 2.7 V | Drive Strength for V <sub>DDD</sub> > 2.7 V |
|----------------|--------------------------------------------------------------|---------------------------------------------|---------------------------------------------|
| Ports 0, 1     | 8 MHz                                                        | DRIVE_SEL 2                                 | DRIVE_SEL 3                                 |
| Port 2         | 50 MHz                                                       | DRIVE_SEL 1                                 | DRIVE_SEL 2                                 |
| Ports 3 to 10  | 16 MHz; 25 MHz for SPI                                       | DRIVE_SEL 2                                 | DRIVE_SEL 3                                 |
| Ports 11 to 13 | 80 MHz for SMIF (QSPI).                                      | DRIVE_SEL 1                                 | DRIVE_SEL 2                                 |
| Ports 9 and 10 | Slow slew rate setting for TQFP Packages for ADC performance | No restrictions                             | No restrictions                             |

Document Number: 002-21414 Rev. \*K Page 18 of 78



## **Special-Function Peripherals**

Audio Subsystem

This subsystem consists of the following hardware blocks:

- One Inter-IC Sound (I<sup>2</sup>S) interface
- Two pulse-density modulation (PDM) to pulse-code modulation (PCM) decoder channels

The I<sup>2</sup>S interface implements two independent hardware FIFO buffers – TX and RX, which can operate in master or slave mode. The following features are supported:

- Multiple data formats I<sup>2</sup>S, left-justified, Time Division Multiplexed (TDM) mode A, and TDM mode B
- Programmable channel/word lengths 8/16/18/20/24/32 bits
- Internal/external clock operation. Up to 192 ksps
- Interrupt mask events trigger, not empty, full, overflow, underflow, watchdog
- Configurable FIFO trigger level with DMA support

The I<sup>2</sup>S interface is commonly used to connect with audio codecs, simple DACs, and digital microphones.

The PDM-to-PCM decoder implements a single hardware Rx FIFO that decodes a stereo or mono 1-bit PDM input stream to PCM data output. The following features are supported:

- Programmable data output word length 16/18/20/24 bits
- Programmable gain amplifier (PGA) for volume control from -12 dB to +10.5 dB in 1.5 dB steps
- Configurable PDM clock generation. Range from 384 kHz to 3.072 MHz
- Droop correction and configurable decimation rate for sampling; up to 48 ksps
- Programmable high-pass filter gain
- Interrupt mask events not empty, overflow, trigger, underflow
- Configurable FIFO trigger level with DMA support

The PDM-to-PCM decoder is commonly used to connect to digital PDM microphones. Up to two microphones can be connected to the same PDM Data line.

## CapSense Subsystem

CapSense is supported in PSoC 6 MCU through a CapSense sigma-delta (CSD) hardware block. It is designed for high-sensitivity self-capacitance and mutual-capacitance measurements, and is specifically built for user interface solutions.

In addition to CapSense, the CSD hardware block supports three general-purpose functions. These are available when CapSense is not being used. Alternatively, two or more functions can be time-multiplexed in an application under firmware control. The four functions supported by the CSD hardware block are:

- CapSense
- 10-bit ADC
- Programmable current sources (IDAC)
- Comparator

#### CapSense

Capacitive touch sensors are designed for user interfaces that rely on human body capacitance to detect the presence of a finger on or near a sensor. Cypress CapSense solutions bring elegant, reliable, and simple capacitive touch sensing functions to applications including IoT, industrial, automotive, and home appliances.

The Cypress-proprietary CapSense technology offers the following features:

- Best-in-class signal-to-noise ratio (SNR) and robust sensing under harsh and noisy conditions
- Self-capacitance (CSD) and mutual-capacitance (CSX) sensing methods
- Support for various widgets, including buttons, matrix buttons, sliders, touchpads, and proximity sensors
- High-performance sensing across a variety of materials
- Best-in-class liquid tolerance
- SmartSense auto-tuning technology that helps avoid complex manual tuning processes
- Superior immunity against external noise
- Spread-spectrum clocks for low radiated emissions
- Gesture and built-in self-test libraries
- Ultra-low power consumption
- An integrated graphical CapSense tuner for real-time tuning, testing, and debugging

## ADC

The CapSense subsystem slope ADC offers the following features:

- Selectable 8- or 10-bit resolution
- Selectable input range: GND to V<sub>REF</sub> and GND to V<sub>DDA</sub> on any GPIO input
- Measurement of V<sub>DDA</sub> against an internal reference without the use of GPIO or external components

#### IDAC

The CSD block has two programmable current sources, which offer the following features:

- 7-bit resolution
- Sink and source current modes
- $\blacksquare$  A current source programmable from 37.5 nA to 609  $\mu A$
- Two IDACs that can be used in parallel to form one 8-bit IDAC

#### Comparator

The CapSense subsystem comparator operates in the system Low Power and Ultra-Low Power modes. The inverting input is connected to an internal programmable reference voltage and the non-inverting input can be connected to any GPIO via the AMUXBUS.



#### CapSense Hardware Subsystem

Figure 9 shows the high-level hardware overview of the CapSense subsystem, which includes a delta sigma converter, internal clock dividers, a shield driver, and two programmable current sources.

The inputs are managed through analog multiplexed buses (AMUXBUS A/B). The input and output of all functions offered by the CSD block can be provided on any GPIO or on a group of GPIOs under software control, with the exception of the comparator output and external capacitors that use dedicated GPIOs.

Self-capacitance is supported by the CSD block using AMUXBUS A, an external modulator capacitor, and a GPIO for each sensor. There is a shield electrode (optional) for self-capacitance sensing. This is supported using AMUXBUS B and an optional external shield tank capacitor (to increase the drive capability of the shield driver) should this be required. Mutual-capacitance is supported by the CSD block using AMUXBUS A, two external integrated capacitors, and a GPIO for transmit and receive electrodes.

The ADC does not require an external component. Any GPIO that can be connected to AMUXBUS A can be an input to the ADC under software control. The ADC can accept  $V_{DDA}$  as an input without needing GPIOs (for applications such as battery voltage measurement).

The two programmable current sources (IDACs) in general-purpose mode can be connected to AMUXBUS A or B. They can therefore connect to any GPIO pin. The comparator resides in the delta-sigma converter. The comparator inverting input can be connected to the reference. Both comparator inputs can be connected to any GPIO using AMUXBUS B; see Figure 9. The reference has a direct connection to a dedicated GPIO; see Table 9.

The CSD block can operate in active and sleep CPU power modes, and seamlessly transition between system LP and ULP modes. It can be powered down in system Deep Sleep and Hibernate modes. Upon wakeup from Hibernate mode, the CSD block requires re-initialization. However, operation can be resumed without re-initialization upon exit from Deep Sleep mode, under firmware control.



Figure 9. CapSense Hardware Subsystem



Figure 10 shows the high-level software overview. Cypress provides middleware libraries for CapSense, ADC, and IDAC on GitHub to enable quick integration. The Board Support Package for any kit with CapSense capabilities automatically includes the CapSense library in any application that uses the BSP.

User applications interact only with middleware to implement functions of the CSD block. The middleware interacts with underlying drivers to access hardware as necessary. The CSD driver facilitates time-multiplexing of the CSD hardware if more than one piece of CSD-related middleware is present in a project. It prevents access conflicts in this case.

ModusToolbox Software provides a CapSense configurator to enable fast library configuration. It also provides a tuner for performance evaluation and real-time tuning of the system. The tuner requires an EZI2C communication interface in the application to enable real-time tuning capability. The tuner can update configuration parameters directly in the device as well as in the configurator.

CapSense and ADC middleware use the CSD interrupt to implement non-blocking sensing and A-to-D conversion. Therefore, interrupt service routines are a defined part of the middleware, which must be initialized by the application. Middleware and drivers can operate on either CPU. Cypress recommends using the middleware only in one CPU. If both CPUs must access the CSD driver, memory access should be managed in the application.

Refer to AN85951: PSoC 4 and PSoC 6 MCU CapSense Design Guide for more details on CSX sensing, CSD sensing, shield electrode usage and its benefits, and capacitive system design guidelines.

Refer to the API reference guides for CapSense, ADC, and IDAC available on GitHub.



Figure 10. CapSense Software/Firmware Subsystem



## **Pinouts**

**Note:** The CY8C61x6/CY8C61x7 datasheet web page contains a spreadsheet with a consolidated list of pinouts and pin alternate functions with HSIOM mapping.

GPIO ports are powered by V<sub>DDx</sub> pins as follows:

■ P0: V<sub>BACKUP</sub>

■ P1: V<sub>DDD</sub>. Port 1 pins are overvoltage tolerant (OVT).

■ P2, P3, P4: V<sub>DDIO2</sub>

■ P5, P6, P7, P8: V<sub>DDIO1</sub>

■ P9, P10: V<sub>DDIOA</sub>, V<sub>DDA</sub> (V<sub>DDIOA</sub>, when present, and V<sub>DDA</sub> must be connected together on the PCB)

■ P11, P12, P13: V<sub>DDIO0</sub>

■ P14: V<sub>DDUSB</sub>

Table 7. Packages and Pin Information

| Pin                 | Packages                     |                |  |
|---------------------|------------------------------|----------------|--|
| FIII                | 124-BGA                      | 80-WLCSP       |  |
| V <sub>DDD</sub>    | A1                           | B11            |  |
| V <sub>CCD</sub>    | A2                           | A10            |  |
| $V_{DDA}$           | A12                          | F1             |  |
| V <sub>DDIOA</sub>  | A13                          | -              |  |
| V <sub>DDIO0</sub>  | C4                           | A6             |  |
| V <sub>DDIO1</sub>  | K12                          | M1             |  |
| V <sub>DDIO2</sub>  | L4                           | -              |  |
| V <sub>BACKUP</sub> | D1                           | D11            |  |
| V <sub>DDUSB</sub>  | M1                           | P11            |  |
| V <sub>SS</sub>     | B12, C3, D4,<br>D10, K4, K10 | A8, D1, P5, R8 |  |
| V <sub>DD_NS</sub>  | J1                           | K11            |  |
| V <sub>IND1</sub>   | J2                           | L10            |  |
| V <sub>IND2</sub>   | K2                           | M11            |  |
| V <sub>BUCK1</sub>  | K3                           | N10            |  |
| V <sub>RF</sub>     | K1                           | -              |  |
| XRES                | F1                           | G10            |  |
| $V_{REF}$           | B13                          | -              |  |
| P0.0                | E3                           | C10            |  |
| P0.1                | E2                           | D9             |  |
| P0.2                | E1                           | E10            |  |
| P0.3                | F3                           | F9             |  |
| P0.4                | F2                           | G8             |  |
| P0.5                | G3                           | F11            |  |
| P1.0                | G2                           | H11            |  |
| P1.1                | G1                           | H9             |  |
| P1.2                | H3                           | -              |  |
| P1.3                | H2                           | -              |  |
| P1.4                | H1                           | K9             |  |
| P1.5                | J3                           | J10            |  |
| P2.0                | M2                           | -              |  |

| Pin  | Packages |          |
|------|----------|----------|
| FIII | 124-BGA  | 80-WLCSP |
| P2.1 | N2       | -        |
| P2.2 | L3       | -        |
| P2.3 | M3       | -        |
| P2.4 | N3       | -        |
| P2.5 | N1       | -        |
| P2.6 | M4       | -        |
| P2.7 | N4       | -        |
| P3.0 | L5       | -        |
| P3.1 | M5       | -        |
| P3.2 | N5       | -        |
| P3.3 | L6       | -        |
| P3.4 | M6       | -        |
| P3.5 | N6       | -        |
| P4.0 | L7       | -        |
| P4.1 | M7       | -        |
| P5.0 | N7       | M9       |
| P5.1 | L8       | N8       |
| P5.2 | M8       | R6       |
| P5.3 | N8       | P7       |
| P5.4 | L9       | L8       |
| P5.5 | M9       | M7       |
| P5.6 | N9       | R4       |
| P5.7 | N10      | N6       |
| P6.0 | M10      | J8       |
| P6.1 | L10      | K7       |
| P6.2 | L11      | L6       |
| P6.3 | M11      | R2       |
| P6.4 | N11      | P3       |
| P6.5 | M12      | N4       |
| P6.6 | N12      | M5       |

Document Number: 002-21414 Rev. \*K Page 22 of 78



Table 7. Packages and Pin Information (continued)

| Pin   | Packages |          |
|-------|----------|----------|
| FIII  | 124-BGA  | 80-WLCSP |
| P6.7  | M13      | J6       |
| P7.0  | L13      | N2       |
| P7.1  | L12      | M3       |
| P7.2  | K13      | L4       |
| P7.3  | N13      | K5       |
| P7.4  | K11      | -        |
| P7.5  | J13      | -        |
| P7.6  | J12      | -        |
| P7.7  | J11      | L2       |
| P8.0  | H13      | H3       |
| P8.1  | H12      | K1       |
| P8.2  | H11      | K3       |
| P8.3  | G13      | J4       |
| P8.4  | G12      | J2       |
| P8.5  | G11      | -        |
| P8.6  | F13      | -        |
| P8.7  | F12      | -        |
| P9.0  | E11      | H1       |
| P9.1  | E12      | G2       |
| P9.2  | E13      | E2       |
| P9.3  | F11      | C2       |
| P9.4  | D13      | F3       |
| P9.5  | D12      | -        |
| P9.6  | D11      | -        |
| P9.7  | C13      | A2       |
| P10.0 | C12      | G4       |
| P10.1 | A11      | H5       |
| P10.2 | B11      | -        |
| P10.3 | C11      | -        |
| P10.4 | A10      | В3       |

| Pin           | Packages |          |
|---------------|----------|----------|
|               | 124-BGA  | 80-WLCSP |
| P10.5         | B10      | D3       |
| P10.6         | C10      | -        |
| P10.7         | A9       | -        |
| P11.0         | B9       | E4       |
| P11.1         | C9       | F5       |
| P11.2         | A8       | G6       |
| P11.3         | B8       | A4       |
| P11.4         | C8       | C4       |
| P11.5         | A7       | B5       |
| P11.6         | B7       | D5       |
| P11.7         | C7       | C6       |
| P12.0         | A6       | B7       |
| P12.1         | B6       | D7       |
| P12.2         | C6       | C8       |
| P12.3         | A5       | B9       |
| P12.4         | B5       | E6       |
| P12.5         | C5       | E8       |
| P12.6         | A4       | F7       |
| P12.7         | B4       | H7       |
| P13.0         | B1       | -        |
| P13.1         | A3       | -        |
| P13.2         | B3       | -        |
| P13.3         | B2       | -        |
| P13.4         | C2       | -        |
| P13.5         | C1       | -        |
| P13.6         | D3       | -        |
| P13.7         | D2       | -        |
| P14.0 / USBDP | L2       | R10      |
| P14.1 / USBDM | L1       | P9       |



Each Port Pin has multiple alternate functions. These are defined in Table 8.

Table 8. Multiple Alternate Functions<sup>[1]</sup>

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4             | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9 | ACT #10 | ACT #12                    | ACT #13                    | ACT #14 | ACT #15 |
|--------------|----------------------------------|-------------------------------|-------|--------------------|--------|-----------------------|----------------------|--------------------------|--------|---------|----------------------------|----------------------------|---------|---------|
| P0.0         | tcpwm[0].l<br>ine[0]:0           | tcpwm[1].line<br>[0]:0        |       | srss.ext<br>_clk:0 |        |                       |                      | scb[0].spi<br>_select1:0 |        |         | peri.tr_io_i<br>nput[0]:0  |                            |         |         |
| P0.1         | tcpwm[0].l<br>ine_comp<br>l[0]:0 | tcpwm[1].line<br>_compl[0]:0  |       |                    |        |                       |                      | scb[0].spi<br>_select2:0 |        |         | peri.tr_io_i<br>nput[1]:0  |                            |         |         |
| P0.2         | tcpwm[0].l<br>ine[1]:0           | tcpwm[1].line<br>[1]:0        |       |                    |        | scb[0].ua<br>rt_rx:0  | scb[0].i2<br>c_scl:0 | scb[0].spi<br>_mosi:0    |        |         |                            |                            |         |         |
| P0.3         | tcpwm[0].l<br>ine_comp<br>l[1]:0 | tcpwm[1].line<br>_compl[1]:0  |       |                    |        | scb[0].ua<br>rt_tx:0  | scb[0].i2<br>c_sda:0 | scb[0].spi<br>_miso:0    |        |         |                            |                            |         |         |
| P0.4         | tcpwm[0].l<br>ine[2]:0           | tcpwm[1].line<br>[2]:0        |       |                    |        | scb[0].ua<br>rt_rts:0 |                      | scb[0].spi<br>_clk:0     |        |         |                            | peri.tr_io_<br>output[0]:2 |         |         |
| P0.5         | tcpwm[0].l<br>ine_comp<br>l[2]:0 | tcpwm[1].line<br>_compl[2]:0  |       | srss.ext<br>_clk:1 |        | scb[0].ua<br>rt_cts:0 |                      | scb[0].spi<br>_select0:0 |        |         |                            | peri.tr_io_<br>output[1]:2 |         |         |
| P1.0         | tcpwm[0].l<br>ine[3]:0           | tcpwm[1].line<br>[3]:0        |       |                    |        | scb[7].ua<br>rt_rx:0  | scb[7].i2<br>c_scl:0 | scb[7].spi<br>_mosi:0    |        |         | peri.tr_io_i<br>nput[2]:0  |                            |         |         |
| P1.1         | tcpwm[0].l<br>ine_comp<br>l[3]:0 | tcpwm[1].line<br>_compl[3]:0  |       |                    |        | scb[7].ua<br>rt_tx:0  | scb[7].i2<br>c_sda:0 | scb[7].spi<br>_miso:0    |        |         | peri.tr_io_i<br>nput[3]:0  |                            |         |         |
| P1.2         | tcpwm[0].l<br>ine[4]:4           | tcpwm[1].line<br>[12]:1       |       |                    |        | scb[7].ua<br>rt_rts:0 |                      | scb[7].spi<br>_clk:0     |        |         |                            |                            |         |         |
| P1.3         | tcpwm[0].l<br>ine_comp<br>l[4]:4 | tcpwm[1].line<br>_compl[12]:1 |       |                    |        | scb[7].ua<br>rt_cts:0 |                      | scb[7].spi<br>_select0:0 |        |         |                            |                            |         |         |
| P1.4         | tcpwm[0].l<br>ine[5]:4           | tcpwm[1].line<br>[13]:1       |       |                    |        |                       |                      | scb[7].spi<br>_select1:0 |        |         |                            |                            |         |         |
| P1.5         | tcpwm[0].l<br>ine_comp<br>l[5]:4 | tcpwm[1].line<br>_compl[14]:1 |       |                    |        |                       |                      | scb[7].spi<br>_select2:0 |        |         |                            |                            |         |         |
| P2.0         | tcpwm[0].<br>line[6]:4           | tcpwm[1].line<br>[15]:1       |       |                    |        | scb[1].ua<br>rt_rx:0  | scb[1].i2<br>c_scl:0 | scb[1].spi<br>_mosi:0    |        |         | peri.tr_io_i<br>n put[4]:0 |                            |         |         |
| P2.1         | tcpwm[0].I<br>inecom<br>pl[      | tcpwm[1].line<br>_compl[15]:1 |       |                    |        | scb[1].ua<br>rt_tx:0  | scb[1].i2<br>c_sda:0 | scb[1].spi<br>_miso:0    |        | _       | peri.tr_io_i<br>nput[5]:0  |                            |         |         |

Note

1. The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



# Table 8. Multiple Alternate Functions<sup>[1]</sup> (continued)

|              |                                     |                               |       |        | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                       |                      |                          |        |                        |                            |         | 1                             |         |
|--------------|-------------------------------------|-------------------------------|-------|--------|-----------------------------------------|-----------------------|----------------------|--------------------------|--------|------------------------|----------------------------|---------|-------------------------------|---------|
| Port/<br>Pin | ACT #0                              | ACT #1                        | DS #2 | ACT #4 | ACT #5                                  | ACT#6                 | ACT #7               | ACT #8                   | ACT #9 | ACT #10                | ACT #12                    | ACT #13 | ACT #14                       | ACT #15 |
| P2.2         | tcpwm[0].l<br>ine[7]:4              | tcpwm[1].line<br>[16]:1       |       |        |                                         | scb[1].ua<br>rt_rts:0 |                      | scb[1].spi<br>_clk:0     |        |                        |                            |         |                               |         |
| P2.3         | tcpwm[0].l<br>inecom<br>pl[7]:4     | tcpwm[1].line<br>_compl[16]:1 |       |        |                                         | scb[1].ua<br>rt_cts:0 |                      | scb[1].spi<br>_select0:0 |        |                        |                            |         |                               |         |
| P2.4         | tcpwm[0].l<br>ine[0]:5              | tcpwm[1].line<br>[17]:1       |       |        |                                         |                       |                      | scb[1].spi<br>_select1:0 |        |                        |                            |         |                               |         |
| P2.5         | tcpwm[0].l<br>inecom<br>pl[0]:5     | tcpwm[1].line<br>_compl[17]:1 |       |        |                                         |                       |                      | scb[1].spi<br>_select2:0 |        |                        |                            |         |                               |         |
| P2.6         | tcpwm[0].l<br>ine[1]:5              | tcpwm[1].line<br>[18]:1       |       |        |                                         |                       |                      | scb[1].spi<br>_select3:0 |        |                        |                            |         |                               |         |
| P2.7         | tcpwm[0].l<br>inecom<br>pl[1]:5     | tcpwm[1].line<br>_compl[18]:1 |       |        |                                         |                       |                      |                          |        |                        |                            |         |                               |         |
| P3.0         | tcpwm[0].<br>line[2]:5              | tcpwm[1].line<br>[19]:1       |       |        |                                         | scb[2].ua<br>rt_rx:1  | scb[2].i2<br>c_scl:1 | scb[2].spi<br>_mosi:1    |        |                        | peri.tr_io_i<br>nput[6]:0  |         |                               |         |
| P3.1         | tcpwm[0].<br>line<br>compl[2]:<br>5 | tcpwm[1].line<br>_compl[19]:1 |       |        |                                         | scb[2].ua<br>rt_tx:1  | scb[2].i2<br>c_sda:1 | scb[2].spi<br>_miso:1    |        |                        | peri.tr_io_i<br>nput[7]:0  |         | bless.mxd_act<br>_dbus_rx_en  |         |
| P3.2         | tcpwm[0].<br>line[3]:5              | tcpwm[1].line<br>[20]:1       |       |        |                                         | scb[2].ua<br>rt_rts:1 |                      | scb[2].spi<br>_clk:1     |        |                        |                            |         | bless.mxd_act<br>_dbus_tx_en  |         |
| P3.3         | tcpwm[0].<br>line<br>compl[3]:<br>5 | tcpwm[1].line<br>_compl[20]:1 |       |        |                                         | scb[2].ua<br>rt_cts:1 |                      | scb[2].spi<br>_select0:1 |        |                        |                            |         | bless.mxd_act<br>_bpktctl     |         |
| P3.4         | tcpwm[0].<br>line[4]:5              | tcpwm[1].line<br>[21]:1       |       |        |                                         |                       |                      | scb[2].spi<br>_select1:1 |        |                        |                            |         | bless.mxd_act<br>_txd_rxd     |         |
| P3.5         | tcpwm[0].<br>line<br>compl[4]:<br>5 | tcpwm[1].line<br>_compl[21]:1 |       |        |                                         |                       |                      | scb[2].spi<br>_select2:1 |        |                        |                            |         | bless.mxd_d-<br>pslp_rcb_data |         |
| P4.0         | tcpwm[0].<br>line[5]:5              | tcpwm[1].line<br>[22]:1       |       |        |                                         | scb[7].ua<br>rt_rx:1  | scb[7].i2<br>c_scl:1 | scb[7].spi<br>_mosi:1    |        |                        | peri.tr_io_i<br>nput[8]:0  |         | bless.mxd_d-<br>pslp_rcb_clk  |         |
| P4.1         | tcpwm[0].<br>line<br>compl[5]:<br>5 | tcpwm[1].line<br>_compl[22]:1 |       |        |                                         | scb[7].ua<br>rt_tx:1  | scb[7].i2<br>c_sda:1 | scb[7].spi<br>_miso:1    |        |                        | peri.tr_io_i<br>nput[9]:0  |         | bless.mxd_d-<br>pslp_rcb_le   |         |
| P5.0         | tcpwm[0].<br>line[4]:0              | tcpwm[1].line<br>[4]:0        |       |        |                                         | scb[5].ua<br>rt_rx:0  | scb[5].i2<br>c_scl:0 | scb[5].spi<br>_mosi:0    |        | audioss.clk<br>_i2s_if | peri.tr_io_i<br>nput[10]:0 |         |                               |         |

## Note

<sup>1.</sup> The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



# Table 8. Multiple Alternate Functions<sup>[1]</sup> (continued)

| Port/<br>Pin | ACT #0                              | ACT #1                        | DS #2                | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9 | ACT #10            | ACT #12                    | ACT #13                    | ACT #14 | ACT #15 |
|--------------|-------------------------------------|-------------------------------|----------------------|--------|--------|-----------------------|----------------------|--------------------------|--------|--------------------|----------------------------|----------------------------|---------|---------|
| P5.1         | tcpwm[0].<br>line<br>compl[4]:      | tcpwm[1].line<br>_compl[4]:0  |                      |        |        | scb[5].ua<br>rt_tx:0  | scb[5].i2<br>c_sda:0 | scb[5].spi<br>_miso:0    |        | audioss.tx<br>_sck | peri.tr_io_i<br>nput[11]:0 |                            |         |         |
| P5.2         | tcpwm[0].<br>line[5]:0              | tcpwm[1].line<br>[5]:0        |                      |        |        | scb[5].ua<br>rt_rts:0 |                      | scb[5].spi<br>_clk:0     |        | audioss.tx<br>_ws  |                            |                            |         |         |
| P5.3         | tcpwm[0].<br>line<br>compl[5]:<br>0 | tcpwm[1].line<br>_compl[5]:0  |                      |        |        | scb[5].ua<br>rt_cts:0 |                      | scb[5].spi<br>_select0:0 |        | audioss.tx<br>_sdo |                            |                            |         |         |
| P5.4         | tcpwm[0].<br>line[6]:0              | tcpwm[1].line<br>[6]:0        |                      |        |        |                       |                      | scb[5].spi<br>_select1:0 |        | audioss.rx<br>_sck |                            |                            |         |         |
| P5.5         | tcpwm[0].<br>line<br>compl[6]:<br>0 | tcpwm[1].line<br>_compl[6]:0  |                      |        |        |                       |                      | scb[5].spi<br>_select2:0 |        | audioss.rx<br>_ws  |                            |                            |         |         |
| P5.6         | tcpwm[0].<br>line[7]:0              | tcpwm[1].line<br>[7]:0        |                      |        |        |                       |                      | scb[5].spi<br>_select3:0 |        | audioss.rx<br>_sdi |                            |                            |         |         |
| P5.7         | tcpwm[0].<br>line<br>compl[7]:<br>0 | tcpwm[1].line<br>_compl[7]:0  |                      |        |        |                       |                      | scb[3].spi<br>_select3:0 |        |                    |                            |                            |         |         |
| P6.0         | tcpwm[0].<br>line[0]:1              | tcpwm[1].line<br>[8]:0        | scb[8].i2<br>c_scl:0 |        |        | scb[3].ua<br>rt_rx:0  | scb[3].i2<br>c_scl:0 | scb[3].spi<br>_mosi:0    |        |                    |                            | cpuss.fault<br>_out[0]     |         |         |
| P6.1         | tcpwm[0].<br>line<br>compl[0]:<br>1 | tcpwm[1].line<br>_compl[8]:0  | scb[8].i2<br>c_sda:0 |        |        | scb[3].ua<br>rt_tx:0  | scb[3].i2<br>c_sda:0 | scb[3].spi<br>_miso:0    |        |                    |                            | cpuss.fault<br>_out[1]     |         |         |
| P6.2         | tcpwm[0].<br>line[1]:1              | tcpwm[1].line<br>[9]:0        |                      |        |        | scb[3].ua<br>rt_rts:0 |                      | scb[3].spi<br>_clk:0     |        |                    |                            |                            |         |         |
| P6.3         | tcpwm[0].<br>line<br>compl[1]:<br>1 | tcpwm[1].line<br>_compl[9]:0  |                      |        |        | scb[3].ua<br>rt_cts:0 |                      | scb[3].spi<br>_select0:0 |        |                    |                            |                            |         |         |
| P6.4         | tcpwm[0].<br>line[2]:1              | tcpwm[1].line<br>[10]:0       | scb[8].i2<br>c_scl:1 |        |        | scb[6].ua<br>rt_rx:2  | scb[6].i2<br>c_scl:2 | scb[6].spi<br>_mosi:2    |        |                    | peri.tr_io_i<br>nput[12]:0 | peri.tr_io_<br>output[0]:1 |         |         |
| P6.5         | tcpwm[0].<br>line<br>compl[2]:<br>1 | tcpwm[1].line<br>_compl[10]:0 | scb[8].i2<br>c_sda:1 |        |        | scb[6].ua<br>rt_tx:2  | scb[6].i2<br>c_sda:2 | scb[6].spi<br>_miso:2    |        |                    | peri.tr_io_i<br>nput[13]:0 | peri.tr_io_<br>output[1]:1 |         |         |
| P6.6         | tcpwm[0].l<br>ine[3]:1              | tcpwm[1].line<br>[11]:0       |                      |        |        | scb[6].ua<br>rt_rts:2 |                      | scb[6].spi<br>_clk:2     |        |                    |                            |                            |         |         |

Note

1. The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



Table 8. Multiple Alternate Functions  $^{[1]}$  (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9                | ACT #10 | ACT #12                    | ACT #13 | ACT #14                               | ACT #15                   |
|--------------|----------------------------------|-------------------------------|-------|--------|--------|-----------------------|----------------------|--------------------------|-----------------------|---------|----------------------------|---------|---------------------------------------|---------------------------|
| P6.7         | tcpwm[0].l<br>ine_comp<br>l[3]:1 | tcpwm[1].line<br>_compl[11]:0 |       |        |        | scb[6].ua<br>rt_cts:2 |                      | scb[6].spi<br>_select0:2 |                       |         |                            |         |                                       |                           |
| P7.0         | tcpwm[0].l<br>ine[4]:1           | tcpwm[1].line<br>[12]:0       |       |        |        | scb[4].ua<br>rt_rx:1  | scb[4].i2<br>c_scl:1 | scb[4].spi<br>_mosi:1    |                       |         | peri.tr_io_i<br>nput[14]:0 |         | cpuss.trace<br>clock                  |                           |
| P7.1         | tcpwm[0].l<br>ine_comp<br>l[4]:1 | tcpwm[1].line<br>_compl[12]:0 |       |        |        | scb[4].ua<br>rt_tx:1  | scb[4].i2<br>c_sda:1 | scb[4].spi<br>_miso:1    |                       |         | peri.tr_io_i<br>nput[15]:0 |         |                                       |                           |
| P7.2         | tcpwm[0].l<br>ine[5]:1           | tcpwm[1].line<br>[13]:0       |       |        |        | scb[4].ua<br>rt_rts:1 |                      | scb[4].spi<br>_clk:1     |                       |         |                            |         |                                       |                           |
| P7.3         | tcpwm[0].l<br>ine_comp<br>l[5]:1 | tcpwm[1].line<br>_compl[13]:0 |       |        |        | scb[4].ua<br>rt_cts:1 |                      | scb[4].spi<br>_select0:1 |                       |         |                            |         |                                       |                           |
| P7.4         | tcpwm[0].l<br>ine[6]:1           | tcpwm[1].line<br>[14]:0       |       |        |        |                       |                      | scb[4].spi<br>_select1:1 |                       |         |                            |         | bless.ext_l-<br>na_rx_ctl_out         | cpuss.trac<br>e_data[3]:2 |
| P7.5         | tcpwm[0].l<br>ine_comp<br>l[6]:1 | tcpwm[1].line<br>_compl[14]:0 |       |        |        |                       |                      | scb[4].spi<br>_select2:1 |                       |         |                            |         | bless.ext_pa_t<br>x_ctl_out           | cpuss.trac<br>e_data[2]:2 |
| P7.6         | tcpwm[0].l<br>ine[7]:1           | tcpwm[1].line<br>[15]:0       |       |        |        |                       |                      | scb[4].spi<br>_select3:1 |                       |         |                            |         | bless.ext_pa_l-<br>na_chip_en_ou<br>t | cpuss.trac<br>e_data[1]:2 |
| P7.7         | tcpwm[0].l<br>ine_comp<br>l[7]:1 | tcpwm[1].line<br>_compl[15]:0 |       |        |        |                       |                      | scb[3].spi<br>_select1:0 | cpuss.clk_<br>fm_pump |         |                            |         |                                       | cpuss.trac<br>e_data[0]:2 |
| P8.0         | tcpwm[0].l<br>ine[0]:2           | tcpwm[1].line<br>[16]:0       |       |        |        | scb[4].ua<br>rt_rx:0  | scb[4].i2<br>c_scl:0 | scb[4].spi<br>_mosi:0    |                       |         | peri.tr_io_i<br>nput[16]:0 |         |                                       |                           |
| P8.1         | tcpwm[0].l<br>ine_comp<br>l[0]:2 | tcpwm[1].line<br>_compl[16]:0 |       |        |        | scb[4].ua<br>rt_tx:0  | scb[4].i2<br>c_sda:0 | scb[4].spi<br>_miso:0    |                       |         | peri.tr_io_i<br>nput[17]:0 |         |                                       |                           |
| P8.2         | tcpwm[0].l<br>ine[1]:2           | tcpwm[1].line<br>[17]:0       |       |        |        | scb[4].ua<br>rt_rts:0 |                      | scb[4].spi<br>_clk:0     |                       |         |                            |         |                                       |                           |
| P8.3         | tcpwm[0].l<br>ine_comp<br>l[1]:2 | tcpwm[1].line<br>_compl[17]:0 |       |        |        | scb[4].ua<br>rt_cts:0 |                      | scb[4].spi<br>_select0:0 |                       |         |                            |         |                                       |                           |
| P8.4         | tcpwm[0].l<br>ine[2]:2           | tcpwm[1].line<br>[18]:0       |       |        |        |                       |                      | scb[4].spi<br>_select1:0 |                       |         |                            |         |                                       |                           |
| P8.5         | tcpwm[0].l<br>ine_comp<br>l[2]:2 | tcpwm[1].line<br>_compl[18]:0 |       |        |        |                       |                      | scb[4].spi<br>_select2:0 |                       |         |                            |         |                                       |                           |
| P8.6         | tcpwm[0].l<br>ine[3]:2           | tcpwm[1].line<br>[19]:0       |       |        |        |                       |                      | scb[4].spi<br>_select3:0 |                       |         |                            |         |                                       |                           |

Note

1. The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



# Table 8. Multiple Alternate Functions $^{[1]}$ (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9               | ACT #10                 | ACT #12                    | ACT #13 | ACT #14 | ACT #15                   |
|--------------|----------------------------------|-------------------------------|-------|--------|--------|-----------------------|----------------------|--------------------------|----------------------|-------------------------|----------------------------|---------|---------|---------------------------|
| P8.7         | tcpwm[0].l<br>ine_comp<br>l[3]:2 | tcpwm[1].line<br>_compl[19]:0 |       |        |        |                       |                      | scb[3].spi<br>_select2:0 |                      |                         |                            |         |         |                           |
| P9.0         | tcpwm[0].l<br>ine[4]:2           | tcpwm[1].line<br>[20]:0       |       |        |        | scb[2].ua<br>rt_rx:0  | scb[2].i2<br>c_scl:0 | scb[2].spi<br>_mosi:0    |                      |                         | peri.tr_io_i<br>nput[18]:0 |         |         | cpuss.trac<br>e_data[3]:0 |
| P9.1         | tcpwm[0].l<br>ine_comp<br>I[4]:2 | tcpwm[1].line<br>_compl[20]:0 |       |        |        | scb[2].ua<br>rt_tx:0  | scb[2].i2<br>c_sda:0 | scb[2].spi<br>_miso:0    |                      |                         | peri.tr_io_i<br>nput[19]:0 |         |         | cpuss.trac<br>e_data[2]:0 |
| P9.2         | tcpwm[0].l<br>ine[5]:2           | tcpwm[1].line<br>[21]:0       |       |        |        | scb[2].ua<br>rt_rts:0 |                      | scb[2].spi<br>_clk:0     |                      | pass.dsi_ct<br>b_cmp0:1 |                            |         |         | cpuss.trac<br>e_data[1]:0 |
| P9.3         | tcpwm[0].l<br>ine_comp<br>I[5]:2 | tcpwm[1].line<br>_compl[21]:0 |       |        |        | scb[2].ua<br>rt_cts:0 |                      | scb[2].spi<br>_select0:0 |                      | pass.dsi_ct<br>b_cmp1:1 |                            |         |         | cpuss.trac<br>e_data[0]:0 |
| P9.4         | tcpwm[0].l<br>ine[7]:5           | tcpwm[1].line<br>[0]:2        |       |        |        |                       |                      | scb[2].spi<br>_select1:0 |                      |                         |                            |         |         |                           |
| P9.5         | tcpwm[0].l<br>ine_comp<br>I[7]:5 | tcpwm[1].line<br>_compl[0]:2  |       |        |        |                       |                      | scb[2].spi<br>_select2:0 |                      |                         |                            |         |         |                           |
| P9.6         | tcpwm[0].l<br>ine[0]:6           | tcpwm[1].line<br>[1]:2        |       |        |        |                       |                      | scb[2].spi<br>_select3:0 |                      |                         |                            |         |         |                           |
| P9.7         | tcpwm[0].l<br>ine_comp<br>I[0]:6 | tcpwm[1].line<br>_compl[1]:2  |       |        |        |                       |                      |                          |                      |                         |                            |         |         |                           |
| P10.0        | tcpwm[0].l<br>ine[6]:2           | tcpwm[1].line<br>[22]:0       |       |        |        | scb[1].ua<br>rt_rx:1  | scb[1].i2<br>c_scl:1 | scb[1].spi<br>_mosi:1    |                      |                         | peri.tr_io_i<br>nput[20]:0 |         |         | cpuss.trac<br>e_data[3]:1 |
| P10.1        | tcpwm[0].l<br>ine_comp<br>l[6]:2 | tcpwm[1].line<br>_compl[22]:0 |       |        |        | scb[1].ua<br>rt_tx:1  | scb[1].i2<br>c_sda:1 | scb[1].spi<br>_miso:1    |                      |                         | peri.tr_io_i<br>nput[21]:0 |         |         | cpuss.trac<br>e_data[2]:1 |
| P10.2        | tcpwm[0].l<br>ine[7]:2           | tcpwm[1].line<br>[23]:0       |       |        |        | scb[1].ua<br>rt_rts:1 |                      | scb[1].spi<br>_clk:1     |                      |                         |                            |         |         | cpuss.trac<br>e_data[1]:1 |
| P10.3        | tcpwm[0].l<br>ine_comp<br>I[7]:2 | tcpwm[1].line<br>_compl[23]:0 |       |        |        | scb[1].ua<br>rt_cts:1 |                      | scb[1].spi<br>_select0:1 |                      |                         |                            |         |         | cpuss.trac<br>e_data[0]:1 |
| P10.4        | tcpwm[0].l<br>ine[0]:3           | tcpwm[1].line<br>[0]:1        |       |        |        |                       |                      | scb[1].spi<br>_select1:1 | audioss.p<br>dm_clk  |                         |                            |         |         |                           |
| P10.5        | tcpwm[0].l<br>ine_comp<br>l[0]:3 | tcpwm[1].line<br>_compl[0]:1  |       |        |        |                       |                      | scb[1].spi<br>_select2:1 | audioss.p<br>dm_data |                         |                            |         |         |                           |
| P10.6        | tcpwm[0].l<br>ine[1]:6           | tcpwm[1].line<br>[2]:2        |       |        |        |                       |                      | scb[1].spi<br>_select3:1 |                      |                         |                            |         |         |                           |

Note

1. The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



# $\textbf{Table 8. Multiple Alternate Functions}^{[1]} \ (\textit{continued})$

| Port/<br>Pin | ACT #0                           | ACT #1                       | DS #2 | ACT #4 | ACT #5               | ACT#6                 | ACT #7               | ACT #8                   | ACT #9               | ACT #10 | ACT #12                    | ACT #13                    | ACT #14 | ACT #15 |
|--------------|----------------------------------|------------------------------|-------|--------|----------------------|-----------------------|----------------------|--------------------------|----------------------|---------|----------------------------|----------------------------|---------|---------|
| P10.7        | tcpwm[0].l<br>ine_comp<br>l[1]:6 | tcpwm[1].line<br>_compl[2]:2 |       |        |                      |                       |                      |                          |                      |         |                            |                            |         |         |
| P11.0        | tcpwm[0].l<br>ine[1]:3           | tcpwm[1].line<br>[1]:1       |       |        | smif.spi_<br>select2 | scb[5].ua<br>rt_rx:1  | scb[5].i2<br>c_scl:1 | scb[5].spi<br>_mosi:1    |                      |         | peri.tr_io_i<br>nput[22]:0 |                            |         |         |
| P11.1        | tcpwm[0].l<br>ine_comp<br>l[1]:3 | tcpwm[1].line<br>_compl[1]:1 |       |        | smif.spi_<br>select1 | scb[5].ua<br>rt_tx:1  | scb[5].i2<br>c_sda:1 | scb[5].spi<br>_miso:1    |                      |         | peri.tr_io_i<br>nput[23]:0 |                            |         |         |
| P11.2        | tcpwm[0].l<br>ine[2]:3           | tcpwm[1].line<br>[2]:1       |       |        | smif.spi_<br>select0 | scb[5].ua<br>rt_rts:1 |                      | scb[5].spi<br>_clk:1     |                      |         |                            |                            |         |         |
| P11.3        | tcpwm[0].l<br>ine_comp<br>l[2]:3 | tcpwm[1].line<br>_compl[2]:1 |       |        | smif.spi_<br>data3   | scb[5].ua<br>rt_cts:1 |                      | scb[5].spi<br>_select0:1 |                      |         |                            | peri.tr_io_<br>output[0]:0 |         |         |
| P11.4        | tcpwm[0].l<br>ine[3]:3           | tcpwm[1].line<br>[3]:1       |       |        | smif.spi_<br>data2   |                       |                      | scb[5].spi<br>_select1:1 |                      |         |                            | peri.tr_io_<br>output[1]:0 |         |         |
| P11.5        | tcpwm[0].l<br>ine_comp<br>l[3]:3 | tcpwm[1].line<br>_compl[3]:1 |       |        | smif.spi_<br>data1   |                       |                      | scb[5].spi<br>_select2:1 |                      |         |                            |                            |         |         |
| P11.6        |                                  | _                            |       |        | smif.spi_<br>data0   |                       |                      | scb[5].spi<br>_select3:1 |                      |         |                            |                            |         |         |
| P11.7        |                                  |                              |       |        | smif.spi_<br>clk     |                       |                      |                          |                      |         |                            |                            |         |         |
| P12.0        | tcpwm[0].l<br>ine[4]:3           | tcpwm[1].line<br>[4]:1       |       |        | smif.spi_<br>data4   | scb[6].ua<br>rt_rx:0  | scb[6].i2<br>c_scl:0 | scb[6].spi<br>_mosi:0    |                      |         | peri.tr_io_i<br>nput[24]:0 |                            |         |         |
| P12.1        | tcpwm[0].l<br>ine_comp<br>I[4]:3 | tcpwm[1].line<br>_compl[4]:1 |       |        | smif.spi_<br>data5   | scb[6].ua<br>rt_tx:0  | scb[6].i2<br>c_sda:0 | scb[6].spi<br>_miso:0    |                      |         | peri.tr_io_i<br>nput[25]:0 |                            |         |         |
| P12.2        | tcpwm[0].l<br>ine[5]:3           | tcpwm[1].line<br>[5]:1       |       |        | smif.spi_<br>data6   | scb[6].ua<br>rt_rts:0 |                      | scb[6].spi<br>_clk:0     |                      |         |                            |                            |         |         |
| P12.3        | tcpwm[0].l<br>ine_comp<br>l[5]:3 | tcpwm[1].line<br>_compl[5]:1 |       |        | smif.spi_<br>data7   | scb[6].ua<br>rt_cts:0 |                      | scb[6].spi<br>_select0:0 |                      |         |                            |                            |         |         |
| P12.4        | tcpwm[0].l<br>ine[6]:3           | tcpwm[1].line<br>[6]:1       |       |        | smif.spi_<br>select3 |                       |                      | scb[6].spi<br>_select1:0 | audioss.p<br>dm_clk  |         |                            |                            |         |         |
| P12.5        | tcpwm[0].l<br>ine_comp<br>l[6]:3 | tcpwm[1].line<br>_compl[6]:1 |       |        |                      |                       |                      | scb[6].spi<br>_select2:0 | audioss.p<br>dm_data |         |                            |                            |         |         |
| P12.6        | tcpwm[0].l<br>ine[7]:3           | tcpwm[1].line<br>[7]:1       |       |        |                      |                       |                      | scb[6].spi<br>_select3:0 |                      |         |                            |                            |         |         |

Note

1. The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



# Table 8. Multiple Alternate Functions<sup>[1]</sup> (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9 | ACT #10 | ACT #12                    | ACT #13 | ACT #14 | ACT #15 |
|--------------|----------------------------------|-------------------------------|-------|--------|--------|-----------------------|----------------------|--------------------------|--------|---------|----------------------------|---------|---------|---------|
| P12.7        | tcpwm[0].l<br>ine_comp<br>I[7]:3 | tcpwm[1].line<br>_compl[7]:1  |       |        |        |                       |                      |                          |        |         |                            |         |         |         |
| P13.0        | tcpwm[0].l<br>ine[0]:4           | tcpwm[1].line<br>[8]:1        |       |        |        | scb[6].ua<br>rt_rx:1  | scb[6].i2<br>c_scl:1 | scb[6].spi<br>_mosi:1    |        |         | peri.tr_io_i<br>nput[26]:0 |         |         |         |
| P13.1        | tcpwm[0].l<br>ine_comp<br>l[0]:4 | tcpwm[1].line<br>_compl[8]:1  |       |        |        | scb[6].ua<br>rt_tx:1  | scb[6].i2<br>c_sda:1 | scb[6].spi<br>_miso:1    |        |         | peri.tr_io_i<br>nput[27]:0 |         |         |         |
| P13.2        | tcpwm[0].l<br>ine[1]:4           | tcpwm[1].line<br>[9]:1        |       |        |        | scb[6].ua<br>rt_rts:1 |                      | scb[6].spi<br>_clk:1     |        |         |                            |         |         |         |
| P13.3        | tcpwm[0].l<br>ine_comp<br>l[1]:4 | tcpwm[1].line<br>_compl[9]:1  |       |        |        | scb[6].ua<br>rt_cts:1 |                      | scb[6].spi<br>_select0:1 |        |         |                            |         |         |         |
| P13.4        | tcpwm[0].l<br>ine[2]:4           | tcpwm[1].line<br>[10]:1       |       |        |        |                       |                      | scb[6].spi<br>_select1:1 |        |         |                            |         |         |         |
| P13.5        | tcpwm[0].l<br>ine_comp<br>l[2]:4 | tcpwm[1].line<br>_compl[10]:1 |       |        |        |                       |                      | scb[6].spi<br>_select2:1 |        |         |                            |         |         |         |
| P13.6        | tcpwm[0].l<br>ine[3]:4           | tcpwm[1].line<br>[11]:1       |       |        |        |                       |                      | scb[6].spi<br>_select3:1 |        |         |                            |         |         |         |
| P13.7        | tcpwm[0].l<br>ine_comp<br>l[3]:4 | tcpwm[1].line<br>_compl[11]:1 |       |        |        |                       |                      |                          |        |         |                            |         |         |         |

## Note

<sup>1.</sup> The notation for a signal is of the form IPName[x].signal\_name[u]:y.
IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there are more than one signals for copies of the signal name.
For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the four copies are provided to allow flexibility in routing and to maximize utilization of on-chip resources.



Analog, Smart I/O, and DSI alternate Port Pin functionality is provided in Table 9.

Table 9. Port Pin Analog, Smart I/O, and DSI Functions

| Port/Pin | Name  | Analog           | Digital HV                            | DSI               | SMARTIO | USB            |
|----------|-------|------------------|---------------------------------------|-------------------|---------|----------------|
| P0.0     | P0.0  | wco_in           |                                       | dsi[0].port_if[0] |         |                |
| P0.1     | P0.1  | wco_out          |                                       | dsi[0].port_if[1] |         |                |
| P0.2     | P0.2  |                  |                                       | dsi[0].port_if[2] |         |                |
| P0.3     | P0.3  |                  |                                       | dsi[0].port_if[3] |         |                |
| P0.4     | P0.4  |                  | pmic_wakeup_in<br>hibernate_wakeup[1] | dsi[0].port_if[4] |         |                |
| P0.5     | P0.5  |                  | pmic_wakeup_out                       | dsi[0].port_if[5] |         |                |
| P1.0     | P1.0  |                  |                                       | dsi[1].port_if[0] |         |                |
| P1.1     | P1.1  |                  |                                       | dsi[1].port_if[1] |         |                |
| P1.2     | P1.2  |                  |                                       | dsi[1].port_if[2] |         |                |
| P1.3     | P1.3  |                  |                                       | dsi[1].port_if[3] |         |                |
| P1.4     | P1.4  |                  | hibernate_wakeup[0]                   | dsi[1].port_if[4] |         |                |
| P1.5     | P1.5  |                  |                                       | dsi[1].port_if[5] |         |                |
| P14.0    | USBDP |                  |                                       |                   |         | usb.usb_dp_pad |
| P14.1    | USBDM |                  |                                       |                   |         | usb.usb_dm_pad |
| P2.0     | P2.0  |                  |                                       | dsi[2].port_if[0] |         |                |
| P2.1     | P2.1  |                  |                                       | dsi[2].port_if[1] |         |                |
| P2.2     | P2.2  |                  |                                       | dsi[2].port_if[2] |         |                |
| P2.3     | P2.3  |                  |                                       | dsi[2].port_if[3] |         |                |
| P2.4     | P2.4  |                  |                                       | dsi[2].port_if[4] |         |                |
| P2.5     | P2.5  |                  |                                       | dsi[2].port_if[5] |         |                |
| P2.6     | P2.6  |                  |                                       | dsi[2].port_if[6] |         |                |
| P2.7     | P2.7  |                  |                                       | dsi[2].port_if[7] |         |                |
| P3.0     | P3.0  |                  |                                       |                   |         |                |
| P3.1     | P3.1  |                  |                                       |                   |         |                |
| P3.2     | P3.2  |                  |                                       |                   |         |                |
| P3.3     | P3.3  |                  |                                       |                   |         |                |
| P3.4     | P3.4  |                  |                                       |                   |         |                |
| P3.5     | P3.5  |                  |                                       |                   |         |                |
| P4.0     | P4.0  |                  |                                       | dsi[0].port_if[6] |         |                |
| P4.1     | P4.1  |                  |                                       | dsi[0].port_if[7] |         |                |
| P4.2     | P4.2  |                  |                                       | dsi[1].port_if[6] |         |                |
| P4.3     | P4.3  |                  |                                       | dsi[1].port_if[7] |         |                |
| P5.0     | P5.0  |                  |                                       | dsi[3].port_if[0] |         |                |
| P5.1     | P5.1  |                  |                                       | dsi[3].port_if[1] |         |                |
| P5.2     | P5.2  |                  |                                       | dsi[3].port_if[2] |         |                |
| P5.3     | P5.3  |                  |                                       | dsi[3].port_if[3] |         |                |
| P5.4     | P5.4  |                  |                                       | dsi[3].port_if[4] |         |                |
| P5.5     | P5.5  |                  |                                       | dsi[3].port_if[5] |         |                |
| P5.6     | P5.6  | lpcomp.inp_comp0 |                                       | dsi[3].port_if[6] |         |                |
| P5.7     | P5.7  | lpcomp.inn_comp0 |                                       | dsi[3].port_if[7] |         |                |
| P6.0     | P6.0  |                  |                                       | dsi[4].port_if[0] |         |                |



Table 9. Port Pin Analog, Smart I/O, and DSI Functions (continued)

| Port/Pin | Name  | Analog                               | Digital HV | DSI                | SMARTIO          | USB |
|----------|-------|--------------------------------------|------------|--------------------|------------------|-----|
| P6.1     | P6.1  |                                      |            | dsi[4].port_if[1]  |                  |     |
| P6.2     | P6.2  | lpcomp.inp_comp1                     |            | dsi[4].port_if[2]  |                  |     |
| P6.3     | P6.3  | lpcomp.inn_comp1                     |            | dsi[4].port_if[3]  |                  |     |
| P6.4     | P6.4  |                                      |            | dsi[4].port_if[4]  |                  |     |
| P6.5     | P6.5  |                                      |            | dsi[4].port_if[5]  |                  |     |
| P6.6     | P6.6  |                                      | swd_data   | dsi[4].port_if[6]  |                  |     |
| P6.7     | P6.7  |                                      | swd_clk    | dsi[4].port_if[7]  |                  |     |
| P7.0     | P7.0  |                                      |            | dsi[5].port_if[0]  |                  |     |
| P7.1     | P7.1  | csd.cmodpadd<br>csd.cmodpads         |            | dsi[5].port_if[1]  |                  |     |
| P7.2     | P7.2  | csd.csh_tankpadd<br>csd.csh_tankpads |            | dsi[5].port_if[2]  |                  |     |
| P7.3     | P7.3  | csd.vref_ext                         |            | dsi[5].port_if[3]  |                  |     |
| P7.4     | P7.4  |                                      |            | dsi[5].port_if[4]  |                  |     |
| P7.5     | P7.5  |                                      |            | dsi[5].port_if[5]  |                  |     |
| P7.6     | P7.6  |                                      |            | dsi[5].port_if[6]  |                  |     |
| P7.7     | P7.7  | csd.cshieldpads                      |            | dsi[5].port_if[7]  |                  |     |
| P8.0     | P8.0  |                                      |            | dsi[11].port_if[0] | smartio[8].io[0] |     |
| P8.1     | P8.1  |                                      |            | dsi[11].port_if[1] | smartio[8].io[1] |     |
| P8.2     | P8.2  |                                      |            | dsi[11].port_if[2] | smartio[8].io[2] |     |
| P8.3     | P8.3  |                                      |            | dsi[11].port_if[3] | smartio[8].io[3] |     |
| P8.4     | P8.4  |                                      |            | dsi[11].port_if[4] | smartio[8].io[4] |     |
| P8.5     | P8.5  |                                      |            | dsi[11].port_if[5] | smartio[8].io[5] |     |
| P8.6     | P8.6  |                                      |            | dsi[11].port_if[6] | smartio[8].io[6] |     |
| P8.7     | P8.7  |                                      |            | dsi[11].port_if[7] | smartio[8].io[7] |     |
| P9.0     | P9.0  | ctb_oa0+                             |            | dsi[10].port_if[0] | smartio[9].io[0] |     |
| P9.1     | P9.1  | ctb_oa0-                             |            | dsi[10].port_if[1] | smartio[9].io[1] |     |
| P9.2     | P9.2  | ctb_oa0_out                          |            | dsi[10].port_if[2] | smartio[9].io[2] |     |
| P9.3     | P9.3  | ctb_oa1_out                          |            | dsi[10].port_if[3] | smartio[9].io[3] |     |
| P9.4     | P9.4  | ctb_oa1-                             |            | dsi[10].port_if[4] | smartio[9].io[4] |     |
| P9.5     | P9.5  | ctb_oa1+                             |            | dsi[10].port_if[5] | smartio[9].io[5] |     |
| P9.6     | P9.6  | ctb_oa0+                             |            | dsi[10].port_if[6] | smartio[9].io[6] |     |
| P9.7     | P9.7  | ctb_oa1+<br>or ext_vref              |            | dsi[10].port_if[7] | smartio[9].io[7] |     |
| P10.0    | P10.0 | sarmux[0]                            |            | dsi[9].port_if[0]  |                  |     |
| P10.1    | P10.1 | sarmux[1]                            |            | dsi[9].port_if[1]  |                  |     |
| P10.2    | P10.2 | sarmux[2]                            |            | dsi[9].port_if[2]  |                  |     |
| P10.3    | P10.3 | sarmux[3]                            |            | dsi[9].port_if[3]  |                  |     |
| P10.4    | P10.4 | sarmux[4]                            |            | dsi[9].port_if[4]  |                  |     |
| P10.5    | P10.5 | sarmux[5]                            |            | dsi[9].port_if[5]  |                  |     |
| P10.6    | P10.6 | sarmux[6]                            |            | dsi[9].port_if[6]  |                  |     |
| P10.7    | P10.7 | sarmux[7]                            |            | dsi[9].port_if[7]  |                  |     |



Table 9. Port Pin Analog, Smart I/O, and DSI Functions (continued)

| Port/Pin | Name  | Analog  | Digital HV | DSI               | SMARTIO | USB |
|----------|-------|---------|------------|-------------------|---------|-----|
| P11.0    | P11.0 |         |            | dsi[8].port_if[0] |         |     |
| P11.1    | P11.1 |         |            | dsi[8].port_if[1] |         |     |
| P11.2    | P11.2 |         |            | dsi[8].port_if[2] |         |     |
| P11.3    | P11.3 |         |            | dsi[8].port_if[3] |         |     |
| P11.4    | P11.4 |         |            | dsi[8].port_if[4] |         |     |
| P11.5    | P11.5 |         |            | dsi[8].port_if[5] |         |     |
| P11.6    | P11.6 |         |            | dsi[8].port_if[6] |         |     |
| P11.7    | P11.7 |         |            | dsi[8].port_if[7] |         |     |
| P12.0    | P12.0 |         |            | dsi[7].port_if[0] |         |     |
| P12.1    | P12.1 |         |            | dsi[7].port_if[1] |         |     |
| P12.2    | P12.2 |         |            | dsi[7].port_if[2] |         |     |
| P12.3    | P12.3 |         |            | dsi[7].port_if[3] |         |     |
| P12.4    | P12.4 |         |            | dsi[7].port_if[4] |         |     |
| P12.5    | P12.5 |         |            | dsi[7].port_if[5] |         |     |
| P12.6    | P12.6 | eco_in  |            | dsi[7].port_if[6] |         |     |
| P12.7    | P12.7 | eco_out |            | dsi[7].port_if[7] |         |     |
| P13.0    | P13.0 |         |            | dsi[6].port_if[0] |         |     |
| P13.1    | P13.1 |         |            | dsi[6].port_if[1] |         |     |
| P13.2    | P13.2 |         |            | dsi[6].port_if[2] |         |     |
| P13.3    | P13.3 |         |            | dsi[6].port_if[3] |         |     |
| P13.4    | P13.4 |         |            | dsi[6].port_if[4] |         |     |
| P13.5    | P13.5 |         |            | dsi[6].port_if[5] |         |     |
| P13.6    | P13.6 |         |            | dsi[6].port_if[6] |         |     |
| P13.7    | P13.7 |         |            | dsi[6].port_if[7] |         |     |



# **Power Supply Considerations**

The following power system diagrams show typical connections for power pins for all supported packages, and with and without usage of the buck regulator.

In these diagrams, the package pin is shown with the pin name, for example " $V_{DDA}$ , A12". For  $V_{DDx}$  pins, the I/O port that is powered by that pin is also shown, for example " $V_{DDD}$ , A1; I/O port P1".



Figure 11. 124-BGA Power Connection Diagram





Figure 12. 124-BGA (No Buck) Power Connection Diagram



Figure 13. 80-WLCSP Power Connection Diagram

Figure 14. 80-WLCSP (No Buck) Power Connection Diagram





There are as many as eight  $V_{DDx}$  supply pins, depending on the package, and multiple  $V_{SS}$  ground pins. The power pins are:

- V<sub>DDD</sub>: the main digital supply. It powers the low dropout (LDO) regulators and I/O port 1.
- V<sub>CCD</sub>: the main LDO output. It requires a 4.7-µF capacitor for regulation. The LDO can be turned off when V<sub>CCD</sub> is driven from the switching regulator (see V<sub>BUCK1</sub> below). For more information, see the power system block diagram in the device technical reference manual (TRM).
- V<sub>DDA</sub>: the supply for the analog peripherals. Voltage must be applied to this pin for correct device initialization and boot up.
- V<sub>DDIOA</sub>: the supply for I/O ports 9 and 10. If it is present in the device package, it must be connected to V<sub>DDA</sub>.
- V<sub>DDIO0</sub>: the supply for I/O ports 11, 12, and 13.
- V<sub>DDIO1</sub>: the supply for I/O ports 5, 6, 7, and 8.
- V<sub>DDIO2</sub>: the supply for I/O ports 2, 3, and 4.
- V<sub>BACKUP</sub>: the supply for the backup domain, which includes the 32-kHz WCO and the RTC. It can be a separate supply as low as 1.4 V, for battery or supercapacitor backup, as Figure 15 shows. Otherwise it is connected to V<sub>DDD</sub>. It powers I/O port 0.

Figure 15. Separate Battery Connection to V<sub>BACKUP</sub>



■ V<sub>DDUSB</sub>: the supply for the USB peripheral and the USBDP and USBDM pins. It must be 2.85 V to 3.6 V for USB operation. If USB is not used, it can be 1.7 V to 3.6 V, and the USB pins can be used as limited-capability GPIOs on I/O port 14.

Table 10 shows a summary of the I/O port supplies:

Table 10. I/O Port Supplies

| Port       | Supply             | Alternate Supply |
|------------|--------------------|------------------|
| 0          | $V_{BACKUP}$       | $V_{DDD}$        |
| 1          | $V_{DDD}$          | -                |
| 2, 3, 4    | $V_{DDIO2}$        | -                |
| 5, 6, 7, 8 | V <sub>DDIO1</sub> | -                |
| 9, 10      | $V_{DDIOA}$        | $V_{DDA}$        |
| 11, 12, 13 | $V_{\rm DDIO0}$    | -                |
| 14         | $V_{DDUSB}$        | -                |

Voltage must be applied to the  $V_{DDD}$  pin, and the  $V_{DDA}$  pin as noted above, for correct device initialization and operation. If an I/O port is not being used, applying voltage to the corresponding  $V_{DDx}$  pin is optional.

V<sub>SS</sub>: ground pins for the above supplies. All ground pins should be connected together to a common ground.

In addition to the LDO regulator, a single input multiple output (SIMO) switching regulator is included. It provides two regulated outputs using a single inductor. The regulator pins are:

- V<sub>DD NS</sub>: the regulator supply.
- V<sub>IND1</sub> and V<sub>IND2</sub>: the inductor and capacitor connections.
- V<sub>BUCK1</sub>: the first regulator output. It is typically used to drive V<sub>CCD</sub>, see above.
- V<sub>RF</sub>: the second regulator output. It is typically not used; the pin may not be available in some packages.

The various  $V_{DD}$  power pins are not connected together on chip. They can be connected off chip, in one or more separate nets. If separate power nets are used, they can be isolated from noise from the other nets using optional ferrite beads, as indicated in the diagrams.

No external load should be placed on  $V_{CCD}$ ,  $V_{RF}$ , or any of the switching regulator power pins; whether or not the switching regulator is used.

There are no power pin sequencing requirements; power supplies may be brought up in any order. The power management system holds the device in reset until all power pins are at the voltage levels required for proper operation.

**Note:** If a battery is installed on the PCB first, V<sub>DDD</sub> must be cycled for at least 50 µs. This prevents premature drain of the battery during product manufacture and storage.

Bypass capacitors must be connected to a common ground from the  $V_{DDx}$  and other pins, as indicated in the diagrams. Typical practice for systems in this frequency range is to use a 10- $\mu F$  or 1- $\mu F$  capacitor in parallel with a smaller capacitor (0.1  $\mu F$ , for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated for optimal bypassing.

All capacitors and inductors should be  $\pm 20\%$  or better. The capacitor connected to  $V_{IND2}$  should be 100 nF. The recommended inductor value is 2.2  $\mu$ H  $\pm 20\%$  (for example, TDK MLP2012H2R2MT0S1).

It is good practice to check the datasheets for your bypass capacitors, specifically the working voltage and the DC bias specifications. With some capacitors, the actual capacitance can decrease considerably when the applied voltage is a significant percentage of the rated working voltage.

For more information on pad layout, refer to PSoC 6 CAD libraries.



## **Electrical Specifications**

All specifications are valid for –40 °C ≤  $T_A$  ≤ 85 °C and for 1.71 V to 3.6 V except where noted.

## **Absolute Maximum Ratings**

Table 11. Absolute Maximum Ratings<sup>[2]</sup>

| Spec ID# | Parameter                   | Description                                                           | Min  | Тур | Max                   | Unit | Details / Conditions |
|----------|-----------------------------|-----------------------------------------------------------------------|------|-----|-----------------------|------|----------------------|
| SID1     | V <sub>DD_ABS</sub>         | Analog or digital supply relative to $V_{SS}$ ( $V_{SSD} = V_{SSA}$ ) | -0.5 | _   | 4                     | V    |                      |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to V <sub>SSD</sub>        | -0.5 | _   | 1.2                   | V    |                      |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage; V <sub>DDD</sub> or V <sub>DDA</sub>                    | -0.5 | _   | V <sub>DD</sub> + 0.5 | V    |                      |
| SID4     | I <sub>GPIO_ABS</sub>       | Current per GPIO                                                      | -25  | _   | 25                    | mA   |                      |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current per pin                                        | -0.5 | _   | 0.5                   | mA   |                      |
| SID3A    | ESD_HBM                     | Electrostatic discharge Human Body<br>Model                           | 2200 | _   | _                     | V    |                      |
| SID4A    | ESD_CDM                     | Electrostatic discharge Charged<br>Device Model                       | 500  | _   | _                     | V    |                      |
| SID5A    | LU                          | Pin current for latchup-free operation                                | -100 | _   | 100                   | mA   |                      |

#### **Device-Level Specifications**

Table 12. Power Supply Range, CPU Current, and Transition Time Specifications

| Spec ID#    | Parameter           | Description                                                                                | Min  | Тур | Max  | Unit | Details / Conditions                            |
|-------------|---------------------|--------------------------------------------------------------------------------------------|------|-----|------|------|-------------------------------------------------|
| DC Specific | cations             |                                                                                            |      |     |      |      |                                                 |
| SID6        | V <sub>DDD</sub>    | Internal regulator and Port 1 GPIO supply                                                  | 1.7  | -   | 3.6  | V    | _                                               |
| SID7        | $V_{DDA}$           | Analog power supply voltage.<br>Shorted to V <sub>DDIOA</sub> on PCB.                      | 1.7  | -   | 3.6  | ٧    | Internally unregulated supply                   |
| SID7A       | V <sub>DDIO1</sub>  | GPIO supply for ports 5 to 8 when present                                                  | 1.7  | -   | 3.6  | ٧    | Must be ≥ V <sub>DDA</sub> .                    |
| SID7B       | V <sub>DDIO0</sub>  | GPIO supply for ports 11 to 13 when present                                                | 1.7  | -   | 3.6  | ٧    | -                                               |
| SID7E       | V <sub>DDIO0</sub>  | Supply for eFuse programming                                                               | 2.38 | 2.5 | 2.62 | V    |                                                 |
| SID7C       | V <sub>DDIO2</sub>  | GPIO supply for ports 2 to 4 when present                                                  | 1.7  | -   | 3.6  | ٧    | _                                               |
| SID7D       | V <sub>DDIOA</sub>  | GPIO supply for ports 9 and 10 when present. Must be connected to V <sub>DDA</sub> on PCB. | 1.7  | -   | 3.6  | ٧    | _                                               |
| SID7F       | V <sub>DDUSB</sub>  | Supply for port 14 (USB or GPIO) when present                                              | 1.7  | -   | 3.6  | V    | Min. supply is 2.85 V for USB                   |
| SID6B       | V <sub>BACKUP</sub> | Backup power and GPIO Port 0 supply when present                                           | 1.7  | _   | 3.6  | ٧    | Min. is 1.4 V when V <sub>DDD</sub> is removed. |
| SID8        | V <sub>CCD1</sub>   | Output voltage (for core logic bypass)                                                     | -    | 1.1 | -    | ٧    | System LP mode                                  |

#### Note

Document Number: 002-21414 Rev. \*K Page 38 of 78

Usage above the absolute maximum conditions listed in Table 11 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



Table 12. Power Supply Range, CPU Current, and Transition Time Specifications (continued)

| Spec ID#   | Parameter         | Description                                                                       | Min     | Тур    | Max  | Unit | Details / Conditions                               |
|------------|-------------------|-----------------------------------------------------------------------------------|---------|--------|------|------|----------------------------------------------------|
| SID9       | V <sub>CCD2</sub> | Output voltage (for core logic bypass)                                            | -       | 0.9    | _    | V    | ULP mode. Valid for –20 to 85 °C.                  |
| SID10      | C <sub>EFC</sub>  | External regulator voltage (V <sub>CCD</sub> ) bypass                             | 3.8     | 4.7    | 5.6  | μF   | X5R ceramic or better;<br>Value for 0.8 to 1.2 V.  |
| SID11      | C <sub>EXC</sub>  | Power supply decoupling capacitor                                                 | _       | 10     | _    | μF   | X5R ceramic or better                              |
| LP RANGE   | POWER SP          | ECIFICATIONS (for V <sub>CCD</sub> = 1.1 V v                                      | vith Bu | ck and | LDO) |      |                                                    |
| Cortex M4. | Active Mod        | e                                                                                 |         |        |      |      |                                                    |
| Execute wi | th Cache Di       | sabled (Flash)                                                                    |         |        |      |      |                                                    |
| SIDF1      | I <sub>DD1</sub>  | Execute from Flash; CM4 Active 50 MHz,                                            | _       | 2.3    | 3.2  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
|            | וטטו              | CM0+ Sleep 25 MHz.<br>With IMO & FLL. While(1).                                   | -       | 3.1    | 3.6  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   |                                                                                   | -       | 5.7    | 6.5  | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| CIDEO      |                   | Execute from Flash; CM4 Active                                                    | -       | 0.9    | 1.5  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDF2      | I <sub>DD2</sub>  | 8 MHz, CM0+ Sleep 8 MHz. With IMO. While(1).                                      | _       | 1.2    | 1.6  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   |                                                                                   | _       | 2.8    | 3.5  | mA   | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
| Execute wi | th Cache Er       | nabled                                                                            |         |        |      |      |                                                    |
|            |                   | Execute from Cache; CM4 Active                                                    | -       | 6.3    | 7    | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDC1      | I <sub>DD3</sub>  | 150 MHz, CM0+ Sleep 75 MHz. IMO & FLL. Dhrystone.                                 | _       | 9.7    | 11.2 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   |                                                                                   | -       | 14.4   | 15.1 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| 0.500      |                   | Execute from Cache;                                                               | -       | 4.8    | 5.8  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDC2      | I <sub>DD4</sub>  | CM4 Active 100 MHz, CM0+ Sleep<br>100 MHz. IMO & FLL. Dhrystone.                  | _       | 7.4    | 8.4  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   | ,                                                                                 | -       | 11.3   | 12   | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
|            |                   | Execute from Cache; CM4 Active                                                    | _       | 2.4    | 3.4  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDC3      | I <sub>DD5</sub>  | 50 MHz, CM0+ Sleep 25 MHz. IMO & FLL. Dhrystone                                   | -       | 3.7    | 4.1  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   |                                                                                   | -       | 6.3    | 7.2  | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
|            |                   | Execute from Cache; CM4 Active                                                    | _       | 0.9    | 1.5  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDC4      | I <sub>DD6</sub>  | 8 MHz, CM0+ Sleep 8 MHz. IMO. Dhrystone.                                          | _       | 1.3    | 1.8  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   |                                                                                   | _       | 3      | 3.8  | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| Cortex M0+ | Active Mo         | de                                                                                |         |        |      |      |                                                    |
| Execute wi | th Cache Di       | sabled (Flash)                                                                    |         |        |      |      |                                                    |
| OIDEC      | l                 | Execute from Flash;<br>CM4 Off, CM0+ Active 50 MHz.<br>With IMO & FLL. While (1). | -       | 2.4    | 3.3  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDF3      | I <sub>DD7</sub>  |                                                                                   | _       | 3.2    | 3.7  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|            |                   |                                                                                   | _       | 5.6    | 6.3  | mA   | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |



Table 12. Power Supply Range, CPU Current, and Transition Time Specifications (continued)

| Spec ID#               | Parameter         | Description                                          | Min | Тур  | Max | Unit | Details / Conditions                               |
|------------------------|-------------------|------------------------------------------------------|-----|------|-----|------|----------------------------------------------------|
| CIDEA                  |                   | Execute from Flash;                                  | _   | 0.8  | 1.5 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDF4                  | I <sub>DD8</sub>  | CM4 Off, CM0+ Active 8 MHz. With IMO. While (1).     | _   | 1.1  | 1.6 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | -   | 2.60 | 3.4 | mA   | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
| Execute wi             | th Cache Er       | nabled                                               |     |      |     |      |                                                    |
| SIDC5                  |                   | Execute from Cache;<br>CM4 Off, CM0+ Active 100 MHz. | -   | 3.8  | 4.5 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| 31003                  | I <sub>DD9</sub>  | With IMO & FLL. Dhrystone.                           | _   | 5.9  | 6.5 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | _   | 9    | 9.7 | mA   | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
| SIDC6                  |                   | Execute from Cache;<br>CM4 Off, CM0+ Active 8 MHz.   | _   | 0.8  | 1.3 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDCO                  | I <sub>DD10</sub> | With IMO. Dhrystone.                                 | _   | 1.20 | 1.7 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | -   | 2.60 | 3.4 | mA   | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
| Cortex M4.             | Sleep Mode        | )                                                    |     |      |     |      |                                                    |
|                        |                   | CM4 Sleep 100 MHz;                                   | -   | 1.5  | 2.2 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDS1                  | I <sub>DD11</sub> | CM0+ Sleep 100 MHz, With IMO & FLL.                  | _   | 2.2  | 2.7 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | _   | 4    | 4.6 | mA   | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
|                        |                   | CM4 Sleep 50 MHz;                                    | _   | 1.2  | 1.9 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDS2                  | I <sub>DD12</sub> | CM0+ Sleep 25 MHz. With IMO & FLL.                   | _   | 1.7  | 2.2 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | -   | 3.4  | 4.3 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| 0.00                   |                   | CM4 Sleep 8 MHz, CM0+ Sleep 8 MHz. With IMO.         | -   | 0.7  | 1.3 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDS3                  | I <sub>DD13</sub> |                                                      | _   | 1    | 1.5 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      |     | 2.4  | 3.3 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| Cortex M0+             | Sleep Mod         | de                                                   |     | 1    | T   | 1    |                                                    |
|                        |                   | CM4 Off CM0+ Sloop F0 MHz                            | -   | 1.3  | 2   | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDS4                  | I <sub>DD14</sub> | CM4 Off, CM0+ Sleep 50 MHz.<br>With IMO & FLL.       | -   | 1.9  | 2.4 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | _   | 3.80 | 4.6 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
|                        |                   |                                                      | _   | 0.7  | 1.3 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDS5                  | I <sub>DD15</sub> | CM4 Off, CM0+ Sleep 8 MHz. With IMO.                 | -   | 1    | 1.5 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   |                                                      | -   | 2.4  | 3.3 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| Cortex M4.             | Minimum R         | egulator Current Mode                                |     |      |     |      |                                                    |
| OIDI EA A              |                   | Execute from Flash; CM4 LPA 8                        | -   | 0.9  | 1.5 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDLPA1                | I <sub>DD16</sub> | MHz, CM0+ Sleep 8 MHz. With IMO. While (1).          | _   | 1.2  | 1.7 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   | ,                                                    | _   | 2.8  | 3.5 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| OIDI DAG               |                   | Execute from Cache; CM4 LPA 8                        | -   | 0.9  | 1.5 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDLPA2 I <sub>D</sub> | I <sub>DD17</sub> | MHz, CM0+ Sleep 8 MHz. With IMO. Dhrystone.          | _   | 1.3  | 1.8 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                        |                   | IIIIO. DIIIystolie.                                  | _   | 2.9  | 3.7 | mA   | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |



Table 12. Power Supply Range, CPU Current, and Transition Time Specifications (continued)

| Spec ID#        | Parameter         | Description                                                    | Min   | Тур     | Max     | Unit     | Details / Conditions                               |
|-----------------|-------------------|----------------------------------------------------------------|-------|---------|---------|----------|----------------------------------------------------|
| Cortex M0+      | . Minimum         | Regulator Current Mode                                         |       |         |         |          |                                                    |
|                 |                   | Execute from Flash;                                            | _     | 0.8     | 1.4     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDLPA3         | I <sub>DD18</sub> | CM4 Off, CM0+ Active 8 MHz.                                    | _     | 1.1     | 1.6     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                 |                   | With IMO. While (1).                                           | _     | 2.7     | 3.6     | mA       | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
|                 |                   | Execute from Cache; CM4 Off,                                   | _     | 0.8     | 1.4     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDLPA4         | I <sub>DD19</sub> | CM0+ Active 8 MHz. With IMO. Dhrystone.                        | _     | 1.2     | 1.7     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                 |                   | Dillystolic.                                                   | -     | 2.7     | 3.6     | mA       | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
| Cortex M4.      | Minimum R         | egulator Current Mode                                          |       |         |         |          |                                                    |
|                 |                   | CM4 Sleep 8 MHz, CM0+ Sleep 8                                  | _     | 0.7     | 1.1     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDLPS1         | I <sub>DD20</sub> | MHz. With IMO.                                                 | _     | 1       | 1.5     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                 |                   | With tivio.                                                    | _     | 2.4     | 3.3     | mA       | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO, Max at 85 °C |
| Cortex M0+      | . Minimum         | Regulator Current Mode                                         |       |         |         |          |                                                    |
|                 |                   |                                                                | _     | 0.6     | 1.1     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDLPS3         | I <sub>DD22</sub> | CM4 Off, CM0+ Sleep 8 MHz. With IMO.                           | _     | 0.9     | 1.5     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
|                 |                   |                                                                | -     | 2.4     | 3.3     | mA       | $V_{DDD}$ = 1.8 to 3.3 V, LDO, Max at 85 °C        |
| <b>ULP RANG</b> | E POWER S         | SPECIFICATIONS (for $V_{CCD} = 0.9 V$                          | using | the Buc | k). ULP | mode i   | s valid from -20 to +85 °C.                        |
| Cortex M4.      | <b>Active Mod</b> | e                                                              |       |         |         |          |                                                    |
| Execute wi      | th Cache Di       | sabled (Flash)                                                 |       |         |         |          |                                                    |
| SIDF5           | I <sub>DD3</sub>  | Execute from Flash; CM4 Active 50 MHz, CM0+ Sleep 25 MHz.      | _     | 1.7     | 2.2     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
|                 |                   | With IMO & FLL. While(1).                                      | _     | 2.1     | 2.4     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
| SIDF6           | I <sub>DD4</sub>  | Execute from Flash; CM4 Active 8 MHz, CM0+ Sleep 8 MHz. With   | _     | 0.56    | 0.8     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| 0.2. 0          | 1.004             | IMO. While (1)                                                 | _     | 0.75    | 1       | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
| Execute wi      | th Cache Er       | nabled                                                         |       |         |         |          |                                                    |
| SIDC8           | I <sub>DD10</sub> | Execute from Cache; CM4 Active 50 MHz, CM0+ Sleep 25 MHz.      | -     | 1.6     | 2.2     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
|                 |                   | With IMO & FLL. Dhrystone.                                     | _     | 2.4     | 2.7     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
| SIDC9           |                   | Execute from Cache; CM4 Active 8 MHz, CM0+ Sleep 8 MHz.        | _     | 0.65    | 0.8     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| SIDCa           | I <sub>DD11</sub> | With IMO. Dhrystone.                                           | _     | 0.8     | 1.1     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
| Cortex M0+      | . Active Mo       | de                                                             |       | L       | I.      | <u>I</u> | ,                                                  |
| Execute wi      | th Cache Di       | sabled (Flash)                                                 |       |         |         |          |                                                    |
| SIDF7           | Inna              | Execute from Flash; CM4 Off,<br>CM0+ Active 25 MHz. With IMO & | _     | 1       | 1.4     | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| CIDI 1          | I <sub>DD16</sub> | FLL. Write(1).                                                 | _     | 1.34    | 1.6     | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |
| SIDF8           | lpp47             | Execute from Flash; CM4 Off,<br>CM0+ Active 8 MHz. With IMO.   | -     | 0.54    | 0.75    | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C    |
| -151 0          | DD17              | While(1).                                                      | _     | 0.73    | 1       | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C    |



Table 12. Power Supply Range, CPU Current, and Transition Time Specifications (continued)

| Spec ID#   | Parameter            | Description                                                    | Min | Тур  | Max  | Unit | Details / Conditions                            |
|------------|----------------------|----------------------------------------------------------------|-----|------|------|------|-------------------------------------------------|
| Execute wi | th Cache Er          | nabled                                                         |     |      |      | •    |                                                 |
| SIDC10     | laa .a               | Execute from Cache; CM4 Off,<br>CM0+ Active 25 MHz. With IMO & | _   | 0.91 | 1.25 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
| 010010     | I <sub>DD18</sub>    | FLL. Dhrystone.                                                | _   | 1.34 | 1.6  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| SIDC11     | l==                  | Execute from Cache; CM4 Off, CM0+ Active 8 MHz. With IMO.      | _   | 0.51 | 0.72 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
| OIDOTT     | I <sub>DD19</sub>    | Dhrystone.                                                     | -   | 0.73 | 0.95 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Cortex M4. | Sleep Mode           | )                                                              |     |      |      |      |                                                 |
| SIDS7      | I <sub>DD21</sub>    | CM4 Sleep 50 MHz, CM0+ Sleep                                   | _   | 0.76 | 1.1  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
|            | .0021                | 25 MHz. With IMO & FLL.                                        | _   | 1.1  | 1.4  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| SIDS8      | Inno                 | CM4 Sleep 8 MHz, CM0+ Sleep 8 MHz.                             | _   | 0.42 | 0.65 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
| OIDOO      | I <sub>DD22</sub>    | With IMO.                                                      | _   | 0.59 | 0.8  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Cortex M0+ | Sleep Mod            | de                                                             |     |      |      |      |                                                 |
| SIDS9      | Inno                 | CM4 Off, CM0+ Sleep 25 MHz.                                    | _   | 0.62 | 0.9  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
| OIDOS      | I <sub>DD23</sub>    | With IMO & FLL.                                                | _   | 0.88 | 1.1  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| SIDS10     | lano.                | CM4 Off, CM0+ Sleep 8 MHz.                                     | _   | 0.41 | 0.6  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
|            | I <sub>DD24</sub>    | With IMO.                                                      | _   | 0.58 | 0.8  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Cortex M4. | Minimum R            | egulator Current Mode                                          |     | ı    |      | I    |                                                 |
| SIDLPA5    | I <sub>DD25</sub>    | Execute from Flash. CM4 Active 8 MHz, CM0+ Sleep 8 MHz. With   | -   | 0.52 | 0.75 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
|            | DD23                 | IMO. While(1).                                                 | _   | 0.76 | 1    | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| SIDLPA6    | I <sub>DD26</sub>    | Execute from Cache. CM4 Active 8 MHz, CM0+ Sleep 8 MHz. With   | _   | 0.54 | 0.76 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
|            | DD20                 | IMO. Dhrystone.                                                | -   | 0.78 | 1    | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Cortex M0+ | . Minimum            | Regulator Current Mode                                         |     |      |      |      |                                                 |
| SIDLPA7    | I <sub>DD27</sub>    | Execute from Flash. CM4 Off, CM0+ Active 8 MHz. With IMO.      | _   | 0.51 | 0.75 | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
|            | -0027                | While (1).                                                     | _   | 0.75 | 1    | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| SIDLPA8    | I <sub>DD28</sub>    | Execute from Cache. CM4 Off, CM0+ Active 8 MHz. With IMO.      | _   | 0.48 | 0.7  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
| -          | DD20                 | Dhrystone.                                                     | _   | 0.7  | 0.95 | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Cortex M4. | Minimum R            | egulator Current Mode                                          |     |      |      |      |                                                 |
| SIDLPS5    | 1                    | CM4 Sleep 8 MHz, CM0 Sleep 8 MHz.                              | _   | 0.4  | 0.6  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
| SIDLESS    | I <sub>DD29</sub>    | With IMO.                                                      | _   | 0.57 | 0.8  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Cortex M0+ | . Minimum            | Regulator Current Mode                                         |     |      |      |      |                                                 |
| SIDLPS7    | I <sub>DD31</sub>    | CM4 Off, CM0+ Sleep 8 MHz. With                                | _   | 0.39 | 0.6  | mA   | V <sub>DDD</sub> = 3.3 V, Buck ON, Max at 60 °C |
|            |                      | IMO.                                                           | _   | 0.56 | 0.8  | mA   | V <sub>DDD</sub> = 1.8 V, Buck ON, Max at 60 °C |
| Deep Sleep | Mode                 |                                                                |     | ı    |      | 1    |                                                 |
| SIDDS1     | I <sub>DD33A</sub>   | With internal Buck enabled and 64K SRAM retention              | _   | 7    | _    | μA   | Max value is at 85 °C                           |
| SIDDS1_B   | I <sub>DD33A_B</sub> | With internal Buck enabled and 64K SRAM retention              | _   | 7    | _    | μΑ   | Max value is at 60 °C                           |
|            |                      |                                                                |     | l    |      |      |                                                 |



Table 12. Power Supply Range, CPU Current, and Transition Time Specifications (continued)

| Spec ID#    | Parameter             | Description                                        | Min | Тур | Max | Unit | Details / Conditions    |
|-------------|-----------------------|----------------------------------------------------|-----|-----|-----|------|-------------------------|
| SIDDS2      | I <sub>DD33B</sub>    | With internal Buck enabled and 256K SRAM retention | ı   | 9   | _   | μΑ   | Max value is at 85 °C   |
| SIDDS2_B    | I <sub>DD33B_B</sub>  | With internal Buck enabled and 256K SRAM retention | 1   | 9   | _   | μΑ   | Max value is at 60 °C   |
| Hibernate N | /lode                 |                                                    |     |     |     |      |                         |
| SIDHIB1     | I <sub>DD34</sub>     | V <sub>DDD</sub> = 1.8 V                           | -   | 300 | _   | nA   | No clocks running       |
| SIDHIB2     | I <sub>DD34A</sub>    | V <sub>DDD</sub> = 3.3 V                           | -   | 800 | _   | nA   | No clocks running       |
| Power Mod   | e Transition          | Times                                              |     |     |     |      |                         |
| SID12       | T <sub>LPACT_AC</sub> | Minimum regulator current to LP transition time    | -   | _   | 35  | μs   | Including PLL lock time |
| SID13       | T <sub>DS_LPACT</sub> | Deep Sleep to LP transition time                   | ı   | -   | 25  | μs   | Guaranteed by design    |
| SID14       | T <sub>HIB_ACT</sub>  | Hibernate to LP transition time                    | ı   | 500 | ı   | μs   | Including PLL lock time |

## **XRES**

## Table 13. XRES DC Specifications

| Spec ID# | Parameter               | Description                                                          | Min                      | Тур | Max                      | Unit | Details / Conditions     |
|----------|-------------------------|----------------------------------------------------------------------|--------------------------|-----|--------------------------|------|--------------------------|
| SID17    | T <sub>XRES_IDD</sub>   | IDD when XRES asserted                                               | -                        | 300 | _                        | nA   | V <sub>DDD</sub> = 1.8 V |
| SID17A   | T <sub>XRES_IDD_1</sub> | IDD when XRES asserted                                               | -                        | 800 | _                        | nA   | V <sub>DDD</sub> = 3.3 V |
| SID77    | V <sub>IH</sub>         | Input voltage high threshold                                         | 0.7 ×<br>V <sub>DD</sub> | -   | -                        | V    | CMOS Input               |
| SID78    | V <sub>IL</sub>         | Input voltage low threshold                                          | _                        | _   | 0.3 ×<br>V <sub>DD</sub> | V    | CMOS Input               |
| SID80    | C <sub>IN</sub>         | Input capacitance                                                    | _                        | 3   | _                        | pF   | _                        |
| SID81    | V <sub>HYSXRES</sub>    | Input voltage hysteresis                                             | -                        | 100 | -                        | mV   | _                        |
| SID82    | I <sub>DIODE</sub>      | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _                        | _   | 100                      | μA   | _                        |

## Table 14. XRES AC Specifications

| Spec ID# | Parameter             | Description                                                     | Min | Тур | Max | Unit | Details / Conditions                                                     |
|----------|-----------------------|-----------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------|
| SID15    | T <sub>XRES_ACT</sub> | Time from XRES release to Cortex-M0+ executing application code | ı   | 750 | -   |      | Not minimum regulator current<br>mode; Cortex-M0+ executing at<br>50 MHz |
| SID16    | T <sub>XRES_PW</sub>  | XRES Pulse width                                                | 5   | _   | ı   | μs   | _                                                                        |

Document Number: 002-21414 Rev. \*K Page 43 of 78



**GPIO** 

## Table 15. GPIO DC Specifications

| Spec ID# | Parameter             | Description                                                          | Min                    | Тур | Max                      | Unit | Details / Conditions           |
|----------|-----------------------|----------------------------------------------------------------------|------------------------|-----|--------------------------|------|--------------------------------|
| SID57    | V <sub>IH</sub>       | Input voltage high threshold                                         | 0.7 × V <sub>DD</sub>  | -   | _                        | V    | CMOS Input                     |
| SID57A   | I <sub>IHS</sub>      | Input current when Pad > V <sub>DDIO</sub> for OVT inputs            | -                      | _   | 10                       | μΑ   | Per I <sup>2</sup> C Spec      |
| SID58    | V <sub>IL</sub>       | Input voltage low threshold                                          | _                      | -   | 0.3 ×<br>V <sub>DD</sub> | V    | CMOS Input                     |
| SID241   | V <sub>IH</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                                 | 0.7 × V <sub>DD</sub>  | -   | _                        | V    | _                              |
| SID242   | V <sub>IL</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                                 | _                      | -   | 0.3 ×<br>V <sub>DD</sub> | V    | -                              |
| SID243   | V <sub>IH</sub>       | LVTTL input, V <sub>DD</sub> ≥ 2.7 V                                 | 2.0                    | _   | _                        | V    | _                              |
| SID244   | V <sub>IL</sub>       | LVTTL input, V <sub>DD</sub> ≥ 2.7 V                                 | _                      | -   | 0.8                      | V    | _                              |
| SID59    | V <sub>OH</sub>       | Output voltage high level                                            | V <sub>DD</sub> – 0.5  | _   | _                        | V    | I <sub>OH</sub> = 8 mA         |
| SID62A   | V <sub>OL</sub>       | Output voltage low level                                             | _                      | _   | 0.4                      | V    | I <sub>OL</sub> = 8 mA         |
| SID63    | R <sub>PULLUP</sub>   | Pull-up resistor                                                     | 3.5                    | 5.6 | 8.5                      | kΩ   | _                              |
| SID64    | R <sub>PULLDOWN</sub> | Pull-down resistor                                                   | 3.5                    | 5.6 | 8.5                      | kΩ   | _                              |
| SID65    | I <sub>IL</sub>       | Input leakage current (absolute value)                               | _                      | _   | 2                        | nA   | 25 °C, V <sub>DD</sub> = 3.0 V |
| SID65A   | I <sub>IL_CTBM</sub>  | Input leakage on CTBm input pins                                     | _                      | -   | 4                        | nA   | _                              |
| SID66    | C <sub>IN</sub>       | Input Capacitance                                                    | _                      | -   | 5                        | pF   | _                              |
| SID67    | V <sub>HYSTTL</sub>   | Input hysteresis LVTTL V <sub>DD</sub> > 2.7 V                       | 100                    | 0   | -                        | mV   | -                              |
| SID68    | V <sub>HYSCMOS</sub>  | Input hysteresis CMOS                                                | 0.05 × V <sub>DD</sub> | _   | _                        | mV   | _                              |
| SID69    | I <sub>DIODE</sub>    | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _                      | ı   | 100                      | μА   | -                              |
| SID69A   | I <sub>TOT_GPIO</sub> | Maximum total source or sink<br>Chip Current                         | _                      | ı   | 200                      | mA   | _                              |

## Table 16. GPIO AC Specifications

| Spec ID# | Parameter            | Description                                                     | Min | Тур | Max | Unit | Details / Conditions                                                                        |
|----------|----------------------|-----------------------------------------------------------------|-----|-----|-----|------|---------------------------------------------------------------------------------------------|
| SID70    | T <sub>RISEF</sub>   | Rise time in Fast Strong Mode.<br>10% to 90% of V <sub>DD</sub> | _   | -   | 2.5 | ns   | Cload = 15 pF, 8 mA<br>drive strength                                                       |
| SID71    | T <sub>FALLF</sub>   | Fall time in Fast Strong Mode.<br>10% to 90% of V <sub>DD</sub> | -   | -   | 2.5 | ns   | Cload = 15 pF, 8 mA<br>drive strength                                                       |
| SID72    | T <sub>RISES_1</sub> | Rise time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 52  | -   | 142 | ns   | Cload = 15 pF, 8 mA<br>drive strength,<br>$V_{DD} \le 2.7 \text{ V}$                        |
| SID72A   | T <sub>RISES_2</sub> | Rise time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 48  | -   | 102 | ns   | Cload = 15 pF, 8 mA<br>drive strength, 2.7 V < $V_{DD} \le 3.6$ V                           |
| SID73    | T <sub>FALLS_1</sub> | Fall time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 44  | -   | 211 | ns   | Cload = 15 pF, 8 mA<br>drive strength,<br>V <sub>DD</sub> ≤ 2.7 V                           |
| SID73A   | T <sub>FALLS_2</sub> | Fall time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 42  | -   | 93  | ns   | Cload = 15 pF, 8 mA<br>drive strength,<br>$2.7 \text{ V} < \text{V}_{DD} \le 3.6 \text{ V}$ |



Table 16. GPIO AC Specifications (continued)

| Spec ID# | Parameter             | Description                                                                | Min                             | Тур | Max  | Unit | Details / Conditions                            |
|----------|-----------------------|----------------------------------------------------------------------------|---------------------------------|-----|------|------|-------------------------------------------------|
| SID73G   | T <sub>FALL_I2C</sub> | Fall time (30% to 70% of V <sub>DD</sub> ) in Slow Strong mode             | 20 × V <sub>DDIO</sub> /<br>5.5 | -   | 250  | ns   | Cload = 10 pF to 400 pF,<br>8-mA drive strength |
| SID74    | F <sub>GPIOUT1</sub>  | GPIO Fout. Fast Strong mode.                                               | -                               | _   | 100  | MHz  | 90/10%, 15-pF load,<br>60/40 duty cycle         |
| SID75    | F <sub>GPIOUT2</sub>  | GPIO Fout; Slow Strong mode.                                               | _                               | -   | 16.7 | MHz  | 90/10%, 15-pF load,<br>60/40 duty cycle         |
| SID76    | F <sub>GPIOUT3</sub>  | GPIO Fout; Fast Strong mode.                                               | _                               | -   | 7    | MHz  | 90/10%, 25-pF load,<br>60/40 duty cycle         |
| SID245   | F <sub>GPIOUT4</sub>  | GPIO Fout; Slow Strong mode.                                               | _                               | _   | 3.5  | MHz  | 90/10%, 25-pF load,<br>60/40 duty cycle         |
| SID246   | F <sub>GPIOIN</sub>   | GPIO input operating frequency; 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | _                               | -   | 100  | MHz  | 90/10% V <sub>IO</sub>                          |

## **Analog Peripherals**

Opamp

**Table 17. Opamp Specifications** 

| Spec ID# | Parameter                | Description                                       | Min | Тур  | Max                       | Unit | Details / Conditions                         |
|----------|--------------------------|---------------------------------------------------|-----|------|---------------------------|------|----------------------------------------------|
|          | I <sub>DD</sub>          | Opamp block current. No load.                     |     | _    | -                         |      | -                                            |
| SID269   | I <sub>DD_HI</sub>       | Power = Hi                                        |     | 1300 | 1500                      | μA   | -                                            |
| SID270   | I <sub>DD_MED</sub>      | Power = Med                                       |     | 450  | 600                       | μA   | _                                            |
| SID271   | I <sub>DD_LOW</sub>      | Power = Lo                                        |     | 250  | 350                       | μA   | -                                            |
|          | GBW                      | Load = 50 pF, 0.1 mA.<br>V <sub>DDA</sub> ≥ 2.7 V | -   | _    | _                         |      | _                                            |
| SID272   | G <sub>BW_HI</sub>       | Power = Hi                                        | 6   | _    | -                         | MHz  | _                                            |
| SID273   | G <sub>BW_MED</sub>      | Power = Med                                       | 3   | _    | -                         | MHz  | _                                            |
| SID274   | G <sub>BW_LO</sub>       | Power = Lo                                        | 1   | _    | _                         | MHz  | -                                            |
|          | I <sub>OUT_MAX</sub>     | V <sub>DDA</sub> ≥ 2.7 V, 500 mV from rail        | -   | _    | -                         |      | _                                            |
| SID275   | I <sub>OUT_MAX_HI</sub>  | Power = Hi                                        | 10  | _    | -                         | mA   | _                                            |
| SID276   | I <sub>OUT_MAX_MID</sub> | Power = Mid                                       | 10  | _    | -                         | mA   | _                                            |
| SID277   | I <sub>OUT_MAX_LO</sub>  | Power = Lo                                        |     | 5    | -                         | mA   | _                                            |
|          | l <sub>out</sub>         | V <sub>DDA</sub> = 1.71 V, 500 mV from rail       | _   | _    | -                         |      | _                                            |
| SID278   | I <sub>OUT_MAX_HI</sub>  | Power = Hi                                        | 4   | _    | -                         | mA   | _                                            |
| SID279   | I <sub>OUT_MAX_MID</sub> | Power = Mid                                       | 4   | _    | _                         | mA   | _                                            |
| SID280   | I <sub>OUT_MAX_LO</sub>  | Power = Lo                                        | _   | 2    | _                         | mA   | _                                            |
| SID281   | V <sub>IN</sub>          | Input voltage range                               | 0   | _    | V <sub>DDA</sub> – 0.2    | V    | Charge pump ON                               |
| SID282   | V <sub>CM</sub>          | Input common mode voltage                         | 0   | _    | V <sub>DDA</sub> –<br>1.5 | V    | Charge pump OFF,<br>V <sub>DDA</sub> ≥ 2.7 V |
|          | V <sub>OUT</sub>         | V <sub>DDA</sub> ≥ 2.7 V                          | _   | _    | -                         |      | _                                            |
| SID283   | V <sub>OUT_1</sub>       | Power = Hi, Iload = 10 mA                         | 0.5 | _    | V <sub>DDA</sub> – 0.5    | V    | _                                            |
| SID284   | V <sub>OUT_2</sub>       | Power = Hi, Iload = 1 mA                          | 0.2 | _    | V <sub>DDA</sub> – 0.2    | V    | _                                            |
| SID285   | V <sub>OUT_3</sub>       | Power = Med, Iload = 1 mA                         | 0.2 | _    | V <sub>DDA</sub> – 0.2    | V    | _                                            |

Document Number: 002-21414 Rev. \*K Page 45 of 78



Table 17. Opamp Specifications (continued)

| Spec ID#     | Parameter              | Description                                               | Min        | Тур  | Max                    | Unit    | Details / Conditions                                                                                        |
|--------------|------------------------|-----------------------------------------------------------|------------|------|------------------------|---------|-------------------------------------------------------------------------------------------------------------|
| SID286       | V <sub>OUT_4</sub>     | Power = Lo, Iload = 0.1 mA                                | 0.2        | _    | V <sub>DDA</sub> – 0.2 | V       | _                                                                                                           |
| SID288       | V <sub>OS_TR</sub>     | Offset voltage                                            | <b>–</b> 1 | ±0.5 | 1                      | mV      | Power = Hi, 0.2 V < V <sub>OUT</sub> < (V <sub>DDA</sub> - 0.2 V)                                           |
| SID288A      | V <sub>OS_TR</sub>     | Offset voltage                                            | _          | ±1   | _                      | mV      | Power = Med                                                                                                 |
| SID288B      | V <sub>OS_TR</sub>     | Offset voltage                                            | _          | ±2   | _                      | mV      | Power = Lo                                                                                                  |
| SID290       | V <sub>OS_DR_TR</sub>  | Offset voltage drift                                      | -10        | ±3   | 10                     | μV/°C   | Power = Hi, 0.2 V < V <sub>OUT</sub> < (V <sub>DDA</sub> - 0.2 V)                                           |
| SID290A      | V <sub>OS_DR_TR</sub>  | Offset voltage drift                                      | _          | ±10  | _                      | μV/°C   | Power = Med                                                                                                 |
| SID290B      | V <sub>OS_DR_TR</sub>  | Offset voltage drift                                      | _          | ±10  | _                      | μV/°C   | Power = Lo                                                                                                  |
| SID291       | CMRR                   | DC common mode rejection ratio                            | 67         | 80   | _                      | dB      | V <sub>DDA</sub> ≥ 2.7 V                                                                                    |
| SID292       | PSRR                   | Power supply rejection ratio at 1 kHz, 10-mV ripple       | 70         | 85   | _                      | dB      | V <sub>DDA</sub> ≥ 2.7 V                                                                                    |
| SID65A       | I <sub>IL_CTBM</sub>   | Input leakage on CTBm input pins                          | _          | _    | 4                      | nA      | -                                                                                                           |
| Noise        |                        |                                                           | _          | _    | _                      |         | _                                                                                                           |
| SID293       | VN1                    | Input-referred, 1 Hz – 1 GHz, power = Hi                  | _          | 100  | _                      | μVrms   | _                                                                                                           |
| SID294       | VN2                    | Input-referred, 1 kHz,<br>power = Hi                      | -          | 180  | -                      | nV/rtHz | _                                                                                                           |
| SID295       | VN3                    | Input-referred, 10 kHz,<br>power = Hi                     | _          | 70   | _                      | nV/rtHz | _                                                                                                           |
| SID296       | VN4                    | Input-referred, 100 kHz,<br>power = Hi                    | _          | 38   | -                      | nV/rtHz | _                                                                                                           |
| SID297       | CLOAD                  | Stable up to max. load.<br>Performance specs at 50 pF.    | -          | _    | 125                    | pF      | _                                                                                                           |
| SID298       | SLEW_RATE              | Output slew rate                                          | 4          | _    | _                      | V/µs    | Cload = 50 pF,<br>Power = Hi,<br>V <sub>DDA</sub> ≥ 2.7 V                                                   |
| SID299       | T_OP_WAKE              | From disable to enable, no external RC dominating         | -          | 25   | _                      | μs      | _                                                                                                           |
|              | COMP_MODE              | Comparator mode; 50-mV overdrive, Trise = Tfall (approx.) | _          |      | _                      |         | _                                                                                                           |
| SID300       | T <sub>PD1</sub>       | Response time; power = Hi                                 | _          | 150  | _                      | ns      | _                                                                                                           |
| SID301       | T <sub>PD2</sub>       | Response time; power = Med                                | _          | 400  | _                      | ns      | _                                                                                                           |
| SID302       | T <sub>PD3</sub>       | Response time; power = Lo                                 | _          | 2000 | _                      | ns      | _                                                                                                           |
| SID303       | V <sub>HYST_OP</sub>   | Hysteresis                                                | _          | 10   | _                      | mV      | _                                                                                                           |
| Deep Sleep I |                        | Mode 2 is lowest current range.<br>Mode 1 has higher GBW. |            |      |                        |         | Deep Sleep mode<br>operation: $V_{DDA} \ge 2.7 \text{ V}$ .<br>$V_{IN}$ is 0.2 to $V_{DDA} - 1.5 \text{ V}$ |
| SID_DS_1     | I <sub>DD_HI_M1</sub>  | Mode 1, High current                                      | _          | 1300 | 1500                   | μA      | Typ at 25 °C                                                                                                |
| SID_DS_2     | I <sub>DD_MED_M1</sub> | Mode 1, Medium current                                    | _          | 460  | 600                    | μA      | Typ at 25 °C                                                                                                |
| SID_DS_3     | I <sub>DD_LOW_M1</sub> | Mode 1, Low current                                       | _          | 230  | 350                    | μA      | Typ at 25 °C                                                                                                |
| SID_DS_4     | I <sub>DD_HI_M2</sub>  | Mode 2, High current                                      | _          | 120  | _                      | μA      | 25 °C                                                                                                       |
| SID_DS_5     | I <sub>DD_MED_M2</sub> | Mode 2, Medium current                                    | _          | 60   | _                      | μA      | 25 °C                                                                                                       |
| SID_DS_6     | I <sub>DD_LOW_M2</sub> | Mode 2, Low current                                       | _          | 15   | _                      | μA      | 25 °C                                                                                                       |
| SID_DS_7     | GBW_HI_M1              | Mode 1, High current                                      | _          | 4    | _                      | MHz     | 25 °C                                                                                                       |
| SID_DS_8     | GBW_MED_M1             | Mode 1, Medium current                                    | _          | 2    | _                      | MHz     | 25 °C                                                                                                       |



**Table 17. Opamp Specifications** (continued)

| Spec ID#  | Parameter               | Description            | Min | Тур | Max | Unit | Details / Conditions                                        |
|-----------|-------------------------|------------------------|-----|-----|-----|------|-------------------------------------------------------------|
| SID_DS_9  | GBW_LOW_M1              | Mode 1, Low current    | 1   | 0.5 | 1   | MHz  | 25 °C                                                       |
| SID_DS_10 | GBW_HI_M2               | Mode 2, High current   | 1   | 0.5 | 1   | MHz  | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> – 1.5 V |
| SID_DS_11 | GBW_MED_M2              | Mode 2, Medium current | 1   | 0.2 | 1   | MHz  | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> – 1.5 V |
| SID_DS_12 | GBW_LOW_M2              | Mode 2, Low current    | 1   | 0.1 | 1   | MHz  | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> – 1.5 V |
| SID_DS_13 | V <sub>OS_HI_M1</sub>   | Mode 1, High current   | -   | 5   | _   | mV   | 25 °C, 0.2 V to V <sub>DDA</sub> –<br>1.5 V                 |
| SID_DS_14 | V <sub>OS_MED_M1</sub>  | Mode 1, Medium current | -   | 5   | -   | mV   | 25 °C, 0.2 V to V <sub>DDA</sub> –<br>1.5 V                 |
| SID_DS_15 | V <sub>OS_LOW_M1</sub>  | Mode 1, Low current    | _   | 5   | _   | mV   | 25 °C, 0.2 V to V <sub>DDA</sub> –<br>1.5 V                 |
| SID_DS_16 | V <sub>OS_HI_M2</sub>   | Mode 2, High current   | _   | 5   | _   | mV   | 25 °C, 0.2 V to V <sub>DDA</sub> –<br>1.5 V                 |
| SID_DS_17 | V <sub>OS_MED_M2</sub>  | Mode 2, Medium current | _   | 5   | _   | mV   | 25 °C, 0.2 V to V <sub>DDA</sub> –<br>1.5 V                 |
| SID_DS_18 | V <sub>OS_LOW_M2</sub>  | Mode 2, Low current    | _   | 5   | _   | mV   | 25 °C, 0.2 V to V <sub>DDA</sub> –<br>1.5 V                 |
| SID_DS_19 | I <sub>OUT_HI_M1</sub>  | Mode 1, High current   | _   | 10  | _   | mA   | Output is 0.5 V to V <sub>DDA</sub> – 0.5 V                 |
| SID_DS_20 | I <sub>OUT_MED_M1</sub> | Mode 1, Medium current | _   | 10  | _   | mA   | Output is 0.5 V to V <sub>DDA</sub> – 0.5 V                 |
| SID_DS_21 | I <sub>OUT_LOW_M1</sub> | Mode 1, Low current    | _   | 4   | _   | mA   | Output is 0.5 V to V <sub>DDA</sub> – 0.5 V                 |
| SID_DS_22 | I <sub>OUT_HI_M2</sub>  | Mode 2, High current   | _   | 1   | _   | mA   | Output is 0.5 V to V <sub>DDA</sub> – 0.5 V                 |
| SID_DS_23 | I <sub>OUT_MED_M2</sub> | Mode 2, Medium current | _   | 1   | _   | mA   | Output is 0.5 V to V <sub>DDA</sub> – 0.5 V                 |
| SID_DS_24 | I <sub>OUT_LOW_M2</sub> | Mode 2, Low current    | _   | 0.5 | -   | mA   | Output is 0.5 V to V <sub>DDA</sub> – 0.5 V                 |

Low-Power (LP) Comparator

Table 18. LP Comparator DC Specifications

| Spec ID# | Parameter            | Description                                        | Min | Тур | Max                      | Unit | Details / Conditions   |
|----------|----------------------|----------------------------------------------------|-----|-----|--------------------------|------|------------------------|
| SID84    | V <sub>OFFSET1</sub> | Input offset voltage for COMP1. Normal power mode. | -10 | -   | 10                       | mV   | COMP0 offset is ±25 mV |
| SID85A   | V <sub>OFFSET2</sub> | Input offset voltage. Low-power mode.              | -25 | ±12 | 25                       | mV   | _                      |
| SID85B   | V <sub>OFFSET3</sub> | Input offset voltage. Ultra low-power mode.        | -25 | ±12 | 25                       | mV   | _                      |
| SID86    | V <sub>HYST1</sub>   | Hysteresis when enabled in Normal mode             | -   | -   | 60                       | mV   | _                      |
| SID86A   | V <sub>HYST2</sub>   | Hysteresis when enabled in Low-power mode          | -   | -   | 80                       | mV   | _                      |
| SID87    | V <sub>ICM1</sub>    | Input common mode voltage in Normal mode           | 0   | _   | V <sub>DDIO1</sub> – 0.1 | V    | _                      |

Document Number: 002-21414 Rev. \*K Page 47 of 78



## **Table 18. LP Comparator DC Specifications** (continued)

| Spec ID# | Parameter         | Description                                          | Min | Тур | Max                      | Unit | Details / Conditions |
|----------|-------------------|------------------------------------------------------|-----|-----|--------------------------|------|----------------------|
| SID247   | V <sub>ICM2</sub> | Input common mode voltage in Low power mode          | 0   | ı   | V <sub>DDIO1</sub> – 0.1 | ٧    | _                    |
| SID247A  | V <sub>ICM3</sub> | Input common mode voltage in<br>Ultra low power mode | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V    | _                    |
| SID88    | CMRR              | Common mode rejection ratio in Normal power mode     | 50  | -   | _                        | dB   | _                    |
| SID89    | I <sub>CMP1</sub> | Block Current, Normal mode                           | -   | -   | 150                      | μΑ   | _                    |
| SID248   | I <sub>CMP2</sub> | Block Current, Low power mode                        | -   | -   | 10                       | μΑ   | _                    |
| SID259   | I <sub>CMP3</sub> | Block Current in Ultra low-power mode                | -   | 0.3 | 0.85                     | μΑ   | _                    |
| SID90    | ZCMP              | DC Input impedance of comparator                     | 35  | -   | _                        | ΜΩ   | _                    |

## Table 19. LP Comparator AC Specifications

| Spec ID# | Parameter          | Description                                           | Min | Тур | Max  | Unit | Details / Conditions       |
|----------|--------------------|-------------------------------------------------------|-----|-----|------|------|----------------------------|
| SID91    | T <sub>RESP1</sub> | Response time, Normal mode, 100 mV overdrive          | -   | -   | 100  | ns   |                            |
| SID258   | T <sub>RESP2</sub> | Response time, Low power mode, 100 mV overdrive       | -   | -   | 1000 | ns   | _                          |
| SID92    | T <sub>RESP3</sub> | Response time, Ultra-low power mode, 100 mV overdrive | -   | -   | 20   | μs   | _                          |
| SID92E   | T_CMP_EN1          | Time from Enabling to operation                       | -   | -   | 10   | μs   | Normal and Low-power modes |
| SID92F   | T_CMP_EN2          | Time from Enabling to operation                       | ı   | -   | 50   | μs   | Ultra low-power mode       |

## **Table 20. Temperature Sensor Specifications**

| Spec ID# | Parameter            | Description                 | Min        | Тур | Max | Unit | Details / Conditions |
|----------|----------------------|-----------------------------|------------|-----|-----|------|----------------------|
| SID93    | T <sub>SENSACC</sub> | Temperature sensor accuracy | <b>–</b> 5 | ±1  | 5   | °C   | –40 to +85 °C        |

## Table 21. Internal Reference Specification

| Spec ID# | Parameter   | Description | Min   | Тур | Max   | Unit | Details / Conditions |
|----------|-------------|-------------|-------|-----|-------|------|----------------------|
| SID93R   | $V_{REFBG}$ | 1           | 1.188 | 1.2 | 1.212 | >    | _                    |

Document Number: 002-21414 Rev. \*K Page 48 of 78



## SAR ADC

Table 22. 12-bit SAR ADC DC Specifications

| Spec ID# | Parameter | Description                                                   | Min             | Тур | Max       | Unit | Details / Conditions               |
|----------|-----------|---------------------------------------------------------------|-----------------|-----|-----------|------|------------------------------------|
| SID94    | A_RES     | SAR ADC Resolution                                            | _               | _   | 12        | bits | _                                  |
| SID95    | A_CHNLS_S | Number of channels - single-ended                             | _               | _   | 16        | -    | 8 full speed.                      |
| SID96    | A-CHNKS_D | Number of channels - differential                             | _               | -   | 8         | _    | Diff inputs use neighboring I/O    |
| SID97    | A-MONO    | Monotonicity                                                  | _               | _   | _         | _    | Yes                                |
| SID98    | A_GAINERR | Gain error                                                    | _               | _   | ±0.2      | %    | With external reference.           |
| SID99    | A_OFFSET  | Input offset voltage                                          | _               | _   | 2         | mV   | Measured with 1-V reference        |
| SID100   | A_ISAR_1  | Current consumption at 1 Msps                                 | _               | _   | 1         | mA   | At 1 Msps. External Bypass<br>Cap. |
| SID100A  | A_ISAR_2  | Current consumption at 1 Msps.<br>Reference = V <sub>DD</sub> | _               | -   | 1.25      | mA   | At 1 Msps. External Bypass<br>Cap. |
| SID101   | A_VINS    | Input voltage range - single-ended                            | V <sub>SS</sub> | _   | $V_{DDA}$ | V    | _                                  |
| SID102   | A_VIND    | Input voltage range - differential                            | V <sub>SS</sub> | _   | $V_{DDA}$ | V    | _                                  |
| SID103   | A_INRES   | Input resistance                                              | _               | _   | 2.2       | kΩ   | _                                  |
| SID104   | A_INCAP   | Input capacitance                                             | _               | _   | 10        | pF   | _                                  |

Table 23. 12-bit SAR ADC AC Specifications

| Spec ID#   | Parameter                        | Description                                                                            | Min       | Тур | Max | Unit | Details / Conditions                                                                      |  |  |  |  |
|------------|----------------------------------|----------------------------------------------------------------------------------------|-----------|-----|-----|------|-------------------------------------------------------------------------------------------|--|--|--|--|
| 12-bit SAR | 12-bit SAR ADC AC Specifications |                                                                                        |           |     |     |      |                                                                                           |  |  |  |  |
| SID106     | A_PSRR                           | Power supply rejection ratio                                                           | 70        | _   | _   | dB   | _                                                                                         |  |  |  |  |
| SID107     | A_CMRR                           | Common mode rejection ratio                                                            | 66        | _   | _   | dB   | Measured at 1 V.                                                                          |  |  |  |  |
| One Megas  | sample per seco                  | ond mode:                                                                              |           |     |     |      |                                                                                           |  |  |  |  |
| SID108     | A_SAMP_1                         | Sample rate with external reference bypass cap.                                        | -         | _   | 1   | Msps | _                                                                                         |  |  |  |  |
| SID108A    | A_SAMP_2                         | Sample rate with no bypass cap;<br>Reference = V <sub>DD</sub>                         | -         | -   | 250 | ksps | _                                                                                         |  |  |  |  |
| SID108B    | A_SAMP_3                         | Sample rate with no bypass cap. Internal reference.                                    | -         | _   | 100 | ksps | _                                                                                         |  |  |  |  |
| SID109     | A_SINAD                          | Signal-to-noise and Distortion ratio (SINAD). V <sub>DDA</sub> = 2.7 to 3.6 V, 1 Msps. | 64        | _   | _   | dB   | Fin = 10 kHz                                                                              |  |  |  |  |
| SID111A    | A_INL                            | Integral Non Linearity.<br>V <sub>DDA</sub> = 2.7 to 3.6 V, 1 Msps                     | -2        | _   | 2   | LSB  | Measured with internal V <sub>REF</sub> = 1.2 V and bypass cap.                           |  |  |  |  |
| SID111B    | A_INL                            | Integral Non Linearity.<br>V <sub>DDA</sub> = 2.7 to 3.6 V, 1 Msps                     | -4        | _   | 4   | LSB  | Measured with external V <sub>REF</sub> ≥ 1 V and V <sub>IN</sub> common mode < 2 * Vref. |  |  |  |  |
| SID112A    | A_DNL                            | Differential Non Linearity.<br>V <sub>DDA</sub> = 2.7 to 3.6 V, 1 Msps                 | -1        | _   | 1.4 | LSB  | Measured with internal V <sub>REF</sub> = 1.2 V and bypass cap.                           |  |  |  |  |
| SID112B    | A_DNL                            | Differential Non Linearity.<br>V <sub>DDA</sub> = 2.7 to 3.6 V, 1 Msps                 | <b>–1</b> | _   | 1.7 | LSB  | Measured with external V <sub>REF</sub> ≥ 1 V and V <sub>IN</sub> common mode < 2 * Vref. |  |  |  |  |
| SID113     | A_THD                            | Total harmonic distortion.<br>V <sub>DDA</sub> = 2.7 to 3.6 V, 1 Msps.                 | -         | -   | -65 | dB   | Fin = 10 kHz                                                                              |  |  |  |  |



## DAC

## Table 24. 12-bit DAC DC Specifications

| Spec ID# | Parameter   | Description                      | Min | Тур | Max | Unit | Details / Conditions  |
|----------|-------------|----------------------------------|-----|-----|-----|------|-----------------------|
| SID108D  | DAC_RES     | DAC resolution                   | _   | 1   | 12  | bits | _                     |
| SID111D  | DAC_INL     | Integral non-linearity           | -4  | 1   | 4   | LSB  | _                     |
| SID112D  | DAC_DNL     | Differential non-linearity       | -2  | _   | 2   | LSB  | Monotonic to 11 bits. |
| SID99D   | DAC_OFFSET  | Output Voltage zero offset error | -2  | _   | 1   | mV   | For 000 (hex)         |
| SID103D  | DAC_OUT_RES | DAC Output Resistance            | _   | 15  | _   | kΩ   | _                     |
| SID100D  | DAC_IDD     | DAC Current                      | -   | -   | 125 | μA   | _                     |
| SID101D  | DAC_QIDD    | DAC Current when DAC stopped     | _   | _   | 1   | μA   | _                     |

## Table 25. 12-bit DAC AC Specifications

| Spec ID# | Parameter  | Description                                | Min | Тур | Max | Unit | Details / Conditions                       |
|----------|------------|--------------------------------------------|-----|-----|-----|------|--------------------------------------------|
| SID109D  | DAC_CONV   | DAC Settling time                          | -   | -   | 2   |      | Driving through CTBm buffer;<br>25-pF load |
| SID110D  | DAC_Wakeup | Time from Enabling to ready for conversion | -   | -   | 10  | μs   | _                                          |

CSD

Table 26. CapSense Sigma-Delta (CSD) Specifications

| Spec ID#      | Parameter                  | Description                                       | Min | Тур | Max                       | Unit | Details / Conditions                                                                                                                           |
|---------------|----------------------------|---------------------------------------------------|-----|-----|---------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| CSD V2 Specif | fications                  |                                                   |     |     |                           | •    |                                                                                                                                                |
| SYS.PER#3     | V <sub>DD_RIPPLE</sub>     | Max allowed ripple on power supply, DC to 10 MHz  | _   | _   | ±50                       | mV   | V <sub>DDA</sub> > 2 V (with ripple), 25 °C<br>T <sub>A</sub> ,<br>Sensitivity = 0.1 pF                                                        |
| SYS.PER#16    | V <sub>DD_RIPPLE_1.8</sub> | Max allowed ripple on power supply, DC to 10 MHz  | _   | _   | ±25                       | mV   | $V_{\rm DDA}$ > 1.75 V (with ripple),<br>25 ° C T <sub>A</sub> , Parasitic Capacitance (C <sub>P</sub> ) < 20 pF, Sensitivity<br>$\geq$ 0.4 pF |
| SID.CSD.BLK   | I <sub>CSD</sub>           | Maximum block current                             |     |     | 4500                      | μΑ   | _                                                                                                                                              |
| SID.CSD#15    | $V_{REF}$                  | Voltage reference for CSD and Comparator          | 0.6 | 1.2 | V <sub>DDA</sub> – 0.6    | V    | V <sub>DDA</sub> – V <sub>REF</sub> ≥ 0.6 V                                                                                                    |
| SID.CSD#15A   | V <sub>REF_EXT</sub>       | External Voltage reference for CSD and Comparator | 0.6 |     | V <sub>DDA</sub> – 0.6    | V    | $V_{DDA} - V_{REF} \ge 0.6 \text{ V}$                                                                                                          |
| SID.CSD#16    | I <sub>DAC1IDD</sub>       | IDAC1 (7-bits) block current                      | _   | _   | 1900                      | μA   | _                                                                                                                                              |
| SID.CSD#17    | I <sub>DAC2IDD</sub>       | IDAC2 (7-bits) block current                      | _   | _   | 1900                      | μA   | _                                                                                                                                              |
| SID308        | V <sub>CSD</sub>           | Voltage range of operation                        | 1.7 | _   | 3.6                       | V    | 1.71 to 3.6 V                                                                                                                                  |
| SID308A       | V <sub>COMPIDAC</sub>      | Voltage compliance range of IDAC                  | 0.6 | _   | V <sub>DDA</sub> –<br>0.6 | V    | $V_{DDA} - V_{REF} \ge 0.6 \text{ V}$                                                                                                          |
| SID309        | I <sub>DAC1DNL</sub>       | DNL                                               | -1  | _   | 1                         | LSB  | _                                                                                                                                              |
| SID310        | I <sub>DAC1INL</sub>       | INL                                               | -3  | _   | 3                         | LSB  | If $V_{DDA}$ < 2 V then for LSB of 2.4 $\mu$ A or less                                                                                         |
| SID311        | I <sub>DAC2DNL</sub>       | DNL                                               | -1  | _   | 1                         | LSB  | _                                                                                                                                              |
| SID312        | I <sub>DAC2INL</sub>       | INL                                               | -3  | _   | 3                         | LSB  | If $V_{DDA}$ < 2 V then for LSB of 2.4 $\mu$ A or less                                                                                         |

Document Number: 002-21414 Rev. \*K Page 50 of 78



Table 26. CapSense Sigma-Delta (CSD) Specifications (continued)

| Spec ID#      | Parameter              | Description                                                                    | Min    | Тур     | Max      | Unit  | Details / Conditions                  |
|---------------|------------------------|--------------------------------------------------------------------------------|--------|---------|----------|-------|---------------------------------------|
| SNRC of the f | following is Ratio     | of counts of finger to noise. Guara                                            | anteed | by char | acteriza | tion  |                                       |
| SID313_1A     | SNRC_1                 | SRSS Reference. IMO + FLL<br>Clock Source. 0.1-pF sensitivity                  | 5      | _       | _        | Ratio | 9.5-pF max. capacitance               |
| SID313_1B     | SNRC_2                 | SRSS Reference. IMO + FLL<br>Clock Source. 0.3-pF sensitivity                  | 5      | _       | -        | Ratio | 31-pF max. capacitance                |
| SID313_1C     | SNRC_3                 | SRSS Reference. IMO + FLL<br>Clock Source. 0.6-pF sensitivity                  | 5      | _       | _        | Ratio | 61-pF max. capacitance                |
| SID313_2A     | SNRC_4                 | PASS Reference. IMO + FLL<br>Clock Source. 0.1-pF sensitivity                  | 5      | _       | -        | Ratio | 12-pF max. capacitance                |
| SID313_2B     | SNRC_5                 | PASS Reference. IMO + FLL<br>Clock Source. 0.3-pF sensitivity                  | 5      | _       | -        | Ratio | 47-pF max. capacitance                |
| SID313_2C     | SNRC_6                 | PASS Reference. IMO + FLL<br>Clock Source. 0.6-pF sensitivity                  | 5      | _       | -        | Ratio | 86-pF max. capacitance                |
| SID313_3A     | SNRC_7                 | PASS Reference. IMO + PLL<br>Clock Source. 0.1-pF sensitivity                  | 5      | -       | -        | Ratio | 27-pF max. capacitance                |
| SID313_3B     | SNRC_8                 | PASS Reference. IMO + PLL<br>Clock Source. 0.3-pF sensitivity                  | 5      | _       | _        | Ratio | 86-pF max. capacitance                |
| SID313_3C     | SNRC_9                 | PASS Reference. IMO + PLL<br>Clock Source. 0.6-pF sensitivity                  | 5      | _       | -        | Ratio | 168-pF max. capacitance               |
| SID314        | I <sub>DAC1CRT1</sub>  | Output current of IDAC1 (7 bits) in low range                                  | 4.2    |         | 5.7      | μA    | LSB = 37.5-nA typ                     |
| SID314A       | I <sub>DAC1CRT2</sub>  | Output current of IDAC1(7 bits) in medium range                                | 33.7   |         | 45.6     | μA    | LSB = 300-nA typ.                     |
| SID314B       | I <sub>DAC1CRT3</sub>  | Output current of IDAC1(7 bits) in high range                                  | 270    |         | 365      | μA    | LSB = 2.4-μA typ.                     |
| SID314C       | I <sub>DAC1CRT12</sub> | Output current of IDAC1 (7 bits) in low range, 2X mode                         | 8      |         | 11.4     | μΑ    | LSB = 37.5-nA typ.<br>2X output stage |
| SID314D       | I <sub>DAC1CRT22</sub> | Output current of IDAC1(7 bits) in medium range, 2X mode                       | 67     |         | 91       | μΑ    | LSB = 300-nA typ.<br>2X output stage  |
| SID314E       | I <sub>DAC1CRT32</sub> | Output current of IDAC1(7 bits) in high range, 2X mode. V <sub>DDA</sub> > 2 V | 540    |         | 730      | μA    | LSB = 2.4-µA typ.<br>2X output stage  |
| SID315        | I <sub>DAC2CRT1</sub>  | Output current of IDAC2 (7 bits) in low range                                  | 4.2    |         | 5.7      | μΑ    | LSB = 37.5-nA typ.                    |
| SID315A       | I <sub>DAC2CRT2</sub>  | Output current of IDAC2 (7 bits) in medium range                               | 33.7   |         | 45.6     | μΑ    | LSB = 300-nA typ.                     |
| SID315B       | I <sub>DAC2CRT3</sub>  | Output current of IDAC2 (7 bits) in high range                                 | 270    |         | 365      | μΑ    | LSB = 2.4-μA typ.                     |
| SID315C       | I <sub>DAC2CRT12</sub> | Output current of IDAC2 (7 bits) in low range, 2X mode                         | 8      |         | 11.4     | μΑ    | LSB = 37.5-nA typ.<br>2X output stage |
| SID315D       | I <sub>DAC2CRT22</sub> | Output current of IDAC2(7 bits) in medium range, 2X mode                       | 67     |         | 91       | μΑ    | LSB = 300-nA typ.<br>2X output stage  |
| SID315E       | I <sub>DAC2CRT32</sub> | Output current of IDAC2(7 bits) in high range, 2X mode. V <sub>DDA</sub> > 2 V | 540    |         | 730      | μA    | LSB = 2.4-µA typ.<br>2X output stage  |
| SID315F       | I <sub>DAC3CRT13</sub> | Output current of IDAC in 8-bit mode in low range                              | 8      |         | 11.4     | μA    | LSB = 37.5-nA typ.                    |

Document Number: 002-21414 Rev. \*K Page 51 of 78



Table 26. CapSense Sigma-Delta (CSD) Specifications (continued)

| Spec ID# | Parameter                 | Description                                                               | Min | Тур | Max | Unit | Details / Conditions                        |
|----------|---------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|---------------------------------------------|
| SID315G  | I <sub>DAC3CRT23</sub>    | Output current of IDAC in 8-bit mode in medium range                      | 67  |     | 91  | μA   | LSB = 300-nA typ.                           |
| SID315H  | I <sub>DAC3CRT33</sub>    | Output current of IDAC in 8-bit mode in high range. V <sub>DDA</sub> > 2V | 540 |     | 730 | μA   | LSB = 2.4-μA typ.                           |
| SID320   | I <sub>DACOFFSET</sub>    | All zeroes input                                                          | _   | _   | 1   | LSB  | Polarity set by Source or Sink              |
| SID321   | I <sub>DACGAIN</sub>      | Full-scale error less offset                                              | _   | _   | ±15 | %    | LSB = 2.4-µA typ.                           |
| SID322   | I <sub>DACMISMATCH1</sub> | Mismatch between IDAC1 and IDAC2 in Low mode                              | -   | -   | 9.2 | LSB  | LSB = 37.5-nA typ.                          |
| SID322A  | I <sub>DACMISMATCH2</sub> | Mismatch between IDAC1 and IDAC2 in Medium mode                           | _   | -   | 6   | LSB  | LSB = 300-nA typ.                           |
| SID322B  | I <sub>DACMISMATCH3</sub> | Mismatch between IDAC1 and IDAC2 in High mode                             | -   | -   | 5.8 | LSB  | LSB = 2.4-μA typ.                           |
| SID323   | I <sub>DACSET8</sub>      | Settling time to 0.5 LSB for 8-bit IDAC                                   | -   | -   | 10  | μs   | Full-scale transition.<br>No external load. |
| SID324   | I <sub>DACSET7</sub>      | Settling time to 0.5 LSB for 7-bit IDAC                                   | -   | -   | 10  | μs   | Full-scale transition.<br>No external load. |
| SID325   | CMOD                      | External modulator capacitor.                                             | _   | 2.2 | _   | nF   | 5-V rating, X7R or NP0 cap.                 |

Table 27. CSD ADC Specifications

| Spec ID#  | Parameter      | Description                       | Min | Тур | Max | Unit | Details / Conditions                                                                                                                                                                                                           |
|-----------|----------------|-----------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSDv2 ADC | Specifications |                                   |     |     |     |      |                                                                                                                                                                                                                                |
| SIDA94    | A_RES          | Resolution                        | _   | _   | 10  | bits | Auto-zeroing is required every millisecond                                                                                                                                                                                     |
| SID95     | A_CHNLS_S      | Number of channels - single ended | _   | _   | _   | 16   | -                                                                                                                                                                                                                              |
| SIDA97    | A-MONO         | Monotonicity                      | _   | -   | Yes | -    | V <sub>REF</sub> mode                                                                                                                                                                                                          |
| SIDA98    | A_GAINERR_VREF | Gain error                        | -   | 0.6 | -   | %    | Reference Source: SRSS<br>(V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> < 2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> <<br>2.7 V), (V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> ><br>2.7 V)                  |
| SIDA98A   | A_GAINERR_VDDA | Gain error                        | -   | 0.2 | -   | %    | Reference Source: SRSS<br>(V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> < 2.2V),<br>(V <sub>REF</sub> = 1.6 V,<br>2.2 V < V <sub>DDA</sub> < 2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V)                   |
| SIDA99    | A_OFFSET_VREF  | Input offset voltage              | -   | 0.5 | -   | LSB  | After ADC calibration, Ref. Src = SRSS, ( $V_{REF}$ = 1.20 V, $V_{DDA}$ < 2.2 V), ( $V_{REF}$ = 1.6 V, 2.2 V < $V_{DDA}$ < 2.7 V), ( $V_{REF}$ = 2.13 V, $V_{DDA}$ > 2.7 V)                                                    |
| SIDA99A   | A_OFFSET_VDDA  | Input offset voltage              | -   | 0.5 | -   | LSB  | After ADC calibration, Ref.<br>Src = SRSS, (V <sub>REF</sub> = 1.20 V,<br>V <sub>DDA</sub> < 2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> < 2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V) |
| SIDA100   | A_ISAR_VREF    | Current consumption               | _   | 0.3 | -   | mA   | CSD ADC Block current                                                                                                                                                                                                          |



Table 27. CSD ADC Specifications (continued)

| Spec ID# | Parameter   | Description                                                                                           | Min              | Тур | Max              | Unit | Details / Conditions                                                                                                                                                                 |
|----------|-------------|-------------------------------------------------------------------------------------------------------|------------------|-----|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIDA100A | A_ISAR_VDDA | Current consumption                                                                                   | _                | 0.3 | _                | mA   | CSD ADC Block current                                                                                                                                                                |
| SIDA101  | A_VINS_VREF | Input voltage range - single ended                                                                    | V <sub>SSA</sub> | -   | V <sub>REF</sub> | V    | $(V_{REF} = 1.20 \text{ V}, V_{DDA} < 2.2 \text{ V}), \\ (V_{REF} = 1.6 \text{ V}, 2.2 \text{ V} < V_{DDA} < 2.7 \text{ V}), \\ (V_{REF} = 2.13 \text{ V}, V_{DDA} > 2.7 \text{ V})$ |
| SIDA101A | A_VINS_VDDA | Input voltage range - single ended                                                                    | V <sub>SSA</sub> | -   | V <sub>DDA</sub> | V    | (V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> < 2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> < 2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V)     |
| SIDA103  | A_INRES     | Input charging resistance                                                                             | İ                | 15  | ı                | kΩ   | _                                                                                                                                                                                    |
| SIDA104  | A_INCAP     | Input capacitance                                                                                     | İ                | 41  | ı                | pF   | _                                                                                                                                                                                    |
| SIDA106  | A_PSRR      | Power supply rejection ratio (DC)                                                                     | 1                | 60  | -                | dB   | _                                                                                                                                                                                    |
| SIDA107  | A_TACQ      | Sample acquisition time                                                                               | 1                | 10  | 1                | μs   | Measured with $50-\Omega$ source impedance. 10 $\mu s$ is default software driver acquisition time setting. Settling to within 0.05%.                                                |
| SIDA108  | A_CONV8     | Conversion time for 8-bit resolution at conversion rate = Fhclk/(2"(N+2)). Clock frequency = 50 MHz.  | -                | 25  | _                | μs   | Does not include acquisition time.                                                                                                                                                   |
| SIDA108A | A_CONV10    | Conversion time for 10-bit resolution at conversion rate = Fhclk/(2"(N+2)). Clock frequency = 50 MHz. | -                | 60  | _                | μs   | Does not include acquisition time.                                                                                                                                                   |
| SIDA109  | A_SND_VRE   | Signal-to-noise and Distortion ratio (SINAD)                                                          | _                | 57  | _                | dB   | Measured with 50-Ω source impedance                                                                                                                                                  |
| SIDA109A | A_SND_VDDA  | Signal-to-noise and Distortion ratio (SINAD)                                                          | -                | 52  | -                | dB   | Measured with 50-Ω source impedance                                                                                                                                                  |
| SIDA111  | A_INL_VREF  | Integral non-linearity. 11.6 ksps                                                                     | _                | _   | 2                | LSB  | Measured with 50-Ω source impedance                                                                                                                                                  |
| SIDA111A | A_INL_VDDA  | Integral non-linearity. 11.6 ksps                                                                     | -                | -   | 2                | LSB  | Measured with 50-Ω source impedance                                                                                                                                                  |
| SIDA112  | A_DNL_VREF  | Differential non-linearity.<br>11.6 ksps                                                              | _                | _   | 1                | LSB  | Measured with 50-Ω source impedance                                                                                                                                                  |
| SIDA112A | A_DNL_VDDA  | Differential non- linearity.<br>11.6 ksps                                                             | -                | _   | 1                | LSB  | Measured with 50-Ω source impedance                                                                                                                                                  |



## **Digital Peripherals**

## Table 28. Timer/Counter/PWM (TCPWM) Specifications

| Spec ID#     | Parameter             | Description                                      | Min         | Тур | Max | Unit | Details / Conditions                                                                                                                                                |
|--------------|-----------------------|--------------------------------------------------|-------------|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | I <sub>TCPWM1</sub>   | Block current consumption at 8 MHz               | -           | ı   | 70  | μA   | All modes (TCPWM)                                                                                                                                                   |
| SID.TCPWM.2  | I <sub>TCPWM2</sub>   | Block current consumption at 24 MHz              | -           | 1   | 180 | μA   | All modes (TCPWM)                                                                                                                                                   |
| SID.TCPWM.2A | I <sub>TCPWM3</sub>   | Block current consumption at 50 MHz              | -           | ı   | 270 | μA   | All modes (TCPWM)                                                                                                                                                   |
| SID.TCPWM.2B | I <sub>TCPWM4</sub>   | Block current consumption at 100 MHz             | -           | -   | 540 | μA   | All modes (TCPWM)                                                                                                                                                   |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                              | -           | -   | 100 | MHz  | Fc max = Fcpu<br>Maximum = 100 MHz                                                                                                                                  |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input Trigger Pulse Width for all Trigger Events | 2 / Fc      | 1   | -   | ns   | Trigger Events can be Stop, Start,<br>Reload, Count, Capture, or Kill<br>depending on which mode of operation<br>is selected. Fc is counter operating<br>frequency. |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output Trigger Pulse widths                      | 1.5 /<br>Fc | 1   | -   | ns   | Minimum possible width of Overflow,<br>Underflow, and CC (Counter equals<br>Compare value) trigger outputs                                                          |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of Counter                            | 1 / Fc      | -   | _   | ns   | Minimum time between successive counts                                                                                                                              |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM Resolution                                   | 1 / Fc      | ı   | -   | ns   | Minimum pulse width of PWM Output                                                                                                                                   |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution                     | 2 / Fc      | -   | -   | ns   | Minimum pulse width between<br>Quadrature phase inputs. Delays from<br>pins should be similar.                                                                      |

Table 29. Serial Communication Block (SCB) Specifications

| Spec ID#                    | Parameter                                | Description                            | Min | Тур | Max | Unit       | Details / Conditions |  |  |  |  |  |
|-----------------------------|------------------------------------------|----------------------------------------|-----|-----|-----|------------|----------------------|--|--|--|--|--|
| Fixed I <sup>2</sup> C DC S | Fixed I <sup>2</sup> C DC Specifications |                                        |     |     |     |            |                      |  |  |  |  |  |
| SID149                      | I <sub>I2C1</sub>                        | Block current consumption at 100 kHz   | _   | _   | 30  | μД         | _                    |  |  |  |  |  |
| SID150                      | I <sub>I2C2</sub>                        | Block current consumption at 400 kHz   | _   | _   | 80  | μА         | _                    |  |  |  |  |  |
| SID151                      | I <sub>I2C3</sub>                        | Block current consumption at 1 Mbps    | -   | _   | 180 | μ <b>Α</b> | _                    |  |  |  |  |  |
| SID152                      | I <sub>I2C4</sub>                        | I2C enabled in Deep Sleep mode         | -   | _   | 1.7 | μ <b>Α</b> | At 60 °C             |  |  |  |  |  |
| Fixed I <sup>2</sup> C AC S | pecifications                            |                                        | •   |     |     |            |                      |  |  |  |  |  |
| SID153                      | F <sub>I2C1</sub>                        | Bit Rate                               | _   | _   | 1   | Mbps       | _                    |  |  |  |  |  |
| Fixed UART D                | C Specification                          | ns                                     |     |     |     |            |                      |  |  |  |  |  |
| SID160                      | I <sub>UART1</sub>                       | Block current consumption at 100 kbps  | _   | _   | 30  | μ <b>A</b> | -                    |  |  |  |  |  |
| SID161                      | I <sub>UART2</sub>                       | Block current consumption at 1000 kbps | -   | _   | 180 | μД         | _                    |  |  |  |  |  |

Document Number: 002-21414 Rev. \*K Page 54 of 78



Table 29. Serial Communication Block (SCB) Specifications (continued)

| Spec ID#      | Parameter              | Description                                                                                       | Min     | Тур     | Max                             | Unit       | Details / Conditions                                               |
|---------------|------------------------|---------------------------------------------------------------------------------------------------|---------|---------|---------------------------------|------------|--------------------------------------------------------------------|
| Fixed UART A  | C Specification        | ns                                                                                                | ı       | ı       | l .                             | l.         |                                                                    |
| SID162A       | F <sub>UART1</sub>     | Bit Rate                                                                                          | _       | _       | 3                               | Mbps       | ULP Mode                                                           |
| SID162B       | F <sub>UART2</sub>     |                                                                                                   | _       | _       | 8                               |            | LP Mode                                                            |
| Fixed SPI DC  | Specifications         |                                                                                                   |         |         |                                 |            |                                                                    |
| SID163        | I <sub>SPI1</sub>      | Block current consumption at 1 Mbps                                                               | _       | _       | 220                             | μ <b>A</b> | _                                                                  |
| SID164        | I <sub>SPI2</sub>      | Block current consumption at 4 Mbps                                                               | _       | _       | 340                             | μ <b>A</b> | _                                                                  |
| SID165        | I <sub>SPI3</sub>      | Block current consumption at 8 Mbps                                                               | _       | _       | 360                             | μА         | _                                                                  |
| SID165A       | I <sub>SP14</sub>      | Block current consumption at 25 Mbps                                                              | _       | _       | 800                             | μД         | -                                                                  |
| Fixed SPI AC  | Specifications         | for LP Mode (1.1 V) unless no                                                                     | ted ot  | herwi   | se.                             |            |                                                                    |
| SID166        | F <sub>SPI</sub>       | SPI Operating Frequency<br>Master and Externally<br>Clocked Slave                                 | -       | -       | 25                              | MHz        | 14-MHz max for ULP (0.9 V) mode                                    |
| SID166A       | F <sub>SPI_IC</sub>    | SPI Slave Internally Clocked                                                                      | _       | _       | 15                              | MHz        | 5-MHz max for ULP (0.9 V) mode                                     |
| SID166B       | F <sub>SPI_EXT</sub>   | SPI Operating Frequency<br>Master (F <sub>SCB</sub> is SPI Clock)                                 | _       | _       | F <sub>SCB</sub> /4             | MHz        | F <sub>SCB</sub> max is 100 MHz in LP mode, 25 MHz max in ULP mode |
| Fixed SPI Mas | ster mode AC S         | pecifications for LP Mode (1.1                                                                    | l V) ur | nless r | noted othe                      | rwise.     |                                                                    |
| SID167        | T <sub>DMO</sub>       | MOSI Valid after SClock driving edge                                                              | _       | _       | 12                              | ns         | 20-ns max for ULP (0.9 V) mode                                     |
| SID168        | T <sub>DSI</sub>       | MISO Valid before SClock capturing edge                                                           | 5       | _       | -                               | ns         | Full clock, late MISO sampling                                     |
| SID169        | T <sub>HMO</sub>       | MOSI data hold time                                                                               | 0       | _       | -                               | ns         | Referred to Slave capturing edge                                   |
| SID169A       | T <sub>SSELMSCK1</sub> | SSEL Valid to first SCK Valid edge                                                                | 18      | _       | _                               | ns         | Referred to Master clock edge                                      |
| SID169B       | T <sub>SSELMSCK2</sub> | SSEL Hold after last SCK<br>Valid edge                                                            | 18      | _       | _                               | ns         | Referred to Master clock edge                                      |
| Fixed SPI Sla | ve mode AC Sp          | ecifications for LP Mode (1.1                                                                     | V) unl  | ess no  | ted other                       | vise.      |                                                                    |
| SID170        | T <sub>DMI</sub>       | MOSI Valid before Sclock<br>Capturing edge                                                        | 5       | _       | -                               | ns         | _                                                                  |
| SID171A       | T <sub>DSO_EXT</sub>   | MISO Valid after Sclock driving edge in Ext. Clk. mode                                            | _       | _       | 20                              | ns         | 35-ns max. for ULP (0.9 V) mode                                    |
| SID171        | T <sub>DSO</sub>       | MISO Valid after Sclock<br>driving edge in Internally Clk.<br>Mode                                | _       | _       | T <sub>DSO_EXT</sub> + 3 × Tscb | ns         | Tscb is Serial Comm. Block clock period.                           |
| SID171B       | T <sub>DSO</sub>       | MISO Valid after Sclock<br>driving edge in Internally Clk.<br>Mode with Median filter<br>enabled. | _       | _       | T <sub>DSO_EXT</sub> + 4 × Tscb | ns         | Tscb is Serial Comm. Block clock period.                           |
| SID172        | T <sub>HSO</sub>       | Previous MISO data hold time                                                                      | 5       | _       | -                               | ns         | -                                                                  |
| SID172A       | TSSEL <sub>SCK1</sub>  | SSEL Valid to first SCK Valid edge                                                                | 65      | _       | -                               | ns         | -                                                                  |
| SID172B       | TSSEL <sub>SCK2</sub>  | SSEL Hold after Last SCK<br>Valid edge                                                            | 65      | _       | -                               | ns         |                                                                    |



## LCD Specifications

## Table 30. LCD Direct Drive DC Specifications

| Spec ID# | Parameter             | Description                                        | Min | Тур | Max  | Unit | Details / Conditions                  |
|----------|-----------------------|----------------------------------------------------|-----|-----|------|------|---------------------------------------|
| SID154   | I <sub>LCDLOW</sub>   | Operating current in low-power mode                | _   | 5   | _    | μA   | 16 × 4 small segment display at 50 Hz |
| SID155   | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver          | -   | 500 | 5000 | pF   | -                                     |
| SID156   | LCD <sub>OFFSET</sub> | Long-term segment offset                           | -   | 20  | -    | mV   | _                                     |
| SID157   | I <sub>LCDOP1</sub>   | PWM Mode current.<br>3.3-V bias. 8-MHz IMO. 25 °C. | _   | 0.6 | _    | mA   | 32 × 4 segments<br>50 Hz              |
| SID158   | I <sub>LCDOP2</sub>   | PWM Mode current.<br>3.3-V bias. 8-MHz IMO. 25 °C. | _   | 0.5 | _    | mA   | 32 × 4 segments<br>50 Hz              |

## Table 31. LCD Direct Drive AC Specifications

| Spec ID# | Parameter        | Description    | Min | Тур | Max | Unit | Details / Conditions |
|----------|------------------|----------------|-----|-----|-----|------|----------------------|
| SID159   | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz   | _                    |

## Memory

Flash

## Table 32. Flash DC Specifications<sup>[3]</sup>

| Spec ID# | Parameter       | Description               | Min | Тур | Max | Unit | Details / Conditions |
|----------|-----------------|---------------------------|-----|-----|-----|------|----------------------|
| SID173A  | I <sub>PE</sub> | Erase and program current | 1   | _   | 6   | mA   | _                    |

## Table 33. Flash AC Specifications

| Spec ID# | Parameter                | Description                                        | Min   | Тур | Max | Unit    | Details / Conditions |
|----------|--------------------------|----------------------------------------------------|-------|-----|-----|---------|----------------------|
| SID174   | T <sub>ROWWRITE</sub>    | Row write time (erase & program)                   | _     | _   | 16  | ms      | Row = 512 bytes      |
| SID175   | T <sub>ROWERASE</sub>    | Row erase time                                     | _     | _   | 11  | ms      | _                    |
| SID176   | T <sub>ROWPROGRAM</sub>  | Row program time after erase                       | _     | _   | 5   | ms      | _                    |
| SID178   | T <sub>BULKERASE</sub>   | Bulk erase time (1024 KB)                          | _     | _   | 11  | ms      | _                    |
| SID179   | T <sub>SECTORERASE</sub> | Sector erase time (256 KB)                         | _     | _   | 11  | ms      | 512 rows per sector  |
| SID178S  | T <sub>SSERIAE</sub>     | Subsector erase time                               | _     | _   | 11  | ms      | 8 rows per subsector |
| SID179S  | T <sub>SSWRITE</sub>     | Subsector write time; 1 erase plus 8 program times | _     | _   | 51  | ms      | -                    |
| SID180S  | T <sub>SWRITE</sub>      | Sector write time; 1 erase plus 512 program times  | _     | _   | 2.6 | seconds | -                    |
| SID180   | T <sub>DEVPROG</sub>     | Total device write time                            | _     | _   | 15  | seconds | _                    |
| SID181   | F <sub>END</sub>         | Flash Endurance                                    | 100 k | _   | _   | cycles  | _                    |
| SID182   | F <sub>RET1</sub>        | Flash Retention. $T_A \le 25$ °C, 100 k P/E cycles | 10    | 1   | -   | years   | _                    |
| SID182A  | F <sub>RET2</sub>        | Flash Retention. $T_A \le 85$ °C, 10 k P/E cycles  | 10    | _   | _   | years   | -                    |
| SID182B  | F <sub>RET3</sub>        | Flash Retention. $T_A \le 55$ °C, 20 k P/E cycles  | 20    | _   | _   | years   | -                    |
| SID256   | T <sub>WS100</sub>       | Number of Wait states at 100 MHz                   | 3     | _   | _   |         | _                    |
| SID257   | T <sub>WS50</sub>        | Number of Wait states at 50 MHz                    | 2     | _   | _   |         | _                    |

#### Note

Document Number: 002-21414 Rev. \*K Page 56 of 78

<sup>3.</sup> It can take as much as 16 milliseconds to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



## **System Resources**

Power-on-Reset

## Table 34. Power-On-Reset (POR) with Brown-out Detect (BOD) DC Specifications

| Spec ID# | Parameter              | Description                                  | Min  | Тур | Max | Unit | Details / Conditions                  |
|----------|------------------------|----------------------------------------------|------|-----|-----|------|---------------------------------------|
| SID190   | V <sub>FALLPPOR</sub>  | BOD trip voltage in system LP and ULP modes. | 1.54 | 1   | -   | V    | Reset guaranteed for V <sub>DDD</sub> |
| SID192   | V <sub>FALLDPSLP</sub> | BOD trip voltage in system Deep Sleep mode.  | 1.54 | -   | _   | V    | levels below 1.54 V                   |

## Table 35. POR with BOD AC Specifications

| Spec ID# | Parameter           | Description                                                           | Min | Тур | Max | Unit  | Details / Conditions     |
|----------|---------------------|-----------------------------------------------------------------------|-----|-----|-----|-------|--------------------------|
| SID192A  | V <sub>DDRAMP</sub> | Maximum power supply ramp rate (any supply)                           | -   | ı   | 100 | mV/μs | System LP mode           |
| SID194A  |                     | Maximum power supply ramp rate (any supply) in system Deep Sleep mode | -   | ı   | 10  | mV/μs | BOD operation guaranteed |

Voltage Monitors

## Table 36. Voltage Monitors DC Specifications

| Spec ID# |                     | Description   | Min  | Тур  | Max  | Unit | Details / Conditions |
|----------|---------------------|---------------|------|------|------|------|----------------------|
| SID195R  | V <sub>HVD0</sub>   |               | 1.18 | 1.23 | 1.27 | V    | _                    |
| SID195   | V <sub>HVDI1</sub>  |               | 1.38 | 1.43 | 1.47 | V    | -                    |
| SID196   | V <sub>HVDI2</sub>  |               | 1.57 | 1.63 | 1.68 | V    | _                    |
| SID197   | V <sub>HVDI3</sub>  |               | 1.76 | 1.83 | 1.89 | V    | -                    |
| SID198   | $V_{HVDI4}$         |               | 1.95 | 2.03 | 2.1  | V    | _                    |
| SID199   | V <sub>HVDI5</sub>  |               | 2.05 | 2.13 | 2.2  | V    | -                    |
| SID200   | V <sub>HVDI6</sub>  |               | 2.15 | 2.23 | 2.3  | V    | _                    |
| SID201   | V <sub>HVDI7</sub>  |               | 2.24 | 2.33 | 2.41 | V    | _                    |
| SID202   | V <sub>HVDI8</sub>  |               | 2.34 | 2.43 | 2.51 | V    | -                    |
| SID203   | V <sub>HVDI9</sub>  |               | 2.44 | 2.53 | 2.61 | V    | _                    |
| SID204   | V <sub>HVDI10</sub> |               | 2.53 | 2.63 | 2.72 | V    | _                    |
| SID205   | V <sub>HVDI11</sub> |               | 2.63 | 2.73 | 2.82 | V    | _                    |
| SID206   | V <sub>HVDI12</sub> |               | 2.73 | 2.83 | 2.92 | V    | _                    |
| SID207   | V <sub>HVDI13</sub> |               | 2.82 | 2.93 | 3.03 | V    | _                    |
| SID208   | V <sub>HVDI14</sub> |               | 2.92 | 3.03 | 3.13 | V    | -                    |
| SID209   | V <sub>HVDI15</sub> |               | 3.02 | 3.13 | 3.23 | V    | _                    |
| SID211   | LVI_IDD             | Block current | _    | 5    | 15   | μA   | _                    |

## Table 37. Voltage Monitors AC Specification

| Spec ID# | Parameter            | Description               | Min | Тур | Max | Unit | Details / Conditions |
|----------|----------------------|---------------------------|-----|-----|-----|------|----------------------|
| SID212   | T <sub>MONTRIP</sub> | Voltage monitor trip time | 1   | 1   | 170 | ns   | 1                    |

Document Number: 002-21414 Rev. \*K Page 57 of 78



## SWD and Trace Interface

## Table 38. SWD and Trace Specifications

| Spec ID# | Parameter    | Description                                             | Min      | Тур | Max     | Unit | Details / Conditions                  |
|----------|--------------|---------------------------------------------------------|----------|-----|---------|------|---------------------------------------|
| SID214   | F_SWDCLK2    | $1.7~V \le V_{DDD} \le 3.6~V$                           | -        | -   | 25      | MHz  | LP mode.<br>V <sub>CCD</sub> = 1.1 V  |
| SID214L  | F_SWDCLK2L   | $1.7~V \le V_{DDD} \le 3.6~V$                           | -        | -   | 12      | MHz  | ULP mode.<br>V <sub>CCD</sub> = 0.9 V |
| SID215   | T_SWDI_SETUP | T = 1/f SWDCLK                                          | 0.25 * T | _   | -       | ns   | _                                     |
| SID216   | T_SWDI_HOLD  | T = 1/f SWDCLK                                          | 0.25 * T | _   | -       | ns   | _                                     |
| SID217   | T_SWDO_VALID | T = 1/f SWDCLK                                          | -        | _   | 0.5 * T | ns   | _                                     |
| SID217A  | T_SWDO_HOLD  | T = 1/f SWDCLK                                          | 1        | _   | -       | ns   | _                                     |
| SID214T  | F_TRCLK_LP1  | With Trace Data setup/hold times of 2/1 ns respectively | 1        | -   | 75      | MHz  | LP Mode.<br>V <sub>DD</sub> = 1.1 V   |
| SID215T  | F_TRCLK_LP2  | With Trace Data setup/hold times of 3/2 ns respectively | -        | _   | 70      | MHz  | LP Mode.<br>V <sub>DD</sub> = 1.1 V   |
| SID216T  | F_TRCLK_ULP  | With Trace Data setup/hold times of 3/2 ns respectively | _        | _   | 25      | MHz  | ULP Mode.<br>V <sub>DD</sub> = 0.9 V  |

#### Internal Main Oscillator

## Table 39. IMO DC Specifications

| Spec ID# | Parameter         | Description                    | Min | Тур | Max | Unit | Details / Conditions |
|----------|-------------------|--------------------------------|-----|-----|-----|------|----------------------|
| SID218   | I <sub>IMO1</sub> | IMO operating current at 8 MHz | _   | 9   | 15  | μΑ   | _                    |

## Table 40. IMO AC Specifications

| Spec ID# | Parameter            | Description                           | Min | Тур  | Max | Unit | Details / Conditions |
|----------|----------------------|---------------------------------------|-----|------|-----|------|----------------------|
| SID223   | F <sub>IMOTOL1</sub> | Frequency variation centered on 8 MHz | -   | _    | ±2  | %    | _                    |
| SID227   | T <sub>JITR</sub>    | Cycle-to-Cycle and Period jitter      | _   | ±250 | ı   | ps   | _                    |

## Internal Low-Speed Oscillator

## Table 41. ILO DC Specification

| Spec ID# | Parameter         | Description                     | Min | Тур | Max | Unit | Details / Conditions |
|----------|-------------------|---------------------------------|-----|-----|-----|------|----------------------|
| SID231   | I <sub>ILO2</sub> | ILO operating current at 32 kHz | _   | 0.3 | 0.7 | μΑ   | _                    |

## Table 42. ILO AC Specifications

| Spec ID# | Parameter              | Description      | Min  | Тур | Max  | Unit | Details / Conditions                   |
|----------|------------------------|------------------|------|-----|------|------|----------------------------------------|
| SID234   | T <sub>STARTILO1</sub> | ILO startup time | -    | ı   | 7    |      | Startup time to 95% of final frequency |
| SID236   | T <sub>LIODUTY</sub>   | ILO Duty cycle   | 45   | 50  | 55   | %    | _                                      |
| SID237   | F <sub>ILOTRIM1</sub>  | ILO frequency    | 28.8 | 32  | 36.1 | kHz  | Factory trimmed                        |

Document Number: 002-21414 Rev. \*K Page 58 of 78



## Crystal Oscillator

## Table 43. ECO Specifications

| Spec ID# | Parameter                 | Description                                    | Min | Тур    | Max  | Unit | Details / Conditions           |  |  |  |  |
|----------|---------------------------|------------------------------------------------|-----|--------|------|------|--------------------------------|--|--|--|--|
| MHz ECO  | MHz ECO DC Specifications |                                                |     |        |      |      |                                |  |  |  |  |
| SID316   | I <sub>DD_MHz</sub>       | Block operating current with Cload up to 18 pF | _   | 800    | 1600 | μΑ   | Max = 33 MHz,<br>Type = 16 MHz |  |  |  |  |
| MHz ECO  | MHz ECO AC Specifications |                                                |     |        |      |      |                                |  |  |  |  |
| SID317   | F_MHz                     | Crystal frequency range                        | 16  | _      | 35   | MHz  | _                              |  |  |  |  |
| kHz ECO  | DC Specification          |                                                |     |        |      |      |                                |  |  |  |  |
| SID318   | I <sub>DD_kHz</sub>       | Block operating current with 32-kHz crystal    | -   | 0.38   | 1    | μA   | _                              |  |  |  |  |
| SID321E  | ESR32K                    | Equivalent Series Resistance                   | -   | 80     | _    | kΩ   | _                              |  |  |  |  |
| SID322E  | PD32K                     | Drive level                                    | -   | _      | 1    | μW   | -                              |  |  |  |  |
| kHz ECO  | AC Specification          |                                                |     |        |      |      |                                |  |  |  |  |
| SID319   | F_kHz                     | 32-kHz trimmed frequency                       | _   | 32.768 | -    | kHz  | -                              |  |  |  |  |
| SID320   | Ton_kHz                   | Startup time                                   | ı   | _      | 500  | ms   | _                              |  |  |  |  |
| SID320E  | F <sub>TOL32K</sub>       | Frequency tolerance                            | _   | 50     | 250  | ppm  | _                              |  |  |  |  |

#### External Clock

## **Table 44. External Clock Specifications**

| Spec ID# | Parameter              | Description                               | Min | Тур | Max | Unit | Details / Conditions |
|----------|------------------------|-------------------------------------------|-----|-----|-----|------|----------------------|
| SID305   | EXTCLK <sub>FREQ</sub> | External Clock input Frequency            | 0   | -   | 100 | MHz  | _                    |
| SID306   | EXTCLK <sub>DUTY</sub> | Duty cycle; Measured at V <sub>DD/2</sub> | 45  | _   | 55  | %    | _                    |

### PLL

## Table 45. PLL Specifications

| Spec ID# | Parameter | Description                     | Min | Тур  | Max | Unit | Details / Conditions     |
|----------|-----------|---------------------------------|-----|------|-----|------|--------------------------|
| SID305P  | PLL_LOCK  | Time to achieve PLL Lock        | _   | 16   | 35  | μs   | _                        |
| SID306P  | PLL_OUT   | Output frequency from PLL Block | -   | _    | 150 | MHz  | _                        |
| SID307P  | PLL_IDD   | PLL Current                     | -   | 0.55 | 1.1 | mA   | Typ at 100 MHz out.      |
| SID308P  | PLL_JTR   | Period Jitter                   | -   | -    | 150 | ps   | 100-MHz output frequency |

## Clock Source Switching Time

## **Table 46. Clock Source Switching Time Specifications**

| Spec ID# | Parameter | Description                                                       |   | Тур | Max                | Unit    | Details / Conditions |
|----------|-----------|-------------------------------------------------------------------|---|-----|--------------------|---------|----------------------|
| SID262   |           | Clock switching from clk1 to clk2 in clock periods <sup>[4]</sup> | 1 | 1   | 4 clk1 +<br>3 clk2 | periods | _                    |

#### Note

Document Number: 002-21414 Rev. \*K Page 59 of 78

<sup>4.</sup> As an example, if the clk\_path[1] source is changed from the IMO to the FLL (see Figure 4) then clk1 is the IMO and clk2 is the FLL.



FLL

## Table 47. Frequency Locked Loop (FLL) Specifications

| Spec ID# | Parameter     | Description                                                            | Min   | Тур | Max    | Unit   | Details / Conditions                                                                           |
|----------|---------------|------------------------------------------------------------------------|-------|-----|--------|--------|------------------------------------------------------------------------------------------------|
| SID450   | FLL_RANGE     | Input frequency range.                                                 | 0.001 | 1   | 100    | MHz    | Lower limit allows lock to<br>USB SOF signal (1 kHz).<br>Upper limit is for External<br>input. |
| SID451   | FLL_OUT_DIV2  | Output frequency range.<br>V <sub>CCD</sub> = 1.1 V                    | 24.00 | -   | 100.00 | MHz    | Output range of FLL divided-by-2 output                                                        |
| SID451A  | FLL_OUT_DIV2  | Output frequency range.<br>V <sub>CCD</sub> = 0.9 V                    | 24.00 | 1   | 50.00  | MHz    | Output range of FLL divided-by-2 output                                                        |
| SID452   | FLL_DUTY_DIV2 | Divided-by-2 output; High or Low                                       | 47.00 | -   | 53.00  | %      | _                                                                                              |
| SID454   | FLL_WAKEUP    | Time from stable input clock to 1% of final value on deep sleep wakeup | ı     | ı   | 7.50   | μs     | With IMO input, less than 10 °C change in temperature while in Deep Sleep, and Fout ≥ 50 MHz.  |
| SID455   | FLL_JITTER    | Period jitter (1 sigma at 100 MHz)                                     | -     | -   | 35.00  | ps     | 50 ps at 48 MHz, 35 ps at<br>100 MHz                                                           |
| SID456   | FLL_CURRENT   | CCO + Logic current                                                    | 1     | -   | 5.50   | μΑ/MHz | _                                                                                              |

#### UDB

## Table 48. UDB AC Specifications

| Spec ID#    | Parameter                                                          | Description                                        | Min | Тур | Max | Unit | Details / Conditions                                             |
|-------------|--------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------|
| Data Path I | Performance                                                        |                                                    |     |     |     |      |                                                                  |
| SID249      | F <sub>MAX-TIMER</sub>                                             | Max frequency of 16-bit timer in a UDB pair        | _   | _   | 100 | MHz  | _                                                                |
| SID250      | F <sub>MAX-ADDER</sub>                                             | Max frequency of 16-bit adder in a UDB pair        | _   | -   | 100 | MHz  | _                                                                |
| SID251      | F <sub>MAX_CRC</sub>                                               | Max frequency of 16-bit CRC/PRS in a UDB pair      | _   | -   | 100 | MHz  | _                                                                |
| PLD Perfor  | mance in UDB                                                       |                                                    |     |     |     |      |                                                                  |
| SID252      | F <sub>MAX_PLD</sub>                                               | Max frequency of 2-pass PLD function in a UDB pair | _   | _   | 100 | MHz  | _                                                                |
| Clock to O  | utput Performanc                                                   | e                                                  |     |     |     |      |                                                                  |
| SID253      | T <sub>CLK_OUT_UDB1</sub>                                          | Prop. delay for clock in to data out               | _   | 5   | _   | ns   | _                                                                |
|             | Adapter Specificat<br>10-pF load, 3-V V <sub>L</sub>               |                                                    |     |     |     |      |                                                                  |
| SID263      | T <sub>LCLKDO</sub>                                                | LCLK to Output delay                               | -   | 1   | 11  | ns   | LCLK is a selected clock;<br>for more information see<br>the TRM |
| SID264      | T <sub>DINLCLK</sub>                                               | Input setup time to LCLK rising edge               | _   | _   | 7   | ns   | _                                                                |
| SID265      | D265 T <sub>DINLCLKHLD</sub> Input hold time from LCLK rising edge |                                                    | 5   | -   | -   | ns   | _                                                                |
| SID266      | T <sub>LCLKHIZ</sub>                                               | LCLK to Output tristated                           | _   | _   | 28  | ns   | _                                                                |
| SID267      | T <sub>FLCLK</sub>                                                 | LCLK frequency                                     | _   | _   | 33  | MHz  | _                                                                |
| SID268      | T <sub>LCLKDUTY</sub>                                              | LCLK duty cycle (percentage high)                  | 40% | _   | 60% | %    | _                                                                |



USB

## Table 49. USB Specifications (USB requires LP Mode 1.1-V Internal Supply)

| Spec ID#  | Parameter       | Description                                                 | Min   | Тур | Max  | Unit | Details / Conditions                          |
|-----------|-----------------|-------------------------------------------------------------|-------|-----|------|------|-----------------------------------------------|
| USB Block | Specifications  |                                                             |       |     |      |      |                                               |
| SID322U   | Vusb_3.3        | Device supply for USB operation                             | 3.15  | _   | 3.6  | V    | USB Configured                                |
| SID323U   | Vusb_3          | Device supply for USB operation (functional operation only) | 2.85  | -   | 3.6  | ٧    | USB Configured                                |
| SID325U   | lusb_config     | Device supply current in Active mode                        | -     | 8   | _    | mA   | V <sub>DDD</sub> = 3.3 V                      |
| SID328    | Isub_suspend    | Device supply current in Sleep mode                         | ı     | 0.5 | -    | mA   | V <sub>DDD</sub> = 3.3 V, Device connected    |
| SID329    | lsub_suspend    | Device supply current in Sleep mode                         | ı     | 0.3 | _    | mA   | V <sub>DDD</sub> = 3.3 V, Device disconnected |
| SID330U   | USB_Drive_Res   | USB driver impedance                                        | 28    | -   | 44   | Ω    | Series resistors are on chip                  |
| SID331U   | USB_Pulldown    | USB pull-down resistors in Host mode                        | 14.25 | -   | 24.8 | kΩ   | -                                             |
| SID332U   | USB_Pullup_ldle | Idle mode range                                             | 900   | -   | 1575 | Ω    | Bus idle                                      |
| SID333U   | USB_Pullup      | Active mode                                                 | 1425  | _   | 3090 | Ω    | Upstream device transmitting                  |

## QSPI

## Table 50. QSPI Specifications

| Spec ID#     | Parameter         | Description                                                 | Min           | Тур | Max  | Unit | Details / Conditions                     |
|--------------|-------------------|-------------------------------------------------------------|---------------|-----|------|------|------------------------------------------|
| SMIF QSPI Sp | ecifications. All | specs with 15-pF load.                                      |               |     |      |      |                                          |
| SID390Q      | Fsmifclock        | SMIF QSPI output clock frequency                            | _             | _   | 80   | MHz  | LP mode (1.1 V)                          |
| SID390QU     | Fsmifclocku       | SMIF QSPI output clock frequency                            | _             | _   | 50   | MHz  | ULP mode (0.9 V).<br>Guaranteed by Char. |
| SID397Q      | Idd_qspi          | Block current in LP mode (1.1 V)                            | _             | _   | 1900 | μA   | LP mode (1.1 V)                          |
| SID398Q      | ldd_qspi_u        | Block current in ULP mode (0.9 V)                           | _             | _   | 590  | μA   | ULP mode (0.9 V)                         |
| SID391Q      | Tsetup            | Input data set-up time with respect to clock capturing edge | 4.5           | _   | _    | ns   | _                                        |
| SID392Q      | Tdatahold         | Input data hold time with respect to clock capturing edge   | 0             | _   | _    | ns   | _                                        |
| SID393Q      | Tdataoutvalid     | Output data valid time with respect to clock falling edge   | _             | _   | 3.7  | ns   | 7.5-ns max for ULP<br>mode (0.9 V)       |
| SID394Q      | Tholdtime         | Output data hold time with respect to clock rising edge     | 3             | _   | _    | ns   | _                                        |
| SID395Q      | Tseloutvalid      | Output Select valid time with respect to clock rising edge  | -             | -   | 7.5  | ns   | 15-ns max for ULP<br>mode (0.9 V)        |
| SID396Q      | Tselouthold       | Output Select hold time with respect to clock rising edge   | 0.5*<br>Tsclk | _   | _    | ns   | Tsclk = Fsmifclk cycle time              |



## Audio Subsystem

Table 51. Audio Subsystem Specifications

| Spec ID#   | Parameter         | Description                                                    | Min                             | Тур   | Max    | Unit | Details / Conditions                    |  |
|------------|-------------------|----------------------------------------------------------------|---------------------------------|-------|--------|------|-----------------------------------------|--|
| PDM Spec   | ifications        |                                                                |                                 |       |        |      |                                         |  |
| SID400P    | PDM_IDD1          | PDM Active current, Stereo operation, 1-MHz clock              | ı                               | 175   | -      | μA   | 16-bit audio at 16 ksps                 |  |
| SID401     | PDM_IDD2          | PDM Active current, Stereo operation, 3-MHz clock              | -                               | 600   | _      | μA   | 24-bit audio at 48 ksps                 |  |
| SID402     | PDM_JITTER        | RMS Jitter in PDM clock                                        | -200                            | _     | 200    | ps   | _                                       |  |
| SID403     | PDM_CLK           | PDM Clock speed                                                | 0.384                           | -     | 3.072  | MHz  | _                                       |  |
| SID403A    | PDM_BLK_CLK       | PDM Block input clock                                          | 1.024                           | -     | 49.152 | MHz  | _                                       |  |
| SID403B    | PDM_SETUP         | Data input set-up time to PDM_CLK edge                         | 10                              | _     | -      | ns   | _                                       |  |
| SID403C    | PDM_HOLD          | Data input hold time to PDM_CLK edge                           | 10                              | -     | _      | ns   | _                                       |  |
| SID404     | PDM_OUT           | Audio sample rate                                              | 8                               | -     | 48     | ksps | -                                       |  |
| SID405     | PDM_WL            | Word Length                                                    | 16                              | -     | 24     | bits | -                                       |  |
| SID406     | PDM_SNR           | Signal-to-Noise Ratio (A-weighted)                             | -                               | 100   | _      | dB   | PDM input, 20 Hz to<br>20 kHz BW        |  |
| SID407     | PDM_DR            | Dynamic Range (A-weighted)                                     | -                               | 100   | _      | dB   | 20 Hz to 20 kHz BW,<br>-60 dB FS        |  |
| SID408     | PDM_FR            | Frequency Response                                             | -0.2                            | -     | 0.2    | dB   | DC to 0.45f. DC<br>Blocking filter off. |  |
| SID409     | PDM_SB            | Stop Band                                                      | -                               | 0.566 | -      | f    | -                                       |  |
| SID410     | PDM_SBA           | Stop Band Attenuation                                          | _                               | 60    | -      | dB   | -                                       |  |
| SID411     | PDM_GAIN          | Adjustable Gain                                                | -12                             | _     | 10.5   | dB   | PDM to PCM,<br>1.5 dB/step              |  |
| SID412     | PDM_ST            | Startup time                                                   | _                               | 48    | -      |      | WS (Word Select) cycles                 |  |
| I2S Specif | ications. The sam | e for LP and ULP modes unless                                  | stated otherwise.               |       |        |      |                                         |  |
| SID413     | I2S_WORD          | Length of I2S Word                                             | 8                               | -     | 32     | bits | _                                       |  |
| SID414     | I2S_WS            | Word Clock frequency in LP mode                                | -                               | _     | 192    | kHz  | 12.288-MHz bit clock with 32-bit word   |  |
| SID414M    | 12S_WS_U          | Word Clock frequency in ULP mode                               | -                               | -     | 48     | kHz  | 3.072-MHz bit clock with 32-bit word    |  |
| SID414A    | I2S_WS_TDM        | Word Clock frequency in TDM mode for LP                        | -                               | -     | 48     | kHz  | Eight 32-bit channels                   |  |
| SID414X    | I2S_WS_TDM_U      | Word Clock frequency in TDM mode for ULP                       | -                               | -     | 12     | kHz  | Eight 32-bit channels                   |  |
| I2S Slave  | Mode              |                                                                |                                 |       |        |      |                                         |  |
| SID430     | TS_WS             | WS Setup Time to the Following Rising Edge of SCK for LP Mode  | 5                               | -     | _      | ns   | _                                       |  |
| SID430U    | TS_WS             | WS Setup Time to the Following Rising Edge of SCK for ULP Mode | 11                              | _     | _      | ns   | _                                       |  |
| SID430A    | TH_WS             | WS Hold Time to the Following Edge of SCK                      | TMCLK_SOC <sup>[5]</sup><br>+ 5 | _     |        | ns   | _                                       |  |

Note
5. TMCLK\_SOC is the internal I2S master clock period.



Table 51. Audio Subsystem Specifications (continued)

| Spec ID#   | Parameter   | Description                                                      | Min              | Тур | Max         | Unit | Details / Conditions                                                                             |
|------------|-------------|------------------------------------------------------------------|------------------|-----|-------------|------|--------------------------------------------------------------------------------------------------|
| SID432     | TD_SDO      | Delay Time of TX_SDO Transition from Edge of TX_SCK for LP mode  | (TMCLK_SOC + 25) | ı   | TMCLK_SOC + | ns   | Associated clock edge depends on selected polarity                                               |
| SID432U    | TD_SDO      | Delay Time of TX_SDO Transition from Edge of TX_SCK for ULP mode | (TMCLK_SOC + 70) | _   | TMCLK_SOC + | ns   | Associated clock edge depends on selected polarity                                               |
| SID433     | TS_SDI      | RX_SDI Setup Time to the Following Edge of RX_SCK in Lp Mode     | 5                | -   | _           | ns   | _                                                                                                |
| SID433U    | TS_SDI      | RX_SDI Setup Time to the Following Edge of RX_SCK in ULP mode    | 11               | _   | _           | ns   | -                                                                                                |
| SID434     | TH_SDI      | RX_SDI Hold Time to the Rising Edge of RX_SCK                    | TMCLK_SOC + 5    |     | _           | ns   | _                                                                                                |
| SID435     | TSCKCY      | TX/RX_SCK Bit Clock Duty Cycle                                   | 45               | ı   | 55          | %    | _                                                                                                |
| I2S Master | r Mode      |                                                                  |                  |     |             |      |                                                                                                  |
| SID437     | TD_WS       | WS Transition Delay from Falling Edge of SCK in LP mode          | -10              | -   | 20          | ns   | -                                                                                                |
| SID437U    | TD_WS_U     | WS Transition Delay from Falling Edge of SCK in ULP mode         | -10              | -   | 40          | ns   | -                                                                                                |
| SID438     | TD_SDO      | SDO Transition Delay from Falling Edge of SCK in LP mode         | -10              | ı   | 20          | ns   | _                                                                                                |
| SID438U    | TD_SDO      | SDO Transition Delay from Falling Edge of SCK in ULP mode        | -10              | -   | 40          | ns   | _                                                                                                |
| SID439     | TS_SDI      | SDI Setup Time to the Associated Edge of SCK                     | 5                | -   | _           | ns   | Associated clock edge depends on selected polarity                                               |
| SID440     | TH_SDI      | SDI Hold Time to the Associated Edge of SCK                      | TMCLK_SOC +      | ı   | -           | ns   | T is TX/RX_SCK Bit<br>Clock period.<br>Associated clock edge<br>depends on selected<br>polarity. |
| SID443     | TSCKCY      | SCK Bit Clock Duty Cycle                                         | 45               | -   | 55          | %    | _                                                                                                |
| SID445     | FMCLK_SOC   | MCLK_SOC Frequency in LP mode                                    | 1.024            | _   | - 98.304    |      | FMCLK_SOC = 8 * Bit-clock                                                                        |
| SID445U    | FMCLK_SOC_U | MCLK_SOC Frequency in ULP mode                                   | 1.024            |     | 24.576      | MHz  | FMCLK_SOC_U = 8 * Bit-clock                                                                      |
| SID446     | TMCLKCY     | MCLK_SOC Duty Cycle                                              | 45               | -   | 55          | %    | _                                                                                                |
| SID447     | TJITTER     | MCLK_SOC Input Jitter                                            | -100             | -   | 100         | ps   | _                                                                                                |

Document Number: 002-21414 Rev. \*K Page 63 of 78



## Smart I/O

## Table 52. Smart I/O Specifications

| Spec ID# | Parameter | Description              | Min | Тур | Max | Unit | Details / Conditions |
|----------|-----------|--------------------------|-----|-----|-----|------|----------------------|
| SID420   | SMIO_BYP  | Smart I/O Bypass delay   | _   | _   | 2   | ns   | -                    |
| SID421   | SMIO_LUT  | Smart I/O LUT prop delay | -   | 8   | _   | ns   | -                    |

Precision ILO (PILO)

## Table 53. PILO Specifications

| Spec ID# | Parameter         | Description                             | Min  | Тур   | Max | Unit | Details / Conditions |
|----------|-------------------|-----------------------------------------|------|-------|-----|------|----------------------|
| SID 430R | I <sub>PILO</sub> | Operating current                       | -    | 1.2   | 4   | μΑ   | _                    |
| SID431   | F_PILO            | PILO nominal frequency                  | _    | 32768 | -   | Hz   | T = 25 °C            |
| SID432R  | ACC_PILO          | PILO accuracy with periodic calibration | -500 | _     | 500 | ppm  | _                    |

## JTAG Boundary Scan

## Table 54. JTAG Boundary Scan

| Sp        | ec ID#         | Parameter                                            | Description | Min | Тур | Max | Units |
|-----------|----------------|------------------------------------------------------|-------------|-----|-----|-----|-------|
| JTAG Boun | dary Scan Para | meters                                               |             |     |     |     |       |
| JTAG Boun | dary Scan Para | meters for 1.1 V (LP) Mode Operation                 | ):          |     |     |     |       |
| SID468    | TCKLOW         | TCK LOW                                              | 52          | _   | _   | ns  | _     |
| SID469    | TCKHIGH        | TCK HIGH                                             | 10          | _   | _   | ns  | _     |
| SID470    | TCK_TDO        | TCK falling edge to output valid                     |             | _   | 40  | ns  | _     |
| SID471    | TSU_TCK        | Input valid to TCK rising edge                       | 12          | _   | _   | ns  | _     |
| SID472    | TCk_THD        | Input hold time to TCK rising edge                   | 10          | _   | _   | ns  | -     |
| SID473    | TCK_TDOV       | TCK falling edge to output valid (High-Z to Active). | 40          | -   | -   | ns  | _     |
| SID474    | TCK_TDOZ       | TCK falling edge to output valid (Active to High-Z). | 40          | -   | -   | ns  | _     |
| JTAG Boun | dary Scan Para | meters for 0.9 V (ULP) Mode Operation                | n:          |     |     |     |       |
| SID468A   | TCKLOW         | TCK low                                              | 102         | _   | _   | ns  | _     |
| SID469A   | TCKHIGH        | TCK high                                             | 20          | _   | -   | ns  | _     |
| SID470A   | TCK_TDO        | TCK falling edge to output valid                     |             | _   | 80  | ns  | _     |
| SID471A   | TSU_TCK        | Input valid to TCK rising edge                       | 22          | _   | -   | ns  | _     |
| SID472A   | TCk_THD        | Input hold time to TCK rising edge                   | 20          | _   | -   | ns  | _     |
| SID473A   | TCK_TDOV       | TCK falling edge to output valid (high-Z to active). | 80          | _   | _   | ns  | -     |
| SID474A   | TCK_TDOZ       | TCK falling edge to output valid (active to high-Z). | 80          | -   | -   | ns  | _     |



## **Ordering Information**

Table 55 lists the CY8C61x6 and CY8C61x7 part numbers and features. All devices include QSPI SMIF, ADC, DAC, 9 SCBs, USB-FS, 32 TCPWMs, 2 PDMs, and I2S. See also the product selector guide.

**Table 55. Marketing Part Numbers** 

| Family | MPN             | CPU Speed (CM4) | CPU Speed<br>(CM0+) | Single CPU/Dual<br>CP | ULP/LP | Flash (KB) | SRAM (KB) | No of CTBMs | No. of UDBs | CapSense | GPIOs | CRYPTO | PDM-PCM | SIMO BUCK | Package  |
|--------|-----------------|-----------------|---------------------|-----------------------|--------|------------|-----------|-------------|-------------|----------|-------|--------|---------|-----------|----------|
| 60     | CY8C6036BZI-F04 | 150             | _                   | Single                | LP     | 512        | 128       | 0           | 0           | No       | 100   | No     | No      | No        | 124-BGA  |
|        | CY8C6016BZI-F04 | 50              | _                   | Single                | ULP    | 512        | 128       | 0           | 0           | No       | 100   | No     | No      | No        | 124-BGA  |
|        | CY8C6116BZI-F54 | 50              | _                   | Single                | ULP    | 512        | 128       | 1           | 12          | Yes      | 100   | Yes    | Yes     | Yes       | 124-BGA  |
|        | CY8C6136BZI-F14 | 150             | -                   | Single                | LP     | 512        | 128       | 0           | 0           | Yes      | 100   | No     | Yes     | Yes       | 124-BGA  |
|        | CY8C6136BZI-F34 | 150             | -                   | Single                | LP     | 512        | 128       | 1           | 12          | Yes      | 100   | No     | Yes     | Yes       | 124-BGA  |
|        | CY8C6137BZI-F14 | 150             | _                   | Single                | LP     | 1024       | 288       | 0           | 0           | Yes      | 100   | No     | Yes     | Yes       | 124-BGA  |
|        | CY8C6137BZI-F34 | 150             | _                   | Single                | LP     | 1024       | 288       | 1           | 12          | Yes      | 100   | No     | Yes     | Yes       | 124-BGA  |
| 61     | CY8C6137BZI-F54 | 150             | _                   | Single                | LP     | 1024       | 288       | 1           | 12          | Yes      | 100   | Yes    | Yes     | Yes       | 124-BGA  |
|        | CY8C6117BZI-F34 | 50              | _                   | Single                | ULP    | 1024       | 288       | 1           | 12          | Yes      | 100   | No     | Yes     | Yes       | 124-BGA  |
|        | CY8C6136FTI-F42 | 150             | _                   | Single                | LP     | 512        | 128       | 0           | 0           | Yes      | 62    | Yes    | Yes     | Yes       | Thin     |
|        | CY8C6136FDI-F42 | 150             | _                   | Single                | LP     | 512        | 128       | 0           | 0           | Yes      | 62    | Yes    | Yes     | Yes       | 80-WLCSP |
|        | CY8C6137FDI-F02 | 150             | _                   | Single                | LP     | 1024       | 288       | 0           | 0           | No       | 62    | No     | Yes     | Yes       | 80-WLCSP |
|        | CY8C6117FDI-F02 | 50              | _                   | Single                | ULP    | 1024       | 288       | 0           | 0           | No       | 62    | No     | Yes     | Yes       | 80-WLCSP |

Document Number: 002-21414 Rev. \*K Page 65 of 78



# PSoC 6 MPN Decoder CY XX 6 A B C DD E - FF G H I JJ K L

| Field | Description                 | Values        | Meaning           |
|-------|-----------------------------|---------------|-------------------|
| CY    | Cypress                     | CY            | Cypress           |
|       |                             | 8C            | Standard          |
| XX    | Firmware                    | B0            | Secure Boot v1    |
|       |                             | S0            | Std. Secure - AWS |
| 6     | Architecture                | 6             | PSoC 6            |
|       |                             | 0             | Value             |
|       |                             | 1             | Programmable      |
| Α     | Line                        | 2             | Performance       |
|       |                             | 3             | Connectivity      |
|       |                             | 4             | Security          |
|       |                             | 2             | 100 MHz           |
| В     | Speed                       | 3             | 150 MHz           |
|       |                             | 4             | 150/50 MHz        |
|       |                             | 0-3           | Reserved          |
|       |                             | 4             | 256K/128K         |
|       |                             | 5             | 512K/256K         |
| С     | Memory Size<br>(Flash/SRAM) | 6             | 512K/128K         |
|       | ,                           | 7             | 1024K/288K        |
|       |                             | 8             | 1024K/512K        |
|       |                             | 9             | Reserved          |
|       |                             | Α             | 2048K/1024K       |
|       |                             | AZ, AX        | TQFP              |
|       |                             | LQ            | QFN               |
| DD    | Package                     | BZ            | BGA               |
|       |                             | FM            | M-CSP             |
|       |                             | FN, FD,<br>FT | WLCSP             |

| Field | Description                   | Values                 | Meaning                |
|-------|-------------------------------|------------------------|------------------------|
|       |                               | С                      | Consumer               |
| Е     | Temperature Range             | Į                      | Industrial             |
|       |                               | Q                      | Extended Industrial    |
|       |                               |                        | Cypress internal       |
| FF    | Feature Code                  | S2-S6                  | - Cypress internal     |
|       |                               | BL                     | Integrated BLE         |
| G     | CPU Core                      | F                      | Single Core            |
|       | CPU Cole                      | D                      | Dual Core              |
| Н     | Attributes Code               | 0–9                    | Feature set            |
|       |                               | 1                      | 31–50                  |
|       | GPIO count                    | 2                      | 51–70                  |
| '     |                               | 3                      | 71–90                  |
|       |                               | 4                      | 91–110                 |
| JJ    | Engineering sample (optional) | ES Engineering samples |                        |
| K     | Die Revision                  |                        | Base                   |
| ^     | (optional)                    | A1–A9                  | Die revision           |
| L     | Tape/Reel Shipment (optional) | Т                      | Tape and Reel shipment |

Page 67 of 78



## **Packaging**

This product line is offered in 124-BGA $^{[6]}$  and 80-ball WLCSP packages in 0.43 mm and 0.33 mm $^{[6]}$  heights. The 124-BGA package qualification is in process.

## Table 56. Package Dimensions

| Spec ID# | Package       | Package Description F                                                            |           |
|----------|---------------|----------------------------------------------------------------------------------|-----------|
| PKG_1    | 124-BGA       | 124-BGA, 9 mm $\times$ 9 mm $\times$ 1 mm height with 0.65-mm pitch              | 001-97718 |
| PKG_2    | 80-WLCSP      | 80-WLCSP, 3.7 mm $\times$ 3.2 mm $\times$ 0.43 mm height with 0.35-mm pitch      | 002-20310 |
| PKG_3    | Thin 80-WLCSP | Thin 80 -WLCSP, 3.7 mm $\times$ 3.3 mm $\times$ 0.33mm height with 0.35-mm pitch | 002-23411 |

## Table 57. Package Characteristics

| Parameter      | Description                           | Conditions | Min | Тур  | Max | Unit    |
|----------------|---------------------------------------|------------|-----|------|-----|---------|
| T <sub>A</sub> | Operating ambient temperature         | -          | -40 | 25   | 85  | °C      |
| TJ             | Operating junction temperature        | -          | -40 | _    | 100 | °C      |
| $T_{JA}$       | Package θ <sub>JA</sub> (124-BGA)     | -          | -   | 36.2 | _   | °C/watt |
| $T_JC$         | Package θ <sub>JC</sub> (124-BGA)     | -          | -   | 15   | _   | °C/watt |
| $T_{JA}$       | Package θ <sub>JA</sub> (80-WLCSP)    | -          | _   | 20.4 | _   | °C/watt |
| $T_JC$         | Package θ <sub>JC</sub> (80-WLCSP)    | -          | _   | 0.2  | _   | °C/watt |
| $T_{JA}$       | Package $\theta_{JA}$ (Thin 80-WLCSP) | -          | _   | 20.4 | _   | °C/watt |
| $T_JC$         | Package $\theta_{JC}$ (Thin 80-WLCSP) | _          | -   | 0.2  | _   | °C/watt |

## Table 58. Solder Reflow Peak Temperature

| Package | Maximum Peak Temperature | Maximum Time at Peak Temperature |  |
|---------|--------------------------|----------------------------------|--|
| All     | 260 °C                   | 30 seconds                       |  |

## Table 59. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package           | MSL   |
|-------------------|-------|
| 124-BGA           | MSL 3 |
| 80-WLCSP Packages | MSL 1 |

#### Note

<sup>6.</sup> The 124-BGA and Thin 80-WLCSP packages are in the process of qualification.



□0.08|C| x Øb В – (datum B) Α A1 BALL 1 2 3 4 5 6 7 8 9 10 11 12 13 CORNER 00600 000000 PIN A1 CORNER В 000000000000 С 0000000000000 D Ε SD G D1 Н J (datum A) Κ 0000++ ++0000 к L 000000000000 L М 0000000000000 N 000000000000 еE SE SIDE VIEW **TOP VIEW BOTTOM VIEW** 

Figure 16. 124-BGA 9.0 × 9.0 × 1.0 mm

| OVA ABOL | DIMENSIONS     |      |      |
|----------|----------------|------|------|
| SYMBOL   | MIN.           | NOM. | MAX. |
| Α        | -              | -    | 1.00 |
| A1       | 0.16           | 0.21 | 0.26 |
| D        | 8.90           | 9.00 | 9.10 |
| E        | 8.90           | 9.00 | 9.10 |
| D1       | 7.80 BSC       |      |      |
| E1       | 7.80 BSC       |      |      |
| MD       |                | 13   |      |
| ME       |                | 13   |      |
| N        |                | 124  |      |
| Øb       | 0.25 0.30 0.35 |      |      |
| eD       | 0.65 BSC       |      |      |
| еE       | 0.65 BSC       |      |      |
| SD       | 0              |      |      |
| SE       | 0              |      |      |

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.
- 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH.
- 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

  SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

  N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.
- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.
  WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW
  "SD" OR "SE" = 0.
  - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS.
- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS.
- 9. JEDEC SPECIFICATION NO. REF.: MO-280.

001-97718 \*B



Figure 17. 80-Ball WLCSP 3.676 × 3.190 × 0.467 mm





| SYMBOL   | DIMENSIONS        |       |       |
|----------|-------------------|-------|-------|
| STIVIBOL | MIN.              | NOM.  | MAX.  |
| Α        | 0.387             | 0.427 | 0.467 |
| A1       | 0.122 — 0.182     |       | 0.182 |
| D        | 3.676 BSC         |       |       |
| E        | 3.190 BSC         |       |       |
| D1       | 3.031 BSC         |       |       |
| E 1      | 2.450 BSC         |       | С     |
| n        | 80                |       |       |
| Øb       | 0.188 0.218 0.248 |       |       |
| eD       | 0.303 BSC         |       |       |
| eE       | 0.350 BSC         |       |       |

#### NOTES

1. ALL DIMENSIONS ARE IN MILLIMETERS.

002-20310 \*A



Figure 18. Thin 80-Ball WLCSP 3.676  $\times$  3.190  $\times$  0.33 mm

|        |                      | DIMENSIONS |      |
|--------|----------------------|------------|------|
| SYMBOL | MIN                  | NOM        | MAX  |
| А      | -                    | -          | 0.33 |
| A1     | 0.081                | -          | -    |
| D      |                      | 3.676 BSC  |      |
| Е      |                      | 3.190 BSC  |      |
| D1     | 3.031 BSC            |            |      |
| E1     | 2.450 BSC            |            |      |
| MD     | 11                   |            |      |
| ME     | 15                   |            |      |
| N      | 80                   |            |      |
| Øb     | 0.1035 0.1150 0.1265 |            |      |
| eD     | 0.303 BSC            |            |      |
| eE     | 0.350 BSC            |            |      |
| SD     | 0.00 BSC             |            |      |
| SE     | 0.00 BSC             |            |      |

#### NOTES:

- ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.
- 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH.
- 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

  SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

  N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.
- ⚠ DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- \*SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" OR "SE" = 0.
  - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK,
  METALIZED MARK, INDENTATION OR OTHER MEANS.
- 8. JEDEC SPECIFICATION NO. REF. : N/A

002-23411 \*\*



## **Acronyms**

| Acronym          | Description                                                                                     |
|------------------|-------------------------------------------------------------------------------------------------|
| 3DES             | triple DES (data encryption standard)                                                           |
| ADC              | analog-to-digital converter                                                                     |
| AES              | advanced encryption standard                                                                    |
| АНВ              | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm data transfer bus |
| AMUX             | analog multiplexer                                                                              |
| AMUXBUS          | analog multiplexer bus                                                                          |
| API              | application programming interface                                                               |
| Arm <sup>®</sup> | advanced RISC machine, a CPU architecture                                                       |
| BGA              | ball grid array                                                                                 |
| BOD              | brown-out detect                                                                                |
| CAD              | computer aided design                                                                           |
| CCO              | current controlled oscillator                                                                   |
| CM0+             | Cortex-M0+, an Arm CPU                                                                          |
| CM4              | Cortex-M4, an Arm CPU                                                                           |
| CMAC             | cipher-based message authentication code                                                        |
| CMOS             | complementary metal-oxide-semiconductor, a process technology for IC fabrication                |
| CMRR             | common-mode rejection ratio                                                                     |
| CPU              | central processing unit                                                                         |
| CRC              | cyclic redundancy check, an error-checking protocol                                             |
| CSD              | CapSense Sigma-Delta                                                                            |
| csx              | Cypress mutual capacitance sensing method. See also CSD                                         |
| DAC              | digital-to-analog converter, see also IDAC, VDAC                                                |
| DAP              | debug access port                                                                               |
| DES              | data encryption standard                                                                        |
| DMA              | direct memory access, see also TD                                                               |
| DNL              | differential nonlinearity, see also INL                                                         |
| DSI              | digital system interconnect                                                                     |
| DU               | data unit                                                                                       |
| ECC              | elliptic curve cryptography                                                                     |
| ECO              | external crystal oscillator                                                                     |
| EEPROM           | electrically erasable programmable read-only memory                                             |
| EMI              | electromagnetic interference                                                                    |
| ESD              | electrostatic discharge                                                                         |
| ETM              | embedded trace macrocell                                                                        |
| FIFO             | first-in, first-out                                                                             |
|                  |                                                                                                 |
| FLL              | frequency locked loop                                                                           |

| Acronym                  | Description                                           |  |
|--------------------------|-------------------------------------------------------|--|
| FS                       | full-speed                                            |  |
| GND                      | Ground                                                |  |
| GND                      | general-purpose input/output, applies to a PSoC       |  |
| GPIO                     | pin                                                   |  |
| HMAC                     | Hash-based message authentication code                |  |
| HSIOM                    | high-speed I/O matrix                                 |  |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO          |  |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol   |  |
| I <sup>2</sup> S         | inter-IC sound                                        |  |
| IC                       | integrated circuit                                    |  |
| IDAC                     | current DAC, see also DAC, VDAC                       |  |
| IDE                      | integrated development environment                    |  |
| ILO                      | internal low-speed oscillator, see also IMO           |  |
| IMO                      | internal main oscillator, see also ILO                |  |
| INL                      | integral nonlinearity, see also DNL                   |  |
| IoT                      | internet of things                                    |  |
| IPC                      | inter-processor communication                         |  |
| IRQ                      | interrupt request                                     |  |
| ISR                      | interrupt service routine                             |  |
| JTAG                     | Joint Test Action Group                               |  |
| LCD                      | liquid crystal display                                |  |
| LIN                      | Local Interconnect Network, a communications protocol |  |
| LP                       | low power                                             |  |
| LS                       | low-speed                                             |  |
| LUT                      | lookup table                                          |  |
| LVD                      | low-voltage detect, see also LVI                      |  |
| LVTTL                    | low-voltage transistor-transistor logic               |  |
| MAC                      | multiply-accumulate                                   |  |
| MCU                      | microcontroller unit                                  |  |
| MCWDT                    | multi-counter watchdog timer                          |  |
| MISO                     | master-in slave-out                                   |  |
| MMIO                     | memory-mapped input output                            |  |
| MOSI                     | master-out slave-in                                   |  |
| MPU                      | memory protection unit                                |  |
| MSL                      | moisture sensitivity level                            |  |
| Msps                     | million samples per second                            |  |
| MTB                      | micro trace buffer                                    |  |
| MUL                      | multiplier                                            |  |
| NC                       | no connect                                            |  |
| NMI                      | nonmaskable interrupt                                 |  |
| NVIC                     | nested vectored interrupt controller                  |  |
| 14410                    | mootou vootorou mterrupt oontroller                   |  |

Document Number: 002-21414 Rev. \*K Page 71 of 78



| Acronym           | Description                                                     |
|-------------------|-----------------------------------------------------------------|
| OTP               | one-time programmable                                           |
| OVT               | overvoltage tolerant                                            |
| PASS              | programmable analog subsystem                                   |
| РСВ               | printed circuit board                                           |
| PCM               | pulse code modulation                                           |
| PDM               | pulse density modulation                                        |
| PHY               | physical layer                                                  |
| PICU              | port interrupt control unit                                     |
| PLL               | phase-locked loop                                               |
| PMIC              | power management integrated circuit                             |
| POR               | power-on reset                                                  |
| PPU               | peripheral protection unit                                      |
| PRNG              | pseudo random number generator                                  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                    |
| PSRR              | power supply rejection ratio                                    |
| PWM               | pulse-width modulator                                           |
| QD                | quadrature decoder                                              |
| QSPI              | quad serial peripheral interface                                |
| RAM               | random-access memory                                            |
| RISC              | reduced-instruction-set computing                               |
| RMS               | root-mean-square                                                |
| ROM               | read-only memory                                                |
| RSA               | Rivest–Shamir–Adleman, a public-key cryptog-<br>raphy algorithm |
| RTC               | real-time clock                                                 |
| RX                | receive                                                         |
| S/H               | sample and hold                                                 |
| SAR               | successive approximation register                               |
| SARMUX            | SAR ADC multiplexer bus                                         |
| SCB               | serial communication block                                      |
| SFlash            | supervisory flash                                               |
| SHA               | secure hash algorithm                                           |
| SINAD             | signal to noise and distortion ratio                            |
| SNR               | signal-to-noise ration                                          |
| SOF               | start of frame                                                  |
| SPI               | Serial Peripheral Interface, a communications protocol          |
| SRAM              | static random access memory                                     |
| SROM              | supervisory read-only memory                                    |
| SRSS              | system resources subsystem                                      |
| SWD               | serial wire debug, a test protocol                              |
| SWJ               | serial wire JTAG                                                |
| SWO               | single wire output                                              |

| Acronym | Description                                                            |  |
|---------|------------------------------------------------------------------------|--|
| SWV     | serial-wire viewer                                                     |  |
| TCPWM   | PWM timer, counter, pulse-width modulator                              |  |
| TDM     | time division multiplexed                                              |  |
| TQFP    | thin quad flat package                                                 |  |
| TRM     | technical reference manual                                             |  |
| TRNG    | true random number generator                                           |  |
| TX      | transmit                                                               |  |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |  |
| UDB     | universal digital block                                                |  |
| ULP     | ultra-low power                                                        |  |
| USB     | Universal Serial Bus                                                   |  |
| WCO     | watch crystal oscillator                                               |  |
| WDT     | watchdog timer                                                         |  |
| WIC     | wakeup interrupt controller                                            |  |
| WLCSP   | wafer level chip scale package                                         |  |
| XIP     | execute-in-place                                                       |  |
| XRES    | external reset input pin                                               |  |



## **Document Conventions**

## **Unit of Measure**

## Table 60. Unit of Measure

| Symbol | Unit of Measure        |  |
|--------|------------------------|--|
| °C     | degrees Celsius        |  |
| dB     | decibel                |  |
| fF     | femto farad            |  |
| Hz     | hertz                  |  |
| KB     | 1024 bytes             |  |
| kbps   | kilobits per second    |  |
| khr    | kilohour               |  |
| kHz    | kilohertz              |  |
| kΩ     | kilo ohm               |  |
| ksps   | kilosamples per second |  |
| LSB    | least significant bit  |  |
| Mbps   | megabits per second    |  |
| MHz    | megahertz              |  |
| ΜΩ     | mega-ohm               |  |
| Msps   | megasamples per second |  |
| μΑ     | microampere            |  |
| μF     | microfarad             |  |

Table 60. Unit of Measure (continued)

| Symbol | Unit of Measure      |  |
|--------|----------------------|--|
| μH     | microhenry           |  |
| μs     | microsecond          |  |
| μV     | microvolt            |  |
| μW     | microwatt            |  |
| mA     | milliampere          |  |
| ms     | millisecond          |  |
| mV     | millivolt            |  |
| nA     | nanoampere           |  |
| ns     | nanosecond           |  |
| nV     | nanovolt             |  |
| Ω      | ohm                  |  |
| pF     | picofarad            |  |
| ppm    | parts per million    |  |
| ps     | picosecond           |  |
| s      | second               |  |
| sps    | samples per second   |  |
| sqrtHz | square root of hertz |  |
| V      | volt                 |  |



#### **Errata**

This section describes the errata for the PSoC 61 Product Family. Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability. Compare this document to the device's datasheet for a complete functional description. Contact your local Cypress Sales Representative if you have questions.

#### **Part Numbers Affected**

| Part Number | Device Characteristics |
|-------------|------------------------|
| CY8C6xx     | PSoC 61 Product Family |

#### **PSoC 61 Qualification Status**

Production

#### **PSoC 61 Errata Summary**

Noise is caused in supply and ground traces when multiple outputs switch. The amount of noise is dependent on the number of outputs, the drive strength of the output drivers, the frequency of the switching, and the impact on specific ports. The noise is worse at higher voltages ( $V_{DD} = 2.7 \text{ V}$  and higher) and should not be an issue with 1.8 V externally regulated (that is,  $V_{DD} = 1.8 \text{ V} \pm 5\%$ ) designs.

For cases where there are large numbers of GPIOs switching simultaneously, the following errata conditions are applicable. Note that the exact number cannot be specified as there are too many system-dependent conditions.

This table defines the errata applicability to available PSoC 61 family devices.

| Items                                                                                       | CY8C6XX | Silicon Revision | Fix Status                                      |
|---------------------------------------------------------------------------------------------|---------|------------------|-------------------------------------------------|
| [1] Drive mode strength must be limited.                                                    | All     | *C silicon       | Investigation underway. Fix planned by Q1'21    |
| [2] CapSense use is restricted to Ports 6 and 7 with switching restrictions on other ports. | All     | *C silicon       | Investigation underway.<br>Fix planned by Q1'21 |
| [3] Switching noise can cause ADC errors due to voltage reference noise.                    | All     | *C silicon       | Investigation underwa1.<br>Fix planned by Q1'21 |
| [4] Port Usage restrictions must be applied.                                                | All     | *C silicon       | Investigation underway.<br>Fix planned by Q1'21 |

| 1. Drive mode strength must be limited. |                                                                                                                                                                                                                                                                                                                             |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                         | There are four Drive mode strengths: DM0, DM1, DM2, and DM3, DM0 being the strongest and DM3 the weakest in order. Usage of DM0 can cause noise in supply and ground lines for simultaneous outputs switching. Drive mode strength must be limited to DM2 for all GPIOs except for the 80 MHz QSPI clock which may use DM1. |  |  |
| Problem Definition                      | The $V_{OL}$ and $V_{OH}$ specs are affected as follows (also applies to $V_{DDIO}$ , $V_{DDIOA}$ , and $V_{DDA}$ pins): $V_{DD}$ < 2.7 V:                                                                                                                                                                                  |  |  |
|                                         | $V_{OL} = 0.5 \text{ V} @ I_{OL} = 6 \text{ mA. } V_{OH} = V_{DD} - 0.5 \text{ V}, I_{OH} = 6 \text{ mA.}$                                                                                                                                                                                                                  |  |  |
|                                         | V <sub>DD</sub> ≥ 2.7 V:                                                                                                                                                                                                                                                                                                    |  |  |
|                                         | $V_{OL} = 0.4 @ I_{OL} = 6 \text{ mA}. V_{OH} = V_{DD} - 0.5 \text{ V}, I_{OH} = 6 \text{ mA}.$                                                                                                                                                                                                                             |  |  |
| Parameters Affected                     | Drive mode settings.                                                                                                                                                                                                                                                                                                        |  |  |
| Trigger Condition(s)                    | Simultaneous outputs switching with high drive strength                                                                                                                                                                                                                                                                     |  |  |
| Scope of Impact                         | Causes supply and ground noise, which can affect ADC and CapSense operation                                                                                                                                                                                                                                                 |  |  |
| Workaround                              | Follow drive mode strength restrictions. Drive Mode 2 (DM2) should be used for all ports except for the 80-MHz QSPI clock, which should be DM1                                                                                                                                                                              |  |  |
| Fix Status                              | Investigation underway. Fix planned by Q1'21.                                                                                                                                                                                                                                                                               |  |  |

Document Number: 002-21414 Rev. \*K Page 74 of 78



| 2. CapSense use is restricted to Ports 6 and 7 with switching restrictions on other ports. |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem Definition                                                                         | GPIO simultaneous switching creates noise which can affect CapSense accuracy in unrestricted use                                                                                                                                                                                                                                                                                                           |  |  |
| Parameters Affected                                                                        | CapSense sensitivity and accuracy                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Trigger Condition(s)                                                                       | Noise caused by GPIO simultaneous output switching during CapSense operation                                                                                                                                                                                                                                                                                                                               |  |  |
| Scope of Impact                                                                            | CapSense may produce erroneous results due to noise coupling from switching GPIOs.                                                                                                                                                                                                                                                                                                                         |  |  |
| Workaround                                                                                 | For CapSense usage, the following restrictions apply:  a. Limit switching on Port 1 to 1 MHz (no more than 2 outputs) with slow slew rate.  b. CapSense pins are restricted to Ports 6 and 7. No other GPIO output activity is allowed on Ports 6 and 7.  c. Switching in Ports 5 and 8 is restricted to 1 MHz (no more than 2 outputs) with slow slew rate setting. CapSense must use the SRSS reference. |  |  |
| Fix Status                                                                                 | Investigation underway. Fix planned by Q1'21.                                                                                                                                                                                                                                                                                                                                                              |  |  |

| 3. Switching noise can cause ADC errors due to voltage reference noise.  |                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem Definition 12-bit SAR ADC Counts are affected by switching noise |                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Parameters Affected                                                      | ADC accuracy                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Trigger Condition(s)                                                     | Switching noise caused by GPIO simultaneous switching                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Scope of Impact ADC accuracy will be impacted                            |                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Workaround                                                               | Restrict switching on Ports 9 and 10 (analog input ports). The Programmable Analog Sub-System (PASS), including the SAR ADC, is connected to Ports 9 and 10. With no switching on Ports 9 and 10, the ADC error may be up to 4 LSB counts. Switching in Ports 9 and 10 is restricted to 1 MHz (no more than 2 outputs) with slow slew rate setting and, in this case, the ADC error may be up to 12 counts. |  |  |
| Fix Status                                                               | Investigation underway; Fix planned by Q1'21.                                                                                                                                                                                                                                                                                                                                                               |  |  |

| 4. Port Usage restrictions must be applied. |                                                                                                                                                      |  |  |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem Definition                          | GPIO simultaneous switching causes supply and ground noise that adversely affects other on-chip subsystems).                                         |  |  |
| Parameters Affected                         | CapSense and ADC results                                                                                                                             |  |  |
| Trigger Condition(s)                        | GPIO simultaneous switching with unrestricted strengths and frequency.                                                                               |  |  |
| Scope of Impact                             | Incorrect results may cause false sensing or failure to sense for CapSense and inaccurate results for the SAR ADC (may not deliver 12-bit accuracy). |  |  |
|                                             | Follow Port Usage restrictions:                                                                                                                      |  |  |
|                                             | a. Switching on Port 0 must be restricted to less than 8 MHz.                                                                                        |  |  |
| Workaround                                  | b. Switching on Port 1 must be restricted to less than 1 MHz with slow rate and no more than 2 outputs.                                              |  |  |
|                                             | c. Ports 9 and 10 must be restricted to 8 MHz when not using the ADC and the restrictions stated earlier used when the ADC is used.                  |  |  |
|                                             | d. Use VREF from System Resource Subsystem (SRSS) for CapSense                                                                                       |  |  |
| Fix Status                                  | Investigation underway. Fix planned by Q1'21.                                                                                                        |  |  |

Document Number: 002-21414 Rev. \*K Page 75 of 78



## **Revision History**

| Revision | ECN     | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| **       | 5896512 | 09/27/2017         | New datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| *A       | 5956122 | 11/03/2017         | Corrected typo in Development Support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| *B       | 5974156 | 11/29/2017         | Updated Table 5. Updated SID84 description and conditions. Updated Table 13. Updated max value for SID223. Updated min and max values of SID432R. Updated Table 39. Updated Revision History                                                                                                                                                                                                                                                                                                                                                       |  |  |
| *C       | 6065337 | 02/10/2018         | Updated Active CPU power consumption in 32-bit Dual Core CPU Subsystem. Updated Table 5, Table 6, Table 16, Table 21, Table 32, and Table 35. Updated min value for SID4B and SID291. Updated Fixed UART AC specifications. Updated SID190 and removed SID194. Removed SID226. Updated max value for SID234. Updated Revision History.                                                                                                                                                                                                             |  |  |
| *D       | 6190455 | 05/29/2018         | Corrected typo in the block diagram. Updated 80-ball WLCSP package diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| *E       | 6215538 | 06/26/2018         | Updated Features and Ordering Information. Updated IMO Clock Source: Corrected the IMO tolerance and locking information and TCPWM and PLL description errors. Updated Packaging: Added Thin 80-WLCSP package dimension and package diagram. Updated Table 39, Table 40, and Table 42.                                                                                                                                                                                                                                                             |  |  |
| *F       | 6221434 | 09/08/2018         | Removed Preliminary document status. Corrected units usage throughout the document. Added note explaining Fc for the SID.TCPWM.4 parameter. Updated Features, CPU, Flash, ILO Clock Source, Watchdog Timer (WDT), Serial Communication Blocks (SCB), Ordering Information, Packaging, and Acronyms. Removed "Errata" section. Updated package diagram (spec 001-97718 *A to *B) in Packaging. Updated Figure 2. Added a note in Table 2. Updated Table 5, Table 6 through Table 8, Table 15, Table 18, Table 21, Table 30, Table 32, and Table 36. |  |  |
| *G       | 6658244 | 09/20/2019         | Updated the title. Updated Ordering Information. Added UDB in Acronyms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| *H       | 6757930 | 12/20/2019         | Updated Features. Updated Blocks and Functionality and Functional Description. Updated Pinouts and Power Supply Considerations.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| *        | 6842918 | 03/31/2020         | Updated Features. Updated Functional Description. Updated Pinouts. Updated PSoC 6 MPN Decoder.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| *J       | 6898008 | 06/22/2020         | Updated Development Ecosystem, GPIO, and LCD sections. Added External Crystal Oscillators. Updated Errata                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

Document Number: 002-21414 Rev. \*K Page 76 of 78



| Description Title: PSoC 6 MCU: CY8C61x6, CY8C61x7 Datasheet Document Number: 002-21414 |         |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *K                                                                                     | 7004924 | 11/09/2020 | Updated Flexible Clocking Options, Block Diagram, CPU, Clock System, and SID431. Updated Universal Digital Blocks (UDBs), UDB Port Adapter Specifications Conditions. Added InterProcessor Communication (IPC). Updated Analog Subsystem diagram. Updated the XRES bullet in Reset, updated SID15 Description and Conditions, and Power-on-Reset specifications table. Updated ModusToolbox Software. Updated Clocking Diagram. Removed Secure Boot information. Updated Security Built into Platform Architecture, PSoC 6 MCU Resources, Protection Units, and Boot Code. Updated Power Supply Considerations. Added footnote to TMCLK_SOC specs. Updated Opamp Specifications. Updated SID7A conditions, SID7C Description, SID7D description, and SID8 conditions. Added spec SID468 - SID474, and SID468A - SID474A. Updated Audio Spec SID408. Updated Ordering Information. Integrated ECO erratum into External Crystal Oscillators. Added ECO Usage Guidelines table. |

Document Number: 002-21414 Rev. \*K Page 77 of 78



## Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc

Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb
Wireless Connectivity cypress.com/wireless

## PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

### **Cypress Developer Community**

Community | Code Examples | Projects | Video | Blogs | Training | Components

## **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2017-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whos

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 002-21414 Rev. \*K Revised November 10, 2020 Page 78 of 78

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for ARM Microcontrollers - MCU category:

Click to view products by Cypress manufacturer:

Other Similar products are found below:

R7FS3A77C2A01CLK#AC1 MB96F119RBPMC-GSE1 MB9BF122LPMC1-G-JNE2 MB9BF122LPMC-G-JNE2 MB9BF128SAPMC-GE2
MB9BF218TBGL-GE1 MB9BF529TBGL-GE1 26-21/R6C-AT1V2B/CT 5962-8506403MQA MB9AF342MAPMC-G-JNE2
MB96F001YBPMC1-GSE1 MB9BF121KPMC-G-JNE2 VA10800-D000003PCA CP8547AT CY9AF156NPMC-G-JNE2
MB9BF104NAPMC-G-JNE1 NHS3152UK/A1Z MK26FN2M0CAC18R EFM32TG230F32-D-QFN64 EFM32TG232F32-D-QFP64
EFM32TG825F32-D-BGA48 MB9AFB44NBBGL-GE1 MB9BF304RBPMC-G-JNE2 MB9BF416RPMC-G-JNE2 MB9AF155MABGL-GE1
MB9BF306RBPMC-G-JNE2 MB9BF618TBGL-GE1 ATSAMS70N21A-CN LPC1754FBD80 STM32F030K6T6TR AT91M42800A-33AU
ATSAM3N0AA-MU ATSAM3N0CA-CU ATSAM3SD8BA-MU ATSAM4LC2BA-UUR ATSAM4LS2AA-MU ADuC7023BCPZ62I-R7
ATSAM4LS4CA-CFU ADUCM3027BCPZ-R7 ADUCM3027BCPZ-RL ADUCM3029BCPZ-R7 LPC2141FBD64.151 CEC1702Q-B1-SX
ADUC7020BCPZ62IRL7 TMS5701114CZWTQQ1 TM4C123AE6PMIR S6E2H14G0AGV20000 ATSAMD20J15B-AU ATSAMD20J16B-MN ATSAMV71N20B-CB