



# EZ-Color™ HB LED Controller

### **Features**

#### ■ HB LED Controller

- Configurable Dimmers Support up to Four Independent LED Channels
- 8 to 32 Bits of Resolution per Channel
- Dynamic Reconfiguration Enables LED Controller plus other Features; CapSense, Battery Charging, and Motor Control

### ■ Visual Embedded Design, PSoC Express

- □ LED Based Express Drivers
  - · Binning Compensation
  - · Temperature Feedback
  - DMX512
- PrISM Modulation Technology
  - □ Reduces Radiated EMI
  - □ Reduces Low Frequency Blinking

#### ■ Advanced Peripherals (PSoC Blocks)

- □ 4 Digital PSoC Blocks Provide:
  - 8-to 32-Bit Timers, Counters, and PWMs
  - Up to 2 Full-Duplex UART
  - · Multiple SPI Masters or Slaves
  - · Connectable to all GPI/O Pins
- ☐ Six Rail-to-Rail Analog PSoC Blocks Provide:
  - Up to 14-Bit ADCs
  - Up to 9-Bit DACs
  - · Programmable Gain Amplifiers
  - · Programmable Filters and Comparators
- □ Complex Peripherals by Combining Blocks
- □ Capacitive Sensing Application Capability

#### **■ Complete Development Tools**

- □ Free Development Software
  - PSoC Designer™
- □ Full Featured, In-Circuit Emulator and Programmer
- ☐ Full Speed Emulation
- □ Complex Breakpoint Structure
- □ 128 KBytes Trace Memory

#### ■ Programmable Pin Configurations

- □ 25 mA Sink on all GPI/O
- □ Pull up, Pull down, High Z, Strong, or Open Drain Drive Modes on all GPI/O
- □ Up to 12 Analog Inputs on GPI/O
- □ Four 30 mA Analog Outputs on GPI/O
- □ Configurable Interrupt on all GPI/O

#### **■ Flexible On-Chip Memory**

- □ 16K Flash Program Storage 50,000 Erase/Write Cycles
- □ 1K SRAM Data Storage
- □ In-System Serial Programming (ISSP)
- □ Partial Flash Updates
- ☐ Flexible Protection Modes
- □ EEPROM Emulation in Flash

### ■ Full Speed USB (12 Mbps)

- □ Four Uni-Directional Endpoints
- □ One Bi-Directional Control Endpoint
- □ USB 2.0 Compliant
- □ Dedicated 256 Byte Buffer
- □ No External Crystal Required



## **Logic Block Diagram**





### EZ-Color™ Functional Overview

Cypress's EZ-Color family of devices offers the ideal control solution for high brightness LED applications requiring intelligent dimming control. EZ-Color devices combine the power and flexibility of PSoC (Programmable System-on-Chip™); with Cypress's PrISM (precise illumination signal modulation) modulation technology providing lighting designers a fully customizable and integrated lighting solution platform.

The EZ-Color family support up to 16 independent LED channels with up to 32 bits of resolution per channel, enabling lighting designers the flexibility to choose the LED array size and color quality. PSoC Designer software, with lighting specific drivers, can significantly cut development time and simplify implementation of fixed color points through temperature and LED binning compensation. EZ-Color's virtually limitless analog and digital customization enable simple integration of features in addition to intelligent lighting, such as CapSense, battery charging, image stabilization, and motor control during the development process. These features, along with Cypress's best-in-class quality and design support, make EZ-Color the ideal choice for intelligent HB LED control applications.

#### **Target Applications**

- LCD Backlight
- Large Signs
- General Lighting
- Architectural Lighting
- Camera/Cell Phone Flash
- Flashlights

#### The PSoC Core

The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPI/O (General Purpose I/O).

The M8C CPU core is a powerful processor with speeds up to 68 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The EZ-Color family incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 8 percent over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the EZ-Color device. In USB systems, the IMO self-tunes to  $\pm\,0.25\%$  accuracy for USB communication.

EZ-Color GPI/Os provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be

selected from eight options, allowing great flexibility in external interfacing. Every pin can also generate a system interrupt on high level, low level, and change from last read.

#### The Digital System

The Digital System is composed of four digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references.

Digital peripheral configurations include:

- PrISM (8 to 32 bit)
- Full speed USB (12 Mbps)
- PWMs (8 to 32 bit)
- PWMs with Dead band (8 to 24 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8-bit with selectable parity
- SPI master and slave
- I2C slave and multi-master
- Cyclical Redundancy Checker/Generator (8 to 32 bit)
- IrDA
- Generators (8 to 32 bit)

The digital blocks can be connected to any GPI/O through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by EZ-Color device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled EZ-Color Device Characteristics.

Figure 1. Digital System Block Diagram





### The Analog System

The Analog System is composed of six configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common EZ-Color analog functions (most available as user modules) are listed below.

- Analog-to-digital converters (up to 2, with 6- to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR)
- Filters (2 and 4 pole band-pass, low-pass, and notch)
- Amplifiers (up to 2, with selectable gain to 48x)
- Instrumentation amplifiers (1 with selectable gain to 93x)
- Comparators (up to 2, with 16 selectable thresholds)
- DACs (up to 2, with 6- to 9-bit resolution)
- Multiplying DACs (up to 2, with 6- to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a PSoC Core Resource)
- 1.3V reference (as a System Resource)
- DTMF Dialer
- Modulators
- Correlators
- Peak Detectors
- Many other topologies possible

Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown in the figure below.

Figure 2. Analog System Block Diagram





#### The Analog Multiplexer System

The Analog Mux Bus can connect to every GPI/O pin in ports 0-5. Pins can be connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with comparators and analog-to-digital converters. It can be split into two sections for simultaneous dual-channel processing. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Track pad, finger sensing.
- Chip-wide mux that allows analog input from up to 48 I/O pins.
- Crosspoint connection between any I/O pin combinations.

When designing capacitive sensing applications, refer to the latest signal-to-noise signal level requirements Application Notes, which can be found under <a href="http://www.cypress.com">http://www.cypress.com</a> DESIGN RESOURCES > Application Notes. In general, and unless otherwise noted in the relevant Application Notes, the minimum signal-to-noise ratio (SNR) for CapSense applications is 5:1.

#### **Additional System Resources**

System Resources, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each resource follow.

- Full-Speed USB (12 Mbps) with 5 configurable endpoints and 256 bytes of RAM. No external components required except two series resistors. Wider than commercial temperature USB operation (-10°C to +85°C).
- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math as well as digital filters.
- Decimator provides a custom hardware filter for digital signal processing apps. including creation of Delta Sigma ADCs.
- The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, multi-master are supported.
- Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs.
- Versatile analog multiplexer system.

#### **EZ-Color Device Characteristics**

Depending on your EZ-Color device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific EZ-Color device groups. The device covered by this data sheet is shown in the highlighted row of the table

Table 1. EZ-Color Device Characteristics

| PSoC Part<br>Number | LED<br>Channels | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | CapSense |
|---------------------|-----------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------|----------|
| CY8CLED04           | 4               | 56             | 1               | 4                 | 48               | 2                 | 2                 | 6                | 1K           | 16K           | Yes      |
| CY8CLED08           | 8               | 44             | 2               | 8                 | 12               | 4                 | 4                 | 12               | 256 Bytes    | 16K           | No       |
| CY8CLED16           | 16              | 64             | 4               | 16                | 12               | 4                 | 4                 | 12               | 2K           | 32K           | No       |

Document Number: 001-13108 Rev. \*A Page 5 of 36



### Getting Started

The quickest way to understand PSoC silicon is to read this data sheet and then use the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications.

For in depth information, along with detailed programming details, see the PSoC® Programmable System-on-Chip Technical Reference Manual for CY8C28xxx PSoC devices.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device data sheets on the web at www.cypress.com/psoc.

### **Application Notes**

Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located here: www.cypress.com/psoc. Select Application Notes under the Documentation tab.

#### **Development Kits**

PSoC Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### **Training**

Free PSoC technical training (on demand, webinars, and workshops) is available online at <a href="https://www.cypress.com/training">www.cypress.com/training</a>. The training covers a wide variety of topics and skill levels to assist you in your designs.

### **Cypros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

### **Solutions Library**

Visit our growing library of solution focused designs at www.cypress.com/solutions. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

#### **Technical Support**

For assistance with technical issues, search KnowledgeBase articles and forums at <a href="https://www.cypress.com/support">www.cypress.com/support</a>. If you cannot find an answer to your question, call technical support at 1-800-541-4736.

### **Development Tools**

PSoC Express is a high-level design tool for creating embedded systems using Cypress's PSoC mixed-signal technology. With PSoC Express you create a complete embedded solution including all necessary on-chip peripherals, block configuration, interrupt handling and application software without writing a single line of assembly or C code.

PSoC Express solves design problems the way you think about the system:

- Select input and output devices based upon system requirements
- Add a communications interface and define its interface to system (using registers).
- Define when and how an output device changes state based upon any and all other system devices.

Based upon the design, automatically select one or more PSoC Mixed-Signal Controllers that match system requirements.

Figure 3. PSoC Express



### **PSoC Express Subsystems**

#### Express Editor

The Express Editor allows you to create designs visually by dragging and dropping inputs, outputs, communication interfaces, and other design elements, and then describing the logic that controls them.

#### Project Manager

The Project Manager allows you to work with your applications and projects in PSoC Express. A PSoC Express application is a top level container for projects and their associated files. Each project contains a design that uses a single PSoC device. An application can contain multiple projects so if you are creating an application that uses multiple PSoC devices you can keep all of the projects together in a single application.

Most of the files associated with a project are automatically generated by PSoC Express during the build process, but you can make changes directly to the custom.c and custom.h files and also add your own custom code to the project in the Project Manager.

Page 6 of 36



### Application Editor

The Application Editor allows you to edit custom.c and custom.h as well as any C or assembly language source code that you add to your project. With PSoC Express you can create application software without writing a single line of assembly or C code, but you have a full featured application editor at your finger tips if you want it.

#### Build Manager

The Build Manager gives you the ability to build the application software, assign pins, and generate the data sheet, schematic, and BOM for your project.

#### **Board Monitor**

The Board Monitor is a debugging tool designed to be used while attached to a prototype board through a communication interface that allows you to monitor changes in the various design elements in real time.

The default communication for the board monitor is  $I^2C$ . It uses the CY3240-I2USB  $I^2C$  to USB Bridge Debugging/Communication Kit.

#### Tuners

A Tuner is a visual interface for the Board Monitor that allows you to view the performance of the HB LED drivers on your test board while your program is running, and manually override values and see the results.

#### **Hardware Tools**

#### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and will operate with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.

#### **Document Conventions**

#### **Units of Measure**

A units of measure table is located in the Electrical Specifications section. Table 5 on page 12 lists all the abbreviations used to measure the PSoC devices.

#### **Numeric Naming**

Hexidecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexidecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (e.g., 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal.

### **Acronyms Used**

The following table lists the acronyms that are used in this document.

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| AC      | alternating current                                 |
| ADC     | analog-to-digital converter                         |
| API     | application programming interface                   |
| CPU     | central processing unit                             |
| CT      | continuous time                                     |
| DAC     | digital-to-analog converter                         |
| DC      | direct current                                      |
| ECO     | external crystal oscillator                         |
| EEPROM  | electrically erasable programmable read-only memory |
| FSR     | full scale range                                    |
| GPI/O   | general purpose I/O                                 |
| GUI     | graphical user interface                            |
| HBM     | human body model                                    |
| ICE     | in-circuit emulator                                 |
| ILO     | internal low speed oscillator                       |
| IMO     | internal main oscillator                            |
| I/O     | input/output                                        |
| IPOR    | imprecise power on reset                            |
| LSb     | least-significant bit                               |
| LVD     | low voltage detect                                  |
| MSb     | most-significant bit                                |
| PC      | program counter                                     |
| PLL     | phase-locked loop                                   |
| POR     | power on reset                                      |
| PPOR    | precision power on reset                            |
| PSoC®   | Programmable System-on-Chip™                        |
| PWM     | pulse width modulator                               |
| SC      | switched capacitor                                  |
| SRAM    | static random access memory                         |

Document Number: 001-13108 Rev. \*A Page 7 of 36



### **Pin Information**

### **68-Pin Part Pinout**

This Section describes, lists, and illustrates the CY8CLED04 EZ-Color device pins and pinout configuration. The CY8CLED04 device is available in the following package. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss, Vdd, and XRES are not capable of Digital I/O.

Table 2. 68-Pin Part Pinout (QFN)[1, 2]

| Pin<br>No.                                                                       | _                                                                  | /pe                                   | Name                                                                                                 | Description                                                                                                     |                                                                                              |                                                                    |                                                                                                                               | Fig                                                                                         | ure 4. 68-Pin Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                                | Digital<br>I/O                                                     | Analog<br>M                           | P4[7]                                                                                                | ·                                                                                                               | ļ                                                                                            |                                                                    |                                                                                                                               |                                                                                             | VREF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2                                                                                | 1/0                                                                | M                                     | P4[5]                                                                                                |                                                                                                                 | 4                                                                                            |                                                                    |                                                                                                                               |                                                                                             | > A A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3                                                                                | 1/0                                                                | M                                     | P4[3]                                                                                                |                                                                                                                 | -                                                                                            |                                                                    |                                                                                                                               | <b>ਕ</b> ਕ                                                                                  | A A A A A A A A A A A A A A A A A A A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4                                                                                | 1/0                                                                | M                                     | P4[1]                                                                                                |                                                                                                                 | -                                                                                            |                                                                    |                                                                                                                               |                                                                                             | ΣΣΣΣΣ ΣΣΣΣΣΣΣ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5                                                                                |                                                                    | <u> </u>                              | NC                                                                                                   | No connection.                                                                                                  | -                                                                                            |                                                                    |                                                                                                                               | E E                                                                                         | P2[5];<br>P2[7];<br>P0[1];<br>V38<br>V4dd<br>P0[6];<br>P2[6];<br>P2[6];<br>P2[6];                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6                                                                                |                                                                    |                                       | NC                                                                                                   | No connection.                                                                                                  | 1                                                                                            |                                                                    |                                                                                                                               | P2                                                                                          | 222 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7                                                                                | Po                                                                 | wer                                   | Vss                                                                                                  | Ground connection.                                                                                              | 1                                                                                            |                                                                    | (                                                                                                                             |                                                                                             | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8                                                                                | I/O                                                                | M                                     | P3[7]                                                                                                |                                                                                                                 | 1                                                                                            | N                                                                  | л, Р4[7] 🗖                                                                                                                    | 1 0 0                                                                                       | P2[0], M, AI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9                                                                                | I/O                                                                | М                                     | P3[5]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | л, Р4[5] 🗖                                                                                                                    |                                                                                             | 50 <b>P</b> 4[6], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10                                                                               | I/O                                                                | М                                     | P3[3]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | л, Р4[3] 🗖                                                                                                                    |                                                                                             | 49 <b>P</b> P4[4], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11                                                                               | I/O                                                                | М                                     | P3[1]                                                                                                |                                                                                                                 | 1                                                                                            | N                                                                  | л, Р4[1] <b>=</b>                                                                                                             |                                                                                             | 48 P4[2], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12                                                                               | I/O                                                                | М                                     | P5[7]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | NC =                                                                                                                          |                                                                                             | 47 P4[0], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13                                                                               | I/O                                                                | M                                     | P5[5]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | NC =                                                                                                                          |                                                                                             | 46 XRES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14                                                                               | I/O                                                                | M                                     | P5[3]                                                                                                |                                                                                                                 |                                                                                              | N                                                                  | и, Р3[7]                                                                                                                      |                                                                                             | 45 NC<br>44 NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15                                                                               | I/O                                                                | M                                     | P5[1]                                                                                                |                                                                                                                 | 1                                                                                            |                                                                    | л, Р3[5]                                                                                                                      |                                                                                             | QFN 43 P3[6], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 16                                                                               | I/O                                                                | M                                     | P1[7]                                                                                                | I2C Serial Clock (SCL).                                                                                         |                                                                                              |                                                                    | л, Р3[3] <b>=</b>                                                                                                             |                                                                                             | ( <b>Top View</b> ) 42 P3[4], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 17                                                                               | I/O                                                                | M                                     | P1[5]                                                                                                | I2C Serial Data (SDA).                                                                                          |                                                                                              |                                                                    | л, Р3[1] 🗖                                                                                                                    |                                                                                             | 41 <b>P</b> 3[2], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18                                                                               | I/O                                                                | M                                     | P1[3]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | л, Р5[7] 🗖                                                                                                                    |                                                                                             | 40 P3[0], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 19                                                                               | I/O                                                                | M                                     | P1[1]                                                                                                | I2C Serial Clock (SCL) ISSP SCLK*.                                                                              |                                                                                              |                                                                    | л, Р5[5] 🗖                                                                                                                    |                                                                                             | 39 P5[6], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 20                                                                               |                                                                    | wer                                   | Vss                                                                                                  | Ground connection.                                                                                              |                                                                                              |                                                                    | 1, P5[3]                                                                                                                      |                                                                                             | 38 P5[4], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 21                                                                               |                                                                    | SB                                    | D+                                                                                                   |                                                                                                                 |                                                                                              |                                                                    | /I, P5[1] <b>■</b>                                                                                                            |                                                                                             | 37 P5[2], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 22                                                                               |                                                                    | SB                                    | D-                                                                                                   |                                                                                                                 |                                                                                              | I2C SCL, N<br>I2C SDA, N                                           |                                                                                                                               |                                                                                             | 36 P5[0], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 23                                                                               |                                                                    | wer                                   | Vdd                                                                                                  | Supply voltage.                                                                                                 |                                                                                              | 120 ODA, 11                                                        | ", · · [2] <b>-</b>                                                                                                           |                                                                                             | 35 P1[6], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 24                                                                               | I/O                                                                |                                       | P7[7]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | (                                                                                                                             |                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 25                                                                               | 1/0                                                                |                                       | P7[6]                                                                                                |                                                                                                                 |                                                                                              |                                                                    |                                                                                                                               | E E                                                                                         | S + - B E @ E 4 E E E E E E E E E E E E E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 26                                                                               | 1/0                                                                |                                       | P7[5]                                                                                                |                                                                                                                 |                                                                                              |                                                                    |                                                                                                                               | 7 7                                                                                         | Vss<br>D + V<br>O - O - Vdd<br>Vdd<br>Vdd<br>P7[3]<br>P7[3]<br>P7[3]<br>P7[4]<br>P7[1]<br>P7[1]<br>P7[1]<br>P7[1]<br>P7[1]<br>P7[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 27<br>28                                                                         | 1/0                                                                |                                       | P7[4]                                                                                                |                                                                                                                 | _                                                                                            |                                                                    |                                                                                                                               | ΣΣ                                                                                          | ΣΣΣ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 20                                                                               | 1/0                                                                |                                       | P7[3]                                                                                                |                                                                                                                 |                                                                                              |                                                                    |                                                                                                                               | SCL,                                                                                        | SDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                  |                                                                    |                                       |                                                                                                      |                                                                                                                 |                                                                                              |                                                                    |                                                                                                                               | 2C S                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                  |                                                                    |                                       |                                                                                                      |                                                                                                                 |                                                                                              |                                                                    |                                                                                                                               | 2                                                                                           | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29                                                                               | I/O                                                                |                                       | P7[2]                                                                                                |                                                                                                                 | Pin                                                                                          | _                                                                  | pe                                                                                                                            | Nama                                                                                        | December 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 30                                                                               | I/O                                                                |                                       |                                                                                                      |                                                                                                                 | No.                                                                                          | Dinital                                                            |                                                                                                                               |                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 31                                                                               |                                                                    |                                       | P7[1]                                                                                                |                                                                                                                 |                                                                                              |                                                                    | Analog                                                                                                                        | Name                                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 32                                                                               | I/O                                                                |                                       | P7[0]                                                                                                |                                                                                                                 | 50                                                                                           | 1/0                                                                | М                                                                                                                             | P4[6]                                                                                       | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                  | I/O                                                                | M                                     | P7[0]<br>P1[0]                                                                                       | I2C Serial Data (SDA), ISSP SDATA*.                                                                             | 50<br>51                                                                                     | I/O<br>I/O                                                         | M<br>I,M                                                                                                                      | P4[6]<br>P2[0]                                                                              | Direct switched capacitor block input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 33                                                                               | I/O<br>I/O                                                         | М                                     | P7[0]<br>P1[0]<br>P1[2]                                                                              |                                                                                                                 | 50<br>51<br>52                                                                               | 1/O<br>1/O<br>1/O                                                  | M<br>I,M<br>I,M                                                                                                               | P4[6]<br>P2[0]<br>P2[2]                                                                     | Direct switched capacitor block input.  Direct switched capacitor block input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                  | I/O                                                                |                                       | P7[0]<br>P1[0]                                                                                       | Optional External Clock Input                                                                                   | 50<br>51                                                                                     | I/O<br>I/O                                                         | M<br>I,M                                                                                                                      | P4[6]<br>P2[0]                                                                              | Direct switched capacitor block input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 33<br>34                                                                         | I/O<br>I/O<br>I/O                                                  | M<br>M                                | P7[0]<br>P1[0]<br>P1[2]<br>P1[4]                                                                     |                                                                                                                 | 50<br>51<br>52<br>53                                                                         | I/O<br>I/O<br>I/O                                                  | M<br>I,M<br>I,M                                                                                                               | P4[6]<br>P2[0]<br>P2[2]<br>P2[4]                                                            | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 33<br>34<br>35                                                                   | 1/O<br>1/O<br>1/O                                                  | M<br>M                                | P7[0]<br>P1[0]<br>P1[2]<br>P1[4]<br>P1[6]                                                            | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53                                                                         | 1/O<br>1/O<br>1/O<br>1/O                                           | M<br>I,M<br>I,M<br>M                                                                                                          | P4[6]<br>P2[0]<br>P2[2]<br>P2[4]<br>P2[6]                                                   | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input. External Voltage Reference (VREF) input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 33<br>34<br>35<br>36                                                             | 1/O<br>1/O<br>1/O<br>1/O                                           | M<br>M<br>M                           | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0]                                                                  | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55                                                             | 1/O<br>1/O<br>1/O<br>1/O<br>1/O                                    | M<br>I,M<br>I,M<br>M                                                                                                          | P4[6]<br>P2[0]<br>P2[2]<br>P2[4]<br>P2[6]<br>P0[0]                                          | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input.  External Voltage Reference (VREF) input. Analog column mux input.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 33<br>34<br>35<br>36<br>37                                                       | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O                             | M<br>M<br>M<br>M                      | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2]                                                            | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56                                                       | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O                      | M<br>I,M<br>I,M<br>M<br>M<br>I,M                                                                                              | P4[6]<br>P2[0]<br>P2[2]<br>P2[4]<br>P2[6]<br>P0[0]<br>P0[2]                                 | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input.  External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output.                                                                                                                                                                                                                                                                                                                                                                                                  |
| 33<br>34<br>35<br>36<br>37<br>38                                                 | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O                      | M<br>M<br>M<br>M<br>M                 | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4]                                                      | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57                                                 | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O               | M<br>I,M<br>I,M<br>M<br>M<br>I,M<br>I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4]                                             | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input.  External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output. Analog column mux input and column output.                                                                                                                                                                                                                                                                                                                                                       |
| 33<br>34<br>35<br>36<br>37<br>38<br>39                                           | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O               | M<br>M<br>M<br>M<br>M<br>M            | P7[0]<br>P1[0]<br>P1[2]<br>P1[4]<br>P1[6]<br>P5[0]<br>P5[2]<br>P5[4]<br>P5[6]                        | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58                                           | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O               | M<br>I,M<br>I,M<br>M<br>M<br>I,M<br>I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6]                                       | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input.  External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output.                                                                                                                                                                                                                                                                 |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40                                     | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O        | M<br>M<br>M<br>M<br>M<br>M            | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0]                                          | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59                                     | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M I,M I,M M I,M I,M I,M I,M I,M I,M I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd                                   | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input. External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output. Analog column mux input and column output. Analog column mux input and column output. Supply voltage.                                                                                                                                                                                                                                                                                             |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41                               | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M                         | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[2]                                    | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60                               | 1/O                                                                | M I,M I,M M I,M I,M I,M I,M I,M I,M I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss                               | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input. External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output. Analog column mux input and column output. Analog column mux input and column output. Supply voltage. Ground connection.                                                                                                                                                                                                                                                                          |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42                         | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M M                       | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[2] P3[4]                              | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61                         | 1/O                            | M I,M I,M M I,M I,M I,M I,M I,M I,M I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss P0[7]                         | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input. External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output. Analog column mux input and column output. Analog column mux input and column output. Supply voltage. Ground connection. Analog column mux input, integration input #1                                                                                                                                                                                                                            |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41                               | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M                         | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[2]                                    | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60                               | 1/O                                                                | M I,M I,M M I,M I,M I,M I,M I,M I,M I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss                               | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input. External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output. Analog column mux input and column output. Analog column mux input and column output. Supply voltage. Ground connection.                                                                                                                                                                                                                                                                          |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42                         | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M M                       | P7[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[2] P3[4]                              | Optional External Clock Input                                                                                   | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61                         | 1/O                            | M I,M I,M M I,M I,M I,M I,M I,M I,M I,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss P0[7]                         | Direct switched capacitor block input.  Direct switched capacitor block input.  External Analog Ground (AGND) input.  External Voltage Reference (VREF) input.  Analog column mux input.  Analog column mux input and column output.  Analog column mux input and column output.  Analog column mux input.  Supply voltage.  Ground connection.  Analog column mux input, integration input #1  Analog column mux input and column output,                                                                                                                                                                                        |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43                   | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M M                       | P7[0] P1[0] P1[0] P1[2] P1[4] P5[0] P5[0] P5[2] P5[4] P5[6] P3[0] P3[0] P3[0] P3[0] P3[6]            | Optional External Clock Input (EXTCLK).                                                                         | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62                   | 1/O                            | M                                                                                                                             | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss P0[7] P0[5]                   | Direct switched capacitor block input.  Direct switched capacitor block input.  External Analog Ground (AGND) input.  External Voltage Reference (VREF) input.  Analog column mux input.  Analog column mux input and column output.  Analog column mux input and column output.  Analog column mux input.  Supply voltage.  Ground connection.  Analog column mux input, integration input #1  Analog column mux input and column output, integration input #2.                                                                                                                                                                  |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43                   | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M M                       | P7[0] P1[0] P1[0] P1[2] P1[4] P5[0] P5[0] P5[2] P5[4] P5[6] P3[0] P3[2] P3[6] NC                     | Optional External Clock Input (EXTCLK).  No connection. No connection. Active high pin reset with internal pull | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62                   | 1/O                            | M 1,M 1,M M 1,M 1,M 1,M 1,M 1,M 1,M 1,M                                                                                       | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss P0[7] P0[5]                   | Direct switched capacitor block input.  Direct switched capacitor block input.  External Analog Ground (AGND) input.  External Voltage Reference (VREF) input.  Analog column mux input.  Analog column mux input and column output.  Analog column mux input and column output.  Analog column mux input.  Supply voltage.  Ground connection.  Analog column mux input, integration input #1  Analog column mux input and column output, integration input #2.  Analog column mux input and column output.                                                                                                                      |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | M M M M M M M M M M M M M M M M M M M | P7[0] P1[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[0] P3[4] P3[6] NC NC XRES       | Optional External Clock Input (EXTCLK).  No connection. No connection.                                          | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65 | 1/O                            | M<br>I,M<br>I,M<br>M<br>I,M<br>I,M<br>I,M<br>I,M<br>I,M<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[6] Vdd Vss P0[7] P0[5] P0[5] P0[7] P0[7] P0[7] | Direct switched capacitor block input.  Direct switched capacitor block input.  External Analog Ground (AGND) input.  External Voltage Reference (VREF) input.  Analog column mux input.  Analog column mux input and column output.  Analog column mux input and column output.  Analog column mux input.  Supply voltage.  Ground connection.  Analog column mux input, integration input #1  Analog column mux input and column output, integration input #2.  Analog column mux input and column output.                                                                                                                      |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46 | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | M M M M M M M M M M M M M M M M M M M | P7[0] P1[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[0] P3[4] P3[6] NC NC XRES P4[0] | Optional External Clock Input (EXTCLK).  No connection. No connection. Active high pin reset with internal pull | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65 | 1/O                            | M<br>I,M<br>I,M<br>M<br>I,M<br>I,M<br>I,M<br>I,M<br>I,M<br>I,M<br>I,M                                                         | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[4] P0[6] Vdd Vss P0[7] P0[5] P0[3] P0[1] P2[7] | Direct switched capacitor block input. Direct switched capacitor block input. External Analog Ground (AGND) input. External Voltage Reference (VREF) input. Analog column mux input. Analog column mux input and column output. Analog column mux input and column output. Analog column mux input. Supply voltage. Ground connection. Analog column mux input, integration input #1 Analog column mux input and column output, integration input #2. Analog column mux input and column output. |
| 33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | M M M M M M M M M M M M M M M M M M M | P7[0] P1[0] P1[0] P1[2] P1[4] P1[6] P5[0] P5[2] P5[4] P5[6] P3[0] P3[0] P3[4] P3[6] NC NC XRES       | Optional External Clock Input (EXTCLK).  No connection. No connection. Active high pin reset with internal pull | 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65 | 1/O                            | M<br>I,M<br>I,M<br>M<br>I,M<br>I,M<br>I,M<br>I,M<br>I,M<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver<br>Ver | P4[6] P2[0] P2[2] P2[4] P2[6] P0[0] P0[2] P0[6] Vdd Vss P0[7] P0[5] P0[5] P0[7] P0[7] P0[7] | Direct switched capacitor block input.  Direct switched capacitor block input.  External Analog Ground (AGND) input.  External Voltage Reference (VREF) input.  Analog column mux input.  Analog column mux input and column output.  Analog column mux input and column output.  Analog column mux input.  Supply voltage.  Ground connection.  Analog column mux input, integration input #1  Analog column mux input and column output, integration input #2.  Analog column mux input and column output.                                                                                                                      |

LEGENDA = Analog, I = Input, O = Output, NC = No Connection, M = Analog Mux Input. Notes

Document Number: 001-13108 Rev. \*A Page 8 of 36

These are the ISSP pins, which are not High Z at POR.
 The center pad on the QFN package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal.



### **Register Conventions**

This section lists the registers of the CY8CLED04 EZ-Color device.

### **Abbreviations Used**

The register conventions specific to this section are listed in the following table.

| Convention | Description                  |
|------------|------------------------------|
| R          | Read register or bit(s)      |
| W          | Write register or bit(s)     |
| L          | Logical register or bit(s)   |
| С          | Clearable register or bit(s) |
| #          | Access is bit specific       |

### **Register Mapping Tables**

The device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1.

Note In the following register mapping tables, blank fields are Reserved and should not be accessed.

Table 3. Register Map Bank 0 Table: User Space

| Name     | Addr (0,Hex) | Access | Name           | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access |
|----------|--------------|--------|----------------|--------------|--------|----------|--------------|--------|----------|--------------|--------|
| PRT0DR   | 00           | RW     | PMA0_DR        | 40           | RW     | ASC10CR0 | 80           | RW     |          | C0           |        |
| PRT0IE   | 01           | RW     | PMA1_DR        | 41           | RW     | ASC10CR1 | 81           | RW     |          | C1           |        |
| PRT0GS   | 02           | RW     | PMA2_DR        | 42           | RW     | ASC10CR2 | 82           | RW     |          | C2           |        |
| PRT0DM2  | 03           | RW     | PMA3_DR        | 43           | RW     | ASC10CR3 | 83           | RW     |          | C3           |        |
| PRT1DR   | 04           | RW     | PMA4_DR        | 44           | RW     | ASD11CR0 | 84           | RW     |          | C4           |        |
| PRT1IE   | 05           | RW     | PMA5_DR        | 45           | RW     | ASD11CR1 | 85           | RW     |          | C5           |        |
| PRT1GS   | 06           | RW     | PMA6_DR        | 46           | RW     | ASD11CR2 | 86           | RW     |          | C6           |        |
| PRT1DM2  | 07           | RW     | PMA7_DR        | 47           | RW     | ASD11CR3 | 87           | RW     |          | C7           |        |
| PRT2DR   | 08           | RW     | USB_SOF0       | 48           | R      |          | 88           |        |          | C8           |        |
| PRT2IE   | 09           | RW     | USB_SOF1       | 49           | R      |          | 89           |        |          | C9           |        |
| PRT2GS   | 0A           | RW     | USB_CR0        | 4A           | RW     |          | 8A           |        |          | CA           |        |
| PRT2DM2  | 0B           | RW     | USBI/O_CR<br>0 | 4B           | #      |          | 8B           |        |          | СВ           |        |
| PRT3DR   | 0C           | RW     | USBI/O_CR<br>1 | 4C           | RW     |          | 8C           |        |          | CC           |        |
| PRT3IE   | 0D           | RW     |                | 4D           |        |          | 8D           |        |          | CD           |        |
| PRT3GS   | 0E           | RW     | EP1_CNT1       | 4E           | #      |          | 8E           |        |          | CE           |        |
| PRT3DM2  | 0F           | RW     | EP1_CNT        | 4F           | RW     |          | 8F           |        |          | CF           |        |
| PRT4DR   | 10           | RW     | EP2_CNT1       | 50           | #      | ASD20CR0 | 90           | RW     | CUR_PP   | D0           | RW     |
| PRT4IE   | 11           | RW     | EP2_CNT        | 51           | RW     | ASD20CR1 | 91           | RW     | STK_PP   | D1           | RW     |
| PRT4GS   | 12           | RW     | EP3_CNT1       | 52           | #      | ASD20CR2 | 92           | RW     |          | D2           |        |
| PRT4DM2  | 13           | RW     | EP3_CNT        | 53           | RW     | ASD20CR3 | 93           | RW     | IDX_PP   | D3           | RW     |
| PRT5DR   | 14           | RW     | EP4_CNT1       | 54           | #      | ASC21CR0 | 94           | RW     | MVR_PP   | D4           | RW     |
| PRT5IE   | 15           | RW     | EP4_CNT        | 55           | RW     | ASC21CR1 | 95           | RW     | MVW_PP   | D5           | RW     |
| PRT5GS   | 16           | RW     | EP0_CR         | 56           | #      | ASC21CR2 | 96           | RW     | I2C_CFG  | D6           | RW     |
| PRT5DM2  | 17           | RW     | EP0_CNT        | 57           | #      | ASC21CR3 | 97           | RW     | I2C_SCR  | D7           | #      |
|          | 18           |        | EP0_DR0        | 58           | RW     |          | 98           |        | I2C_DR   | D8           | RW     |
|          | 19           |        | EP0_DR1        | 59           | RW     |          | 99           |        | I2C_MSCR | D9           | #      |
|          | 1A           |        | EP0_DR2        | 5A           | RW     |          | 9A           |        | INT_CLR0 | DA           | RW     |
|          | 1B           |        | EP0_DR3        | 5B           | RW     |          | 9B           |        | INT_CLR1 | DB           | RW     |
| PRT7DR   | 1C           | RW     | EP0_DR4        | 5C           | RW     |          | 9C           |        | INT_CLR2 | DC           | RW     |
| PRT7IE   | 1D           | RW     | EP0_DR5        | 5D           | RW     |          | 9D           |        | INT_CLR3 | DD           | RW     |
| PRT7GS   | 1E           | RW     | EP0_DR6        | 5E           | RW     |          | 9E           |        | INT_MSK3 | DE           | RW     |
| PRT7DM2  | 1F           | RW     | EP0_DR7        | 5F           | RW     |          | 9F           |        | INT_MSK2 | DF           | RW     |
| DBB00DR0 | 20           | #      | AMX_IN         | 60           | RW     |          | A0           |        | INT_MSK0 | E0           | RW     |
| DBB00DR1 | 21           | W      | AMUXCFG        | 61           | RW     |          | A1           |        | INT_MSK1 | E1           | RW     |
| DBB00DR2 | 22           | RW     |                | 62           |        |          | A2           |        | INT_VC   | E2           | RC     |
| DBB00CR0 | 23           | #      | ARF_CR         | 63           | RW     |          | A3           |        | RES_WDT  | E3           | W      |
| DBB01DR0 | 24           | #      | CMP_CR0        | 64           | #      |          | A4           |        | DEC_DH   | E4           | RC     |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.

Document Number: 001-13108 Rev. \*A Page 9 of 36



Table 3. Register Map Bank 0 Table: User Space (continued)

| Name     | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access | Name         | Addr (0,Hex) | Access |
|----------|--------------|--------|----------|--------------|--------|----------|--------------|--------|--------------|--------------|--------|
| DBB01DR1 | 25           | W      | ASY_CR   | 65           | #      |          | A5           |        | DEC_DL       | E5           | RC     |
| DBB01DR2 | 26           | RW     | CMP_CR1  | 66           | RW     |          | A6           |        | DEC_CR0      | E6           | RW     |
| DBB01CR0 | 27           | #      |          | 67           |        |          | A7           |        | DEC_CR1      | E7           | RW     |
| DCB02DR0 | 28           | #      |          | 68           |        | MUL1_X   | A8           | W      | MUL0_X       | E8           | W      |
| DCB02DR1 | 29           | W      |          | 69           |        | MUL1_Y   | A9           | W      | MUL0_Y       | E9           | W      |
| DCB02DR2 | 2A           | RW     |          | 6A           |        | MUL1_DH  | AA           | R      | MUL0_DH      | EA           | R      |
| DCB02CR0 | 2B           | #      |          | 6B           |        | MUL1_DL  | AB           | R      | MUL0_DL      | EB           | R      |
| DCB03DR0 | 2C           | #      | TMP_DR0  | 6C           | RW     | ACC1_DR1 | AC           | RW     | ACC0_DR<br>1 | EC           | RW     |
| DCB03DR1 | 2D           | W      | TMP_DR1  | 6D           | RW     | ACC1_DR0 | AD           | RW     | ACC0_DR<br>0 | ED           | RW     |
| DCB03DR2 | 2E           | RW     | TMP_DR2  | 6E           | RW     | ACC1_DR3 | AE           | RW     | ACC0_DR<br>3 | EE           | RW     |
| OCB03CR0 | 2F           | #      | TMP_DR3  | 6F           | RW     | ACC1_DR2 | AF           | RW     | ACC0_DR<br>2 | EF           | RW     |
|          | 30           |        | ACB00CR3 | 70           | RW     | RDI0RI   | B0           | RW     |              | F0           |        |
|          | 31           |        | ACB00CR0 | 71           | RW     | RDI0SYN  | B1           | RW     |              | F1           |        |
|          | 32           |        | ACB00CR1 | 72           | RW     | RDI0IS   | B2           | RW     |              | F2           |        |
|          | 33           |        | ACB00CR2 | 73           | RW     | RDI0LT0  | B3           | RW     |              | F3           |        |
|          | 34           |        | ACB01CR3 | 74           | RW     | RDI0LT1  | B4           | RW     |              | F4           |        |
|          | 35           |        | ACB01CR0 | 75           | RW     | RDI0RO0  | B5           | RW     |              | F5           |        |
|          | 36           |        | ACB01CR1 | 76           | RW     | RDI0RO1  | B6           | RW     |              | F6           |        |
|          | 37           |        | ACB01CR2 | 77           | RW     |          | B7           |        | CPU_F        | F7           | RL     |
|          | 38           |        |          | 78           |        |          | B8           |        |              | F8           |        |
|          | 39           |        |          | 79           |        |          | B9           |        |              | F9           |        |
|          | 3A           |        |          | 7A           |        |          | BA           |        |              | FA           |        |
|          | 3B           |        |          | 7B           |        |          | BB           |        |              | FB           |        |
|          | 3C           |        |          | 7C           |        |          | BC           |        |              | FC           |        |
|          | 3D           |        |          | 7D           |        |          | BD           |        | DAC_D        | FD           | RW     |
|          | 3E           |        |          | 7E           |        |          | BE           |        | CPU_SCR<br>1 | FE           | #      |
|          | 3F           |        |          | 7F           |        |          | BF           |        | CPU_SCR      | FF           | #      |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.

Table 4. Register Map Bank 1 Table: Configuration Space

| Name    | Addr (1,Hex) | Access | Name    | Addr (1,Hex) | Access | Name         | Addr (1,Hex) | Access | Name       | Addr (1,Hex) | Access |
|---------|--------------|--------|---------|--------------|--------|--------------|--------------|--------|------------|--------------|--------|
| PRT0DM0 | 00           | RW     | PMA0_WA | 40           | RW     | ASC10CR<br>0 | 80           | RW     | USBI/O_CR2 | C0           | RW     |
| PRT0DM1 | 01           | RW     | PMA1_WA | 41           | RW     | ASC10CR<br>1 | 81           | RW     | USB_CR1    | C1           | #      |
| PRT0IC0 | 02           | RW     | PMA2_WA | 42           | RW     | ASC10CR<br>2 | 82           | RW     |            |              |        |
| PRT0IC1 | 03           | RW     | PMA3_WA | 43           | RW     | ASC10CR<br>3 | 83           | RW     |            |              |        |
| PRT1DM0 | 04           | RW     | PMA4_WA | 44           | RW     | ASD11CR<br>0 | 84           | RW     | EP1_CR0    | C4           | #      |
| PRT1DM1 | 05           | RW     | PMA5_WA | 45           | RW     | ASD11CR<br>1 | 85           | RW     | EP2_CR0    | C5           | #      |
| PRT1IC0 | 06           | RW     | PMA6_WA | 46           | RW     | ASD11CR<br>2 | 86           | RW     | EP3_CR0    | C6           | #      |
| PRT1IC1 | 07           | RW     | PMA7_WA | 47           | RW     | ASD11CR<br>3 | 87           | RW     | EP4_CR0    | C7           | #      |
| PRT2DM0 | 08           | RW     |         | 48           |        |              | 88           |        |            | C8           |        |
| PRT2DM1 | 09           | RW     |         | 49           |        |              | 89           |        |            | C9           |        |
| PRT2IC0 | 0A           | RW     |         | 4A           |        |              | 8A           |        |            | CA           |        |
| PRT2IC1 | 0B           | RW     |         | 4B           |        |              | 8B           |        |            | СВ           |        |
| PRT3DM0 | 0C           | RW     |         | 4C           |        |              | 8C           |        |            | CC           |        |
| PRT3DM1 | 0D           | RW     |         | 4D           |        |              | 8D           |        |            | CD           |        |
| PRT3IC0 | 0E           | RW     |         | 4E           |        |              | 8E           |        |            | CE           |        |
| PRT3IC1 | 0F           | RW     |         | 4F           |        |              | 8F           |        |            | CF           |        |
| PRT4DM0 | 10           | RW     | PMA0_RA | 50           | RW     |              | 90           |        | GDI_O_IN   | D0           | RW     |
| PRT4DM1 | 11           | RW     | PMA1_RA | 51           | RW     | ASD20CR<br>1 | 91           | RW     | GDI_E_IN   | D1           | RW     |
| PRT4IC0 | 12           | RW     | PMA2_RA | 52           | RW     | ASD20CR<br>2 | 92           | RW     | GDI_O_OU   | D2           | RW     |
| PRT4IC1 | 13           | RW     | PMA3_RA | 53           | RW     | ASD20CR<br>3 | 93           | RW     | GDI_E_OU   | D3           | RW     |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



 Table 4. Register Map Bank 1 Table: Configuration Space (continued)

|               |              |              |                | Adda (4 Han) |    |              | A alala (4 Hass) | A  | Mana      | A state (4 Hass) | A      |
|---------------|--------------|--------------|----------------|--------------|----|--------------|------------------|----|-----------|------------------|--------|
| Name          | Addr (1,Hex) | Access       |                | Addr (1,Hex) |    |              | Addr (1,Hex)     |    | Name      | Addr (1,Hex)     | Access |
| PRT5DM0       | 14           | RW           | PMA4_RA        | 54           | RW | ASC21CR<br>0 | 94               | RW |           | D4               |        |
| PRT5DM1       | 15           | RW           | PMA5_RA        | 55           | RW | ASC21CR      | 95               | RW |           | D5               |        |
| PRT5IC0       | 16           | RW           | PMA6_RA        | 56           | RW | ASC21CR<br>2 | 96               | RW |           | D6               |        |
| PRT5IC1       | 17           | RW           | PMA7_RA        | 57           | RW | ASC21CR      | 97               | RW |           | D7               |        |
|               | 18           |              |                | 58           |    | 3            | 98               |    | MUX_CR0   | D8               | RW     |
|               | 19           |              |                | 59           |    |              | 99               |    | MUX_CR1   | D9               | RW     |
|               | 1A           |              |                | 5A           |    |              | 9A               |    | MUX_CR2   | DA               | RW     |
|               | 1B           |              |                | 5B           |    |              | 9B               |    | MUX_CR3   | DB               | RW     |
| PRT7DM0       | 1C           | RW           |                | 5C           |    |              | 9C               |    |           | DC               |        |
| PRT7DM1       | 1D           | RW           |                | 5D           |    |              | 9D               |    | OSC_GO_EN | DD               | RW     |
| PRT7IC0       | 1E           | RW           |                | 5E           |    |              | 9E               |    | OSC_CR4   | DE               | RW     |
| PRT7IC1       | 1F           | RW           |                | 5F           |    |              | 9F               |    | OSC_CR3   | DF               | RW     |
| DBB00FN       | 20           | RW           | CLK_CR0        | 60           | RW |              | A0               |    | OSC_CR0   | E0               | RW     |
| DBB00IN       | 21           | RW           | CLK_CR1        | 61           | RW |              | A1               |    | OSC_CR1   | E1               | RW     |
| DBB00OU       | 22           | RW           | ABF_CR0        | 62           | RW |              | A2               |    | OSC_CR2   | E2               | RW     |
|               | 23           |              | AMD_CR0        | 63           | RW |              | A3               |    | VLT_CR    | E3               | RW     |
| DBB01FN       | 24           | RW           | CMP_GO_E<br>N  | 64           | RW |              | A4               |    | VLT_CMP   | E4               | R      |
| DBB01IN       | 25           | RW           | CMP_GO_E<br>N1 | 65           | RW |              | A5               |    |           | E5               |        |
| DBB01OU       | 26           | RW           | AMD_CR1        | 66           | RW |              | A6               |    |           | E6               |        |
|               | 27           |              | ALT_CR0        | 67           | RW |              | A7               |    |           | E7               |        |
| DCB02FN       | 28           | RW           |                | 68           |    |              | A8               |    | IMO_TR    | E8               | W      |
| DCB02IN       | 29           | RW           |                | 69           |    |              | A9               |    | ILO_TR    | E9               | W      |
| DCB02OU       | 2A           | RW           |                | 6A           |    |              | AA               |    | BDG_TR    | EA               | RW     |
|               | 2B           |              |                | 6B           |    |              | AB               |    | ECO_TR    | EB               | W      |
| DCB03FN       | 2C           | RW           | TMP_DR0        | 6C           | RW |              | AC               |    | MUX_CR4   | EC               | RW     |
| DCB03IN       | 2D           | RW           | TMP_DR1        | 6D           | RW |              | AD               |    | MUX_CR5   | ED               | RW     |
| DCB03OU       | 2E           | RW           | TMP_DR2        | 6E           | RW |              | AE               |    |           | EE               |        |
|               | 2F           |              | TMP_DR3        | 6F           | RW |              | AF               |    |           | EF               |        |
|               | 30           |              | ACB00CR3       | 70           | RW | RDI0RI       | B0               | RW |           | F0               |        |
|               | 31           |              | ACB00CR0       | 71           | RW | RDI0SYN      | B1               | RW |           | F1               |        |
|               | 32           |              | ACB00CR1       | 72           | RW | RDI0IS       | B2               | RW |           | F2               |        |
|               | 33           |              | ACB00CR2       | 73           | RW | RDI0LT0      | B3               | RW |           | F3               |        |
|               | 34           |              | ACB01CR3       | 74           | RW | RDI0LT1      | B4               | RW |           | F4               |        |
|               | 35           |              | ACB01CR0       | 75           | RW | RDI0RO0      | B5               | RW |           | F5               |        |
|               | 36           |              | ACB01CR1       | 76           | RW | RDI0RO1      | B6               | RW |           | F6               |        |
|               | 37           |              | ACB01CR2       | 77           | RW |              | B7               |    | CPU_F     | F7               | RL     |
|               | 38           |              |                | 78           |    |              | B8               |    |           | F8               |        |
|               | 39           |              |                | 79           |    |              | B9               |    |           | F9               |        |
|               | 3A           |              |                | 7A           |    |              | BA               |    |           | FA               |        |
|               | 3B           |              |                | 7B           |    |              | BB               |    |           | FB               |        |
|               | 3C           |              |                | 7C           |    |              | BC               |    | 240.05    | FC               | D)4/   |
|               | 3D           |              |                | 7D           |    |              | BD               |    | DAC_CR    | FD               | RW     |
|               | 3E           |              |                | 7E           | ļ  |              | BE               |    | CPU_SCR1  | FE               | #      |
| Diamir fields | 3F           | havdal makih |                | 7F           |    |              | BF               |    | CPU_SCR0  | FF               | #      |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8CLED04 EZ-Color device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at

http://www.cypress.com/ez-color.

Specifications are valid for -40°C  $\leq$   $T_A \leq$  85°C and  $T_J \leq$  100°C, except where noted. Specifications for devices running at greater than 12 MHz are valid for -40°C  $\leq$   $T_A \leq$  70°C and  $T_J \leq$  82°C.

Figure 5. Voltage versus CPU Frequency



The following table lists the units of measure that are used in this chapter.

Table 5. Units of Measure

| Symbol | Unit of Measure                | Symbol | Unit of Measure                     |
|--------|--------------------------------|--------|-------------------------------------|
| °C     | degree Celsius                 | μW     | microwatts                          |
| dB     | decibels                       | mA     | milli-ampere                        |
| fF     | femto farad                    | ms     | milli-second                        |
| Hz     | hertz                          | mV     | milli-volts                         |
| KB     | 1024 bytes                     | nA     | nanoampere                          |
| Kbit   | 1024 bits                      | ns     | nanosecond                          |
| kHz    | kilohertz                      | nV     | nanovolts                           |
| kΩ     | kilohm                         | W      | ohm                                 |
| MHz    | megahertz                      | pА     | picoampere                          |
| MΩ     | megaohm                        | pF     | picofarad                           |
| μΑ     | microampere                    | рр     | peak-to-peak                        |
| μF     | microfarad                     | ppm    | parts per million                   |
| μН     | microhenry                     | ps     | picosecond                          |
| μS     | microsecond                    | sps    | samples per<br>second               |
| μV     | microvolts                     | Ø      | sigma: one<br>standard<br>deviation |
| μVrms  | microvolts<br>root-mean-square | V      | volts                               |



## **Absolute Maximum Ratings**

| Symbol             | Description                                                   | Min          | Тур | Max          | Units | Notes                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------|--------------|-----|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>   | Storage Temperature                                           | -55          | 25  | +100         | °C    | Higher storage temperatures will reduce data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C will degrade reliability. |
| T <sub>A</sub>     | Ambient Temperature with Power Applied                        | -40          | _   | +85          | °C    |                                                                                                                                                                                           |
| Vdd                | Supply Voltage on Vdd Relative to Vss                         | -0.5         | _   | +6.0         | V     |                                                                                                                                                                                           |
| V <sub>I/O</sub>   | DC Input Voltage                                              | Vss -<br>0.5 | _   | Vdd +<br>0.5 | V     |                                                                                                                                                                                           |
| V <sub>I/O2</sub>  | DC Voltage Applied to Tri-state                               | Vss -<br>0.5 | _   | Vdd +<br>0.5 | V     |                                                                                                                                                                                           |
| I <sub>MI/O</sub>  | Maximum Current into any Port Pin                             | -25          | _   | +50          | mA    |                                                                                                                                                                                           |
| I <sub>MAI/O</sub> | Maximum Current into any Port Pin Configured as Analog Driver | -50          | _   | +50          | mA    |                                                                                                                                                                                           |
| ESD                | Electro Static Discharge Voltage                              | 2000         | _   | _            | V     | Human Body Model ESD.                                                                                                                                                                     |
| LU                 | Latch-up Current                                              | _            | _   | 200          | mA    |                                                                                                                                                                                           |

### **Operating Temperature**

| Symbol            | Description                   | Min | Тур | Max  | Units | Notes                                                                                                                                                                             |
|-------------------|-------------------------------|-----|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub>    | Ambient Temperature           | -40 | _   | +85  | °C    |                                                                                                                                                                                   |
| T <sub>AUSB</sub> | Ambient Temperature using USB | -10 | _   | +85  | °C    |                                                                                                                                                                                   |
| ТЈ                | Junction Temperature          | -40 | _   | +100 | °C    | The temperature rise from ambient to junction is package specific. See "Thermal Impedance" on page 33. The user must limit the power consumption to comply with this requirement. |

### **DC Electrical Characteristics**

### DC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

| Symbol           | Description                                                                                  | Min | Тур | Max  | Units | Notes                                                                                                                                                          |
|------------------|----------------------------------------------------------------------------------------------|-----|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd              | Supply Voltage                                                                               | 3.0 | -   | 5.25 | V     | See DC POR and LVD specifications, Table 16 on page 21.                                                                                                        |
| I <sub>DD5</sub> | Supply Current, IMO = 24 MHz (5V)                                                            | _   | 14  | 27   | mA    | Conditions are Vdd = 5.0V, T <sub>A</sub> = 25  OC, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off. |
| I <sub>DD3</sub> | Supply Current, IMO = 24 MHz (3.3V)                                                          | -   | 8   | 14   | mA    | Conditions are Vdd = 3.3V, T <sub>A</sub> = 25  OC, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 0.367 kHz, analog power = off. |
| T <sub>SB</sub>  | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT <sup>[3]</sup>                      | -   | 3   | 6.5  | μА    | Conditions are with internal slow speed oscillator, Vdd = 3.3V, -40 °C ≤ T <sub>A</sub> ≤ 55 °C, analog power = off.                                           |
| I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT at high temperature. <sup>[3]</sup> | _   | 4   | 25   | μА    | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off.                                              |

Document Number: 001-13108 Rev. \*A Page 13 of 36

Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled.



### DC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 6. DC GPI/O Specifications

| Symbol           | Description                       | Min          | Тур | Max  | Units | Notes                                                                                                                                                                                    |
|------------------|-----------------------------------|--------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-Up Resistor                  | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                          |
| R <sub>PD</sub>  | Pull-Down Resistor                | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                          |
| V <sub>OH</sub>  | High Output Level                 | Vdd -<br>1.0 | _   | _    | V     | I/OH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined I/OH budget.  |
| V <sub>OL</sub>  | Low Output Level                  | _            | _   | 0.75 | V     | I/OL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 200 mA maximum combined I/OL budget. |
| V <sub>IL</sub>  | Input Low Level                   | _            | _   | 0.8  | V     | Vdd = 3.0 to 5.25.                                                                                                                                                                       |
| V <sub>IH</sub>  | Input High Level                  | 2.1          | _   |      | V     | Vdd = 3.0 to 5.25.                                                                                                                                                                       |
| $V_{H}$          | Input Hysterisis                  | -            | 60  | _    | mV    |                                                                                                                                                                                          |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | -            | 1   | -    | nA    | Gross tested to 1 μA.                                                                                                                                                                    |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _            | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25°C.                                                                                                                                               |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | -            | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25°C.                                                                                                                                               |

### DC Full-Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -10°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -10°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 7. DC Full-Speed (12 Mbps) USB Specifications

| Symbol            | Description                          | Min | Тур        | Max | Units | Notes                                               |
|-------------------|--------------------------------------|-----|------------|-----|-------|-----------------------------------------------------|
| USB Inte          | rface                                |     |            | _   |       |                                                     |
| $V_{DI}$          | Differential Input Sensitivity       | 0.2 | _          | _   | V     | (D+) - (D-)                                         |
| V <sub>CM</sub>   | Differential Input Common Mode Range | 0.8 | _          | 2.5 | V     |                                                     |
| V <sub>SE</sub>   | Single Ended Receiver Threshold      | 0.8 | _          | 2.0 | V     |                                                     |
| C <sub>IN</sub>   | Transceiver Capacitance              | _   | <b> </b> - | 20  | pF    |                                                     |
| I <sub>I/O</sub>  | High-Z State Data Line Leakage       | -10 | _          | 10  | μΑ    | 0V < V <sub>IN</sub> < 3.3V.                        |
| R <sub>EXT</sub>  | External USB Series Resistor         | 23  | _          | 25  | W     | In series with each USB pin.                        |
| V <sub>UOH</sub>  | Static Output High, Driven           | 2.8 | -          | 3.6 | V     | 15 kΩ $\pm$ 5% to Ground. Internal pull-up enabled. |
| V <sub>UOHI</sub> | Static Output High, Idle             | 2.7 | _          | 3.6 | V     | 15 kΩ $\pm$ 5% to Ground. Internal pull-up enabled. |
| $V_{UOL}$         | Static Output Low                    | _   | _          | 0.3 | V     | 15 kΩ ± 5% to Ground. Internal pull-up enabled.     |
| Z <sub>O</sub>    | USB Driver Output Impedance          | 28  | -          | 44  | W     | Including R <sub>EXT</sub> Resistor.                |
| V <sub>CRS</sub>  | D+/D- Crossover Voltage              | 1.3 | _          | 2.0 | V     |                                                     |

Document Number: 001-13108 Rev. \*A Page 14 of 36



### DC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block.

Table 8. 5V DC Operational Amplifier Specifications

| Symbol              | Description                                                                                                                                                                                                                                      | Min                                          | Тур                                       | Max                                        | Units                            | Notes                                                                                                                                                                                   |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>   | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                           | -<br>-<br>-                                  | 1.6<br>1.3<br>1.2                         | 10<br>8<br>7.5                             | mV<br>mV<br>mV                   |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift                                                                                                                                                                                                               | _                                            | 7.0                                       | 35.0                                       | μV/°C                            |                                                                                                                                                                                         |
| I <sub>EBOA</sub>   | Input Leakage Current (Port 0 Analog Pins)                                                                                                                                                                                                       | _                                            | 20                                        | _                                          | pA                               | Gross tested to 1 μA.                                                                                                                                                                   |
| C <sub>INOA</sub>   | Input Capacitance (Port 0 Analog Pins)                                                                                                                                                                                                           | _                                            | 4.5                                       | 9.5                                        | pF                               | Package and pin dependent. Temp = 25°C.                                                                                                                                                 |
| V <sub>CMOA</sub>   | Common Mode Voltage Range<br>Common Mode Voltage Range (high power<br>or high opamp bias)                                                                                                                                                        | 0.0<br>0.5                                   | _                                         | Vdd<br>Vdd -<br>0.5                        | V                                | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>   | Open Loop Gain<br>Power = Low, Opamp Bias = High<br>Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                                                                                                                         | 60<br>60<br>80                               | _                                         | _                                          | dB                               |                                                                                                                                                                                         |
| V <sub>OHIGHO</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                    | Vdd -<br>0.2<br>Vdd -<br>0.2<br>Vdd -<br>0.5 | -<br>-<br>-                               | -<br>-<br>-                                | V<br>V                           |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                     | _<br>_<br>_                                  | _<br>_<br>_                               | 0.2<br>0.2<br>0.5                          | V<br>V<br>V                      |                                                                                                                                                                                         |
| Isoa                | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>-                             | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>  | Supply Voltage Rejection Ratio                                                                                                                                                                                                                   | 65                                           | 80                                        | _                                          | dB                               | $Vss \le VIN \le (Vdd - 2.25)$ or $(Vdd - 1.25V) \le VIN \le Vdd$ .                                                                                                                     |



Table 9. 3.3V DC Operational Amplifier Specifications

| Symbol              | Description                                                                                                                                                                                                                                      | Min                                          | Тур                                       | Max                                        | Units                            | Notes                                                                                                                                                                                   |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>   | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High High Power is 5 Volts Only                                                                                                                |                                              | 1.65<br>1.32                              | 10<br>8                                    | mV<br>mV                         |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift                                                                                                                                                                                                               | _                                            | 7.0                                       | 35.0                                       | μV/°C                            |                                                                                                                                                                                         |
| I <sub>EBOA</sub>   | Input Leakage Current (Port 0 Analog Pins)                                                                                                                                                                                                       | _                                            | 20                                        | _                                          | pA                               | Gross tested to 1 μA.                                                                                                                                                                   |
| C <sub>INOA</sub>   | Input Capacitance (Port 0 Analog Pins)                                                                                                                                                                                                           | _                                            | 4.5                                       | 9.5                                        | pF                               | Package and pin dependent. Temp = 25°C.                                                                                                                                                 |
| V <sub>CMOA</sub>   | Common Mode Voltage Range                                                                                                                                                                                                                        | 0.2                                          | _                                         | Vdd -<br>0.2                               | V                                | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>   | Open Loop Gain Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low                                                                                                                                     | 60<br>60<br>80                               | _                                         | _                                          | dB                               |                                                                                                                                                                                         |
| V <sub>OHIGHO</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High is 5V only                                                                                                              | Vdd -<br>0.2<br>Vdd -<br>0.2<br>Vdd -<br>0.2 | _<br>_<br>_<br>_                          | -<br>-<br>-                                | V<br>V                           |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low                                                                                                        | _<br>_<br>_                                  | _<br>_<br>_                               | 0.2<br>0.2<br>0.2                          | V<br>V<br>V                      |                                                                                                                                                                                         |
| I <sub>SOA</sub>    | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>-                             | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>  | Supply Voltage Rejection Ratio                                                                                                                                                                                                                   | 65                                           | 80                                        | _                                          | dB                               | $ Vss \leq VIN \leq (Vdd - 2.25) \ or \ (Vdd - 1.25V) \leq VIN \leq Vdd. $                                                                                                              |

### DC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

Table 10. DC Low Power Comparator Specifications

| Symbol              | Description                                        | Min | Тур | Max     | Units | Notes |
|---------------------|----------------------------------------------------|-----|-----|---------|-------|-------|
| V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | _   | Vdd - 1 | V     |       |
| I <sub>SLPC</sub>   | LPC supply current                                 | _   | 10  | 40      | μΑ    |       |
| V <sub>OSLPC</sub>  | LPC voltage offset                                 | _   | 2.5 | 30      | mV    |       |

Document Number: 001-13108 Rev. \*A Page 16 of 36



### DC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 11. 5V DC Analog Output Buffer Specifications

| Symbol                   | Description                                                                  | Min                                            | Тур        | Max                                            | Units    | Notes                                                    |
|--------------------------|------------------------------------------------------------------------------|------------------------------------------------|------------|------------------------------------------------|----------|----------------------------------------------------------|
| V <sub>OSOB</sub>        | Input Offset Voltage (Absolute Value)                                        | _                                              | 3          | 12                                             | mV       |                                                          |
| TCV <sub>OSO</sub>       | Average Input Offset Voltage Drift                                           | _                                              | +6         | _                                              | μV/°C    |                                                          |
| В                        |                                                                              |                                                |            |                                                |          |                                                          |
| V <sub>CMOB</sub>        | Common-Mode Input Voltage Range                                              | 0.5                                            | _          | Vdd -<br>1.0                                   | V        |                                                          |
| R <sub>OUTOB</sub>       | Output Resistance<br>Power = Low                                             | _                                              | 0.6        |                                                | W        |                                                          |
|                          | Power = High                                                                 | _                                              | 0.6        | _                                              | w        |                                                          |
| V <sub>OHIGHO</sub><br>B | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x<br>Vdd +<br>1.1<br>0.5 x<br>Vdd +<br>1.1 | -          | -                                              | V        |                                                          |
| V <sub>OLOWOB</sub>      | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High  |                                                | -          | 0.5 x<br>Vdd -<br>1.3<br>0.5 x<br>Vdd -<br>1.3 | V        |                                                          |
| I <sub>SOB</sub>         | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | _<br>_                                         | 1.1<br>2.6 | 5.1<br>8.8                                     | mA<br>mA |                                                          |
| PSRR <sub>OB</sub>       | Supply Voltage Rejection Ratio                                               | 53                                             | 64         | _                                              | dB       | $(0.5 \text{ x Vdd} - 1.3) \le V_{OUT} \le (Vdd - 2.3).$ |

Table 12. 3.3V DC Analog Output Buffer Specifications

| Symbol              | Description                                | Min | Тур | Max          | Units  | Notes |
|---------------------|--------------------------------------------|-----|-----|--------------|--------|-------|
| V <sub>OSOB</sub>   | Input Offset Voltage (Absolute Value)      | _   | 3   | 12           | mV     |       |
| TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift         | _   | +6  | _            | μV/°C  |       |
| V <sub>CMOB</sub>   | Common-Mode Input Voltage Range            | 0.5 | -   | Vdd -<br>1.0 | V      |       |
| R <sub>OUTOB</sub>  | Output Resistance Power = Low Power = High |     | 1   |              | W<br>W |       |

Document Number: 001-13108 Rev. \*A Page 17 of 36



Table 12. 3.3V DC Analog Output Buffer Specifications (continued)

| V <sub>OHIGHO</sub> | High Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High | 0.5 x<br>Vdd +<br>1.0<br>0.5 x<br>Vdd +<br>1.0 |            |                                                | V        |                                                                        |
|---------------------|------------------------------------------------------------------------------|------------------------------------------------|------------|------------------------------------------------|----------|------------------------------------------------------------------------|
| V <sub>OLOWOB</sub> | to Vdd/2) Power = Low Power = High                                           |                                                |            | 0.5 x<br>Vdd -<br>1.0<br>0.5 x<br>Vdd -<br>1.0 | V        |                                                                        |
| I <sub>SOB</sub>    | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | _                                              | 0.8<br>2.0 | 2.0<br>4.3                                     | mA<br>mA |                                                                        |
| PSRR <sub>OB</sub>  | Supply Voltage Rejection Ratio                                               | 34                                             | 64         | _                                              | dB       | $(0.5 \text{ x Vdd} - 1.0) \le V_{OUT} \le (0.5 \text{ x Vdd} + 0.9).$ |

#### DC Analog Reference Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high.

Table 13. 5V DC Analog Reference Specifications

| Symbol | Description                                     | Min                          | Тур                          | Max                          | Units |
|--------|-------------------------------------------------|------------------------------|------------------------------|------------------------------|-------|
| BG     | Bandgap Voltage Reference                       | 1.28                         | 1.30                         | 1.32                         | V     |
| _      | $AGND = Vdd/2^{[4]}$                            | Vdd/2 -<br>0.04              | Vdd/2 -<br>0.01              | Vdd/2<br>+ 0.007             | V     |
| _      | AGND = 2 x BandGap <sup>[4]</sup>               | 2xBG-<br>0.048               | 2 x BG<br>- 0.030            | 2 x BG<br>+ 0.024            | V     |
| _      | AGND = P2[4] (P2[4] = Vdd/2) <sup>[4]</sup>     | P2[4] -<br>0.011             | P2[4]                        | P2[4] +<br>0.011             | V     |
| _      | AGND = BandGap <sup>[4]</sup>                   | BG -<br>0.009                | BG +<br>0.008                | BG +<br>0.016                | V     |
| _      | AGND = 1.6 x BandGap <sup>[4]</sup>             | 1.6 x<br>BG -<br>0.022       | 1.6 x<br>BG -<br>0.010       | 1.6 x<br>BG +<br>0.018       | V     |
| _      | AGND Block to Block Variation (AGND = Vdd/2)[4] | -0.034                       | 0.000                        | 0.034                        | V     |
| _      | RefHi = Vdd/2 + BandGap                         | Vdd/2 +<br>BG -<br>0.10      | Vdd/2+<br>BG                 | Vdd/2+<br>BG+<br>0.10        | V     |
| _      | RefHi = 3 x BandGap                             | 3xBG-<br>0.06                | 3 x BG                       | 3 x BG<br>+ 0.06             | V     |
| _      | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V)      | 2 x BG<br>+ P2[6]<br>- 0.113 | 2 x BG<br>+ P2[6]<br>- 0.018 | 2 x BG<br>+ P2[6]<br>+ 0.077 | V     |

#### Note

Document Number: 001-13108 Rev. \*A Page 18 of 36

<sup>4.</sup> AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is  $1.3V \pm 0.02V$ .



Table 13. 5V DC Analog Reference Specifications (continued)

| Symbol | Description                                         | Min                         | Тур                             | Max                          | Units |
|--------|-----------------------------------------------------|-----------------------------|---------------------------------|------------------------------|-------|
| _      | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)             | P2[4] +<br>BG -<br>0.130    | P2[4] +<br>BG -<br>0.016        | P2[4] +<br>BG +<br>0.098     | V     |
| _      | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] +<br>P2[6] -<br>0.133 | P2[4] +<br>P2[6] -<br>0.016     | P2[4] +<br>P2[6]+<br>0.100   | V     |
| _      | RefHi = 3.2 x BandGap                               | 3.2 x<br>BG -<br>0.112      | 3.2 x<br>BG                     | 3.2 x<br>BG +<br>0.076       | V     |
| _      | RefLo = Vdd/2 – BandGap                             | Vdd/2 -<br>BG -<br>0.04     | Vdd/2 -<br>BG +<br>0.024        | Vdd/2 -<br>BG +<br>0.04      | V     |
| _      | RefLo = BandGap                                     | BG -<br>0.06                | BG                              | BG +<br>0.06                 | V     |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V)          | 2xBG-<br>P2[6] -<br>0.084   | 2 x BG<br>- P2[6]<br>+<br>0.025 | 2 x BG<br>- P2[6]<br>+ 0.134 | V     |
| _      | RefLo = P2[4] – BandGap (P2[4] = Vdd/2)             | P2[4] -<br>BG -<br>0.056    | P2[4] -<br>BG +<br>0.026        | P2[4] -<br>BG +<br>0.107     | V     |
| _      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V)   | P2[4] -<br>P2[6] -<br>0.057 | P2[4] -<br>P2[6] +<br>0.026     | P2[4] -<br>P2[6] +<br>0.110  | V     |

Table 14. 3.3V DC Analog Reference Specifications

| Symbol | Description                                                   | Min                    | Тур                         | Max                         | Units | Notes |
|--------|---------------------------------------------------------------|------------------------|-----------------------------|-----------------------------|-------|-------|
| BG     | Bandgap Voltage Reference                                     | 1.28                   | 1.30                        | 1.32                        | V     |       |
| _      | AGND = Vdd/2[5]                                               | Vdd/2 -<br>0.03        | Vdd/2 -<br>0.01             | Vdd/2<br>+                  | V     |       |
|        | 153                                                           |                        |                             | 0.005                       |       |       |
| _      | AGND = 2 x BandGap <sup>[5]</sup>                             | Not Allo               | wed                         |                             |       |       |
| _      | AGND = P2[4] (P2[4] = Vdd/2)                                  | P2[4] -<br>0.008       | P2[4] +<br>0.001            | P2[4] +<br>0.009            | V     |       |
| _      | AGND = BandGap <sup>[5]</sup>                                 | BG -<br>0.009          | BG +<br>0.005               | BG +<br>0.015               | V     |       |
| _      | AGND = 1.6 x BandGap <sup>[5]</sup>                           | 1.6 x<br>BG -<br>0.027 | 1.6 x<br>BG -<br>0.010      | 1.6 x<br>BG +<br>0.018      | V     |       |
| _      | AGND Column to Column Variation (AGND = Vdd/2) <sup>[5]</sup> | -0.034                 | 0.000                       | 0.034                       | V     |       |
| _      | RefHi = Vdd/2 + BandGap                                       | Not Allo               | wed                         |                             | •     |       |
| _      | RefHi = 3 x BandGap                                           | Not Allo               | wed                         |                             |       |       |
| _      | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V)                    | Not Allo               | wed                         |                             |       |       |
| _      | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                       | Not Allo               | wed                         |                             |       |       |
| _      | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)           |                        | P2[4] +<br>P2[6] -<br>0.009 | P2[4] +<br>P2[6] +<br>0.057 | V     |       |
| _      | RefHi = 3.2 x BandGap                                         | Not Allo               | wed                         | •                           | •     |       |

#### Note

Document Number: 001-13108 Rev. \*A Page 19 of 36

<sup>5.</sup> AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is  $1.3V \pm 0.02V$ .



Table 14. 3.3V DC Analog Reference Specifications (continued)

| Symbol | Description                                       | Min                                                                 | Тур | Max | Units | Notes |
|--------|---------------------------------------------------|---------------------------------------------------------------------|-----|-----|-------|-------|
| _      | RefLo = Vdd/2 - BandGap                           | Not Allowed                                                         |     |     |       |       |
| _      | RefLo = BandGap                                   | Not Allowed                                                         |     |     |       |       |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V)        | Not Allowed                                                         |     |     |       |       |
| _      | RefLo = P2[4] - BandGap (P2[4] = Vdd/2)           | Not Allo                                                            | wed |     |       |       |
| _      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] - P2[4] - V<br>P2[6] - P2[6] + P2[6] +<br>0.048  0.022  0.092 |     |     |       |       |

### DC Analog PSoC Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 15. DC Analog PSoC Block Specifications

| Symbol          | Description                               | Min | Тур  | Max | Units | Notes |
|-----------------|-------------------------------------------|-----|------|-----|-------|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time)     | _   | 12.2 | _   | kΩ    |       |
| C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | _   | 80   | _   | fF    |       |

Document Number: 001-13108 Rev. \*A Page 20 of 36



### DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V or 3.3V at 25°C and are for design guidance only.

Note The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register.

Table 16. DC POR and LVD Specifications

| Symbol                                                               | Description                                                                                                                                    | Min                                                          | Тур                                                          | Max                                                                   | Units                      | Notes |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------|-------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>    | Vdd Value for PPOR Trip (positive ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                  | _                                                            | 2.91<br>4.39<br>4.55                                         | _                                                                     | V<br>V<br>V                |       |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>       | Vdd Value for PPOR Trip (negative ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                  | _                                                            | 2.82<br>4.39<br>4.55                                         | _                                                                     | V<br>V<br>V                |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>             | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                                          | _<br>_<br>_                                                  | 92<br>0<br>0                                                 | _<br>_<br>_                                                           | mV<br>mV<br>mV             |       |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[6]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[7]</sup> 4.82 4.91 | V<br>V<br>V<br>V<br>V<br>V |       |

### Notes

<sup>6.</sup> Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.7. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.



### DC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

**Table 17. DC Programming Specifications** 

| Symbol               | Description                                                                     | Min           | Тур | Max        | Units | Notes                                |
|----------------------|---------------------------------------------------------------------------------|---------------|-----|------------|-------|--------------------------------------|
| I <sub>DDP</sub>     | Supply Current During Programming or Verify                                     | _             | 15  | 30         | mA    |                                      |
| V <sub>ILP</sub>     | Input Low Voltage During Programming or Verify                                  | _             | _   | 0.8        | V     |                                      |
| V <sub>IHP</sub>     | Input High Voltage During Programming or Verify                                 | 2.1           | _   | _          | V     |                                      |
| I <sub>ILP</sub>     | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _             | _   | 0.2        | mA    | Driving internal pull-down resistor. |
| I <sub>IHP</sub>     | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _             | _   | 1.5        | mA    | Driving internal pull-down resistor. |
| V <sub>OLV</sub>     | Output Low Voltage During Programming or Verify                                 | _             | _   | Vss + 0.75 | V     |                                      |
| V <sub>OHV</sub>     | Output High Voltage During Programming or Verify                                | Vdd -<br>1.0  | _   | Vdd        | V     |                                      |
| Flash <sub>ENP</sub> | Flash Endurance (per block)                                                     | 50,000        | _   | _          | _     | Erase/write cycles per block.        |
| Flash <sub>ENT</sub> | Flash Endurance (total) <sup>[8]</sup>                                          | 1,800,0<br>00 | _   | _          | _     | Erase/write cycles.                  |
| Flash <sub>DR</sub>  | Flash Data Retention                                                            | 10            | _   | _          | Years |                                      |

### Notes

Document Number: 001-13108 Rev. \*A Page 22 of 36

<sup>8.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.



### **AC Electrical Characteristics**

### AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 18. AC Chip-Level Specifications

| Symbol                    | Description                                                                                           | Min   | Тур  | Max                         | Units | Notes                                                                                               |
|---------------------------|-------------------------------------------------------------------------------------------------------|-------|------|-----------------------------|-------|-----------------------------------------------------------------------------------------------------|
| F <sub>IMO245V</sub>      | Internal Main Oscillator Frequency for 24 MHz (5V)                                                    | 23.04 | 24   | 24.96 <sup>[9,10]</sup>     | MHz   | Trimmed for 5V operation using factory trim values.                                                 |
| F <sub>IMO243V</sub>      | Internal Main Oscillator Frequency for 24 MHz (3.3V)                                                  | 22.08 | 24   | 25.92 <sup>[10,11]</sup>    | MHz   | Trimmed for 3.3V operation using factory trim values.                                               |
| F <sub>IMOUSB5</sub><br>V | Internal Main Oscillator Frequency with USB (5V) Frequency locking enabled and USB traffic present.   | 23.94 | 24   | 24.06 <sup>[10]</sup>       | MHz   | $ -10^{\circ}C \le T_A \le 85^{\circ}C $ $ 4.35 \le Vdd \le 5.15 $                                  |
| F <sub>IMOUSB3</sub><br>V | Internal Main Oscillator Frequency with USB (3.3V) Frequency locking enabled and USB traffic present. | 23.94 | 24   | 24.06[ <sup>10]</sup>       | MHz   | $ \begin{array}{l} -0^{\circ}C \leq T_{A} \leq 70^{\circ}C \\ 3.15 \leq Vdd \leq 3.45 \end{array} $ |
| F <sub>CPU1</sub>         | CPU Frequency (5V Nominal)                                                                            | 0.93  | 24   | 24.96 <sup>[9,10]</sup>     | MHz   |                                                                                                     |
| F <sub>CPU2</sub>         | CPU Frequency (3.3V Nominal)                                                                          | 0.93  | 12   | 12.96 <sup>[10,11]</sup>    | MHz   |                                                                                                     |
| F <sub>BLK5</sub>         | Digital PSoC Block Frequency (5V Nominal)                                                             | 0     | 48   | 49.92 <sup>[9,10, 12]</sup> | MHz   | Refer to the AC Digital Block Specifications.                                                       |
| F <sub>BLK3</sub>         | Digital PSoC Block Frequency (3.3V Nominal)                                                           | 0     | 24   | 25.92 <sup>[10, 12]</sup>   | MHz   |                                                                                                     |
| F <sub>32K1</sub>         | Internal Low Speed Oscillator Frequency                                                               | 15    | 32   | 64                          | kHz   |                                                                                                     |
| Jitter32k                 | 32 kHz Period Jitter                                                                                  | _     | 100  |                             | ns    |                                                                                                     |
| Step24M                   | 24 MHz Trim Step Size                                                                                 | _     | 50   | _                           | kHz   |                                                                                                     |
| Fout48M                   | 48 MHz Output Frequency                                                                               | 46.08 | 48.0 | 49.92 <sup>[9, 11]</sup>    | MHz   | Trimmed. Utilizing factory trim values.                                                             |
| Jitter24M<br>1            | 24 MHz Period Jitter (IMO) Peak-to-Peak                                                               | -     | 300  |                             | ps    |                                                                                                     |
| F <sub>MAX</sub>          | Maximum frequency of signal on row input or row output.                                               | _     | _    | 12.96                       | MHz   |                                                                                                     |
| T <sub>RAMP</sub>         | Supply Ramp Time                                                                                      | 0     | _    | _                           | μS    |                                                                                                     |

Figure 6. 24 MHz Period Jitter (IMO) Timing Diagram



#### Notes

- 9. 4.75V < Vdd < 5.25V.
- Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.
   3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V.</li>
- 12. See the individual user module data sheets for information on maximum frequencies for user modules.

Document Number: 001-13108 Rev. \*A Page 23 of 36



### AC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 19. AC GPI/O Specifications

| Symbol             | Description                                  | Min | Тур | Max | Units | Notes                         |
|--------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------|
| F <sub>GPI/O</sub> | GPI/O Operating Frequency                    | 0   | _   | 12  | MHz   | Normal Strong Mode            |
| TRiseF             | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TFallF             | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TRiseS             | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |
| TFallS             | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |

90%

GPIO
Pin
Output
Voltage

10%

TRiseF
TRiseS

TFallF
TFallS

Figure 7. GPI/O Timing Diagram

#### AC Full-Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -10°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -10°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 20. AC Full-Speed (12 Mbps) USB Specifications

| Symbol               | Description                                                | Min           | Тур | Max           | Units | Notes           |
|----------------------|------------------------------------------------------------|---------------|-----|---------------|-------|-----------------|
| T <sub>RFS</sub>     | Transition Rise Time                                       | 4             | _   | 20            | ns    | For 50 pF load. |
| T <sub>FSS</sub>     | Transition Fall Time                                       | 4             | _   | 20            | ns    | For 50 pF load. |
| T <sub>RFMFS</sub>   | Rise/Fall Time Matching: (T <sub>R</sub> /T <sub>F</sub> ) | 90            | _   | 111           | %     | For 50 pF load. |
| T <sub>DRATEFS</sub> | Full-Speed Data Rate                                       | 12 -<br>0.25% | 12  | 12 +<br>0.25% | Mbps  |                 |

### AC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.

Power = High and Opamp Bias = High is not supported at 3.3V.

Document Number: 001-13108 Rev. \*A Page 24 of 36



Table 21. 5V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                 | Min  | Тур | Max  | Units        | Notes |
|-------------------|---------------------------------------------------------------------------------------------|------|-----|------|--------------|-------|
| T <sub>ROA</sub>  | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)  |      |     |      |              |       |
|                   | Power = Low, Opamp Bias = Low                                                               | _    | _   | 3.9  | μS           |       |
|                   | Power = Medium, Opamp Bias = High                                                           | _    | _   | 0.72 | μS           |       |
| _                 | Power = High, Opamp Bias = High                                                             | _    | _   | 0.62 | μS           |       |
| T <sub>SOA</sub>  | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) |      |     |      |              |       |
|                   | Power = Low, Opamp Bias = Low                                                               | _    | _   | 5.9  | μS           |       |
|                   | Power = Medium, Opamp Bias = High                                                           | _    | _   | 0.92 | μS           |       |
|                   | Power = High, Opamp Bias = High                                                             | -    | _   | 0.72 | μS           |       |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain)                                       | 0.15 | _   | _    | V/μs         |       |
|                   | Power = Low, Opamp Bias = Low                                                               | 1.7  | _   | _    | V/μs         |       |
|                   | Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                        | 6.5  | _   | _    | V/μs         |       |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain)                                      | 0.01 | _   |      | V/μs         |       |
|                   | Power = Low, Opamp Bias = Low                                                               | 0.5  | _   | _    | V/μs         |       |
|                   | Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                        | 4.0  | -   | -    | V/μs         |       |
| BW <sub>OA</sub>  | Gain Bandwidth Product                                                                      |      |     |      |              |       |
| - · · OA          | Power = Low, Opamp Bias = Low                                                               | 0.75 | _   | _    | MHz          |       |
|                   | Power = Medium, Opamp Bias = High                                                           | 3.1  | _   | _    | MHz          |       |
|                   | Power = High, Opamp Bias = High                                                             | 5.4  | _   | _    | MHz          |       |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp<br>Bias = High)                                       | _    | 100 | _    | nV/rt-H<br>z |       |

Table 22. 3.3V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                                                                                      | Min         | Тур | Max          | Units                    | Notes |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|--------------|--------------------------|-------|
| T <sub>ROA</sub>  | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)<br>Power = Low, Opamp Bias = Low<br>Power = Medium, Opamp Bias = High |             |     | 3.92<br>0.72 | μ <b>s</b><br>μ <b>s</b> |       |
| T <sub>SOA</sub>  | Falling Settling Time from 20% of ∆V to 0.1% of ∆V (10 pF load, Unity Gain) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High                      | _<br>_      |     | 5.41<br>0.72 | μ <b>s</b><br>μ <b>s</b> |       |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load,<br>Unity Gain)<br>Power = Low, Opamp Bias = Low<br>Power = Medium, Opamp Bias = High                                   | 0.31<br>2.7 |     |              | V/μs<br>V/μs             |       |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load,<br>Unity Gain)<br>Power = Low, Opamp Bias = Low<br>Power = Medium, Opamp Bias = High                                  | 0.24<br>1.8 |     |              | V/μs<br>V/μs             |       |
| BW <sub>OA</sub>  | Gain Bandwidth Product Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High                                                                           | 0.67<br>2.8 | _   |              | MHz<br>MHz               |       |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp<br>Bias = High)                                                                                                            | _           | 100 | _            | nV/rt-H<br>z             |       |

When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor.

Document Number: 001-13108 Rev. \*A Page 25 of 36





Figure 8. Typical AGND Noise with P2[4] Bypass

At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.



Figure 9. Typical Opamp Noise

#### AC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

Table 23. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                                                 |
|-------------------|-------------------|-----|-----|-----|-------|-----------------------------------------------------------------------|
| T <sub>RLPC</sub> | LPC response time | _   | _   | 50  |       | $\geq$ 50 mV overdrive comparator reference set within $V_{REFLPC}$ . |

Document Number: 001-13108 Rev. \*A Page 26 of 36



### AC Digital Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 24. AC Digital Block Specifications

| Function                | Description                                | Min                | Тур | Max   | Units | Notes                                                   |
|-------------------------|--------------------------------------------|--------------------|-----|-------|-------|---------------------------------------------------------|
| Timer                   | Capture Pulse Width                        | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Maximum Frequency, No Capture              | _                  | _   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, With Capture            | _                  | _   | 25.92 | MHz   |                                                         |
| Counter                 | Enable Pulse Width                         | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Maximum Frequency, No Enable Input         | _                  | _   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, Enable Input            | _                  | _   | 25.92 | MHz   |                                                         |
| Dead                    | Kill Pulse Width:                          |                    |     |       |       |                                                         |
| Band                    | Asynchronous Restart Mode                  | 20                 | _   | _     | ns    |                                                         |
|                         | Synchronous Restart Mode                   | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Disable Mode                               | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Maximum Frequency                          | _                  | _   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency              | -                  | -   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency              | _                  | _   | 24.6  | MHz   |                                                         |
| SPIM                    | Maximum Input Clock Frequency              | _                  | _   | 8.2   | MHz   | Maximum data rate at 4.1 MHz due to 2 x over clocking.  |
| SPIS                    | Maximum Input Clock Frequency              | _                  | _   | 4.1   | MHz   |                                                         |
|                         | Width of SS_ Negated Between Transmissions | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
| Trans-<br>mitter        | Maximum Input Clock Frequency              | _                  | _   | 24.6  | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking. |
| Receiver                | Maximum Input Clock Frequency              | _                  | _   | 24.6  | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking. |

### AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 25. AC External Clock Specifications

| Symbol              | Description                    | Min   | Тур | Max   | Units | Notes |
|---------------------|--------------------------------|-------|-----|-------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency for USB Applications | 23.94 | 24  | 24.06 | MHz   |       |
| -                   | Duty Cycle                     | 47    | 50  | 53    | %     |       |
| _                   | Power up to IMO Switch         | 150   | _   | _     | μS    |       |

#### Note

Document Number: 001-13108 Rev. \*A Page 27 of 36

<sup>13.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



### AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 26. 5V AC Analog Output Buffer Specifications

| Symbol             | Description                                                                                       | Min          | Тур    | Max        | Units                    | Notes |
|--------------------|---------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------------------|-------|
| T <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High               |              |        | 2.5<br>2.5 | μ <b>s</b><br>μ <b>s</b> |       |
| T <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High              |              | _<br>_ | 2.2<br>2.2 | μ <b>s</b><br>μ <b>s</b> |       |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High              | 0.65<br>0.65 |        |            | V/μs<br>V/μs             |       |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High             | 0.65<br>0.65 |        |            | V/μs<br>V/μs             |       |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW,<br>100pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8   |        |            | MHz<br>MHz               |       |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF<br>Load<br>Power = Low<br>Power = High   | 300<br>300   |        |            | kHz<br>kHz               |       |

Table 27. 3.3V AC Analog Output Buffer Specifications

| Symbol             | Description                                                                                       | Min        | Тур    | Max        | Units        | Notes |
|--------------------|---------------------------------------------------------------------------------------------------|------------|--------|------------|--------------|-------|
| T <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High               | _<br>_     | _<br>_ | 3.8<br>3.8 | μs<br>μs     |       |
| T <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High              |            |        | 2.6<br>2.6 | μs<br>μs     |       |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High              | 0.5<br>0.5 | _<br>_ | _<br>_     | V/μs<br>V/μs |       |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step,<br>100pF Load<br>Power = Low<br>Power = High             | 0.5<br>0.5 | _<br>_ | _<br>_     | V/μs<br>V/μs |       |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW,<br>100pF Load<br>Power = Low<br>Power = High | 0.7<br>0.7 | _<br>_ | _<br>_     | MHz<br>MHz   |       |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF<br>Load<br>Power = Low<br>Power = High   | 200<br>200 | _<br>_ | _<br>_     | kHz<br>kHz   |       |

Document Number: 001-13108 Rev. \*A Page 28 of 36



#### AC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

**Table 28. AC Programming Specifications** 

| Symbol              | Description                              | Min | Тур | Max | Units | Notes                   |
|---------------------|------------------------------------------|-----|-----|-----|-------|-------------------------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | _   | 20  | ns    |                         |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | _   | 20  | ns    |                         |
| T <sub>SSCLK</sub>  | Data Set up Time to Falling Edge of SCLK | 40  | _   | _   | ns    |                         |
| T <sub>HSCLK</sub>  | Data Hold Time from Falling Edge of SCLK | 40  | -   | -   | ns    |                         |
| F <sub>SCLK</sub>   | Frequency of SCLK                        | 0   | -   | 8   | MHz   |                         |
| T <sub>ERASEB</sub> | Flash Erase Time (Block)                 | _   | 10  | _   | ms    |                         |
| T <sub>WRITE</sub>  | Flash Block Write Time                   | -   | 30  | -   | ms    |                         |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | -   | -   | 45  | ns    | Vdd > 3.6               |
| T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _   | _   | 50  | ns    | $3.0 \leq Vdd \leq 3.6$ |

### AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only.

Table 29. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd

| Cumbal                    | Description                                                                                  | Standard Mode |     | Fast Mode           |     | Units | Notes |
|---------------------------|----------------------------------------------------------------------------------------------|---------------|-----|---------------------|-----|-------|-------|
| Symbol                    | Description                                                                                  | Min           | Max | Min                 | Max | Units | Notes |
| F <sub>SCLI2C</sub>       | SCL Clock Frequency                                                                          | 0             | 100 | 0                   | 400 | kHz   |       |
| T <sub>HDSTAI2</sub><br>C | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. |               | _   | 0.6                 | _   | μS    |       |
| T <sub>LOWI2C</sub>       | LOW Period of the SCL Clock                                                                  | 4.7           | _   | 1.3                 | _   | μS    |       |
| T <sub>HIGHI2C</sub>      | HIGH Period of the SCL Clock                                                                 | 4.0           | _   | 0.6                 | -   | μS    |       |
| T <sub>SUSTAI2</sub>      | Set-up Time for a Repeated START Condition                                                   | 4.7           | _   | 0.6                 | _   | μS    |       |
| T <sub>HDDATI2</sub>      | Data Hold Time                                                                               | 0             | _   | 0                   | _   | μS    |       |
| T <sub>SUDATI2</sub>      | Data Set-up Time                                                                             | 250           | _   | 100 <sup>[14]</sup> | _   | ns    |       |
| T <sub>SUSTOI2</sub>      | Set-up Time for STOP Condition                                                               | 4.0           | _   | 0.6                 | _   | μS    |       |
| T <sub>BUFI2C</sub>       | Bus Free Time Between a STOP and START Condition                                             | 4.7           | _   | 1.3                 | _   | μS    |       |
| T <sub>SPI2C</sub>        | Pulse Width of spikes are suppressed by the input filter.                                    | _             | _   | 0                   | 50  | ns    |       |

### Note

Document Number: 001-13108 Rev. \*A Page 29 of 36

<sup>14.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.







### **Packaging Information**

This section illustrates the package specification for the CY8CLED04 EZ-Color device, along with the thermal impedance for the package and solder reflow peak temperatures.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>.

TOP VIEW SIDE VIEW BOTTOM VIEW 7.90[0.311] 8.10[0.319] A 7.70[0.303] 7.80[0.307] 0.9[0.035] MAX -0.05[0.002] MAX 0.25[0.009] MIN. 0.70[0.028] MAX -PIN1 ID 0.20 R. 0.80[0.031] DIA -0.2[0.008] REF -0.45[0.017] 6.50[0.255] REF EXPOSED ֆոոոոփփոփորոոոդ 0.40[0.015] - 0.4 B.S.C. SEATING PLANE 6.50[0.255] REF

Figure 11. 68-Pin (8x8 mm x 0.89 mm) QFN (51-85214)

#### NOTES

- 1. I HATCH IS SOLDERABLE EXPOSED PAD.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: 0.17g
- 4. ALL DIMENSIONS ARE IN MM [MIN/MAX]
- 5. PACKAGE CODE

| PART# | DESCRIPTION |
|-------|-------------|
| LF68  | STANDARD    |
| LY68  | PB-FREE     |

NOTE: EXPOSED PAD DIMENSION VARIES BY LEADFRAME CAVITY (PADDLE) SIZE

51-85214 \*C





Figure 12. 68-Pin (8X8X0.90 mm) QFN (Sawn Type) - 001-09618

001-09618 \*A

**Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>.

Important Note Pinned vias for thermal conduction are not required for the low-power PSoC device.



#### Thermal Impedance

| Package  | Typical θ <sub>JA</sub> <sup>[15, 16]</sup> |  |  |  |
|----------|---------------------------------------------|--|--|--|
| 68 QFN** | 13.05 °C/W                                  |  |  |  |

#### Solder Reflow Peak Temperature

Following is the minimum solder reflow peak temperature to achieve good solderability.

| Package | Minimum Peak<br>Temperature* | Maximum Peak<br>Temperature <sup>[17]</sup> |
|---------|------------------------------|---------------------------------------------|
| 68 QFN  | 240°C                        | 260°C                                       |

### **Development Tools**

#### Software

This section presents the development tools available for all current PSoC device families including the CY8CLED04 EZ-Color.

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for half a decade. Designer is available free of charge http://www.cypress.com under DESIGN RESOURCES >> Software and Drivers.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com/psocprogrammer.

#### C Compilers

PSoC Designer comes with a free HI-TECH C Lite C compiler. The HI-TECH C Lite compiler is free, supports all PSoC devices, integrates fully with PSoC Designer and PSoC Express, and runs on Windows versions up to 32-bit Vista. Compilers with additional features are available at additional cost from their manufactures.

- HI-TECH C PRO for the PSoC is available from http://www.htsoft.com.
- ImageCraft Cypress Edition Compiler is available from http://www.imagecraft.com.

### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online

#### CY3261A-RGB EZ-Color RGB Kit

The CY3261A-RGB board is a preprogrammed HB LED color mix board with seven pre-set colors using the CY8CLED16 EZ-Color HB LED Controller. The board is accompanied by a CD containing the color selector software application, PSoC Express 3.0 Beta 2, PSoC Programmer, and a suite of documents, schematics, and firmware examples. The color selector software application can be installed on a host PC and is used to control the EZ-Color HB LED controller using the included USB cable. The application enables you to select colors via a CIE 1931 chart or by entering coordinates. The kit includes:

- Training Board (CY8CLED16)
- One mini-A to mini-B USB Cable
- PSoC Express CD-ROM
- Design Files and Application Installation CD-ROM

To program and tune this kit via PSoC Express 3.0 you must use a Mini Programmer Unit (CY3217 Kit) and a CY3240-I2CUSB kit.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

15.  $T_J = T_A + POWER \times \theta_{JA}$ 

16. To achieve the thermal impedance specified for the QFN package, the center thermal pad should be soldered to the PCB ground plane.

17. \*Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.

Page 33 of 36



#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation Board with LCD Module
- MiniProg Programming Unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

#### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular Programmer Base
- 3 Programming Module Cards
- MiniProg Programming Unit
- PSoC Designer Software CD
- Getting Started Guide

#### ■ USB 2.0 Cable

CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note**: CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- USB 2.0 Cable

#### **3rd-Party Tools**

Several tools have been specially designed by the following 3rd-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at <a href="http://www.cypress.com">http://www.cypress.com</a> under DESIGN RESOURCES >> Evaluation Boards.

#### **Build a PSoC Emulator into Your Board**

For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see Application Note "Debugging - Build a PSoC Emulator into Your Board - AN2323" at http://www.cypress.com/an2323.

The following table lists the CY8CLED04 EZ-Color device key package features and ordering codes.

[+] Feedback



## **Ordering Information**

### **Key Device Features**

Table 30. Device Key Features and Ordering Information

| Package                             | Ordering<br>Code  | Flash<br>(Bytes) | SRAM<br>(Bytes) | Temperature<br>Range | Digital Blocks | Analog Blocks | Digital I/O Pins | Analog Inputs | Analog Outputs | XRES Pin |
|-------------------------------------|-------------------|------------------|-----------------|----------------------|----------------|---------------|------------------|---------------|----------------|----------|
| 68-Pin (8x8 mm) QFN                 | CY8CLED04-68LFXI  | 16K              | 1K              | -40C to +85C         | 4              | 6             | 56               | 48            | 2              | Yes      |
| 68-Pin (8X8 mm) Sawn                | CY8CLED04-68LTXI  | 16K              | 1K              | -40C to +85C         | 4              | 6             | 56               | 48            | 2              | Yes      |
| 68-Pin (8X8 mm) Sawn                | CY8CLED04-68LTXIT | 16K              |                 | -40C to +85C         | 4              | 6             | 56               | 48            | 2              | Yes      |
| 68-Pin (8x8 mm) QFN (Tape and Reel) | CY8CLED04-68LFXIT | 16K              | 1K              | -40C to +85C         | 4              | 6             | 56               | 48            | 2              | Yes      |

### **Ordering Code Definitions**



Page 35 of 36



### **Document History Page**

|                                                               | Document Title: CY8CLED04 EZ-Color™ HB LED Controller<br>Document Number: 001-13108 |          |          |                                                                        |  |  |  |  |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------|----------|----------|------------------------------------------------------------------------|--|--|--|--|
| Rev. ECN No. Submission Orig. of Change Description of Change |                                                                                     |          |          |                                                                        |  |  |  |  |
| **                                                            | 1148504                                                                             | See ECN  | SFVTMP3  | New document.                                                          |  |  |  |  |
| *A                                                            | 2657959                                                                             | 02/11/09 | DPT/PYRS | Added package diagram 001-09618 and updated Ordering Information table |  |  |  |  |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | <b>PSoC Solutions</b> |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
| mage concert     | age.e, p. eee.e      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2007-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-13108 Rev. \*A

Revised February 10, 2009

Page 36 of 36

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LED Lighting Systems on a Chip - SoC category:

Click to view products by Cypress manufacturer:

Other Similar products are found below:

CY8CLED03D02-56LTXI CY8CLED16-48LTXI CY8CLED02-16SXI CY8CLED03D01-56LTXI CY8CLED04G01-56LTXI CY8CLED04-68LTXI CY8CLED03G01-56LTXI CY8CLED16-48PVXI CY8CLED08-48PVXI CY8CLED01D01-56LTXI CY8CLED04D0CD1-56LTXI CY8CLED08-48LFXI