



# Single Serial Input PLL Frequency Synthesizer On-chip 2.0 GHz Prescaler

The Cypress MB15E05SL is a serial input Phase Locked Loop (PLL) frequency synthesizer with a 2.0 GHz prescaler. The 2.0 GHz prescaler has a dual modulus division ratio of 64/65 or 128/129 enabling pulse swallowing operation.

The supply voltage range is between 2.4 V and 3.6 V. The MB15E05SL uses the latest BiCMOS process, as a result the supply current is typically 3.0 mA at 2.7 V. A refined charge pump supplies well-balanced output currents of 1.5 mA and 6 mA. The charge pump current is selectable by serial data.

MB15E05SL is ideally suited for wireless mobile communications, such as GSM (Global System for Mobile Communications) and PCS.

#### **Features**

- High frequency operation: 2.0 GHz max
- Low power supply voltage: Vcc = 2.4 to 3.6 V
- Ultra Low power supply current: lcc = 3.0 mA typ. (Vcc = Vp = 2.7 V, Ta = +25°C, in locking state) lcc = 3.5 mA typ. (Vcc = Vp = 3.0 V, Ta = +25°C, in locking state)
- Direct power saving function:Power supply current in power saving mode Typ. 0.1 μA (Vcc = Vp = 3.0 V, Ta = +25°C), Max. 10 μA (Vcc = Vp = 3.0 V)
- Dual modulus prescaler: 64/65 or 128/129
- Serial input 14-bit programmable reference divider: R = 3 to 16,383
- Serial input programmable divider consisting of:
  - □ Binary 7-bit swallow counter: 0 to 127
  - □ Binary 11-bit programmable counter: 3 to 2,047
- Software selectable charge pump current
- On-chip phase control for phase comparator
- Operating temperature: Ta = -40 to +85°C
- Pin compatible with MB15E05, MB15E05L



# Contents

| Pin Assignments                      | 3  |
|--------------------------------------|----|
| Pin Descriptions                     | 4  |
| Block Diagram                        | 5  |
| Absolute Maximum Ratings             | 6  |
| Recommended Operating Conditions     | 6  |
| Electrical Characteristics           | 7  |
| Functional Description               | 9  |
| Pulse Swallow Function               |    |
| Serial Data Input                    | 9  |
| Do Output Control                    | 12 |
| Power Saving Mode (Intermittent Mode |    |
| Control Circuit)                     | 12 |
| Serial Data Input Timing             | 13 |
| Phase Comparator Output Waveform     | 14 |

| Measurement Circuit (for Measuring Input |    |
|------------------------------------------|----|
| Sensitivity fin/OSCIN)                   | 15 |
| Typical Characteristics                  | 16 |
| fin Input Sensitivity                    | 16 |
| OSCIN Input Sensitivity                  | 16 |
| Do Output Current                        | 17 |
| fin Input Impedance                      | 18 |
| OSCIN Input Impedance                    | 18 |
| Reference Information                    | 19 |
| Application Example                      | 21 |
| Usage Precautions                        | 22 |
| Ordering Information                     | 22 |
| Package Dimensions                       | 23 |
| Document History                         |    |
| Sales, Solutions, and Legal Information  |    |



# 1. Pin Assignments





# 2. Pin Descriptions

| Pin no. | Di       | 1/0 | December 1 and 1                                                                                                                                                                                                                                    |
|---------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSOP    | Pin name | I/O | Descriptions                                                                                                                                                                                                                                        |
| 1       | OSCIN    | I   | Programmable reference divider input. Connection to a TCXO.                                                                                                                                                                                         |
| 2       | ОЅСоит   | 0   | Oscillator output.                                                                                                                                                                                                                                  |
| 3       | VP       | _   | Power supply voltage input for the charge pump.                                                                                                                                                                                                     |
| 4       | Vcc      | _   | Power supply voltage input.                                                                                                                                                                                                                         |
| 5       | Do       | 0   | Charge pump output. Phase of the charge pump can be selected via programming of the FC bit.                                                                                                                                                         |
| 6       | GND      | _   | Ground.                                                                                                                                                                                                                                             |
| 7       | Xfin     | I   | Prescaler complementary input, which should be grounded via a capacitor.                                                                                                                                                                            |
| 8       | fin      | I   | Prescaler input. Connection to an external VCO should be done via AC coupling.                                                                                                                                                                      |
| 9       | Clock    | I   | Clock input for the 19-bit shift register. Data is shifted into the shift register on the rising edge of the clock. (Open is prohibited.)                                                                                                           |
| 10      | Data     | I   | Serial data input using binary code. The last bit of the data is a control bit. (Open is prohibited.)                                                                                                                                               |
| 11      | LE       | I   | Load enable signal input. (Open is prohibited.) When LE is set high, the data in the shift register is transferred to a latch according to the control bit in the serial data.                                                                      |
| 12      | PS       | I   | Power saving mode control. This pin must be set at "L" at Power-ON. (Open is prohibited.) PS = "H"; Normal mode PS = "L"; Power saving mode                                                                                                         |
| 13      | ZC       | I   | Forced high-impedance control for the charge pump (with internal pull up resistor.) ZC = "H"; Normal Do output. ZC = "L"; Do becomes high impedance.                                                                                                |
| 14      | LD/fout  | 0   | Lock detect signal output (LD)/phase comparator monitoring output (fout). The output signal is selected via programming of the LDS bit. LDS = "H"; outputs fout (fr/fp monitoring output) LDS = "L"; outputs LD ("H" at locking, "L" at unlocking.) |
| 15      | φР       | 0   | Phase comparator N-channel open drain output for an external charge pump. Phase can be selected via programming of the FC bit.                                                                                                                      |
| 16      | φR       | 0   | Phase comparator CMOS output for an external charge pump. Phase can be selected via programming of the FC bit.                                                                                                                                      |



# 3. Block Diagram





### 4. Absolute Maximum Ratings

| Parameter            | Symbol | Condition | Rat  | ting     | Unit  | Remark |
|----------------------|--------|-----------|------|----------|-------|--------|
| raianletei           | Symbol | Condition | Min. | Max.     | Oilit | Nemark |
| Power supply voltage | Vcc    | _         | -0.5 | 4.0      | V     |        |
|                      | VP     | _         | Vcc  | 6.0      | V     |        |
| Input voltage        | Vı     | _         | -0.5 | Vcc +0.5 | V     |        |
| Output voltage       | Vo     | Except Do | GND  | Vcc      | V     |        |
|                      | Vo     | Do        | GND  | VP       | V     |        |
| Storage temperature  | Tstg   | _         | -55  | +125     | °C    |        |

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

# 5. Recommended Operating Conditions

| Parameter             | Symbol   |      | Value | Unit | Remark |        |
|-----------------------|----------|------|-------|------|--------|--------|
| raidilletei           | Syllibol | Min. | Тур.  | Max. | Oilit  | Remark |
| Power supply voltage  | Vcc      | 2.4  | 3.0   | 3.6  | V      |        |
|                       | VP       | Vcc  | _     | 5.5  | V      |        |
| Input voltage         | Vı       | GND  | _     | Vcc  | V      |        |
| Operating temperature | Та       | -40  | _     | +85  | °C     |        |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.

Document Number: 002-08433 Rev. \*A Page 6 of 25



# 6. Electrical Characteristics

 $(V_{CC} = 2.4 \text{ to } 3.6 \text{ V}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter                        |                         | Symbol                      | Con                                                              | dition                                                                |                      | Unit  |           |      |  |
|----------------------------------|-------------------------|-----------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------|-------|-----------|------|--|
| Power supply current*1           |                         | Cymbol                      | 0011                                                             | antion .                                                              | Min.                 | Тур.  | Max.      |      |  |
|                                  |                         | Icc                         | $V_{CC} = V_P = 2.7 \text{ V}$                                   | fin = 2000 MHz,<br>$V_{CC} = V_P = 2.7 V$<br>$(V_{CC} = V_P = 3.0 V)$ |                      |       | _         | mA   |  |
| Power saving current             |                         | IPS                         | ZC = "H" or ope                                                  | n                                                                     | _                    | 0.1*2 | 10        | μΑ   |  |
| Operating frequency              | fin                     | fin                         | _                                                                |                                                                       | 100                  | _     | 2000      | MHz  |  |
|                                  | OSCIN                   | fosc                        | _                                                                |                                                                       | 3                    | _     | 40        | MHz  |  |
| Input sensitivity                | fin* <sup>3</sup>       | Pfin                        | $50 \Omega$ system (Refer to the me circuit.)                    | easurement                                                            | -15                  | _     | +2        | dBm  |  |
|                                  | OSC <sub>IN</sub> *3    | Vosc                        | _                                                                |                                                                       | 0.5                  | _     | Vcc       | Vp-p |  |
| 'H" level input voltage          | Data,                   | VIH                         | _                                                                |                                                                       | Vcc × 0.7            | _     | _         | V    |  |
| 'L" level input voltage          | Clock,<br>LE, PS,<br>ZC | VIL                         | _                                                                |                                                                       | _                    | _     | Vcc × 0.3 |      |  |
| 'H" level input current          | Data,                   | I <sub>IH</sub> *4          | _                                                                |                                                                       | -1.0                 | _     | +1.0      | μА   |  |
| 'L" level input current          | Clock,<br>LE, PS        | I <sub>IL</sub> *4          | _                                                                |                                                                       | -1.0                 | -     | +1.0      |      |  |
| "H" level input current          | OSCIN                   | Іін                         | _                                                                |                                                                       | 0                    | _     | +100      | μА   |  |
| L" level input current           |                         | <b>I</b> ı∟*4               | _                                                                |                                                                       | -100                 | _     | 0         |      |  |
| 'H" level input current          | ZC                      | I <sub>IH</sub> *4          | _                                                                |                                                                       | -1.0                 | _     | +1.0      | μА   |  |
| 'L" level input current          |                         | IIL*4                       | Pull up input                                                    |                                                                       | -100                 | _     | 0         |      |  |
| 'L" level output voltage         | φР                      | Vol                         | Open drain outp                                                  | out                                                                   | _                    | _     | 0.4       | V    |  |
| 'H" level output voltage         | φR,                     | Vон                         | $V_{CC} = V_P = 3.0 V$                                           | /, Iон = –1 mA                                                        | Vcc - 0.4            | _     | _         | V    |  |
| 'L" level output voltage         | LD/fout                 | Vol                         | $V_{CC} = V_P = 3.0 V$                                           | /, IoL = 1 mA                                                         | _                    | _     | 0.4       |      |  |
| 'H" level output voltage         | Do                      | V <sub>DOH</sub>            | $V_{CC} = V_P = 3.0 V$                                           | $V_{1} = -0.5 \text{ mA}$                                             | V <sub>P</sub> − 0.4 | _     | _         | V    |  |
| 'L" level output voltage         |                         | V <sub>DOL</sub>            | $V_{CC} = V_P = 3.0 V$                                           | /, I <sub>DOL</sub> = 0.5 mA                                          | _                    | _     | 0.4       |      |  |
| High impedance cutoff<br>current | Do                      | loff                        | $V_{CC} = V_P = 3.0 \text{ V}$<br>$V_{OFF} = 0.5 \text{ V to V}$ | ,                                                                     | _                    | _     | 2.5       | nA   |  |
| 'L" level output current         | φР                      | lol                         | Open drain outp                                                  | out                                                                   | 1.0                  | _     | _         | mA   |  |
| 'H" level output current         | φR,                     | <b>І</b> он                 | _                                                                |                                                                       | _                    | _     | -1.0      | mA   |  |
| "L" level output current         | LD/fout                 | loL                         | _                                                                |                                                                       | 1.0                  | _     | _         |      |  |
| "H" level output current         | Do                      | IDOH*4                      | Vcc = 3 V,                                                       | CS bit = "H"                                                          | _                    | -6.0  | _         | mA   |  |
|                                  |                         |                             | $V_P = 3 V$ ,<br>$V_{DO} = V_P/2$ ,                              | CS bit = "L"                                                          | _                    | -1.5  | _         |      |  |
| "L" level output current         |                         | IDOL                        | Ta = +25°C                                                       | CS bit = "H"                                                          | _                    | 6.0   | _         |      |  |
|                                  |                         |                             |                                                                  | CS bit = "L"                                                          | _                    | 1.5   | _         |      |  |
|                                  | Idol/Idoh               | Іромт*5                     | $V_{DO} = V_P/2$                                                 |                                                                       | _                    | 3     |           | %    |  |
| Charge pump current rate         | vs V <sub>DO</sub>      | loovo*6                     | $0.5~V \leq V_{DO} \leq$                                         | _                                                                     | 10                   | _     | %         |      |  |
|                                  | vs Ta                   | <b>І</b> рота* <sup>7</sup> | – 40°C ≤ Ta ≤                                                    | +85°C                                                                 | _                    | 10    | _         | %    |  |

<sup>\*1:</sup> Conditions; fosc = 12 MHz, Ta = +25°C, in locking state.

Document Number: 002-08433 Rev. \*A Page 7 of 25



- \*2:  $V_{CC}$  =  $V_P$  = 3.0 V, fosc = 12.8 MHz, Ta = +25°C, in power saving mode
- \*3: AC coupling. 1000 pF capacitor is connected under the condition of min. operating frequency.
- \*4: The symbol "-" (minus) means direction of current flow.
- \*5:  $V_{CC} = V_P = 3.0 \text{ V}$ ,  $T_a = +25^{\circ}C (|I_3| |I_4|) / [(|I_3| + |I_4|) /2] \times 100(\%)$
- \*6:  $V_{CC} = V_P = 3.0 \text{ V}$ ,  $T_a = +25^{\circ}C \left[ \left( \left| I_2 \right| \left| I_1 \right| \right) / 2 \right] / \left[ \left( \left| I_1 \right| + \left| I_2 \right| \right) / 2 \right] \times 100(\%)$  (Applied to each IDDL, IDDH)
- \*7:  $V_{CC} = V_P = 3.0 \text{ V}, V_{DO} = V_P/2 (|I_{DO(+85^{\circ}C)} I_{DO(-40^{\circ}C)}|/2) / (|I_{DO(+85^{\circ}C)} + I_{DO(-40^{\circ}C)}|/2) \times 100(\%) (Applied to each I_{DOL}, I_{DOH})$



Document Number: 002-08433 Rev. \*A Page 8 of 25



### 7. Functional Description

#### 7.1 Pulse Swallow Function

The divide ratio can be calculated using the following equation:

 $f_{VCO} = [(M \times N) + A] \times f_{OSC} \div R \quad (A < N)$ 

fvco : Output frequency of external voltage controlled oscillator (VCO) N : Preset divide ratio of binary 11-bit programmable counter (3 to 2,047) A : Preset divide ratio of binary 7-bit swallow counter ( $0 \le A \le 127$ )

fosc: Output frequency of the reference frequency oscillator

R : Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383)

M : Preset divide ratio of modulus prescaler (64 or 128)

### 7.2 Serial Data Input

Serial data is processed using the Data, Clock, and LE pins. Serial data controls the programmable reference divider and the programmable divider separately.

Binary serial data is entered through the Data pin.

One bit of data is shifted into the shift register on the rising edge of the Clock. When the LE signal pin is taken high, stored data is latched according to the control bit data as follows:

Table 1. Control Bit

| Control bit (CNT) | Destination of serial data             |
|-------------------|----------------------------------------|
| Н                 | For the programmable reference divider |
| L                 | For the programmable divider           |

### 7.2.1 Shift Register Configuration



R1 to R14 : Divide ratio setting bit for the programmable reference counter (3 to 16,383) [Table 2] SW : Divide ratio setting bit for the prescaler (64/65 or 128/129) [Table 5] FC : Phase control bit for the phase comparator [Table 8] LDS : LD/fout signal select bit [Table 7] CS : Charge pump current select bit

Note: Start data input with MSB first.

Document Number: 002-08433 Rev. \*A Page 9 of 25



### **Programmable Counter**



CNT : Control bit [Table 1]

N1 to N11: Divide ratio setting bits for the programmable counter (3 to 2,047)

A1 to A7: Divide ratio setting bits for the swallow counter (0 to 127)

[Table 3]

Note: Data input with MSB first.

Table 2. Binary 14-bit Programmable Reference Counter Data Setting

| Divide<br>ratio(R) | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 |
|--------------------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|
| 3                  | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |
| 4                  | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| ×                  | ×   | ×   | ×   | ×   | ×   | ×  | ×  | ×  | ×  | ×  | ×  | ×  | ×  | ×  |
| 16383              | 1   | 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

**Note:** Divide ratio less than 3 is prohibited.

Table 3. Binary 11-bit Programmable Counter Data Setting

| Divide ratio(N) | N11 | N10 | N9 | N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 |
|-----------------|-----|-----|----|----|----|----|----|----|----|----|----|
| 3               | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |
| 4               | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| ×               | ×   | ×   | ×  | ×  | ×  | ×  | ×  | ×  | ×  | ×  | ×  |
| 2047            | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Note: Divide ratio less than 3 is prohibited.

Table 4. Binary 7-bit Swallow Counter Data Setting

| Divide ratio(A) | A7 | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 |
|-----------------|----|----|----|----|----|----|------------|
| 0               | 0  | 0  | 0  | 0  | 0  | 0  | 0          |
| 1               | 0  | 0  | 0  | 0  | 0  | 0  | 1          |
| ×               | ×  | ×  | ×  | ×  | ×  | ×  | ×          |
| 127             | 1  | 1  | 1  | 1  | 1  | 1  | 1          |

Document Number: 002-08433 Rev. \*A



### Table 5. Prescaler Data Setting

| sw | Prescaler divide ratio |
|----|------------------------|
| Н  | 64/65                  |
| L  | 128/129                |

#### Table 6. Charge Pump Current Setting

| cs | Current value |
|----|---------------|
| Н  | ±6.0 mA       |
| L  | ±1.5 mA       |

#### Table 7. LD/fout Output Select Data Setting

| LDS | LD/fout output signal |
|-----|-----------------------|
| Н   | fout signal           |
| L   | LD signal             |

#### 7.2.2 Relation between the FC Input and Phase Characteristics

The FC bit changes the phase characteristics of the phase comparator. Both the internal charge pump output level (Do) and the phase comparator output ( $\phi R$ ,  $\phi P$ ) are reversed according to the FC bit. Also, the monitor pin (fout) output is controlled by the FC bit. The relationship between the FC bit and each of Do,  $\phi R$ , and  $\phi P$  is shown below.

Table 8. FC Bit Data Setting (LDS = "H")

|                     | FC = High |    |    | FC = Low  |    |    |    |           |
|---------------------|-----------|----|----|-----------|----|----|----|-----------|
|                     | Do        | φR | φР | LD/fout   | Do | φR | φР | LD/fout   |
| fr > f⊳             | Н         | L  | L  | fout = fr | L  | Н  | Z* | fout = fp |
| fr < f⊳             | L         | Н  | Z* |           | Н  | L  | L  |           |
| fr = f <sub>P</sub> | Z*        | L  | Z* |           | Z* | L  | Z* |           |

<sup>\*:</sup> High impedance

When designing a synthesizer, the FC pin setting depends on the VCO and LPF characteristics.





### 7.3 Do Output Control

#### Table 9. ZC Pin Setting

| ZC pin | Do output      |
|--------|----------------|
| Н      | Normal output  |
| L      | High impedance |

### 7.4 Power Saving Mode (Intermittent Mode Control Circuit)

### Table 10. PS Pin Setting

| PS pin | Status            |
|--------|-------------------|
| Н      | Normal mode       |
| L      | Power saving mode |

The intermittent mode control circuit reduces the PLL power consumption.

By setting the PS pin low, the device enters into the power saving mode, reducing the current consumption. See the Electrical Characteristics chart for the specific value.

The phase detector output, Do, becomes high impedance.

For the signal PLL, the lock detector, LD, remains high, indicating a locked condition.

Setting the PS pin high, releases the power saving mode, and the device works normally.

The intermittent mode control circuit also ensures a smooth startup when the device returns to normal operation. When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can cause a major change in the comparator output, resulting in a VCO frequency jump and an increase in lockup time.

To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error signal from the phase detector when it returns to normal operation.

Note: When power (Vcc) is first applied, the device must be in standby mode, PS = Low, for at least 1 μs.

Note: PS pin must be set "L" for Power-ON.





# 8. Serial Data Input Timing



On the rising edge of the clock, one bit of data is transferred into the shift register.

| Parameter      | Min. | Тур. | Max. | Unit |
|----------------|------|------|------|------|
| <b>t</b> 1     | 20   | -    | _    | ns   |
| <b>t</b> 2     | 20   | _    | _    | ns   |
| tз             | 30   | _    | _    | ns   |
| t <sub>4</sub> | 30   | _    | _    | ns   |

| Parameter      | Min. | Тур. | Max. | Unit |
|----------------|------|------|------|------|
| <b>t</b> 5     | 100  | _    | -    | ns   |
| <b>t</b> 6     | 20   | _    | _    | ns   |
| t <sub>7</sub> | 100  | _    | _    | ns   |

**Note:** LE should be "L" when the data is transferred into the shift register.



# 9. Phase Comparator Output Waveform



- Phase error detection range:  $-2\pi$  to  $+2\pi$
- Pulses on Do signal during locked state are output to prevent dead zone.
- LD output becomes low when phase is two or more. LD output becomes high when phase error is two or less and continues to be so for three cycles or more.
- two and twL depend on OSCIN input frequency.  $t_{WU} \ge 2/f_{OSC}$  (s) (e. g.  $t_{WU} \ge 156.3$  ns,  $f_{OSC} = 12.8$  MHz)  $t_{WU} \le 4/f_{OSC}$  (s) (e. g.  $t_{WL} \le 312.5$  ns,  $f_{OSC} = 12.8$  MHz)
- LD becomes high during the power saving mode (PS = "L").



# 10. Measurement Circuit (for Measuring Input Sensitivity fin/OSC<sub>IN</sub>)





# 11. Typical Characteristics

# 11.1 fin Input Sensitivity



### 11.2 OSC<sub>IN</sub> Input Sensitivity





### 11.3 Do Output Current





### 11.4 fin Input Impedance



### 11.5 OSC<sub>IN</sub> Input Impedance





### 12. Reference Information





(Continued)



### (Continued)





# 13. Application Example



V<sub>P</sub>: 5.5 V Max

Note: In case of using a crystal resonator, it is necessary to optimize matching between the crystal and this LSI, and perform detailed system evaluation. It is recommended to consult with a supplier of the crystal resonator. (Reference oscillator circuit provides its own bias, feedback resistor is 100 k $\Omega$  (typ).)



# 14. Usage Precautions

To protect against damage by electrostatic discharge, note the following handling precautions:

- Store and transport devices in conductive containers.
- Use properly grounded workstations, tools, and equipment.
- Turn off power before inserting device into or removing device from a socket.
- Protect leads with a conductive sheet when transporting a board-mounted device.

# 15. Ordering Information

| Part number   | Part number Package                   |  |
|---------------|---------------------------------------|--|
| MB15E05SLPFV1 | 16-pin, Plastic SSOP<br>(FPT-16P-M05) |  |

Document Number: 002-08433 Rev. \*A Page 22 of 25



# 16. Package Dimensions







# **Document History**

| Document Title: MB15E05SL Single Serial Input PLL Frequency Synthesizer On-chip 2.0 GHz Prescaler  Document Number: 002-08433 |         |                    |                    |                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------|
| Revision                                                                                                                      | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                              |
| **                                                                                                                            | _       | TAOA               | 10/25/2011         | Initial release.                                                   |
| *A                                                                                                                            | 5567513 | TAOA               | 01/06/2017         | Migrated Spansion datasheet "DS04–21360–5E" into Cypress Template. |

Document Number: 002-08433 Rev. \*A



### Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Touch Sensing

**USB Controllers** 

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things Lighting & Power Control cypress.com/powerpsoc Memory **PSoC** 

cypress.com/iot cypress.com/memory cypress.com/psoc cypress.com/touch cypress.com/usb

cypress.com/wireless

### PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

### **Cypress Developer Community**

Forums | WICED IoT Forums | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2000-2017, This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"), This document. including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners

Document Number: 002-08433 Rev. \*A Revised January 6, 2017 Page 25 of 25

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Phase Locked Loops - PLL category:

Click to view products by Cypress manufacturer:

Other Similar products are found below:

ADF4152HVBCPZ-RL7 HMC440QS16GTR LC72135MA-Q-AE SL28EB725ALI HMC698LP5ETR HMC699LP5ETR HMC700LP4TR LC7185-8750-E MB15E07SLPFV1-G-BND-6E1 XRT8001ID-F ATA8404C-6DQY-66 PI6C2409-1HWE ATA8405C-6DQY-66 MAX2870ETJ+T PI6C2409-1HWEX CYW170-01SXC HMC764LP6CETR HMC767LP6CETR HMC820LP6CETR HMC828LP6CETR HMC834LP6GETR ispPAC-CLK5410D-01SN64C SI4113-D-GM 82V3002APVG PI6C2405A-1WE CY22050KFI CY25200KFZXC CY29973AXI CY2XP22ZXI W232ZXC-10 CDCE937QPWRQ1 CY2077FZXI CY2546FC CY2XF23FLXIT CYISM560BSXC LMX2430TMX/NOPB HMC837LP6CETR HMC831LP6CETR ATA8404C-6DQY-66 ADF4155BCPZ-RL7 MB15E07SRPFT-G-BNDE1 NB3N5573DTG MAX2660EUT+T SI4123-D-GT SI4112-D-GM NB4N441MNR2G 9DB433AGILFT ADF4116BRUZ-REEL7 ADF4153ABCPZ MAX2682EUT+T