## C- <br> CYPRESS

The following document contains information on Cypress products. The document has the series name, product name, and ordering part numbering with the prefix "MB". However, Cypress will offer these products to new and existing customers with the series name, product name, and ordering part number with the prefix "CY".

## How to Check the Ordering Part Number

1. Go to www.cypress.com/pcn.
2. Enter the keyword (for example, ordering part number) in the SEARCH PCNS field and click Apply.
3. Click the corresponding title from the search results.
4. Download the Affected Parts List file, which has details of all changes

For More Information
Please contact your local sales office for additional information about Cypress products and solutions.

## About Cypress

Cypress is the leader in advanced embedded system solutions for the world's most innovative automotive, industrial, smart home appliances, consumer electronics and medical products. Cypress' microcontrollers, analog ICs, wireless and USB-based connectivity solutions and reliable, high-performance memories help engineers design differentiated products and get them to market first. Cypress is committed to providing customers with the best support and development resources on the planet enabling them to disrupt markets by creating new product categories in record time. To learn more, go to www.cypress.com.

## Description

MB39C502 is a single output step down DC/DC controller using external FETs. It achieves the high efficiency with "Enhanced Low Power Mode (LPM) Operation" in light load. In Enhanced LPM, this controller operates that the quiescent current is reduced only $30 \mu \mathrm{~A}$ and the switching frequency is fallen by extending on time. These operations enable to improve the efficiency in light load. Internal compensation circuit with current mode architecture and internal boost switch allow reducing the BOM parts and the component area.

## Features

■ High Efficiency with Enhanced LPM Operation

- Automatic Transition for PFM/PWM

■ Enhanced LPM Operation Transferred by SLP_N Assertion

- Over Current Alerting

■ Reference Voltage Accuracy: $\pm 1 \%$
■ Output Voltage Range $: 0.7 \mathrm{~V}$ to 2.0 V (MB39C502)
: 2.4 V to 3.5 V (MB39C503)
: fixed 5V (MB39C504)
■ VIN Input Voltage Range : 4.0V to 25 V (MB39C502/C503)
: 5.4 V to 25 V (MB39C504)
■ VDD Input Voltage Range: 4.5V to 5.5V (MB39C502/C503)
■ Internal 5V LDO with Switchover (MB39C504)
■ Fixed Frequency Emulated On-Time Control: 800kHz

- Current Mode Architecture with Internal Compensation Circuit
- Internal Boost Switch

■ Fixed 700 s Soft Start Time without Load Dependence
■ Internal Discharge FET

- Power Good Monitor

■ Enhanced Protection Functions: OVP, UVP, ILIM

- Thermal Shutdown

■ Small $3 \mathrm{~mm} \times 3 \mathrm{~mm} \times 0.75 \mathrm{~mm}$ QFN16 Package

## Applications

- Point of Load VR for Note PC
- General Purpose Step Down Regulator


## Contents

1. Typical Application .....  3
2. Pin Configuration ..... 4
3. Pin Configuration .....  6
4. Block Diagram ..... 8
5. Absolute Maximum Rating ..... 10
6. Recommended Operating Conditions ..... 11
7. Electrical Characteristics ..... 13
8. Protections and Power Good function. ..... 22
8.1 Description ..... 22
8.2 Timing Chart ..... 23
9. Enhanced LPM Description ..... 27
9.1 Ultra Low Quiescent Current. ..... 28
9.2 Extended On Time ..... 28
9.3 Timing Chart of Enhanced LPM ..... 29
10. Over Current Alerting Description. ..... 30
11. Application Note ..... 31
11.1 Setting Operating Conditions ..... 31
11.1.1 Setting Output Voltage ..... 31
11.1.2 Setting Over Current Limitation and Over Current Alerting ..... 31
11.2 Selection Parts ..... 32
11.2.1 Selection of Smoothing Inductor ..... 32
11.2.2 Selection of Switching FET ..... 33
11.2.3 Selection of Fly Back Diode ..... 35
11.2.4 Selection of Boost Diode. ..... 35
11.2.5 Selection of Input Capacitor ..... 36
11.2.6 Selection of Output Capacitor ..... 37
11.2.7 Selection of Boost Capacitor ..... 38
11.2.8 Selection of VDD Capacitor ..... 39
11.2.9 Selection of VCC Capacitor and Resistor ..... 39
11.3 Layout ..... 40
12. Ordering Information ..... 43
13. Package Dimensions ..... 44
14. Major Changes ..... 45

## 1. Typical Application

(MB39C502/C503)

(MB39C504)


## 2. Pin Configuration

(MB39C502/C503)


MB39C502/503/504


## 3. Pin Configuration

(MB39C502/C503)

| Pin Number | Pin Name | I/O |  |
| :--- | :--- | :--- | :--- |
| 1 | ILIM(*1) | I | Connect to VCC terminal. |
| 2 | ALERT_N | O | Open drain output terminal with over current alerting. |
| 3 | VDD | I | Power supply voltage input terminal of switching FET gate driver. |
| 4 | DRVL | O | Low side switching FET gate driver output terminal. |
| 5 | PGND | - | Power ground. |
| 6 | LX | - | Inductor and high side switching FET source connection terminal. |
| 7 | VIN | I | Power supply of switching regulator input terminal. |
| 8 | DRVH | O | High side switching FET gate driver output terminal. |
| 9 | BST | I | Boost capacitor connection terminal. |
| 10 | CSP | I | Enable input of PWM controller. <br> When turning on, apply greater than 0.65V and less than 5.5V. When turning off, apply less <br> than 0.25V. |
| 11 | CSN | I | Current sensing positive input terminal. |
| 12 | FB | I | Current sensing negative input terminal. |
| 13 | SLP_N | I | Low power mode signal input terminal. <br> Transferred to low power mode by connecting to "L" level |
| 14 | PWRGD | O | Open drain output terminal with power good. |
| 15 | VCC | I | Power supply voltage input terminal of PWM controller. |
| 16 | AGND | - | Analog ground. |
| EP |  |  |  |

*1: ILIM terminal should be fixed to connect to VCC terminal.

MB39C502/503/504
(MB39C504)

| Pin Number | Pin Name | I/O |  |
| :--- | :--- | :--- | :--- |
| 1 | ILIM(*1) | I | Connect to VCC terminal whenever. |
| 2 | VOUT | I | DCDC output voltage input for switchover. |
| 3 | LDO5 | O | 5V LDO output terminal. |
| 4 | DRVL | O | Low side switching FET gate driver output terminal. |
| 5 | PGND | - | Power ground. |
| 6 | LX | - | Inductor and high side switching FET source connection terminal. |
| 7 | VIN | I | Power supply of switching regulator input terminal. |
| 8 | DRVH | O | High side switching FET gate driver output terminal. |
| 9 | BST | I | Boost capacitor connection terminal. |
| 10 | EN | I | Enable input of PWM controller. <br> When turning on, apply greater than 2.5V and less than 25V. When turning off, apply less <br> than 0.6V. |
| 11 | CSP | I | Current sensing positive input terminal. |
| 12 | VOUTS | I | DCDC output voltage input terminal. |
| 13 | SLP_N | I | Low power mode signal input terminal. <br> Transferred to low power mode by connecting to "L" level |
| 14 | PWRGD | O | Open drain output terminal with power good. |
| 15 | VCC | I | Power supply voltage input terminal of PWM controller. |
| 16 | AGND | - | Analog ground. |
| EP | I |  |  |

*1: ILIM terminal should be fixed to connect to VCC terminal.

MB39C502/503/504

## 4. Block Diagram

(MB39C502/C503)


MB39C502/503/504
(MB39C504)


## 5. Absolute Maximum Rating

(MB39C502/C503/C504)

| Parameter | Symbol | Condition | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Power supply voltage | $\mathrm{V}_{\text {VIN }}$ | VIN input voltage | -0.3 | +28 | V |
|  | V vcc | VCC input voltage | -0.3 | +6.5 | V |
|  | $\mathrm{V}_{\text {VDD }}$ | VDD input voltage (MB39C502/C503) | -0.3 | +6.5 | V |
|  | $V_{\text {vout }}$ | VOUT input voltage (MB39C504) | -0.3 | +6.5 | V |
| Terminal voltage | $\mathrm{V}_{\text {BST }}$ | BST bias voltage | -0.3 | +34.5 | V |
|  | $\mathrm{V}_{\text {LX }}$ | LX switching voltage | -2 | +28 | V |
|  | $\mathrm{V}_{\text {FB }}$ | FB input voltage (MB39C502/C503) | -0.3 | $\mathrm{V}_{\mathrm{vcc}}+0.3$ | V |
|  | $\mathrm{V}_{\text {vouts }}$ | VOUTS input voltage | -0.3 | +6.5 | V |
|  | $\mathrm{V}_{\text {InPut }}$ | ILIM input voltage | -0.3 | $\mathrm{V}_{\mathrm{vcc}}+0.3$ | V |
|  | $\mathrm{V}_{\text {CS }}$ | CSP, CSN input voltage | -0.3 | +6.5 | V |
|  |  | EN input voltage (MB39C502/C503) | -0.3 | +6.5 | V |
|  | $V_{\text {EN }}$ | EN input voltage (MB39C504) | -0.3 | +28 | V |
|  | $\mathrm{V}_{\text {SLP }}$ | SLP_N input voltage | -0.3 | +6.5 | V |
|  | $\mathrm{V}_{\text {NOD }}$ | PWRGD, ALERT_N bias voltage | -0.3 | +6.5 | V |
| Difference voltage | $\mathrm{V}_{\text {BST-LX }}$ | BST-LX difference voltage | -0.3 | +6.5 | V |
|  | $V_{\text {BST-VDD }}$ | BST-VDD difference voltage (MB39C502/C503) | - | +28 | V |
|  | $\mathrm{V}_{\text {BST-LDO5 }}$ | BST-VOUT, LDO5 difference voltage (MB39C504) | - | +28 | V |
|  | $\mathrm{V}_{\text {GND }}$ | AGND-PGND difference voltage | -0.3 | +0.3 | V |
|  | $\mathrm{V}_{\text {CSP-CSN }}$ | CSP-CSN difference voltage | -0.3 | +0.3 | V |
| Output current | $\mathrm{I}_{\text {DRV }}$ | DRVH, DRVL DC current | -60 | +60 | mA |
|  | $\mathrm{I}_{\text {NOD }}$ | PWRGD | - | +2 | mA |
|  | $\mathrm{I}_{\text {ALERT }}$ | ALERT_N sink current (MB39C502/C503) | - | +2 | mA |
| Power dissipation | PD | $\mathrm{Ta} \leq \pm 25^{\circ} \mathrm{C}$ | - | 2100(*1) | mW |
| Storage temperature | $\mathrm{T}_{\text {StG }}$ | - | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

*1: When the IC is mounted on $10 \mathrm{~cm} \times 10 \mathrm{~cm}$ four-layer square epoxy board. IC is mounted on a four-layer epoxy board, which terminal bias, and the IC's thermal pad is connected to the epoxy board.

## WARNING

- Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.


## 6. Recommended Operating Conditions

(MB39C502/C503/C504)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Power supply voltage | $\mathrm{V}_{\mathrm{VIN}}$ | VIN input voltage (MB39C502/C503) | 4.0 | - | 25 | V |
|  | $\mathrm{V}_{\mathrm{VIN}}$ | VIN input voltage (MB39C504) | 5.4 | - | 25 | V |
|  | $\mathrm{V}_{\mathrm{vcc}}$ | VCC input voltage | 4.5 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {VDD }}$ | VDD input voltage (MB39C502) | 4.5(*1) | - | 5.5 | V |
|  | $\mathrm{V}_{\text {VDD }}$ | VDD input voltage (MB39C503) | 4.5 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {LDO5 }}$ | VOUT input voltage (MB39C504) | 4.5 | - | 5.5 | V |
| Terminal voltage | $\mathrm{V}_{\text {BST }}$ | BST bias voltage | 0 | - | 30.5 | V |
|  | $\mathrm{V}_{\mathrm{LX}}$ | LX switching voltage | -1 | - | 25 | V |
|  | VInput | FB, ILIM input voltage (MB39C502/C503) | 0 | - | V vcc | V |
|  | $\mathrm{V}_{\text {InPUT }}$ | ILIM input voltage (MB39C504) | 0 | - | $\mathrm{V}_{\mathrm{vcc}}$ | V |
|  | $\mathrm{V}_{\text {cs }}$ | CSP, CSN input voltage (MB39C502) | 0 | - | 2.0 | V |
|  | $\mathrm{V}_{\text {cS }}$ | CSP, CSN input voltage (MB39C503) | 0 | - | 3.5 | V |
|  | $\mathrm{V}_{\text {cs }}$ | CSP, CSN, VOUTS input voltage (MB39C504) | 0 | - | 5.5 | V |
|  | $V_{\text {EN }}$ | EN, SLP_N input voltage (MB39C502/C503) | 0 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {EN }}$ | EN input voltage (MB39C504) | 0 | - | 25 | V |
|  | $\mathrm{V}_{\text {SLP }}$ | SLP_N input voltage (MB39C504) | 0 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {NOD }}$ | PWRGD, ALERT_N bias voltage (MB39C502/C503) | 0 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {NOD }}$ | PWRGD bias voltage (MB39C504) | 0 | - | 5.5 | V |
| Difference voltage | $\mathrm{V}_{\text {BST-LX }}$ | BST-LX difference voltage | 0 | - | 5.5 | V |
|  | $V_{\text {BSTVID }}$ | BST-VDD difference voltage (MB39C502/C503) | - | - | 25 | V |
|  | $\mathrm{V}_{\text {BST-LDO5 }}$ | BST-VOUT, LDO5 difference voltage (MB39C504) | - | - | 25 | V |
|  | $\mathrm{V}_{\text {GND }}$ | AGND-PGND difference voltage | -0.05 | - | 0.05 | V |
|  | $\mathrm{V}_{\text {CSP.CSN }}$ | CSP-CSN difference voltage | 0 | - | 35 | mV |
| Output current | $\mathrm{I}_{\text {DRV }}$ | DRVH, DRVL DC current | -45 | - | 45 | mA |
|  | $I_{\text {NOD }}$ | PWRGD, ALERT_N sink current | - | - | 1 | mA |
| BST capacitor | $\mathrm{C}_{\text {BST }}$ | Connect BST to LX capacitor | - | 0.47 | - | $\mu \mathrm{F}$ |
| VCC capacitor | Cvcc | Connect VCC to AGND capacitor | - | 1.0 | - | $\mu \mathrm{F}$ |
| VDD capacitor | CVDD | Connect VDD to PGND capacitor (MB39C502/C503) | - | 4.7 | - | $\mu \mathrm{F}$ |
| LDO5 capacitor | Cldos | Connect LDO5 to PGND capacitor(MB39C504) | - | 4.7 | - | $\mu \mathrm{F}$ |
| Operating ambient temperature | $\mathrm{T}_{\text {A }}$ | Ambient temperature | -30 | - | 85 | ${ }^{\circ} \mathrm{C}$ |

*1: This VDD minimum input voltage indicates dynamic input range below 1ms. Refer to figure (next page) about the static VDD minimum input voltage.


## WARNING

- $\quad$ The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
- Always use semiconductor devices within their recommended operating condition ranges.
- Operation outside these ranges may adversely affect reliability and could result in device failure.
- No warranty is made with respect to use, conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.


## 7. Electrical Characteristics

(MB39C502)
$\mathrm{VIN}=7.4 \mathrm{~V}, \mathrm{VDD}, \mathrm{BST}$ and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| REFERENCE VOLTAGE |  |  |  |  |  |  |
| Internal reference voltage | $V_{\text {REF }}$ | This voltage is compared to feedback voltage. $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | 0.693 | 0.700 | 0.707 | V |
|  |  | $\mathrm{Ta}=-10^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 0.686 | - | 0.714 | V |
| FB input current | $\mathrm{I}_{\text {fB }}$ | $\mathrm{VFB}=1.0 \mathrm{~V}$ | -0.1 | - | 0.1 | $\mu \mathrm{A}$ |
| ENABLE, SLP_N |  |  |  |  |  |  |
| Enable condition | $\mathrm{V}_{\text {EN }}$ | Enable voltage range | 0.65 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {DSB }}$ | Disable voltage range | 0 | - | 0.25 | V |
| EN input current | $\mathrm{I}_{\text {E }}$ | $\mathrm{V}_{\text {EN }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| SLP_N enable condition | $\mathrm{V}_{\text {SLPDSB }}$ | LPM disable voltage range | 0.65 | - | 5.5 | V |
|  | Vslpen | LPM enable voltage range | 0 | - | 0.35 | V |
| SLP_N input current | $\mathrm{I}_{\text {SLP_N }}$ | $\mathrm{V}_{\text {SLP_N }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| SUPPLY CURRENT |  |  |  |  |  |  |
| VDD supply current | IvDDPwM | VDD, VCC input current at PWM operating. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 380 | 760 | $\mu \mathrm{A}$ |
|  | Ivdopfm | VDD, VCC input current at idle state in PFM operation. Static 0A inductor current. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 180 | 360 | $\mu \mathrm{A}$ |
|  | IVdDLPM | VDD, VCC input current at idle state in LPM operation. Static 0A inductor current. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 30 | 60 | $\mu \mathrm{A}$ |
| VDD shutdown current | IVIDSDN | VDD, VCC input current at $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| VIN supply current | IVIN | $\mathrm{V}_{\text {VIN }}=25 \mathrm{~V}$ | - | 10 | 15 | $\mu \mathrm{A}$ |
| VIN shutdown current | Ivinson | VIN input current at $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| UNDER VOLTAGE LOCKOUT |  |  |  |  |  |  |
| VCC UVLO threshold | V UVLO | UVLO release voltage | 3.99 | 4.14 | 4.29 | V |
|  | $\mathrm{V}_{\text {HYS }}$ | Hysteresis | 0.005 | 0.070 | 0.200 | V |
| SOFT START, DISCHARGE |  |  |  |  |  |  |
| Period of power on reset | $\mathrm{t}_{\text {POR }}$ | From enable ON to the switching initiating. | 200 | - | 1000 | $\mu \mathrm{s}$ |
| Ramp up time | $\mathrm{t}_{\text {ss }}$ | From the switching initiating after enable ON to the output voltage reaches $95 \%$. | 598 | 665 | 732 | $\mu \mathrm{s}$ |
| Discharge resistance | $\mathrm{R}_{\text {DISCHG }}$ | VOUT $=0.2 \mathrm{~V}$, discharge enable. | 50 | 100 | 200 | $\Omega$ |
| Discharge ends voltage | $\mathrm{V}_{\text {DISCHG }}$ | $\mathrm{V}_{\text {CSN }}$ voltage. | 0.07 | 0.10 | 0.13 | V |

MB39C502/503/504
$\mathrm{VIN}=7.4 \mathrm{~V}$, VDD, BST and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
(MB39C502)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| ON TIMER |  |  |  |  |  |  |
| On time | ton | $\mathrm{V}_{\text {VIN }}=7.4 \mathrm{~V}, \mathrm{~V}_{\text {CSN }}=1.2 \mathrm{~V}$ | 193 | 210 | 227 | ns |
| Minimum on time | $\mathrm{t}_{\text {minon }}$ | $\mathrm{V}_{\mathrm{VIN}}=7.4 \mathrm{~V}, \mathrm{~V}_{\text {CSN }}=0.2 \mathrm{~V}$ | 80 | 120 | - | ns |
| Minimum off time | $\mathrm{t}_{\text {minoff }}$ |  | - | 200 | 400 | ns |
| CURRENTLIMITATION |  |  |  |  |  |  |
| Current limitation threshold | $\mathrm{V}_{\text {ILIMIT }}$ | CSP-CSN difference voltage at ILIM connects to VCC. | 19.0 | 24.0 | 29.0 | mV |
| ILIM input current | ІІІм | $\mathrm{V}_{\text {ILIM }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| CSP, CSN input current | $\mathrm{I}_{\text {cs }}$ | $\mathrm{V}_{\text {CS }}=1.2 \mathrm{~V}$ | -5.0 | -2.0 | - | $\mu \mathrm{A}$ |
| OVER AND UNDER VOLTAGE PROTECTION |  |  |  |  |  |  |
| Over voltage threshold ratio | RTov | For target output voltage. At output voltage increasing. | 110 | 115 | 125 | \% |
| Propagation delay of OV | tov | - | 4 | 10 | 25 | $\mu \mathrm{s}$ |
| Under voltage threshold ratio | RTuv | For target output voltage. At output voltage decreasing. | 65 | 70 | 75 | \% |
| Propagation delay of UV | tuv | - | 40 | 100 | 200 | $\mu \mathrm{s}$ |
| POWER GOOD MONITOR |  |  |  |  |  |  |
| Power good threshold ratio | $\mathrm{RT}_{\mathrm{PG}}$ | For target output voltage. At output voltage increasing. | 86 | 92 | 98 | \% |
| Hysteresis Ratio | $\mathrm{RT}_{\text {HYS }}$ | - | 3 | 5 | 7 | \% |
| Propagation delay | $\mathrm{t}_{\mathrm{PG}}$ | Power good | 20 | 50 | 200 | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {PB }}$ | Power bad | 4 | 10 | 25 | $\mu \mathrm{s}$ |
| PWRGD leak current | $\mathrm{I}_{\text {LKPG }}$ | $\mathrm{V}_{\text {PWRGD }}=5.5 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| PWRGD output voltage "L" level | Volpg | $I_{\text {PWRGD }}=1 \mathrm{~mA}$ sink | - | 0.05 | 0.10 | V |
| THERMAL SHUT DOWN |  |  |  |  |  |  |
| Shut down temperature | $\mathrm{T}_{\text {TSDH }}$ | Shut down temperature. | - | 150(*1) | - | ${ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\text {TSDL }}$ | Exited temperature from thermal shut down state. | - | 125(*1) | - | ${ }^{\circ} \mathrm{C}$ |
| OVER CURRENT ALERTING |  |  |  |  |  |  |
| Over current alerting threshold ratio | $\mathrm{RT}_{\text {ALT }}$ | For target current limitation. At output current increasing. | 78 | 85 | 92 | \% |
| Propagation delay | $\mathrm{t}_{\text {ALton }}$ | On alerting assertion | 20 | 50 | 200 | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {Altoff }}$ | On alerting de-assertion | 3 | 10 | 25 | $\mu \mathrm{s}$ |
| ALERT_N leak current | $I_{\text {LKalt }}$ | $\mathrm{V}_{\text {ALERT_N }}=5.5 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| ALERT_N output voltage "L" level | Volalt | $\mathrm{I}_{\text {ALERT_n }}=1 \mathrm{~mA}$ sink | - | 0.05 | 0.10 | V |

*1: No production tested, ensure by design.

MB39C502/503/504
$\mathrm{VIN}=7.4 \mathrm{~V}, \mathrm{VDD}, \mathrm{BST}$ and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
(MB39C502)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DRIVER |  |  |  |  |  |  |
| High side on resistance | R нон | At 100 mA current sourcing | - | 3(*1) | - | $\Omega$ |
|  | $\mathrm{R}_{\mathrm{HOL}}$ | At 100 mA current sinking | - | 1(*1) | - | $\Omega$ |
| Low side on resistance | $\mathrm{R}_{\text {LOH }}$ | At 100 mA current sourcing | - | 4(*1) | - | $\Omega$ |
|  | $\mathrm{R}_{\text {LOL }}$ | At 100 mA current sinking | - | 0.75(*1) | - | $\Omega$ |
| High side source current | $\mathrm{I}_{\text {SRCH }}$ | $\mathrm{V}_{\text {DRVH }}=2.5 \mathrm{~V}$ | - | 0.7(*1) | - | A |
| High side sink current | $\mathrm{I}_{\text {SINKH }}$ | $\mathrm{V}_{\text {DRVH }}=2.5 \mathrm{~V}$ | - | 1.1(*1) | - | A |
| Low side source current | $\mathrm{I}_{\text {SRCL }}$ | $\mathrm{V}_{\text {DRVL }}=2.5 \mathrm{~V}$ | - | 0.5(*1) | - | A |
| Low side sink current | $\mathrm{I}_{\text {SINKL }}$ | $\mathrm{V}_{\text {DRVL }}=2.5 \mathrm{~V}$ | - | 1.7(*1) | - | A |
| Dead time | $t_{\text {DEAD }}$ | From DRVH turn off to DRVL turn on. And reverse it. | 10 | 20 | - | ns |
| BOOST SWITCH |  |  |  |  |  |  |
| Boost switch on resistance | $\mathrm{R}_{\text {BST }}$ | $\mathrm{l}_{\text {BST }}=10 \mathrm{~mA}$ | - | 30 | 50 | $\Omega$ |
| BST leak current | $\mathrm{I}_{\text {LKBST }}$ | $\mathrm{V}_{\text {BST }}=30 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |

*1: No production tested, ensure by design.
$\mathrm{VIN}=7.4 \mathrm{~V}, \mathrm{VDD}, \mathrm{BST}$ and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
(MB39C503)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| REFERENCE VOLTAGE |  |  |  |  |  |  |
| Internal reference voltage | $V_{\text {REF }}$ | This voltage is compared to feedback voltage. $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | 0.99 | 1.00 | 1.01 | V |
|  |  | $\mathrm{Ta}=-10^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 0.98 | - | 1.02 | V |
| FB input current | $\mathrm{I}_{\text {fB }}$ | $\mathrm{VFB}=1.0 \mathrm{~V}$ | -0.1 | - | 0.1 | $\mu \mathrm{A}$ |
| ENABLE, SLP_N |  |  |  |  |  |  |
| Enable condition | $\mathrm{V}_{\text {EN }}$ | Enable voltage range | 0.65 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {DSB }}$ | Disable voltage range | 0 | - | 0.25 | V |
| EN input current | $\mathrm{I}_{\text {en }}$ | $\mathrm{V}_{\text {EN }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| SLP_N enable condition | $\mathrm{V}_{\text {SLPDSB }}$ | LPM disable voltage range | 0.65 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {SLpen }}$ | LPM enable voltage range | 0 | - | 0.35 | V |
| SLP_N input current | ISLP_N | $\mathrm{V}_{\text {SLP_N }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| SUPPLY CURRENT |  |  |  |  |  |  |
| VDD supply current | IvDDPWM | VDD, VCC input current at PWM operating. $T_{A}=25^{\circ} \mathrm{C}$ | - | 380 | 760 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {VIDPFM }}$ | VDD, VCC input current at idle state in PFM operation. Static OA inductor current. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 180 | 360 | $\mu \mathrm{A}$ |
|  | IVIDLPM | VDD, VCC input current at idle state in LPM operation. Static 0A inductor current. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 30 | 60 | $\mu \mathrm{A}$ |
| VDD shutdown current | IVIDSDN | VDD, VCC input current at $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| VIN supply current | $\mathrm{I}_{\text {IIN }}$ | $\mathrm{V}_{\mathrm{VIN}}=25 \mathrm{~V}$ | - | 10 | 15 | $\mu \mathrm{A}$ |
| VIN shutdown current | Ivinson | VIN input current at $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| UNDER VOLTAGE LOCKOUT |  |  |  |  |  |  |
| VCC UVLO threshold | $\mathrm{V}_{\text {UvLo }}$ | UVLO release voltage | 3.99 | 4.14 | 4.29 | V |
|  | $\mathrm{V}_{\mathrm{HYS}}$ | Hysteresis | 0.005 | 0.070 | 0.200 | V |
| SOFT START, DISCHARGE |  |  |  |  |  |  |
| Period of power on reset | $\mathrm{t}_{\text {POR }}$ | From enable ON to the switching initiating. | 200 | - | 1000 | $\mu \mathrm{s}$ |
| Ramp up time | tss | From the switching initiating after enable ON to the output voltage reaches $95 \%$. | 598 | 665 | 732 | $\mu \mathrm{s}$ |
| Discharge resistance | $\mathrm{R}_{\text {DISCHG }}$ | VOUT $=0.2 \mathrm{~V}$, discharge enable. | 50 | 100 | 200 | $\Omega$ |
| Discharge ends voltage | $\mathrm{V}_{\text {DISCHG }}$ | $\mathrm{V}_{\text {CSN }}$ voltage. | 0.07 | 0.10 | 0.13 | V |

$\mathrm{VIN}=7.4 \mathrm{~V}, \mathrm{VDD}, \mathrm{BST}$ and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
(MB39C503)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| ON TIMER |  |  |  |  |  |  |
| On time | ton | $\mathrm{V}_{\mathrm{VIN}}=7.4 \mathrm{~V}, \mathrm{~V}_{\text {CSN }}=3.3 \mathrm{~V}$ | 529 | 575 | 621 | ns |
| Minimum on time | $\mathrm{t}_{\text {minon }}$ | $\mathrm{V}_{\mathrm{VIN}}=7.4 \mathrm{~V}, \mathrm{~V}_{\text {CSN }}=0.2 \mathrm{~V}$ | 100 | 200 |  | ns |
| Minimum off time | $\mathrm{t}_{\text {MINOFF }}$ | - |  | 90 | 180 | ns |
| CURRENTLIMITATION |  |  |  |  |  |  |
| Current limitation threshold | $\mathrm{V}_{\text {ILIMIT }}$ | CSP-CSN difference voltage at ILIM connects to VCC. | 21.0 | 26.0 | 31.0 | mV |
| ILIM input current | İIM $^{\text {I }}$ | $\mathrm{V}_{\text {ILIM }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| CSP input current | $\mathrm{I}_{\text {CSP }}$ | $\mathrm{V}_{\text {CSP }}=3.3 \mathrm{~V}$ | - | 2.0 | 5.0 | $\mu \mathrm{A}$ |
| CSN input current | $\mathrm{I}_{\text {CSN }}$ | $\mathrm{V}_{\text {CSP }}=3.3 \mathrm{~V}$ | - | 8.0 | 20.0 | $\mu \mathrm{A}$ |
| OVER AND UNDER VOLTAGE PROTECTION |  |  |  |  |  |  |
| Over voltage threshold ratio | RTov | For target output voltage. At output voltage increasing. | 110 | 115 | 125 | \% |
| Propagation delay of OV | tov | - | 4 | 10 | 25 | $\mu \mathrm{s}$ |
| Under voltage threshold ratio | RTuv | For target output voltage. At output voltage decreasing. | 65 | 70 | 75 | \% |
| Propagation delay of UV | tuv | - | 40 | 100 | 200 | $\mu \mathrm{s}$ |
| POWER GOOD MONITOR |  |  |  |  |  |  |
| Power good threshold ratio | $R T_{\text {PG }}$ | For target output voltage. At output voltage increasing. | 86 | 92 | 98 | \% |
| Hysteresis Ratio | $\mathrm{RT}_{\text {HYS }}$ | - | 3 | 5 | 7 | \% |
| Propagation delay | $\mathrm{t}_{\mathrm{PG}}$ | Power good | 20 | 50 | 200 | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {PB }}$ | Power bad | 4 | 10 | 25 | $\mu \mathrm{s}$ |
| PWRGD leak current | $\mathrm{I}_{\text {LKPG }}$ | $\mathrm{V}_{\text {PWRGD }}=5.5 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| PWRGD output voltage "L" level | Volpg | $\mathrm{I}_{\text {PWRGD }}=1 \mathrm{~mA} \mathrm{sink}$ | - | 0.05 | 0.10 | V |
| THERMAL SHUT DOWN |  |  |  |  |  |  |
| Shut down temperature | $\mathrm{T}_{\text {TSDH }}$ | Shut down temperature. | - | 150(*1) | - | ${ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\text {TSDL }}$ | Exited temperature from thermal shut down state. | - | 125(*1) | - | ${ }^{\circ} \mathrm{C}$ |
| OVER CURRENT ALERTING |  |  |  |  |  |  |
| Over current alerting threshold ratio | $\mathrm{RT}_{\text {ALT }}$ | For target current limitation. At output current increasing. | 78 | 85 | 92 | \% |
| Propagation delay | $\mathrm{t}_{\text {ALton }}$ | On alerting assertion | 20 | 50 | 200 | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {ALTOFF }}$ | On alerting de-assertion | 3 | 10 | 25 | $\mu \mathrm{s}$ |
| ALERT_N leak current | $\mathrm{I}_{\text {LKALT }}$ | $\mathrm{V}_{\text {ALERT_N }}=5.5 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| ALERT_N output voltage "L" level | Volalt | $\mathrm{I}_{\text {ALERT_N }}=1 \mathrm{~mA}$ sink | - | 0.05 | 0.10 | V |

[^0]MB39C502/503/504
$\mathrm{VIN}=7.4 \mathrm{~V}, \mathrm{VDD}, \mathrm{BST}$ and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
(MB39C503)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DRIVER |  |  |  |  |  |  |
| High side on resistance | $\mathrm{R}_{\text {нон }}$ | At 100 mA current sourcing | - | 3(*1) | - | $\Omega$ |
|  | $\mathrm{R}_{\text {HOL }}$ | At 100 mA current sinking | - | 1(*1) | - | $\Omega$ |
| Low side on resistance | RLOH | At 100 mA current sourcing | - | 4(*1) | - | $\Omega$ |
|  | $\mathrm{R}_{\text {LOL }}$ | At 100mA current sinking | - | 0.75(*1) | - | $\Omega$ |
| High side source current | $\mathrm{I}_{\text {SRCH }}$ | $\mathrm{V}_{\text {DRVH }}=2.5 \mathrm{~V}$ | - | 0.7(*1) | - | A |
| High side sink current | $\mathrm{I}_{\text {SINKH }}$ | $\mathrm{V}_{\text {DRVH }}=2.5 \mathrm{~V}$ | - | 1.1(*1) | - | A |
| Low side source current | $\mathrm{I}_{\text {SRCL }}$ | $\mathrm{V}_{\text {DRVL }}=2.5 \mathrm{~V}$ | - | 0.5(*1) | - | A |
| Low side sink current | $\mathrm{I}_{\text {SINKL }}$ | $\mathrm{V}_{\text {DRVL }}=2.5 \mathrm{~V}$ | - | 1.7(*1) | - | A |
| Dead time | $t_{\text {DEAD }}$ | From DRVH turn off to DRVL turn on. And reverse it. | 10 | 20 | - | ns |
| BOOST SWITCH |  |  |  |  |  |  |
| Boost switch on resistance | $\mathrm{R}_{\text {BST }}$ | $\mathrm{I}_{\text {BST }}=10 \mathrm{~mA}$ | - | 30 | 50 | $\Omega$ |
| BST leak current | $I_{\text {LKBST }}$ | $\mathrm{V}_{\text {BST }}=30 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |

*1: No production tested, ensure by design.
$\mathrm{VIN}=7.4 \mathrm{~V}$, VOUT, BST and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
(MB39C504)

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| REFERENCE VOLTAGE |  |  |  |  |  |  |
| Internal reference voltage | $V_{\text {REF }}$ | This voltage is compared to feedback voltage. $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | 4.95 | 5.00 | 5.05 | V |
|  |  | $\mathrm{Ta}=-10^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 4.90 | - | 5.10 | V |
| VOUTS input current | Ivouts | $\mathrm{V}_{\text {vouts }}=5.0 \mathrm{~V}$ | 2.5 | 5.0 | 12.5 | $\mu \mathrm{A}$ |
| ENABLE, SLP_N |  |  |  |  |  |  |
| Enable condition | $V_{\text {EN }}$ | Enable voltage range | 2.5 | - | 25 | V |
|  | $V_{\text {DSB }}$ | Disable voltage range | 0 | - | 0.6 | V |
| EN input current | $\mathrm{I}_{\text {E }}$ | $\mathrm{V}_{\text {EN }}=5.0 \mathrm{~V}$ | - | 0.5 | 1.2 | $\mu \mathrm{A}$ |
| SLP_N enable condition | $\mathrm{V}_{\text {SLPDSB }}$ | LPM disable voltage range | 0.65 | - | 5.5 | V |
|  | $\mathrm{V}_{\text {SLPEN }}$ | LPM enable voltage range | 0 | - | 0.35 | V |
| SLP_N input current | ISLP_N | $\mathrm{V}_{\text {SLP_N }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| SUPPLY CURRENT |  |  |  |  |  |  |
| VOUT supply current | Ivoutpwm | VOUT, VCC input current at PWM operating. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 400 | 800 | $\mu \mathrm{A}$ |
|  | $I_{\text {Voutpfm }}$ | VOUT, VCC input current at idle state in PFM operation. Static OA inductor current. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 200 | 400 | $\mu \mathrm{A}$ |
|  | IvoutLPM | VOUT, VCC input current at idle state in LPM operation. Static OA inductor current. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 50 | 100 | $\mu \mathrm{A}$ |
| VOUT shutdown current | Ivoutson | VOUT, VCC input current at $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| VIN supply current | Ivin | $\mathrm{V}_{\mathrm{VIN}}=25 \mathrm{~V}$ | - | 20 | 30 | $\mu \mathrm{A}$ |
| VIN shutdown current | IVINSDN | VIN input current at $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| UNDER VOLTAGE LOCKOUT |  |  |  |  |  |  |
| VCC UVLO threshold | Vuvio | UVLO release voltage | 3.99 | 4.14 | 4.29 | V |
|  | $\mathrm{V}_{\mathrm{HYS}}$ | Hysteresis | 0.005 | 0.070 | 0.200 | V |
| SOFT START, DISCHARGE |  |  |  |  |  |  |
| Period of power on reset | $\mathrm{t}_{\text {Por }}$ | From enable ON to the switching initiating. | 300 | - | 1400 | $\mu \mathrm{s}$ |
| Ramp up time | $\mathrm{t}_{\text {ss }}$ | From the switching initiating after enable ON to the output voltage reaches $95 \%$. | 598 | 665 | 732 | $\mu \mathrm{s}$ |
| Discharge resistance | $\mathrm{R}_{\text {DISCHG }}$ | VOUT $=0.2 \mathrm{~V}$, discharge enable. | 50 | 100 | 200 | $\Omega$ |
| Discharge ends voltage | $\mathrm{V}_{\text {DISCHG }}$ | $\mathrm{V}_{\text {CSN }}$ voltage. | 0.07 | 0.10 | 0.13 | V |

$\mathrm{VIN}=7.4 \mathrm{~V}$, VOUT, BST and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.

| (MB39C504) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Condition | Value |  |  | Unit |
|  |  |  | Min | Typ | Max |  |
| ON TIMER |  |  |  |  |  |  |
| On time | ton | $\mathrm{V}_{\text {VIN }}=7.4 \mathrm{~V}, \mathrm{~V}_{\text {Vout }}=5.0 \mathrm{~V}$ | 802 | 872 | 942 | ns |
| Minimum on time | $\mathrm{t}_{\text {minon }}$ | $\mathrm{V}_{\text {VIN }}=7.4 \mathrm{~V}, \mathrm{~V}_{\text {Vout }}=0.2 \mathrm{~V}$ | 100 | 200 | - | ns |
| Minimum off time | $\mathrm{t}_{\text {MINOFF }}$ | - | - | 120 | 240 | ns |
| CURRENTLIMITATION |  |  |  |  |  |  |
| Current limitation threshold | $\mathrm{V}_{\text {ILIMIT }}$ | CSP-CSN difference voltage at ILIM connects to VCC. | 21.0 | 26.0 | 31.0 | mV |
| ILIM input current | ILIM $^{\text {l }}$ | $\mathrm{V}_{\text {ILIM }}=5.0 \mathrm{~V}$ | - | 0 | 0.1 | $\mu \mathrm{A}$ |
| CSP input current | $\mathrm{I}_{\text {csp }}$ | $\mathrm{V}_{\text {CSP }}=5.0 \mathrm{~V}$ | - | 2.0 | 5.0 | $\mu \mathrm{A}$ |
| CSN input current | $\mathrm{I}_{\text {CSN }}$ | $\mathrm{V}_{\text {CSN }}=5.0 \mathrm{~V}$ | - | 8.0 | 20.0 | $\mu \mathrm{A}$ |
| OVER AND UNDER VOLTAGE PROTECTION |  |  |  |  |  |  |
| Over voltage threshold ratio | RTov | For target output voltage. At output voltage increasing. | 110 | 115 | 125 | \% |
| Propagation delay of OV | tov | - | 4 | 10 | 25 | $\mu \mathrm{s}$ |
| Under voltage threshold ratio | RTuv | For target output voltage. At output voltage decreasing. | 65 | 70 | 75 | \% |
| Propagation delay of UV | tuv | - | 40 | 100 | 200 | $\mu \mathrm{s}$ |
| POWER GOOD MONITOR |  |  |  |  |  |  |
| Power good threshold ratio | $R \mathrm{~T}_{\text {PG }}$ | For target output voltage. At output voltage increasing. | 86 | 92 | 98 | \% |
| Hysteresis Ratio | $\mathrm{RT}_{\text {HYS }}$ | - | 3 | 5 | 7 | \% |
| Propagation delay | $\mathrm{t}_{\mathrm{PG}}$ | Power good | 20 | 50 | 200 | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {PB }}$ | Power bad | 4 | 10 | 25 | $\mu \mathrm{s}$ |
| PWRGD leak current | ILKPG | $\mathrm{V}_{\text {PWRGD }}=5.5 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| PWRGD output voltage "L" level | Volpg | $\mathrm{I}_{\text {PWRGD }}=1 \mathrm{~mA} \mathrm{sink}$ | - | 0.05 | 0.10 | V |
| THERMAL SHUT DOWN |  |  |  |  |  |  |
| Shut down temperature | $\mathrm{T}_{\text {TSDH }}$ | Shut down temperature. | - | 150(*1) | - | ${ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\text {TSDL }}$ | Exited temperature from thermal shut down state. | - | 125(*1) | - | ${ }^{\circ} \mathrm{C}$ |

*1: No production tested, ensure by design.

MB39C502/503/504
$\mathrm{VIN}=7.4 \mathrm{~V}$, VOUT, BST and EN connect to 5 V power supply, $\mathrm{PGND}, \mathrm{LX}=0 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.

| Parameter |  |  | (MB39C504) |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Symbol | Condition | Value |  |  |  |
|  |  |  | Min | Typ | Max |  |
| 5V LDO |  |  |  |  |  |  |
| Output voltage | $V_{\text {LDo5 }}$ | No switchover. <br> VOUT input voltage < 4.4V | 4.75 | 5.00 | 5.25 | V |
| Output current | ILDo5 | No switchover. $\mathrm{V}_{\mathrm{VIN}}=5.4 \mathrm{~V}$ | 25 | - | - | mA |
| Output short current | I Looss | No switchover. $V_{\text {LDO5 }}=0 \mathrm{~V}$ | - | 80 | 125 | mA |
| Switchover voltage | $\mathrm{V}_{\text {SWOVR }}$ | VOUT voltage rising. | 4.35 | 4.50 | 4.60 | V |
|  | $\mathrm{V}_{\text {HYS }}$ | Hysteresis voltage. | 0.08 | 0.10 | 0.12 | V |
| Startup time | tsldo5 | LDO5 voltage reaches to 4.2 V . $\mathrm{C}_{\text {LDO5 }}, \mathrm{C}_{\mathrm{vcC}}=1.0 \mu \mathrm{~F}$ | 100 | 150 | 400 | $\mu \mathrm{s}$ |
| DRIVER |  |  |  |  |  |  |
| High side on resistance | $\mathrm{R}_{\text {Hон }}$ | At 100 mA current sourcing | - | 3(*1) | - | $\Omega$ |
|  | $\mathrm{R}_{\mathrm{HoL}}$ | At 100mA current sinking | - | 1(*1) | - | $\Omega$ |
| Low side on resistance | $\mathrm{R}_{\text {LOH }}$ | At 100 mA current sourcing | - | 4(*1) | - | $\Omega$ |
|  | R LOL | At 100 mA current sinking | - | 0.75(*1) | - | $\Omega$ |
| High side source current | $\mathrm{I}_{\text {SRCH }}$ | $\mathrm{V}_{\text {DRVH }}=2.5 \mathrm{~V}$ | - | 0.7(*1) | - | A |
| High side sink current | $\mathrm{I}_{\text {SINKH }}$ | $\mathrm{V}_{\text {DRVH }}=2.5 \mathrm{~V}$ | - | 1.1(*1) | - | A |
| Low side source current | $\mathrm{I}_{\text {SRCL }}$ | $\mathrm{V}_{\text {DRVL }}=2.5 \mathrm{~V}$ | - | 0.5(*1) | - | A |
| Low side sink current | $\mathrm{I}_{\text {SINKL }}$ | $\mathrm{V}_{\text {DRVL }}=2.5 \mathrm{~V}$ | - | 1.7(*1) | - | A |
| Dead time | $t_{\text {DEAD }}$ | From DRVH turn off to DRVL turn on. And reverse it. | 10 | 20 | - | ns |
| BOOST SWITCH |  |  |  |  |  |  |
| Boost switch on resistance | $\mathrm{R}_{\text {BST }}$ | $\mathrm{I}_{\text {BST }}=10 \mathrm{~mA}$ | - | 30 | 50 | $\Omega$ |
| BST leak current | $\mathrm{I}_{\text {LKBST }}$ | $\mathrm{V}_{\text {BST }}=30 \mathrm{~V}$ | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |

*1: No production tested, ensure by design.

## 8. Protections and Power Good function

### 8.1 Description

(MB39C502/C503/C504)
This PWM Control IC has some protection functions UVLO, OVP, UVP, ILIM, and TSD for the assumed various power system failures. Details of these protections are written as follows.

## Under Voltage Lockout (UVLO)

The under voltage lockout (UVLO) protects ICs from malfunction and protects the system from destruction/deterioration, according to the reasons mentioned below.

■ Transitional state when the voltage inputs to VCC (5V power supply) terminal.

- Momentary decrease

To prevent such a malfunction, this function detects a voltage drop of the 5 V power supply, and stops IC operations. When the voltage of 5 V power supply exceeds the threshold voltage of the under voltage lockout protection circuit, the system is restored.

## Over Voltage Protection (OVP)

This function stops the output voltage when the output voltage has increased, and protects devices connected to the output. When the over voltage is detected, the controller is fixed that the high side switching FET is turned off and the low side switching FET is turned on with $10 \mu$ s propagation delay. When the enable is reentered, this fixed state is released and beginning soft start.

## Under Voltage Protection (UVP)

This function stops the output voltage when the output voltage has lowered, and protects devices connected to the output. When the under voltage is detected, the controller is fixed that the high side switching FET is turned off and the low side switching FET is turned off with $100 \mu s$ propagation delay. When the enable is reentered, this fixed state is released and beginning soft start.

## Over Current Limitation (ILIM)

This function limits the output current when it has increased, and protects devices connected to the output. This function detects the inductor valley current with current sense resister RSENSE. The differential voltage of the CSP-CSN terminals is amplified to x20 by internal current sense amplifier, and compared to the limit voltage of 480 mV fixed at internal preset condition. Until the amplified voltage fall the limit voltage, the high side switching FET is held in the off state. After the voltage has fallen below the limit voltage, the high side switching FET is placed into the ON state. This limits the lower bound of the inductor current and also restricts the over current. As a result, it becomes operation that the output voltage droops.

## Thermal Shutdown (TSD)

This function prevents the PWM Control IC from a thermal destruction. If the junction temperature reaches $+150^{\circ} \mathrm{C}$, the high side and low side switching FET are turned off. Then the discharge operation is carried out to discharge the output capacitor (The discharge operation continues until the state of the thermal shutdown released). If the junction temperature drops to $+125^{\circ} \mathrm{C}$, the soft start is automatically reactivated.

## Power Good (PWRGD)

Power good flag is hoisted at PWRGD terminal (Open Drain) to "Hi-Z" level with $50 \mu$ s propagation delay, when the output voltage becomes larger than $92 \%$ of the output setting voltage. It is related by the OVP protection written above. When the output voltage becomes lower than power good threshold level, the PWRGD terminal is changed to "L" level with $10 \mu$ s propagation delay.

MB39C502/503/504

State Table of Protection Function
(MB39C502/C503/C504)

| Protection Function | High Side <br> FET | Low Side <br> FET | Output <br> state | Remarks |
| :--- | :--- | :--- | :--- | :--- |
| Under Voltage Lockout (UVLO) | OFF | OFF | OFF | After releasing UVLO, the System is an automatic <br> restoration with soft start. |
| Over Voltage Protection (OVP) | OFF | ON | Latch <br> OFF | Latch stall. <br> It returns the System by enable reentry. |
| Under Voltage Protection (UVP) | OFF | OFF | Latch <br> OFF | Latch stall. <br> It returns the System by enable reentry. |
| Over Current Limitation (ILIM) | Switching | Switching | - | The output voltage is drooped with current limitation. |
| Thermal Shutdown (TSD) | OFF | OFF | OFF | After releasing TSD, the System is an automatic <br> restoration with soft start. |

### 8.2 Timing Chart

## Under Voltage Lockout Protection (UVLO)



Over Voltage Protection (OVP)


MB39C502/503/504

Under Voltage Protection (UVP)


Over Current Limitation (ILIM)


Thermal Shutdown (TSD)


## 9. Enhanced LPM Description

(MB39C502/C503/C504)
This PWM controller has some features for high efficiency technology with "Ultra low quiescent current" and "Extended on time" on asserting SLP_L signal from the system.

## Notes

- Perform transferring to Enhanced LPM in the static switching state after 2ms from EN turn on. The soft starting on the enabling Enhanced LPM does not allow this controller.
- In Enhanced LPM, maximum loading current is less than critical current of "Discontinuous Conductive Mode", in other words "pulse skip mode".

MB39C502/503/504


### 9.1 Ultra Low Quiescent Current

(MB39C502/C503/C504)
This controller has the feature of "Ultra low quiescent current" 30 uA in enhanced LPM. So that the IC power loss is effectively improved efficiency in DCDC light load.

### 9.2 Extended On Time

(MB39C502/C503/C504)
This controller uses feed forward on-time architecture with the information of input and output voltage. And this controller is transferred "Extended on-time" keeping the input and output voltage information in enhanced LPM. BY the on time is extended, gate drive loss is reduced by decreasing the switching frequency.
In Normal Operation
$\left.\begin{array}{c}\text { High side } \\ \text { gate }\end{array}\right]$

### 9.3 Timing Chart of Enhanced LPM

(MB39C502/C503/C504)
This controller is transferred to enhanced LPM synchronized the zero crossing of inductor current, and transferred to normal operation with 100 ns propagation delay avoid the switching period.


## 10. Over Current Alerting Description

(MB39C502/C503)
This controller has "Over Current Alerting" function. In near over current limitation range, the ALERT_N with Nch open drain terminal is change to "L" level. Over current alerting level is set $85 \%$ for over current limitation level.


## 11.Application Note

### 11.1 Setting Operating Conditions

### 11.1.1 Setting Output Voltage

The output voltage can be set by adjusting the setting output voltage resister ratio. Setting output voltage is calculated by the following formula.
(MB39C502)
$V_{\text {OUT }}=\frac{R 1+R 2}{R 2} \times 0.7$
(MB39C503/C504)
$V_{\text {OUT }}=\frac{R 1+R 2}{R 2} \times 1.0$
Vout : output setting voltage (V)
R1, R2 : Feedback resistor ( $\Omega$ )

The total resistor value ( $R 1+R 2$ ) of the setting output resistor should be selected up to $300 \mathrm{k} \Omega$.
When the output voltage setting value is higher than 1.2 V , select resistance that the current of $300 \mu \mathrm{~A}$ or more flows into feedback resistor.

### 11.1.2 Setting Over Current Limitation and Over Current Alerting

The over current limitation value can be set by adjusting the current sense resistor. Calculate the resister value by the following formula.
(MB39C502)
$R_{\text {SENSE }}=0.024 \times\left(I_{\text {LMIT }}-\frac{\Delta I_{L}}{2}-\frac{V_{\text {OUT }} \times 300 \times 10^{-9}}{L}\right)^{-1}$
(MB39C503/C504)
$R_{\text {SENSE }}=0.025 \times\left(I_{\text {LIMIT }}-\frac{\Delta I_{L}}{2}-\frac{V_{\text {OUT }} \times 300 \times 10^{-9}}{L}\right)^{-1}$
$R_{\text {SENSE }} \quad$ : Over current limitation value setting resister ( $\Omega$ )
ILIMIT : Over current limitation value (A)
$\Delta I_{L} \quad$ : Inductor ripple current peak to peak value (A)
Vout : Output Voltage (V)
$L \quad$ : Inductance (H)

The over current limitation value needs to set a sufficient margin against the maximum load current.
The over current alerting value is set with over current limitation value as following formula.
(MB39C503/C504)
$I_{\text {ALERT }}=\left(\frac{0.024}{R_{\text {SENSE }}}-\frac{V_{\text {OUT }} \times 300 \times 10^{-9}}{2 \times L}\right) \times 0.85+\frac{\Delta I_{L}}{2}$
$R_{\text {SENSE }} \quad$ : Over current limitation value setting resister ( $\Omega$ )
$I_{\text {ALERT }}$ : Over current Alerting value (A)
$\Delta I_{L} \quad$ : Inductor ripple current peak to peak value (A)
Vout : Output Voltage (V)
L : Inductance (H)

### 11.2 Selection Parts

### 11.2.1 Selection of Smoothing Inductor

(MB39C502/C503/C504)
As a rough guide, inductance of an inductor should keep the peak to peak value of inductor ripple current below 50\% of the maximum output current. The inductance fulfilling the above condition can be found by the following formula.

$$
L \geq \frac{V_{I N}-V_{\text {OUT }}}{L O R \times I_{\text {OUT_ } M A X}} \times \frac{V_{\text {OUT }}}{V_{I N} \times f_{S W}}
$$

$L \quad$ : Inductance (H)
IOUT_MAX : Maximum load current
LOR : Inductor ripple current peak to peak value - Maximum output current ratio (less than 0.5)
VIN : Power supply voltage (V)
$V_{\text {OUT }} \quad$ : Output Voltage (V)
$f_{S W} \quad$ : Switching frequency $(\mathrm{Hz})$

The minimum output current (critical current) in the condition that inductor current does not flow in reverse can be found by the following formula.
$I_{O C}=\frac{V_{O U T}}{2 \times L} \times \frac{V_{I N}-V_{O U T}}{V_{I N} \times f_{S W}}$
loc : Critical current (A)
L : Inductance (H)
$V_{I N} \quad$ : Power supply voltage (V)
Vout : Output voltage (V)
$f_{S W} \quad$ : Switching frequency $(\mathrm{Hz})$

The maximum value of the current flowing through the inductor needs to be found in order to determine whether the current flowing through the inductor is within the rated value. The maximum current flowing through the inductor can be found by the following formula.
$I_{L_{-} M A X} \geq I_{\text {OUT_M }_{-} M A X}+\frac{\Delta I_{L}}{2}$
$I_{\text {L_MAX }}:$ Maximum inductor current (A)
Iout_max : Maximum load current (A)
$\Delta I_{L} \quad$ : Inductor ripple current peak to peak value (A)

### 11.2.2 Selection of Switching FET

(MB39C502/C503/C504)
In general, MOSFET should be used with a 30 V absolute maximum rating. Obtain the maximum value of the current flowing through the switching FET in order to determine whether the current flowing through the switching FET is within the rated value. The maximum current flowing through the switching FET can be found by the following formula.
$I_{D_{-} M A X} \geq I_{\text {OUT_ }_{-} M A X}+\frac{\Delta I_{L}}{2}$
$I_{D \_M A X} \quad:$ Maximum switching FET drain current (A)
lout_max : Maximum load current (A)
$\Delta I_{L} \quad$ : Inductor ripple current peak to peak value (A)

In addition, find the loss of the switching FET in order to determine whether the allowable loss of the switching is within the rated value. The allowable loss of the high side FET can be found by the following formula.
$P_{\text {FET_HS }}=P_{\text {RON_HS }+R_{S W_{-} H S}}$
$P_{\text {FET_HS }}$ : Overall Loss of high side FET (W)
$P_{\text {RON_hs }}$ : Conduction loss of high side FET (W)
$P_{\text {Sw_hs }} \quad$ : Switching loss of high side FET (W)

The conduction loss of high side is followed as.
$P_{\text {RON_HS }}=I_{O U T \_M A X}{ }^{2} \times \frac{V_{O U T}}{V_{I N}} \times R_{\text {ON_HS }}$
$P_{\text {Ron_hs }}$ : Conduction loss of high side FET (W)
Iout_max : Maximum load current (A)
$V_{I N} \quad$ : Power supply voltage (V)
Vout : Output voltage (V)
Ron_hs : On resistance of high side FET ( $\Omega$ )

The switching loss of high side is followed as.
$P_{S W_{-} H S}=1.56 \times V_{I N} \times f_{S W} \times I_{\text {OUT_MAX }} \times Q_{S W}$
$P_{\text {SW_HS }}$ : Switching loss of high side FET (W)
$V_{I N} \quad$ : Power supply voltage (V)
$f_{S W} \quad$ : Switching frequency $(\mathrm{Hz})$
lout_max : Maximum load current (A)
QSw : Amount of high side FET gate switch electric charge (C)

MOSFET has a tendency where the gate drive loss increases because lower voltage product has the bigger amount of gate electric charge $\left(\mathrm{Q}_{\mathrm{G}}\right)$. Normally, we recommend a 4 V drive product, however, the idle period at light load (both the high side FET and the low side FET is off period) get longer and the gate drive voltage of the high side FET may decrease, in the automatic PFM/PWM transition. The voltage drops most at no load mode. At the time, confirm that the boost voltage (voltage between BST-LX pins) is a big enough value for the gate threshold value voltage of the high side FET.

If it is not enough, consider adding the boost diode, increasing the capacitor value of the capacitor or using a 2.5 V (or 1.8 V ) drive product to the high side FET.

The allowable loss of the low side FET can be found by the following formula.
$P_{F E T_{-} L S}=P_{\text {RON_}_{-} L S}=I_{O U T_{-} M A X}{ }^{2} \times\left(1-\frac{V_{O U T}}{V_{I N}}\right) \times R_{O N_{-} L S}$
$P_{\text {FET_Ls }}$ : Overall loss of low side FET (W)
$P_{\text {RON_Ls }}:$ Conduction loss of low side FET (W)
lout_max : Maximum output current (A)
$V_{I N} \quad$ : Switching power supply voltage (V)
$V_{\text {OUT }}$ : Output voltage (V)
$R_{\text {ON } \_s} \quad$ : On resistance of low side FET ( $\Omega$ )

In switching of low side FET, the transiting voltage between drain to source is generally small. The switching FET loss is omitted in this document as it is negligible.

### 11.2.3 Selection of Fly Back Diode

This device is improved by adding the fly back diode when the conversion efficiency improvement or the suppression of the low side FET fever is desired, although those are unnecessary to execute normally. The effect is achieved in the condition where the switching frequency is high or output voltage is lower. Select period for the electric current flow into fly back diode is limited to dead time period because the synchronous rectification system is adopted (as for the dead time, see "Electrical Characteristics"). Each rating for the fly back diode can be calculated by the following formula.
$I_{D} \geq I_{\text {OUT_ }_{-} M A X} \times f_{S W} \times\left(t_{D 1}+t_{D 2}\right)$
$I_{D} \quad:$ Forward current rating of SBD (A)
lout_max : Maximum load current (A)
$f_{S W} \quad$ : Switching frequency $(\mathrm{Hz})$
$t_{D 1}, t_{D 2}$ : Dead times (s)
$I_{F S M} \geq I_{\text {OUT_MAX }}+\frac{\Delta I_{L}}{2}$
$I_{\text {FSM }} \quad$ : Rated value of fly back diode (V)
Iout_max : Maximum output current (A)
$\Delta I_{L} \quad$ : Inductor ripple current peak to peak value (A)
$V_{R_{-} F L Y}>V_{I N}$
$V_{R_{1} F L Y} \quad$ : DC reversing voltage of fly back diode (V)
$V_{I N} \quad$ : Switching power supply voltage (V)

### 11.2.4 Selection of Boost Diode

(MB39C502)
Select a schottky barrier diode (SBD) that has a small forward voltage drop. The current to drive the gate of High-side FET flows to the SBD of the boost circuit. The average current can be found by the following formula. Select a boost diode that keep the average current below the current rating.
$I_{D} \geq Q_{G_{-} H S} \times f_{S W}$
$I_{D} \quad$ : Forward current (A)
QG_Hs : Total gate electric charge of high-side FET (C)
$f_{S W} \quad$ : Switching Frequency $(\mathrm{Hz})$

The rating of the boost diode can be found by the following formula.
$V_{R_{-} \text {BOOST }}>V_{I N}$
$V_{R_{-} \text {boost }}$ : Boost Diode DC reverse voltage (V)
$V_{I N} \quad$ : Switching power supply voltage (V)

### 11.2.5 Selection of Input Capacitor

(MB39C502/C503/C504)
Select the input capacitor whose ESR is as small as possible. The ceramic capacitor is an ideal. Use the tantalum capacitor and the polymer capacitor of low ESR when a mass capacitor is needed as the ceramic capacitor cannot support.
The ripple voltage is generated in the power supply voltage by the switching operation. Calculate the lower bound of input capacitor according to an allowable ripple voltage. Calculate the ripple voltage of the power supply from the following formula.

$$
\Delta V_{I N}=\frac{I_{\text {OUT_ }_{-} M A X}}{C_{I N}} \times \frac{V_{\text {OUT }}}{V_{I N} \times f_{S W}}+E S R \times\left(I_{\text {OUT_ }_{-} M A X}+\frac{\Delta I_{L}}{2}\right)
$$

$\Delta V_{I N} \quad$ : Power supply ripple voltage peak to peak value (V)
IoUt_max : Maximum load current (A)
$C_{I N} \quad$ : Input capacitance (F)
$V_{I N} \quad$ : Power supply voltage (V)
Vout : Output voltage (V)
$f_{S W} \quad$ : Switching frequency $(\mathrm{Hz})$
ESR : Series resistance component of input capacitor ( $\Omega$ )
$\Delta I_{L} \quad$ : Ripple current peak to peak value of inductor (A)

Capacitor has frequency characteristics, the temperature characteristics, and the voltage characteristics, etc. The effective capacitance might become extremely small depending on the use conditions. Note the effective capacitance in the use conditions.

Calculate ratings of the input capacitor by following formula.
$V_{C I N}>V_{I N}$
$V_{\text {CIN }} \quad$ : Withstand voltage of the input capacitor (V)
$V_{I N} \quad$ : Power supply voltage (V)

Irms $\geq I_{\text {OUT_ }_{-} M A X} \times \frac{\sqrt{V_{\text {OUT }} \times\left(V_{\text {IN }}-V_{\text {OUT }}\right)}}{V_{\text {IN }}}$
Irms : Allowable ripple current of input capacitor (effective value) (A)
lout_max : Maximum load current (A)
$V_{I N} \quad$ : Power supply voltage (V)
Vout : Output voltage (V)

### 11.2.6 Selection of Output Capacitor

Since a high ESR causes the output ripple voltage to increase, a low ESR capacitor is needs to be used in order to reduce the output ripple voltage. Generally, the ceramic capacitor is used as the output capacitor. With the switching ripple voltage taken consideration, the minimum capacitance required can be found by the following formula.
(MB39C502/C503/C504)
$C_{\text {OUT }} \geq \frac{1}{2 \pi \times f_{\text {SW }} \times\left(\Delta V_{\text {OUT }} / \Delta I_{L}-E S R\right)}$
Cout : Output capacitance (F)
$E S R \quad$ : Series resistance element of output capacitor $(\Omega)$
$\Delta V_{\text {out }} \quad$ : Output ripple voltage (V)
$\Delta I_{L} \quad$ : Inductor ripple current peak to peak value (A)

Also, it is necessary to unite a pole by the output capacitor and the output load with a zero by the internal compensation circuit, and to limit the crossover frequency. The minimum capacitance required can be found by the following formula.
(MB39C502)
$C_{\text {OUT }} \geq 42.5 \times 10^{-6} \times \frac{\mathrm{l}_{\text {OUT_MAX }}}{\mathrm{V}_{\text {OUT }}}$
(MB39C503)
$C_{\text {OUT }} \geq 49.0 \times 10^{-6} \times \frac{I_{\text {OUT_MAX }}}{V_{\text {OUT }}}$
(MB39C504)
$C_{\text {OUT }} \geq 21.7 \times 10^{-6} \times I_{\text {OUT_MAX }}$
(MB39C502)
$C_{\text {OUT }} \geq 0.59 \times 10^{-6} \times \frac{1}{R_{\text {SENSE }} \times V_{\text {OUT }}}$
(MB39C503)
$C_{\text {OUT }} \geq 0.67 \times 10^{-6} \times \frac{1}{R_{\text {SENSE }} \times V_{\text {OUT }}}$
(MB39C504)
$C_{\text {OUT }} \geq 0.27 \times 10^{-6} \times \frac{1}{R_{\text {SENSE }}}$
lout_max : Maximum output load current (A)
$V_{\text {OUt }} \quad$ : Output voltage (V)
$R_{\text {SENSE }} \quad$ : Over current limitation value setting resister ( $\Omega$ )

Moreover, the output capacitance is also derived from the allowable amount of overshoot and under shoot. Adjust the capacitance so that the overshoot/undershoot voltage should not exceed the target voltage range.

### 11.2.7 Selection of Boost Capacitor

To drive the gate of high side FET, the boost capacitor must have enough stored charge. $0.47 \mu \mathrm{~F}$ is assumed to be standard; however, it is necessary to adjust it when the high side FET $Q_{G}$ is big. Consider the capacitance calculated by the following formula as the lowest value for the boost capacitance and select a thing anymore.
(MB39C502/C503/C504)
$C_{B S T} \geq 10 \times Q_{G_{-} H S}$
$C_{B S T} \quad$ : Boost capacitance (F)
QG_Hs : Amount of high side FET gate charge (C)

Calculate ratings of the boost capacitor by the following formula.
(MB39C502/C503)
$V_{C B S T}>V_{V D D}$
(MB39C504)
$V_{C B S T}>V_{L D O 5}$
$V_{C B S T} \quad$ : Withstand voltage of the boost capacitor (V)
$V_{V D D} \quad$ : Input voltage of VDD terminal (V)
$V_{\text {LDO5 }} \quad$ : Input voltage of LDO5 terminal (V)

### 11.2.8 Selection of VDD Capacitor

$4.7 \mu \mathrm{~F}$ is assumed to be a standard, and when $\mathrm{Q}_{\mathrm{G}}$ of switching FET used large, it is necessary to adjust it. To suppress the ripple voltage by the switching FET gate drive, consider the capacitance calculated by the following formula as the lowest value for VDD Capacitor and select a thing any more.

Calculate ratings of the VDD terminal capacitor by the following formula.
(MB39C502/C503)
$C_{V D D} \geq 50 \times Q_{G}$
(MB39C504)
$C_{\text {LDO } 5} \geq 50 \times Q_{G}$
CVDD : VDD pin capacitance (F)
$C_{\text {LDO5 }} \quad$ : LDO5 pin capacitance ( F )
$Q_{G} \quad: \quad$ Total amount of high and low side FETs gate charge (C)

Calculate ratings of the VDD terminal capacitor by the following formula.
(MB39C502/C503)
$V_{C V D D}>V_{V D D}$
(MB39C504)
$V_{\text {CLDO5 }}>V_{\text {LDO5 }}$
$V_{C V D D} \quad$ : Withstand voltage of the VDD terminal capacitor (V)
$V_{V D D} \quad$ : Input voltage of VDD terminal (V)
$V_{C L D O 5}$ : Withstand voltage of the LDO5 terminal capacitor (V)
$V_{\text {LDO5 }} \quad$ : Input voltage of LDO5 terminal (V)

### 11.2.9 Selection of VCC Capacitor and Resistor

(MB39C502/C503)
Connect $1.0 \mu \mathrm{~F}$ between VCC to AGND terminal. Connect $10 \Omega$ between VCC to VDD terminal.
(MB39C504)
Connect $1.0 \mu \mathrm{~F}$ between VCC to AGND terminal. Connect $10 \Omega$ between VCC to LDO5 terminal.

### 11.3 Layout

(MB39C502/C503)
Consider the points listed below and do the layout design.

- Provide the ground plane as much as possible on the IC mounted face. Connect bypass capacitor connected with the VCC and VDD pins, and AGND pin of the switching system parts with switching system GND (PGND). Connect other GND connection pins with control system GND (AGND), and separate each GND, and try not to pass the heavy current path through the control system GND (AGND) as much as possible. In that case, connect control system GND (AGND) and switching system GND (PGND) at the single point of GND (PGND) directly below IC. Switching system parts are Input capacitor (C노) , Switching FET, fly back diode (SBD), inductor (L) and Output capacitor (Cout).
- Connect the switching system parts as much as possible on the surface. Avoid the connection through the through hole as much as possible.
- As for AGND pins of the switching system parts, provide the through hole at the proximal place, and connect it with GND of internal layer.
■ Pay the most attention to the loop composed of input capacitor ( $\mathrm{C}_{\mathrm{IN}}$ ), switching FET, and fly back diode (SBD). Consider parts are disposed mutually to be near for making the current loop as small as possible.
■ Place the bootstrap capacitor ( $\mathrm{C}_{\text {BST }}$ ) proximal to BST and LX pins of IC as much as possible.
■ Connect the line to the LX pin proximal to the drain pin of low-side FET. Also large electric current flows momentary in this net. Wire the line of width of about 0.8 mm as standard, and as short as possible.
- Large electric current flows momentary in the net of DRVH and DRVL pins connected with the gate of switching FET. Wire the line width of about 0.8 mm to be a standard, as short as possible. Take special care about the line of the DRVL pin, and wire the line as short as possible.
- By-pass capacitor ( $\mathrm{C}_{V c c}, \mathrm{C}_{V D D}$ ) connected with VCC, and VDD should be placed close to the pin as much as possible. Also connect the GND pin of the bypass capacitor with GND of internal layer in the proximal through-hole.
- Pull the feedback line to be connected to the FB pin of the IC separately from near the output capacitor pin, whenever possible. Consider the line connected with FB pins to keep away from a switching system parts as much as possible because it is sensitive to the noise.
Also, place the output voltage setting resistor connected to this line near IC, and try to shorten the line to the FB pin. In addition, for the internal layer right under the component mounting place, provide the control system GND (AGND) of few ripple and few spike noises, or provide the ground plane of the power supply as much as possible. Consider that the discharge current momentary flows into the CSN pin (about 10 mA at 1.0 V output voltage) when the DC/DC operation stops, and then sustain the width for the feedback line.
There is leaked magnetic flux around the inductor or backside of place equipped with inductor. Line and parts sensitive to noise should be considered to be placed away from the inductor (or backside of place equipped with inductor).


Layout example of switching components


Consider the points listed below and do the layout design.

- Provide the ground plane as much as possible on the IC mounted face. Connect bypass capacitor connected with the VCC and LDO5 pins, and AGND pin of the switching system parts with switching system GND (PGND). Connect other GND connection pins with control system GND (AGND), and separate each GND, and try not to pass the heavy current path through the control system GND (AGND) as much as possible. In that case, connect control system GND (AGND) and switching system GND (PGND) at the single point of GND (PGND) directly below IC. Switching system parts are Input capacitor ( $\mathrm{C}_{\mathrm{IN}}$ ), Switching FET, fly back diode (SBD), inductor (L) and Output capacitor (Cout).
■ Connect the switching system parts as much as possible on the surface. Avoid the connection through the through hole as much as possible.
- As for AGND pins of the switching system parts, provide the through hole at the proximal place, and connect it with GND of internal layer.
■ Pay the most attention to the loop composed of input capacitor ( $\mathrm{C}_{\mathrm{I}}$ ), switching FET, and fly back diode (SBD). Consider parts are disposed mutually to be near for making the current loop as small as possible.
■ Place the bootstrap capacitor ( $\mathrm{C}_{\text {BST }}$ ) proximal to BST and LX pins of IC as much as possible.
■ Connect the line to the LX pin proximal to the drain pin of low-side FET. Also large electric current flows momentary in this net. Wire the line of width of about 0.8 mm as standard, and as short as possible.
- Large electric current flows momentary in the net of DRVH and DRVL pins connected with the gate of switching FET. Wire the line width of about 0.8 mm to be a standard, as short as possible. Take special care about the line of the DRVL pin, and wire the line as short as possible.
- By-pass capacitor ( $\mathrm{C}_{\mathrm{Vcc}}, \mathrm{C}_{\mathrm{LDO5}}$ ) connected with VCC, and LDO5 should be placed close to the pin as much as possible. Also connect the GND pin of the bypass capacitor with GND of internal layer in the proximal through-hole.
- Pull the feedback line to be connected to the FB pin of the IC separately from near the output capacitor pin, whenever possible. Consider the line connected with FB pins to keep away from a switching system parts as much as possible because it is sensitive to the noise.
Also, place the output voltage setting resistor connected to this line near IC, and try to shorten the line to the FB pin. In addition, for the internal layer right under the component mounting place, provide the control system GND (AGND) of few ripple and few spike noises, or provide the ground plane of the power supply as much as possible. Consider that the discharge current momentary flows into the CSN pin (about 10 mA at 1.0 V output voltage) when the $D C / D C$ operation stops, and then sustain the width for the feedback line.
There is leaked magnetic flux around the inductor or backside of place equipped with inductor. Line and parts sensitive to noise should be considered to be placed away from the inductor (or backside of place equipped with inductor).

GND routing example


Layout example of switching components


## 12. Ordering Information

Table 12-1 Ordering information

| Part number | Package | Remarks |
| :--- | :--- | :--- |
| MB39C502WQN-G-AMERE1 | 16-pin plastic QFN |  |
| MB39C503WQN-G-AMERE1 |  |  |
| MB39C504WQN-G-AMERE1 |  |  |

## 13. Package Dimensions

SECTION 10.1 : VERY VERY THIN PLASTIC QUAD FLAT NO LEAD PACKAGES (WN2016)



SEATING PLANE

SIDE VIEW

| SYMBOL | MILLIMETER |  |  | NOTE |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN. | NOM. | MAX. |  |
| A | - | - | 0.75 | PROFILE |
| A1 | 0.00 | - | 0.05 | TERMINAL HEIGHT |
| D | 3.00 BSC . |  |  | BODY SIZE |
| E | 3.00 BSC . |  |  | BODY SIZE |
| b | 0.20 | 0.25 | 0.30 | TERMINAL WIDTH |
| D2 | 1.90 BSC. |  |  | EXPOSED PAD SIZE |
| E2 | 1.90 BSC . |  |  | EXPOSED PAD SIZE |
| e | 0.50 BSC . |  |  | TERMINAL PITCH |
| n | 16 |  |  | TERMINAL COUNT |
| L | 0.18 | 0.25 | 0.32 | TERMINAL LENGTH |
| C | c0.30 |  |  | EXPOSED PAD CHAMFER |
| aaa | 0.07 |  |  |  |
| bbb | 0.10 |  |  |  |
| ccc | 0.10 |  |  |  |
| ddd | 0.05 |  |  |  |
| eee | 0.05 |  |  |  |
| fff | 0.10 |  |  |  |

1. DIMENSIONING AND TOLERANCINC CONFORMS TO ASME Y14.5-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS.
3. NIS THE TOTAL NUMBER OF TERMINALS.
4. Dimension "b" applies to metallized terminal and is measured between 0.15 and
0.30 mm FROM TERMINAL TIP.IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER

END OF THE TERMINAL, THE DIMENSION "b"SHOULD NOT BE MEASURED IN THAT RADIUS AREA.
S. VD REFER TO THE NUMBER OF TERMINALS ON D OR E SIDE.
6. MAX. PACKAGE WARPAGE IS 0.05 mm .
7. MAXIMUM ALLOWABLE BURRS IS 0.076 mm IN ALL DIRECTIONS
8. PIN \# I ID ON TOP WILL Be LOCATED WITHIN INDICATED ZONE,
Q. bilateral coplanarity zone apples to the exposed heat sink slug as well as THE TERMINALS.

## 14. Major Changes

Spansion Publication Number: MB39C502_DS405-00020-1v0-E

| Page | Section | Change Results |  |
| :--- | :--- | :--- | :--- |
| Revision 1.0 |  |  |  |
| - | - | Initial release |  |

NOTE: Please see "Document History" about later revised information.

## Document History

Document Title: MB39C502/503/504 High Efficiency Step Down DC/DC Controller Datasheet Document Number: 002-08449

| Revision | ECN | Orig. of <br> Change | Submission <br> Date | Description of Change |
| :---: | :---: | :---: | :---: | :--- |
| $* *$ | - | TAOA | $09 / 09 / 2014$ | Migrated to Cypress and assigned document number 002-08449. <br> No change to document contents or format. |
| ${ }^{*}$ A | 5127378 | TAOA | $02 / 12 / 2016$ | Updated to Cypress template |

## Sales, Solutions, and Legal Information <br> Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

| Products |  |
| :--- | ---: |
| Automotive | cypress.com/go/automotive |
| Clocks \& Buffers | cypress.com/go/clocks |
| Interface | cypress.com/go/interface |
| Lighting \& Power Control cypress.com/go/powerpsoc |  |
| Memory | cypress.com/go/memory |
| PSoC | cypress.com/go/psoc |
| Touch Sensing | cypress.com/go/touch |
| USB Controllers | cypress.com/go/USB |
| Wireless/RF | cypress.com/go/wireless |
| Spansion Products | cypress.com/spansion products |

PSoC $®$ Solutions
psoc.cypress.com/solutions
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP
Cypress Developer Community
Community | Forums | Blogs | Video | Training
Technical Support
cypress.com/go/support

[^1][^2]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Controllers category:
Click to view products by Cypress manufacturer:
Other Similar products are found below :
LV5065VB-TLM-H LV5066V-TLM-H LV5725JAZ-AH 633888R MP2908AGF AZ7500EP-E1 NCP1012AP133G NCP1217P133G
NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP1587GDR2G NCP6153MNTWG
NCP81005MNTWG NCP81101BMNTXG NCP81205MNTXG HV9123NG-G-M934 IR35207MTRPBF ISL6367HIRZ CAT874-80ULGT3
SJ6522AG SJE6600 TLE63893GV50XUMA1 IR35215MTRPBF SG3845DM NCP1216P133G NCP1236DD65R2G NCP1247BD100R2G
NCP1250BP65G NCP4202MNR2G NCP4204MNTXG NCP6132AMNR2G NCP81141MNTXG NCP81142MNTXG NCP81172MNTXG
NCP81203MNTXG NCP81206MNTXG NX2155HCUPTR UC3845ADM UBA2051C IR35201MTRPBF MAX8778ETJ+
MAX17500AAUB+T MAX17411GTM+T MAX16933ATIR/V+ NCP1010AP130G NCP1063AD100R2G NCP1216AP133G
NCP1217AP100G


[^0]:    *1: No production tested, ensure by design.

[^1]:     and registered trademarks of Cypress Semiconductor Corp. ARM and Cortex are the registered trademarks of ARM Limited in the EU and other countries. All other trademarks or registered trademarks referenced herein are the property of their respective owners.

[^2]:    © Cypress Semiconductor Corporation, 2014-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

    This Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

    Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

    Use may be limited by and subject to the applicable Cypress software license agreement

