

"Spansion, Inc." and "Cypress Semiconductor Corp." have merged together to deliver high-performance, high-quality solutions at the heart of today's most advanced embedded systems, from automotive, industrial and networking platforms to highly interactive consumer and mobile devices. The new company "Cypress Semiconductor Corp." will continue to offer "Spansion, Inc." products to new and existing customers.

#### **Continuity of Specifications**

There is no change to this document as a result of offering the device as a Cypress product. Any changes that have been made are the result of normal document improvements and are noted in the document history page, where supported. Future revisions will occur when appropriate, and changes will be noted in a document history page.

#### **Continuity of Ordering Part Numbers**

Cypress continues to support existing part numbers. To order these products, please use only the Ordering Part Numbers listed in this document.

#### **For More Information**

Please contact your local sales office for additional information about Cypress products and solutions.



# ADVANCE

## S76MS-2

# 1 Gb, 512 Mb x16, 1.8 V NAND Flash Memory and DRAM

## Features

- Power Supply Voltage of 1.7V to 1.95V
- Burst Speeds
- DDR DRAM = 200 MHz (max)■ Device Bus Width
- NAND: x16
- DDR SDRAM: x16
- Operating Voltage
  - NAND: 1.7V to 1.95V
  - DDR SDRAM: 1.7V to 1.95V

- Density
  - 1-Gb NAND Flash Memory
    512-Mb SDRAM LPDDR
- Packages
- 8 x 9 x 1 mm, 130-Ball MCP
- Operating Temperature
- Industrial, –40°C to +85°C

## **General Description**

This document contains information on the S76MS-2 MCP stacked products. Refer to the S34MS-2 data sheet (S34MS01G2\_04G2) for full electrical specifications of the flash memory component.

The S76MS Series is a product line of stacked products (MCPs), and consists of:

- S76MS Multi-Chip Product (MCP) 1.8V NAND Flash Memory
- DDR DRAM on Split Bus

The products covered by this document are listed in the table below.

## **DDR Specification Reference**

|         |                                | Cypress Documentation |
|---------|--------------------------------|-----------------------|
| Density | Reference Name                 | Publication Number    |
| 512 Mb  | 512-Mb (32M x 16-bit) DDR DRAM | SDM512D200E3R         |



# 1. Ordering Information

The order number (Valid Combination) is formed by the following:



1.8V NAND Flash Memory and DDR DRAM on Split Bus

## 1.1 Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| Base OPN    | Package | Model<br>Number | Packing<br>Type | Temp<br>Range | Flash<br>Density | DDR<br>DRAM<br>Density | DRAM<br>Speed<br>(MHz) | DRAM<br>Specification | Package                      |
|-------------|---------|-----------------|-----------------|---------------|------------------|------------------------|------------------------|-----------------------|------------------------------|
| S76MSA90222 | AHD     | 00              | 0, 3            | Industrial    | 1 Gb             | 512 Mb                 | 200                    | SDM512D200E3R         | 8 x 9 x1 mm,<br>130-ball MCP |



# 2. Product Block Diagram



#### Note:

1. Amax indicates highest address bit for memory component.



**ADVANCE** 

S76MS-2

## 3. Connection Diagrams

Figure 3.1 130-Ball Ball Grid Array MCP



| МСР         | DDR DRAM Density |  |
|-------------|------------------|--|
| S76MSA90222 | 512 Mb           |  |



# 4. Input / Output Descriptions

| Symbol          | Description                                                             | NAND | DRAM |
|-----------------|-------------------------------------------------------------------------|------|------|
| ADQ15 – ADQ0    | Flash Multiplexed Address and Data                                      | Х    |      |
| D-DQ15 – D-DQ0  | Dram Data Input/Output                                                  |      | Х    |
| F-CE#           | Flash Chip-enable Input.                                                | Х    |      |
| D-CK#           | Clock Input                                                             |      | Х    |
| D-CS#           | DRAM Chip Select                                                        |      | Х    |
| F-RE#           | Read Enable                                                             | Х    |      |
| F-RB#           | Ready Busy                                                              | Х    |      |
| D-WE#           | DRAM Write Enable Input                                                 |      | х    |
| F-WE#           | Flash Write Enable Input                                                | Х    |      |
| F-WP#           | Write Protect                                                           | Х    |      |
| F-CLE           | Command Latch Enable                                                    | Х    |      |
| F-ALE           | Address Latch Enable                                                    | Х    |      |
| D-CAS#          | DRAM Column Address Strobe                                              |      | Х    |
| D-CLK#          | DDR Clock for Negative Edge of CLK                                      |      | Х    |
| D-CLK           | DRAM System Clock                                                       |      | Х    |
| D-CKE           | DRAM Clock Enable                                                       |      | Х    |
| D-BA1 – BA0     | DRAM Bank Select                                                        |      | Х    |
| F-VCC           | Flash Device Power Supply (1.7V to 1.95V)                               | Х    |      |
| D-RAS#          | DRAM Row Address Strobe                                                 |      | х    |
| D-Amax – D-A0   | DRAM Address Inputs.                                                    |      | Х    |
| D-VDD           | Power Supply                                                            |      | Х    |
| D-UDQS          | DRAM Upper Data Strobe, output with read data and input with write data |      | Х    |
| D-LDQS          | DRAM Lower Data Strobe, output with read data and input with write data |      | Х    |
| D-UDQM – D-LDQM | DRAM Data Input Mask                                                    |      | Х    |
| LDQS, UDQS      | Data Strobe                                                             |      | х    |
| VDDQ            | Power for IO Buffer                                                     |      | Х    |
| VSS             | Ground                                                                  | Х    | Х    |
| VSSQ            | Ground for IO Buffer                                                    | Х    |      |

Figure 4.1 Input / Output Descriptions



## 5. Physical Dimensions

## 5.1 DLC130 —130-Ball Ball Grid Array (BGA) 8.0 x 9.0 mm



| PACKAGE | DLC 130                      |      |      |                          |
|---------|------------------------------|------|------|--------------------------|
| JEDEC   | N/A                          |      |      |                          |
| DXE     | 9.00 mm x 8.00 mm<br>PACKAGE |      |      | NOTE                     |
| SYMBOL  | MIN                          | NOM  | MAX  |                          |
| A       |                              |      | 1.00 | PROFILE                  |
| A1      | 0.17                         |      |      | BALL HEIGHT              |
| A2      | 0.60                         |      | 0.80 | BODY THICKNESS           |
| D       | 9.00 BSC                     |      |      | BODY SIZE                |
| E       | 8.00 BSC                     |      |      | BODY SIZE                |
| D1      | 7.80 BSC                     |      |      | MATRIX FOOTPRINT         |
| E1      | 5.85 BSC                     |      |      | MATRIX FOOTPRINT         |
| MD      | 13                           |      |      | MATRIX SIZE D DIRECTION  |
| ME      | 10                           |      |      | MATRIX SIZE E DIRECTION  |
| n       | 130                          |      |      | BALL COUNT               |
| Øb      | 0.25                         | 0.30 | 0.35 | BALL DIAMETER            |
| eE      | 0.65 BSC                     |      |      | BALL PITCH               |
| eD      | 0.65 BSC                     |      |      | BALL PITCH               |
| SD      | 0.00 BSC                     |      |      | SOLDER BALL PLACEMENT    |
| SE      | 0.325 BSC                    |      |      | SOLDER BALL PLACEMENT    |
|         | NONE                         |      |      | DEPOPULATED SOLDER BALLS |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. IN IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.
- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- T SD' AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" OR "SE" = 0.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.

- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

g5023 \ f16-038.69 \ 10.18.13



# 6. Revision History

Spansion Publication Number: S76MS-2\_00

| Section                         | Description     |  |  |
|---------------------------------|-----------------|--|--|
| Revision 01 (December 13, 2013) |                 |  |  |
|                                 | Initial release |  |  |

## **Document History Page**

| Document Title: S76MS-2 1 Gb, 512 Mb x16, 1.8 V NAND Flash Memory and DRAM<br>Document Number: 002-00688 |         |                    |                    |                             |
|----------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------|
| Rev.                                                                                                     | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change       |
| **                                                                                                       | _       | WIOB               | 12/13/2013         | Initial release             |
| *A                                                                                                       | 4966214 | WIOB               | 10/15/2015         | Updated to Cypress template |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |
|                          |                           |

### PSoC<sup>®</sup> Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

### Cypress Developer Community

Community | Forums | Blogs | Video | Training

#### Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2013-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 002-00688 Rev. \*A

#### Revised October 15, 2015

Page 9 of 9

Cypress<sup>®</sup>, Spansion<sup>®</sup>, MirrorBit<sup>®</sup>, MirrorBit<sup>®</sup> Eclipse™, ORNAND™, HyperBus™, HyperFlash™, and combinations thereof, are trademarks and registered trademarks of Cypress Semiconductor Corp. All products and company names mentioned in this document may be the trademarks of their respective holders.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Multichip Packages category:

Click to view products by Cypress manufacturer:

Other Similar products are found below :

S76MSA90222AHD000 S71VS064RB0AHT4L0 S71VS128RC0AHKCL0 S71VS256RC0AHK4L0 S71VS128RB0AHK4L0 MT29GZ5A5BPGGA-53IT.87J MT29GZ5A5BPGGA-53AAT.87J MT29GZ5A3BPGGA-53AIT.87K TR MT29GZ5A3BPGGA-53AAT.87K MT29GZ5A3BPGGA-53IT.87K MT29RZ2B2DZZHHTB-18I.88F TR MT29RZ4B4DZZMGWD-18I.80C TR MT29RZ2B1DZZHGWD-18I.83G TR IS71LD16320WP128-25BPLI\_ IS71LD32160WP128-25BPLI\_MT29C1G12MAAJVAMD-5 IT TR MT29C2G24MAAAAKAKD-5 IT TR MT29C4G48MAYBBAKS-48 IT MT29RZ4B2DZZHHTB-18I.80F TR MT29RZ4B2DZZHHWD-18I.84F TR W25M161AVEIT W25M512JVEIQ W25M512JVEIQ TR S71VS128RC0AHK4L0