



CSI-2/DSI D-PHY ReDriver

#### **Features**

- MIPI D-PHY1.2 Specification Compliant
- Enables low-cost Cable Solutions
- Supports 2 lanes at 2.5 Gbps in D-PHY
- Sub mW Power in shutdown state
- Supports MIPI DSI Bi-directional LP Mode
- Supports ULPS and LP Power States
- Adjustable Output Voltage Swing
- Selectable TX Pre-emphasis Levels
- Adjustable Rx EQ to Compensate Insertion Loss
- Configurable Edge Rate Control
- Dynamic Data Compensation
- 2kV ESD HBM Protection
- Industrial Temperature Range: –40°C to 85°C
- Available in single 1.8V supply
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.
- https://www.diodes.com/quality/product-definitions/
- Packaging (Pb-free & Green):
  - 24-pin, X1QFN (XEA)

### **Description**

The DIODES™ PI2MEQX2503 provides two lanes and clock MIPI D-PHY ReDriver™ with regenerates the D-PHY signaling. The device complies with MIPI D-PHY1.2 standard and can be used in either a MIPI CSI-2 or MIPI DSI application at datarates of up to 2.5Gbps in D-PHY.

The device compensates for PCB, connector, and cable related loss and switching related loss to provide the optimum electrical performance from a CSI2/DSI source to sink. The inputs of PI2MEQX2503's feature configurable equalizers.

The PI2MEQX2503 output voltage swing and edge rate can be adjusted by changing the pin state. It is optimized for mobile applications, and contains activity detection circuitry on the D-PHY Link interface that can transit into a lower power mode when in ULPS and LP states.

The PI2MEQX2503 supports industrial temperature range from -40°C to 85°C.

## Application(s)

- Notebook PC
- Clamshell
- Tablets
- Camera

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





## **Block Diagram**







## **Pin Configuration**



## **Pin Description**

| Pin# | Pin Name | Тур                   | Description                                                                                                      |
|------|----------|-----------------------|------------------------------------------------------------------------------------------------------------------|
| 1    | RSTN     | I                     | Reset, active low. When low, all internal CSR are reset to default and PI2MEQX2503 is placed in low power state. |
| 2    | DA1P     | 100Ω<br>Differential  | CSI-2/DSI Lane 1 Differential positive Input. If unused, this pin should be tied to GND.                         |
| 3    | DA1N     | Input                 | CSI-2/DSI Lane 1 Differential negative input. If unused, this pin should be tied to GND.                         |
| 5    | DACP     | 100Ω                  | CSI-2/DSI Differential Clock positive Input                                                                      |
| 6    | DACN     | Differential<br>Input | CSI-2/DSI Differential Clock negative Input                                                                      |
| 8    | DA2P     | 100Ω                  | CSI-2/DSI Lane 2 Differential positive Input. If unused, this pin should be tied to GND.                         |
| 9    | DA2N     | Differential<br>Input | CSI-2/DSI Lane 2 Differential negative Input. If unused, this pin should be tied to GND.                         |
| 10   | VCC      | Power                 | 1.8V (±10%) Supply.                                                                                              |
| 11   | VREG_OUT | Power                 | 1.2V Regulator Output. Requires a 0.1 μF capacitor to GND.                                                       |





## **Pin Description Cont.**

| Pin#                           | Pin Name       | Туј                 | pe                            | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------|----------------|---------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12                             | EQ/SCL         | I/O<br>(3-level)    | Pullup/<br>Pulldown<br>(100K) | RX Equalization Select. Pin state sampled on rising edge of RSTN. This pin also functions as I2C SCL pin. $V_{IL}=3dB$ $V_{IM}=6dB$ $V_{IH}=9dB$                                                                                                                                                                                                                                                |
| 13                             | ERC/SDA        | I/O<br>(3-level)    | Pullup/<br>Pulldown<br>(100K) | Edge Rate Control for DB[4:0]P/N High speed transmitter rise and fall time. Pin state sampled on rising edge of RSTN. This pin also functions as I2C SDA pin. $V_{IL} = 200 ps \ typical$ $V_{IM} = 150 ps \ typical$ $V_{IH} = 250 ps \ typical$                                                                                                                                               |
| 14                             | DB2N           | 100Ω                |                               | CSI-2/DSI Lane 2 Differential negative Output. If unused, this pin should be left unconnected.                                                                                                                                                                                                                                                                                                  |
| 15                             | DB2P           | Differential Output |                               | CSI-2/DSI Lane 2 Differential positive Output. If unused, this pin should be left unconnected.                                                                                                                                                                                                                                                                                                  |
| 17                             | DBCN           | 100Ω                |                               | CSI-2/DSI Differential Clock negative Output                                                                                                                                                                                                                                                                                                                                                    |
| 18                             | DBCP           | Differential Output |                               | CSI-2/DSI Differential Clock positive Output                                                                                                                                                                                                                                                                                                                                                    |
| 20                             | DB1N           | 100Ω                |                               | CSI-2/DSI Lane 1 Differential negative Output. If unused, this pin should be left unconnected.                                                                                                                                                                                                                                                                                                  |
| 21                             | DB1P           | Differential Output |                               | CSI-2/DSI Lane 1 Differential positive Output. If unused, this pin should beleft unconnected.                                                                                                                                                                                                                                                                                                   |
| 22                             | VDD            | Power               |                               | This pin must be connected to the VREG_OUT pin through at least a 10-mil trace and a 0.1 $\mu$ F capacitor to ground.                                                                                                                                                                                                                                                                           |
| 23                             | PRE_CFG1       | I/O<br>(3-level)    | Pullup/<br>Pulldown<br>(100K) | Controls DPHY TX HS pre-emphasis level and the LP TX rise and fall times. Pin state is sampled on the rising edge of RSTN.                                                                                                                                                                                                                                                                      |
| 24                             | VSADJ_<br>CFG0 | I<br>(3-level)      | Pullup/<br>Pulldown<br>(100K) | Controls output voltage swing for DB HS transmitters and the LP TX rise and fall times. Pin state is sampled on the rising edge of RSTN. Refer to Table 3 for details on voltage swing settings based on this pin and PRE_CFG1 sampled state. $V_{IL} = 200 \text{ mV or } 220 \text{ mV based on PRE_CFG1 sampled state.}$ $V_{IM} = 200 \text{ mV typical}$ $V_{IH} = 220 \text{ mV typical}$ |
| 4, 7, 16,<br>19, Center<br>Pad | GND            | GND                 |                               | Ground connection. The thermal pad must be connected to GND in order to optimize the thermal characteristics of the package.                                                                                                                                                                                                                                                                    |





## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                                     |
|---------------------------------------------------------|
| Supply Voltage to Ground Potential $-0.3V$ to $+2.175V$ |
| Voltage Range                                           |
| D-PHY Lane I/O Differential Voltage0.3V to +1.4V        |
| RSTN0.3V to +2.175V                                     |
| All other terminals0.3V to +2.175V                      |
| Max Junction Temperature                                |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

**ESD Rating** 

| Symbol             | Parameter Conditions    |                                                                                | Value | Units |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|-------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2000  | V     |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | V     |

**Recommended Operating Conditions** 

| Symbol   | Parameter                      | Conditions | Min. | Тур. | Max. | Units |
|----------|--------------------------------|------------|------|------|------|-------|
| $V_{CC}$ | Supply voltage                 |            | 1.62 | 1.8  | 1.98 | V     |
| $T_{A}$  | Operating free-air temperature |            | -40  |      | 85   | °С    |

### **Electrical Characteristics, Power Supply**

Over operating free-air temperature range (unless otherwise noted)

| Symbol  | Parameter                                              | Conditions                                                                               | Min. | Тур. | Max. | Units |
|---------|--------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|-------|
| PACTIVE | Power under normal operation for 2 data lanes + clock. | D-PHY Lanes at 2.5 Gbps;<br>$V_{CC}$ supply stable, $V_{CC}$ = 1.8V                      |      | 80   | 120  | mW    |
| P_LP11  | LP11 Power                                             | All D-PHY lanes in LP11;<br>$V_{CC}$ supply stable; $V_{CC}$ = 1.8V                      |      | 2    | 5    | mW    |
| P_STB   | Standby mode power                                     | RSTN held in asserted state (low); V <sub>CC</sub> supply stable; V <sub>CC</sub> = 1.8V |      | 0.02 | 0.2  | mW    |
| P_ULPS  | ULPS mode power                                        | IC stay in ULPS mode; $V_{CC}$ supply stable; $V_{CC} = 1.8V$                            |      | 2    | 5    | mW    |





### **Electrical Characteristics**

Over operating free-air temperature range (unless otherwise noted)

| Symbol                  | Parameter                                                  | Conditions                                                                  | Min.                 | Typ.               | Max.                 | Units |
|-------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------|--------------------|----------------------|-------|
| Standard IO             | (RSTN, ERC, EQ, CFG[1:0])                                  |                                                                             |                      |                    | · ·                  |       |
| $V_{\mathrm{IL}}$       | Low-level control signal input voltage                     |                                                                             | 0                    |                    | 0.14xV <sub>CC</sub> | V     |
| $V_{IM}$                | Mid-level control signal input voltage                     |                                                                             | 0.45xV <sub>CC</sub> | V <sub>CC</sub> /2 | 0.55xV <sub>CC</sub> | V     |
| $ m V_{IH}$             | High-level control signal input voltage                    |                                                                             | 0.86xV <sub>CC</sub> |                    | VCC                  | V     |
| $V_{\rm F}$             | Floating Voltage                                           | V <sub>IN</sub> = High Impedance                                            |                      | V <sub>CC</sub> /2 |                      | V     |
| $V_{OL}$                | Low level output voltage (opendrain). ERC (SDA) only       | At I <sub>OL</sub> max.                                                     |                      |                    | 0.2xV <sub>CC</sub>  | V     |
| $I_{OL}$                | Low Level Output Current                                   |                                                                             |                      |                    | 3                    | mA    |
| $I_{IH}$                | High level input current                                   |                                                                             |                      |                    | ±36                  | μΑ    |
| $I_{IL}$                | Low level input current                                    |                                                                             |                      |                    | ±36                  | μΑ    |
| R <sub>PU</sub>         | Internal pull-up resistance                                |                                                                             |                      | 100                |                      | kΩ    |
| R <sub>PD</sub>         | Internal pull-down resistance                              |                                                                             |                      | 100                |                      | kΩ    |
| R <sub>(RSTN)</sub>     | RSTN control input pullup resistor                         |                                                                             |                      | 300                |                      | kΩ    |
| SCL, SDA                |                                                            |                                                                             |                      |                    |                      |       |
| $ m V_{IL}$             | Low-level I2C signal input voltage                         |                                                                             |                      |                    | 0.3xV <sub>CC</sub>  | V     |
| $V_{\mathrm{IH}}$       | High-level I2C signal input voltage                        |                                                                             | 0.7xV <sub>CC</sub>  |                    |                      | V     |
| MIPI Input L            | eakage (DA1P/N, DACP/N)                                    |                                                                             |                      |                    |                      |       |
| $I_{lkg}$               | Input leakage current                                      | $V_{CC} = 0V; V_{DD} = 0V; MIPI$<br>D-PHY pulled up to 1.35V                | -65                  |                    | 65                   | μA    |
| MIPI D-PHY              | HS Receiver Interface (DA1P/N,                             | DA2P/N, DACP/N)                                                             |                      |                    |                      |       |
| V <sub>(CM-RX_DC)</sub> | Differential Input Common-<br>mode voltage HS Receive mode | $V_{\text{(CM-RX)}} = (V_{\text{A x P}} + V_{\text{A x}})$ N) /2            | 70                   |                    | 330                  | mV    |
|                         | HS Receiver input differential                             | V <sub>ID</sub>   =  V <sub>A x P</sub> - V <sub>A x N</sub>  <br><1.5 Gbps | 70                   |                    |                      | mV    |
| V <sub>ID</sub>         | voltage                                                    | V <sub>ID</sub>   =  V <sub>A x P</sub> - V <sub>A x N</sub>  <br>>1.5 Gbps | 40                   |                    |                      | mV    |
| V <sub>IH(HS)</sub>     | Single-ended input high voltage                            |                                                                             |                      |                    | 460                  | mV    |
| V <sub>IL(HS)</sub>     | Single-ended input low voltage                             |                                                                             | -40                  |                    |                      | mV    |
| R <sub>(DIFF-HS)</sub>  | Differential input impedance                               |                                                                             | 75                   | 100                | 125                  | Ω     |
| V <sub>(RXEQ0)</sub>    | Rx EQ gain when EQ/SCL pin $\leq V_{IL}$                   |                                                                             |                      | 3                  |                      | dB    |





## **Electrical Characteristics Cont.**

| Symbol                     | Parameter                                                                | Conditions                                                                              | Min. | Тур. | Max. | Units |
|----------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>(RXEQ1)</sub>       | Rx EQ gain when EQ/SCL pin = V <sub>IM</sub>                             | At 1250MHz                                                                              |      | 6    |      | dB    |
| V <sub>(RXEQ2)</sub>       | Rx EQ gain when EQ/SCL pin $\geq V_{IH}$                                 | At 1250MHz                                                                              |      | 9    |      | dB    |
| MIPI D-PHY                 | Y LP Receiver Interface (DA1P/N                                          | , DA2P/N, DACP/N)                                                                       |      |      |      |       |
| $V_{(LPIH)}$               | LP Logic 1 Input Voltage                                                 |                                                                                         | 880  |      |      | mV    |
| $V_{(LPIL)}$               | LP Logic 0 Input voltage                                                 |                                                                                         |      |      | 550  | mV    |
| $V_{(HYST)}$               | LP Input Hysteresis                                                      |                                                                                         | 25   |      |      | mV    |
| MIPI D-PHY                 | Y HS Transmitter Interface (DB1                                          | P/N, DB2P/N, DBCP/N)                                                                    |      |      |      |       |
| V <sub>(CMTX)</sub>        | HS Transmit static common-<br>mode voltage, VSADJ_CFG0 =<br>VIL          | $V_{(CMTX)} = (V_{(BP)} + V_{(BN)}) / 2$                                                | 150  | 200  | 250  | mV    |
| $ \Delta V_{(CMTX)} $      | VCMTX mismatch when output is differential-1 or differential-0           | $\Delta V_{\text{(CMTX) (1,0)}} = (V_{\text{(CMTX)}})$ (1) - $V_{\text{(CMTX) (0)}}$ /2 |      |      | 5    | mV    |
| $ V_{\mathrm{OD(VD0)}} $   | HS Transmit differential voltage, VSADJ_CFG0 = VIL                       | $ V_{\mathrm{OD}}  =  V_{(\mathrm{DP})} - V_{(\mathrm{DN})} $                           | 140  | 200  | 270  | mV    |
| $ \Delta V_{\mathrm{OD}} $ | V <sub>OD</sub> mismatch when output is differential-1 or differential-0 | $\Delta V_{\rm OD} =  \Delta V_{\rm O(D1)}  -  \Delta V_{\rm O(D0)} $                   |      |      | 14   | mV    |
| V <sub>OH(HS)</sub>        | HS Output high voltage for non-transition bit                            | CFG0 ≥ V <sub>IH</sub> HS Pre = 3 dB                                                    |      |      | 430  | mV    |
| V <sub>(PRE1)</sub>        | Pre-emphasis Level for HSTX_<br>PRE_CFG1 = VIM                           | PRE = 20 x LOG ( $V_{OD(TBx)}$ / $V_{OD(VDX)}$ ), See Figure 1.                         |      | 1    |      | dB    |
| V <sub>(PRE2)</sub>        | Pre-emphasis level for HSTX_<br>PRE_CFG1 = VIH                           | PRE = 20 x LOG ( $V_{OD(TBx)}$ / $V_{OD(VDX)}$ ), See Figure 1.                         |      | 3    |      | dB    |
| R <sub>pd(HS)</sub>        | Pull down resistor when RSTN = 0V                                        |                                                                                         |      | 300  |      | kΩ    |
| LP Mode Sw                 | itch Interface                                                           |                                                                                         |      |      | •    | •     |
| R <sub>ON_LP</sub>         | I <sub>ON</sub> = -8 mA, DA1P/N,<br>DA2P/N, DCP/N = 1.2 V                | V <sub>CC</sub> = 1.8V                                                                  |      | 30   | 60   | Ω     |
| $\Delta R_{ m ON\_LP}$     | I <sub>ON</sub> = -8 mA, DA1P/N,<br>DA2P/N, DCP/N = 1.2 V                | V <sub>CC</sub> = 1.8V                                                                  |      | 0.1  | 0.5  | Ω     |
| C <sub>ON</sub>            |                                                                          | $V_{CC} = 1.8V$                                                                         |      | 7    |      | pF    |
| -3db BW                    |                                                                          | $V_{CC} = 1.8V$ ; DC bias = 0V                                                          |      | 800  |      | MHz   |





**Timing Requirements** 

| Symbol                | Parameter                                                                                   | Conditions | Min. | Тур. | Max. | Units |
|-----------------------|---------------------------------------------------------------------------------------------|------------|------|------|------|-------|
| I2C (ERC (S           | SDA), EQ (SCL))                                                                             |            | ,    | '    |      |       |
| t <sub>HD;STA</sub>   | Hold Time (repeated) START condition. After this period, the first clock pulse is generated |            | 4    |      |      | μs    |
| $t_{LOW}$             | Low period of SCL clock                                                                     |            | 4.7  |      |      | μs    |
| t <sub>HIGH</sub>     | High period of SCL clock                                                                    |            | 4    |      |      | μs    |
| t <sub>SU;STA</sub>   | Setup time for a repeated START condition                                                   |            | 4.7  |      |      | μs    |
| t <sub>HD;DAT</sub>   | Data hold time                                                                              |            | 5    |      |      | μs    |
| t <sub>SU;DAT</sub>   | Data setup time                                                                             |            | 4    |      |      | μs    |
| t <sub>SU;STO</sub>   | Setup time for STOP condition                                                               |            | 4    |      |      | μs    |
| $t_{\mathrm{BUF}}$    | Bus free time between a STOP and START condition                                            |            | 4.7  |      |      | μs    |
| RSTN                  |                                                                                             |            | ·    |      |      |       |
| $t_{\mathrm{D1}}$     | V <sub>CC</sub> stable before de-assertion of RSTN                                          |            | 100  |      |      | μs    |
| t <sub>SU2</sub>      | Setup of VSADJ_CFG0, PRE_<br>CFG1, EQ and ERC pin before<br>de-assertion of RSTN            |            | 0    |      |      | μs    |
| $t_{h2}$              | Hold of VSADJ_CFG0, PRE_<br>CFG1, EQ and ERC pin after<br>de-assertion of RSTN              |            | 250  |      |      | μs    |
| t <sub>VCC_RAMP</sub> | V <sub>CC</sub> supply ramp requirements                                                    |            | 0.2  |      | 100  | ms    |
| Delay Time            | for HS Mode                                                                                 |            |      |      |      |       |
| t <sub>HSPD</sub>     | Propagation delay from DA to DB. In HS mode                                                 |            |      | 1    |      | ns    |





## **Switching Characteristics**

Over operating free-air temperature range (unless otherwise noted)

| Symbol                            | Parameter                                     | Conditions                              | Min. | Typ. (1) | Max. | Units  |
|-----------------------------------|-----------------------------------------------|-----------------------------------------|------|----------|------|--------|
| I2C (ERC (SE                      | OA), EQ (SCL))                                |                                         |      |          |      |        |
| F <sub>(SCL)</sub>                | I2C Clock Frequency                           |                                         |      |          | 100  | kHz    |
| $t_{F\_I2C}$                      | Fall time of both SDA and SCL signals         | Load of 350pF with 2-K pullup resistor. |      |          | 300  | ns     |
| $t_{R\_I2C}$                      | Rise Time of both SDA and SCL signals         | Measure at 30% - 70%                    |      |          | 1000 | ns     |
| D-PHY Link                        |                                               |                                         |      |          |      |        |
| F <sub>(BR)</sub>                 | Bit Rate                                      |                                         |      |          | 2.5  | Gbps   |
| F <sub>(HSCLK)</sub>              | HS Clock Input range                          |                                         | 100  |          | 1250 | MHz    |
| MIPI D-PHY                        | HS Receiver Interface (DACP/N                 | , DA1P/N, DA2P/N)                       |      |          |      |        |
| A\$7.                             | Common-mode Interface be-                     |                                         |      |          | 100  | mV     |
| $\Delta V_{(CMRX\_HF)}$           | yond 450MHz                                   | >1.5GHz                                 |      |          | 50   | mV     |
| $\Delta V_{(CMRX\_LF)}$           | Common-mode interference 50<br>MHz – 450MHz   |                                         | -50  |          | 50   | mV     |
| MIPI D-PHY                        | HS Transmitter Interface (DBC                 | P/N, DB1P/N, DB2P/N)                    |      |          |      |        |
| $\Delta V_{(CMTX\_HF)}$           | Common-level variations above 450MHz          |                                         |      |          | 15   | mVrms  |
| $\Delta V_{(CMTX\_LF)}$           | Common-level variation between 50MHz – 450MHz |                                         |      |          | 25   | mVpeak |
|                                   |                                               | Datarate ≤ 1Gbps                        |      |          | 0.3  | UI     |
|                                   | 20% - 80% rise time and fall                  | Datarate > 1Gbps and ≤ 1.5<br>Gbps      |      |          | 0.35 | UI     |
| t <sub>R</sub> and t <sub>F</sub> | time                                          | Datarate > 1.5Gbps                      |      |          | 0.4  | UI     |
|                                   |                                               | Datarate ≤ 1.5Gbps                      | 100  |          |      | ps     |
|                                   |                                               | Datarate > 1.5Gbps                      | 50   |          |      | ps     |
| D-PHY LP Re                       | eceiver Interface (DACP/N, DA11               | P/N, DA2P/N)                            |      |          |      | _      |
| e <sub>SPIKE</sub>                | Input Pulse rejection                         |                                         |      |          | 300  | V ps   |
| t <sub>MIN(RX)</sub>              | Minimum pulse width response                  |                                         | 20   |          |      | ns     |
| V <sub>(INT)</sub>                | Peak interference amplitude                   |                                         |      |          | 200  | mV     |
| $F_{(INT)}$                       | Interference Frequency                        |                                         | 450  |          |      | MHz    |
| MIPI D-PHY                        | LP Transmitter Interface (DBC)                | P/N, DB1P/N, DB2P/N)                    |      |          |      |        |
| $t_{REOT}$                        | 30% - 85% rise time and fall time             | Measured at end of HS transmission.     |      |          | 35   | ns     |

#### Note:

1. All typical values are at  $V_{CC}$  = 1.8V, and  $T_A$  = 25°C.





### **Detailed Description**

#### **Overview**

The PI2MEQX2503 is a one to two lane and clock MIPI D-PHY re-driver that regenerates the D-PHY signaling. The device complies with MIPI D-PHY1.2 standard and can be used in either a MIPI CSI-2 or MIPI DSI application at datarates of up to 2.5Gbps in D-PHY.

The device compensates for PCB, connector, and cable related frequency loss and switching related loss to provide the optimum electrical performance from a CSI2/DSI source to sink. The PI2MEQX2503 D-PHY inputs feature configurable equalizers.

The PI2MEQX2503 output swing and edge rate can be adjusted by changing the state of the VSADJ\_CFG0 pin and ERC pin respectively. The PI2MEQX2503 is optimized for mobile applications, and contains activity detection circuitry on the D-PHY Link interface that can transition into a lower power mode when in ULPS and LP states.

The device is characterized for an extended operational temperature range from -40°C to 85°C.

### **Functional Block Diagram**







## **Feature Description**

### **HS Receive Equalization**

The PI2MEQX2503 supports three levels of receive equalization to compensate for ISI loss in the channel. These three levels are 3dB, 6dB, and 9dB at 1250Mhz. The equalization level used by the PI2MEQX2503 is determined by the state of the EQ/SCL pin at the rising edge of RSTN. If necessary, the receiver equalization level can also be set through writing to the RXEQ register via the local I2C interface.

Table 1. EQ/SCL Pin Function

| EQ/SCL Pin HS Rx Equalization |                  |  |  |
|-------------------------------|------------------|--|--|
| $\leq$ V <sub>IL</sub>        | 3 dB             |  |  |
| $V_{\mathrm{IM}}$             | 6 dB at 1250 Mhz |  |  |
| ≥ V <sub>IH</sub>             | 9 dB at 1250 Mhz |  |  |

## **HS TX Edge Rate Control**

### Table 2. HS TX Edge Rate Control

| EQ/SDA Pin HS Rise/Fall Times |                |  |
|-------------------------------|----------------|--|
| $\leq$ V <sub>IL</sub>        | 200 ps typical |  |
| $V_{\mathrm{IM}}$             | 150 ps typical |  |
| ≥ V <sub>IH</sub>             | 250 ps typical |  |

#### **I2C Slave Address**

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (W/R) |
|-------|-------|-------|-------|-------|-------|-------|-------------|
| 1     | 1     | 0     | 1     | 1     | 0     | 0     | 0/1         |

### Register Map

| Address | Register                           | Type       | Bit 7                                            | Bit 6 | Bit 5                  | Bit 4                  | Bit 3             | Bit 2        | Bit 1   | Bit 0 |
|---------|------------------------------------|------------|--------------------------------------------------|-------|------------------------|------------------------|-------------------|--------------|---------|-------|
| 00h     | Device ID                          | Read       | Device ID (PI2MEQX2503): (res                    |       |                        | 3): (reset val         | value: 00000101b) |              |         |       |
| 01h     | Version ID                         | Read       | Version ID (Version 0): (reset value: 00000000b) |       |                        |                        |                   |              |         |       |
| 02h     | EQ                                 | Read/Write | Reserved (reset value: 0000b)                    |       |                        | EQ <3>                 | EQ <2>            | EQ <1>       | EQ <0>  |       |
| 03h     | ERC                                | Read/Write | Reserved (reset value: 00000b)                   |       |                        |                        | ERC <2>           | ERC <1>      | ERC <0> |       |
| 04h     | Reserved                           | Read       | Reserved (reset value: 00001000b)                |       |                        |                        |                   |              |         |       |
| 05h     | Output Pre-<br>emphasis &<br>Swing | Read/Write | Reserved (reset value: 0110b)                    |       | PREEMP<br>LEVEL<br><1> | PREEMP<br>LEVEL<br><0> | VSADJ<br><1>      | VSADJ<br><0> |         |       |





## Register Setting for EQ/ERC/PRE\_CFG1/VSADJ\_CFG0

| EQ<3:0><br>(Register 02h<3:0>) | EQ Gain at 500MHz | EQ Gain at 1250MHz |
|--------------------------------|-------------------|--------------------|
| 0000                           | 0dB               | 0dB                |
| 0010                           | 2dB               | 3dB                |
| 0110                           | 4dB               | 6dB                |
| 1011                           | 6dB               | 9dB                |
| Others                         | Reserved          | Reserved           |

| ERC<2:0><br>(Register 03h<2:0>) | Edge Rate Control |  |  |
|---------------------------------|-------------------|--|--|
| 001                             | 250ps             |  |  |
| 011                             | 200ps             |  |  |
| 111                             | 150ps             |  |  |
| Others                          | Reserved          |  |  |

| PREEMP LEVEL<1:0> (Register 05h<3:2>) | Pre-emphasis Level |  |  |
|---------------------------------------|--------------------|--|--|
| 00                                    | 0dB                |  |  |
| 01                                    | 1dB                |  |  |
| 11                                    | 3dB                |  |  |
| Others                                | Reserved           |  |  |

| VSADJ<1:0><br>Register 05h<1:0> | Output Voltage Swing |  |  |
|---------------------------------|----------------------|--|--|
| 00                              | 200mV                |  |  |
| 01                              | 225mV                |  |  |
| 10                              | 250mV                |  |  |
| 11                              | 275mV                |  |  |





### **Bus Transaction**

#### Writing to the Registers

Data is transmitted to the PI2MEQX2503 by sending the device address and setting the least significant bit to a logic 0. The register sub-address byte is sent after the address and determines which register will receive the data following the sub-address byte.



Figure 1. Write to Register

#### Reading the Register

In order to read data from the PI2MEQX2503, the bus master must first send the PI2MEQX2503 address with the least significant bit set to a logic 0. The sub-address byte is sent after the address and determines which register will be accessed. After a restart, the device address is sent again, but this time the lease significant bit is set to a logic 1. Data from the register defined by the sub-address byte will then be sent by the PI2MEQX2503. Data is clocked into the register on the falling edge of the acknowledge clock pulse.



Figure 2. Read from Register





|    | art  |                  |    |    |    |
|----|------|------------------|----|----|----|
| и. | CIPT | $\Lambda\Lambda$ |    |    | na |
|    | ull  | IV               | uı | NI | пч |
|    |      |                  |    |    |    |

Top mark not available at this time. To obtain advance information regarding the top mark, please contact your local sales representative.





## **Package Mechanical**

#### 24-X1QFN (XEA)



#### For latest package information:

See http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.

## **Ordering Information**

| Ordering Number  | Package Code | Package Description                           |
|------------------|--------------|-----------------------------------------------|
| PI2MEQX2503XEAEX | XEA          | 24-contact, Extra Thin Fine Pitch QFN (X1QFN) |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. E = Pb-free and Green
- 5. X suffix = Tape/Reel





#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but
  may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

DIODES is a trademark of Diodes Incorporated in the United States and other countries.

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries.

© 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Interface - Signal Buffers, Repeaters category:

Click to view products by Diodes Incorporated manufacturer:

Other Similar products are found below:

PI3HDMI101ZHEX PI3EQX6741STZDEX PI6ULS5V9509UEX PI3HDMI101-BZHEX PI3EQX12904AZHEX PI3EQX6801AZDEX
PI6ULS5V9515AUEX PI3DPX1203CZHEX PI3EQX1002E2ZREX DS100BR410SQX/NOPB PI2EQX632EXUBEX PI3HDX12211ZHEX
PI3DPX8121AZLEX PI6ULS5V9617CUEX PCA9509PGM,125 DS280BR820ZBLT PCA9617ADPJ PCA9617ATPZ PI3EQX1002BZLEX
DS125BR820NJYR DS80PCI402SQ/NOPB 89HP0604SZBNRG DS110DF1610FB/NOPB SN75LVCP601RTJR SN65DPHY440SSRHRR
PI3EQX12902AZLEX PI3DPX1203BZLEX SN75DPHY440SSRHRR DS280DF810ABVT SN65DP159RSBR LTC4315IMS#TRPBF
LTC4303IMS8#PBF LTC4300A-1IMS8#PBF LTC4300A-1CMS8#PBF PI3EQX1004EZTFEX PI2EQX4401DZFEX
PI2MEQX2503XEAEX PI3DPX1203BZHEX PI3DPX1205A1ZLBE PI3DPX1207Q3ZHEX PI3DPX1225Q3ZLBEX PI3EQX1001XUAEX
PI3EQX1002B1ZLEX PI3EQX1004B1ZHEX PI3EQX1014ZTFEX PI3EQX10312ZHEX PI3EQX12902BZLEX PI3EQX12904EZHEX
PI3EQX12908A2ZFEX PI3EQX16612ZLDEX