



#### 4-Output Low Power PCIE GEN1-2-3 Buffer

#### **Features**

- → 4x 100MHz low power HCSL or LVDS compatible outputs
- → PCIe 3.0, 2.0 and 1.0 compliant
- → Programmable output amplitude and slew rate
- → Core supply voltage of 3.3V +/-10%
- → Output supply voltage of 1.8V, 2.5V and 3.3V
- → Industrial ambient operation temperature
- → Available in lead-free package: 32-TQFN

### **Block Diagram**

#### Description

The PI6CDBL401B is a 4-output low power buffer for 100MHz PCIe Gen1, Gen2 and Gen3 applications with integrated output terminations providing Zo=100Ω. The device has 4 output enables for clock management, and 3 selectable SMBus addresses.

#### **Applications**

→ PCIe 3.0/2.0/1.0 clock distribution







# **Pin Configuration**



# **SMBus Address Selection Table**

|                                                   | SADR | Address | + Read / Write bit |
|---------------------------------------------------|------|---------|--------------------|
|                                                   | 0    | 1101011 | 1/0                |
| State of SADR on first application of CKPWRGD_PD# | М    | 1101100 | 1/0                |
|                                                   | 1    | 1101101 | 1/0                |

#### **Power Management Table**

|             |         |               |          | CLKx     |           |                 |
|-------------|---------|---------------|----------|----------|-----------|-----------------|
| CKPWRGD_PD# | CLK_IN  | SMBus OEx bit | OEx# Pin | True O/P | Comp. O/P | PLL             |
| 0           | х       | X             | X        | Low      | Low       | Off             |
| 1           | Running | 0             | X        | Low      | Low       | On <sup>1</sup> |
| 1           | Running | 1             | 0        | Running  | Running   | On <sup>1</sup> |
| 1           | Running | x             | 1        | Low      | Low       | On <sup>1</sup> |

1. If bypass mode is selected, the PLL will be off, and outputs will be running

#### **Power Connections**

| Pin Number |            |                       |
|------------|------------|-----------------------|
| VDD GND    |            | Description           |
| 4          | 7          | Input receiver analog |
| 9          | 8          | Digital Power         |
| 16, 25     | 15, 26, 30 | DIF outputs           |
| 21         | 20         | PLL Analog            |

## **PLL Operating Mode**

|                 |           | Byte1 [7:6] | Byte1 [4:3] |
|-----------------|-----------|-------------|-------------|
| HiBW_BypM_LoBW# | MODE      | Readback    | Control     |
| 0               | PLL Lo BW | 00, 10      | 00, 10      |
| М               | Bypass    | 01          | 01          |
| 1               | PLL Hi BW | 11          | 11          |





### **Pin Descriptions**

| Pin# | Pin Name            | Туре         | Description                                                                                                                                                  |
|------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | HIBW_BYPM_<br>LOBW# | Input        | Trilevel input to select High BW, Bypass or Low BW mode. See PLL Operating<br>Mode Table for Details.                                                        |
| 2    | FB_DNC              | Output       | True clock of differential feedback. The feedback output and feedback input are connected internally on this pin. Do not connect anything to this pin.       |
| 3    | FB_DNC#             | Output       | Complement clock of differential feedback. The feedback output and feedback input are connected internally on this pin. Do not connect anything to this pin. |
| 4    | VDDR3.3             | Power        | 3.3V power for differential input clock (receiver). This VDD should be treated as an Analog power rail and filtered appropriately.                           |
| 5    | CLK_IN              | Input        | True Input for differential reference clock.                                                                                                                 |
| 6    | CLK_IN#             | Input        | Complementary Input for differential reference clock.                                                                                                        |
| 7    | GNDR                | Power        | Analog Ground pin for the differential input (receiver)                                                                                                      |
| 8    | GNDDIG              | Power        | Ground pin for digital circuitry                                                                                                                             |
| 9    | VDDDIG3.3           | Power        | 3.3V digital power (dirty power)                                                                                                                             |
| 10   | SCLK_3.3            | Input        | Clock pin of SMBus circuitry, 3.3V tolerant.                                                                                                                 |
| 11   | SDATA_3.3           | Input/Output | Data pin for SMBus circuitry, 3.3V tolerant.                                                                                                                 |
| 12   | OE0#                | Input        | Active low input for enabling DIF pair 0. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs                                         |
| 13   | CLK0                | Output       | Differential true clock output                                                                                                                               |
| 14   | CLK0#               | Output       | Differential Complementary clock output                                                                                                                      |
| 15   | GND                 | Power        | Ground pin.                                                                                                                                                  |
| 16   | VDDO1.8             | Power        | Power supply for outputs, range from 1.8V~3.3V.                                                                                                              |
| 17   | OE1#                | Input        | Active low input for enabling DIF pair 1. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs                                         |
| 18   | CLK1                | Output       | Differential true clock output                                                                                                                               |
| 19   | CLK1#               | Output       | Differential Complementary clock output                                                                                                                      |
| 20   | GNDA                | Power        | Ground pin for the PLL core.                                                                                                                                 |
| 21   | VDDA3.3             | Power        | 3.3Vpower for the PLL core.                                                                                                                                  |
| 22   | CLK2                | Output       | Differential true clock output                                                                                                                               |
| 23   | CLK2#               | Output       | Differential Complementary clock output                                                                                                                      |
| 24   | OE2#                | Input        | Active low input for enabling DIF pair 2. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs                                         |
| 25   | VDDO1.8             | Power        | Power supply for outputs, range from 1.8V~3.3V.                                                                                                              |
| 26   | GND                 | Power        | Ground pin.                                                                                                                                                  |
| 27   | CLK3                | Output       | Differential true clock output                                                                                                                               |
| 28   | CLK3#               | Output       | Differential Complementary clock output                                                                                                                      |
| 29   | OE3#                | Input        | Active low input for enabling DIF pair 3. This pin has an internal pull-down. 1<br>=disable outputs, 0 = enable outputs                                      |
| 30   | GND                 | Power        | Ground pin.                                                                                                                                                  |





#### **Pin Descriptions Cont...**

| Pin# | Pin Name    | Туре  | Description                                                                                                                                                                                                       |
|------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CKPWRGD_PD# | Input | Input notifies device to sample latched inputs and start up on first high asser-<br>tion. Low enters Power Down Mode, subsequent high assertions exit Power Down<br>Mode. This pin has internal pull-up resistor. |
| 32   | SADR_tri    | Input | Tri-level latch to select SMBus Address. See SMBus Address Selection Table.                                                                                                                                       |





#### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Supply Voltage to Ground Potential | 4.6V                         |
|------------------------------------|------------------------------|
| All Inputs and Output              | 0.5V toV <sub>DD</sub> +0.5V |
| Ambient Operating Temperature      | 40 to +85°C                  |
| Storage Temperature                | 65°C to +150°C               |
| Junction Temperature               | 125°C                        |
| Soldering Temperature              | 260°C                        |
| ESD Protection (Input)             | 2000V(HBM)                   |
|                                    |                              |

Note: Stresses greater than those listed under MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# Electrical Characteristics–Clock Input Parameters ( $T_A = -40 \sim 85^{\circ}C$ ; VDD = 3.3V+/-10%; VDDO =

| Symbol             | Parameters                                                   | Condition                                                     | Min.              | Туре | Max. | Units |
|--------------------|--------------------------------------------------------------|---------------------------------------------------------------|-------------------|------|------|-------|
| V                  | Input High Voltage - CLK_IN <sup>1</sup>                     | Differential inputs                                           | 600               | 800  | 1150 | mV    |
| $V_{\text{ihdif}}$ | Input High Voltage - CLK_IN                                  | (single-ended measurement)                                    | 600               | 800  | 1150 |       |
| 17                 | V <sub>ILDIF</sub> Input Low Voltage - CLK_IN <sup>1,3</sup> | Differential inputs                                           | V <sub>ss</sub> - | 0    | 300  |       |
| V <sub>ILDIF</sub> |                                                              | (single-ended measurement)                                    | 300               | 0    | 300  | mV    |
| V <sub>com</sub>   | Input Common Mode Voltage -<br>CLK_IN <sup>1</sup>           | Common Mode Input Voltage                                     | 300               |      | 725  | mV    |
| V <sub>SWING</sub> | Input Amplitude - CLK_IN <sup>1</sup>                        | Peak to Peak value (V <sub>IHDIF</sub> - V <sub>ILDIF</sub> ) | 300               |      | 1450 | mV    |
| dv/dt              | Input Slew Rate - CLK_IN <sup>1,2</sup>                      | Measured differentially                                       | 0.4               |      |      | V/ns  |
| I                  | Input Leakage Current <sup>1</sup>                           | $V_{IN} = V_{DD}$ , $V_{IN} = GND$                            | -5                |      | 5    | uA    |
| d <sub>tin</sub>   | Input Duty Cycle <sup>1</sup>                                | Measurement from differential wavefrom                        | 45                |      | 55   | %     |
| J <sub>DIFIn</sub> | Input Jitter - Cycle to Cycle <sup>1</sup>                   | Differential Measurement                                      | 0                 |      | 150  | ps    |

3.3V+/-10%; VDDO = 2.5V+/-10%; VDDO = 1.8V+/-10%, See Test Loads for Loading Conditions)

Note:

1. Guaranteed by design and characterization, not 100% tested in production.

2. Slew rate measured through +/-75mV window centered around differential zero

3. The device can be driven from a single ended clock by driving the true clock and biasing the complement clock input to the VBIAS, where VBIAS is (VIH-HIGH - VIHLOW)/2

# Electrical Characteristics-Input/Supply/Common Parameters-Normal Operating

### Conditions

(T<sub>A</sub> = -40~85°C; VDD = 3.3V+/-10%; VDDO = 3.3V+/-10%; VDDO = 2.5V+/-10%; VDDO = 1.8V+/-10%, See Test Loads for Loading Conditions)

| Symbol           | Parameters                  | Condition                       | Min. | Туре | Max. | Units |
|------------------|-----------------------------|---------------------------------|------|------|------|-------|
| V <sub>DDX</sub> | Supply Voltage <sup>1</sup> | Supply voltage for core, analog | 3.0  | 3.3  | 3.6  | V     |
|                  |                             |                                 | 2.97 | 3.3  | 3.63 |       |
| V <sub>DDO</sub> | Supply Voltage <sup>1</sup> | Supply voltage outputs          | 2.25 | 2.5  | 2.75 | V     |
|                  |                             |                                 | 1.62 | 1.8  | 1.98 |       |
| т                | Ambient Operating           |                                 | -40  | 25   | 85   | °C    |
| T <sub>A</sub>   | Temperature <sup>1</sup>    |                                 | -40  | 23   | 03   |       |





# Electrical Characteristics-Input/Supply/Common Parameters-Normal Operating **Conditions Cont...**

| Symbol                      | Parameters                                 | Condition                                                         | Min.                     | Туре   | Max.                 | Units  |
|-----------------------------|--------------------------------------------|-------------------------------------------------------------------|--------------------------|--------|----------------------|--------|
| V <sub>IH</sub>             | Input High Voltage <sup>1</sup>            | Single-ended inputs, except SMBus, SADR_tri                       | 0.65 V <sub>DD</sub>     |        | V <sub>DD</sub> +0.3 | V      |
| V <sub>IM</sub>             | Input Mid Voltage <sup>1</sup>             | SADR_tri                                                          | 0.4 V <sub>DD</sub>      |        | 0.6 V <sub>DD</sub>  | V      |
| V <sub>IL</sub>             | Input Low Voltage <sup>1</sup>             | Single-ended inputs, except SMBus, SADR_tri                       | -0.3                     |        | 0.35 V <sub>DD</sub> | V      |
| V <sub>H</sub>              | Hysteresis Voltage <sup>1</sup>            | V <sub>T+</sub> - V <sub>T-</sub>                                 | 0.05 V <sub>DD</sub>     |        | 0.2 V <sub>DD</sub>  | V      |
| V <sub>oh</sub>             | Output High Voltage <sup>1</sup>           | Single-ended outputs, except SMBus. I <sub>OH</sub> = -2mA        | V <sub>DD</sub><br>-0.45 |        |                      | V      |
| V <sub>ol</sub>             | Outputt Low Voltage <sup>1</sup>           | Single-ended outputs, except SMB<br>us. I $_{OL}$ = -2mA          |                          |        | 0.45                 | V      |
| I                           |                                            | Single-ended inputs, $V_{IN} = GND$ , $V_{IN} = VDD$              | -5                       |        | 5                    | uA     |
|                             |                                            | Single-ended inputs                                               |                          |        |                      |        |
| I                           | Input Current <sup>1</sup>                 | $V_{IN} = 0$ V; Inputs with internal pull-up resistors            | -200                     |        | 200                  | uA     |
| INP                         |                                            | $V_{IN} = VDD$ ; Inputs with internal pull-down resistors         | 200                      |        | 200                  | un     |
| fin                         | Input Frequency <sup>1</sup>               | Bypass mode                                                       | 1                        |        | 400                  | MHz    |
| 1111                        | Input Frequency                            | 100MHz PLL mode                                                   | 95                       | 100    | 105                  | MHz    |
| Lpin                        | Pin Inductance <sup>1</sup>                |                                                                   |                          |        | 7                    | nH     |
| C <sub>IN</sub>             | Comositornool                              | Control Inputs                                                    | 1.5                      |        | 5                    | pF     |
| Cout                        | Capacitance <sup>1</sup>                   | Output pin capacitance                                            |                          |        | 6                    | pF     |
|                             | Clock output Stabiliza-                    | From $\mathrm{V}_{_{\mathrm{DD}}}$ Power-Up and after input clock |                          |        |                      |        |
| t <sub>stab</sub>           | tion <sup>1, 2</sup>                       | stabilization or de-assertion of CKPWRGD_<br>PD# to 1st clock     |                          | 0.6    | 1                    | ms     |
| £                           | Input SS Modulation                        | Allowable Frequency                                               | 20                       | 21 500 | 22                   | kHz    |
| $f_{\text{MODIN}}$          | Frequency <sup>1</sup>                     | (Triangular Modulation)                                           | 30                       | 31.500 | 33                   | КПХ    |
| +                           | OE# Latency <sup>1, 3</sup>                | CLK start after OE# assertion                                     | 1                        |        | 3                    | clocks |
| t <sub>latoe#</sub>         | OL# Latency                                | CLK stop after OE# deassertion                                    | 1                        |        | 5                    | CIUCKS |
| t                           | Tdrive_PD# <sup>1, 3</sup>                 | CLK output enable after                                           |                          |        | 300                  | us     |
| t <sub>drvpd</sub>          |                                            | CKPWRGD_PD# de-assertion                                          |                          |        | 500                  | us     |
| t <sub>F</sub>              | Fall time <sup>1, 2</sup>                  | Control inputs                                                    |                          |        | 5                    | ns     |
| t <sub>R</sub>              | Rise time <sup>1, 2</sup>                  | Control inputs                                                    |                          |        | 5                    | ns     |
| $\mathbf{V}_{\text{ilsmb}}$ | SMBus Input Low Volt-<br>age <sup>1</sup>  |                                                                   |                          |        | 0.8                  | V      |
| V <sub>ihsmb</sub>          | SMBus Input High Volt-<br>age <sup>1</sup> |                                                                   | 2.1                      |        | 3.6                  | V      |





# Electrical Characteristics-Input/Supply/Common Parameters-Normal Operating **Conditions Cont...**

| Symbol              | Parameters                                | Condition                            | Min. | Туре | Max. | Units |
|---------------------|-------------------------------------------|--------------------------------------|------|------|------|-------|
| V <sub>olsmb</sub>  | SMBus Output Low Voltage <sup>1</sup>     | @ I <sub>pullup</sub>                |      |      | 0.4  | V     |
| I                   | SMBus Sink Current <sup>1</sup>           | @ V <sub>ol</sub>                    | 4    |      |      | mA    |
| V <sub>DDSMB</sub>  | Nominal Bus Voltage <sup>1</sup>          | 3.3V bus voltage                     | 2.7  |      | 3.6  | V     |
| t <sub>RSMB</sub>   | SCLK/SDATA Rise Time <sup>1</sup>         | (Max VIL - 0.15) to (Min VIH + 0.15) |      |      | 1000 | ns    |
| t <sub>FSMB</sub>   | SCLK/SDATA Fall Time <sup>1</sup>         | (Min VIH + 0.15) to (Max VIL - 0.15) |      |      | 300  | ns    |
| f <sub>maxsmb</sub> | SMBus Operating Frequency <sup>1, 5</sup> | Maximum SMBus operating frequency    |      |      | 400  | kHz   |

Note:

1. Guaranteed by design and characterization, not 100% tested in production.

2. Control input must be monotonic from 20% to 80% of input swing. Input Frequency Capacitance

3. Time from deassertion until outputs are >200 mV

4. The differential input clock must be running for the SMBus to be active

#### Electrical Characteristics–CLK 0.7V Low Power HCSL Outputs ( $T_A = -40 \sim 85^{\circ}C$ ; VDD = 3.3V+/-10%;

| VDDO = 3.3V+/-10%; VDDO = 2.5V+/-10%; VDDO = 1.8V+/-10%, See Test Loads for Loadin | a Conditions)   |
|------------------------------------------------------------------------------------|-----------------|
|                                                                                    | 9 0011011101101 |

| Symbol            | Parameters                              | Condition                                              | Min. | Туре | Max. | Units |
|-------------------|-----------------------------------------|--------------------------------------------------------|------|------|------|-------|
| Trf               | Slew rate <sup>1,2,3</sup>              | Scope averaging on 2.0V/ns setting @100MHz output      | 1    | 2    | 3    | V/ns  |
|                   | Slew rate.                              | Scope averaging on 3.0V/ns setting @100MHz<br>output   | 2    | 3    | 4.5  | V/ns  |
| ΔTrf              | Slew rate matching <sup>1,2,4</sup>     | Slew rate matching, Scope averaging on                 |      | 7    | 20   | %     |
| V <sub>HIGH</sub> | Voltage High <sup>1,7</sup>             | Statistical measurement on single-ended signal         | 660  |      | 880  | mV    |
| V <sub>LOW</sub>  | Voltage Low <sup>1,7</sup>              | using oscilloscope math function. (Scope averaging on) | -150 |      | 150  | mV    |
| Vmax              | Max Voltage <sup>1</sup>                | Measurement on single ended signal using               |      |      | 1150 | mV    |
| Vmin              | Min Voltage <sup>1</sup>                | absolute value. (Scope averaging off)                  | -300 |      |      | mV    |
| Vswing            | Vswing <sup>1,2,7</sup>                 | Scope averaging off                                    | 300  |      |      | mV    |
| Vcross_abs        | Crossing Voltage (abs) <sup>1,5,7</sup> | Scope averaging off                                    | 250  |      | 550  | mV    |
| $\Delta$ -Vcross  | Crossing Voltage (var) <sup>1,6</sup>   | Scope averaging off                                    |      |      | 140  | mV    |

Note:

1. Guaranteed by design and characterization, not 100% tested in production.

2. Measured from differential waveform

3. Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

4. Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations

5. Vcross is defined as voltage where Clock = Clock # measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

6. The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross\_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting  $\Delta$ -Vcross to be smaller than Vcross absolute.

7. At default SMBus settings.





#### **Electrical Characteristics–Current Consumption** ( $T_A = -40 \sim 85^{\circ}$ C; See Test Loads for Loading Conditions)

| Symbol             | Parameters                            | Condition                                                           | Min. | Туре | Max. | Units |
|--------------------|---------------------------------------|---------------------------------------------------------------------|------|------|------|-------|
| I <sub>ddaop</sub> |                                       | VDDA+VDDR, PLL Mode, @100MHz, typical<br>value under VDDO = 1.8V    |      | 37   | 45   | mA    |
| I <sub>ddop</sub>  | Operating Supply Current <sup>1</sup> | VDD1.8, All outputs active @100MHz, typical value under VDDO = 1.8V |      | 52   | 60   | mA    |
| I <sub>ddapd</sub> | Douvondovum Cummontl <sup>2</sup>     | VDDA+VDDR, PLL Mode, @100MHz                                        |      |      | 1    | mA    |
| I <sub>ddpd</sub>  | Powerdown Current <sup>1,2</sup>      | VDD1.8, Outputs Low                                                 |      |      | 1.8  | mA    |

Note:

1. Guaranteed by design and characterization, not 100% tested in production.

2. Input clock stopped.

### **Electrical Characteristics–Output Duty Cycle, Jitter, Skew and PLL Characterisitics**

 $(T_{A} = -40 \sim 85^{\circ}C; VDD = 3.3V + /-10\%; VDDO = 3.3V + /-10\%; VDDO = 2.5V + /-10\%; VDDO = 1.8V + /-10\%$ , See Test Loads for Loading Conditions)

| Symbol                | Parameters                                                                       | Condition                                        | Min. | Туре | Max. | Units |
|-----------------------|----------------------------------------------------------------------------------|--------------------------------------------------|------|------|------|-------|
| t <sub>DC</sub>       | Duty Cycle <sup>1</sup>                                                          | Measured differentially, PLL Mode                | 45   |      | 55   | %     |
| t <sub>DCD</sub>      | Duty Cycle Distortion <sup>1,3</sup> Measured differentially, Bypass Mode@100MHz |                                                  | -1   | 0    | 1    | %     |
| t <sub>pdBYP</sub>    | Classes Issues to Octoord 4                                                      | Bypass Mode, VT = 50%                            | 2500 |      | 4500 | ps    |
| t <sub>pdPLL</sub>    | Skew, Input to Output <sup>1,4</sup>                                             | PLL Mode VT = 50%                                | -250 |      | 250  | ps    |
| t                     | Skew, Output to Output <sup>1,2</sup>                                            | VT = 50%                                         |      | 25   | 50   | ps    |
|                       |                                                                                  | PLL mode @100MHz output                          |      |      | 50   | ps    |
| t <sub>jcyc-cyc</sub> | Jitter, Cycle to cycle <sup>1,2</sup>                                            | Additive Jitter in Bypass Mode @100MHz<br>output |      | 0.1  | 25   | ps    |

Note:

1. Guaranteed by design and characterization, not 100% tested in production.

2. Measured from differential waveform

3. Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.

4. All outputs at default slew rate

5. The MIN/TYP/MAX values of each BW setting track each other, i.e., Low BW MAX will never occur with Hi BW MIN.





### **Electrical Characteristics–Phase Jitter Parameters**

 $(T_A = -40 \sim 85^{\circ}C; VDD = 3.3V + /-10\%; VDDO = 3.3V + /-10\%; VDDO = 2.5V + /-10\%; VDDO = 1.8V + /-10\%$ , See Test Loads for Loading Conditions)

| Symbol                 | Parameters                | Condition                                                                                            | Min. | Туре | INDUSTRY<br>LIMIT | Units       |
|------------------------|---------------------------|------------------------------------------------------------------------------------------------------|------|------|-------------------|-------------|
| t <sub>jphPCIeG1</sub> |                           | PCIe Gen 1 <sup>1,2,3</sup>                                                                          |      | 34   | 86                | ps<br>(p-p) |
|                        | _                         | PCIe Gen 2 Low Band 10kHz < f < 1.5MHz <sup>1,2</sup>                                                |      | 0.9  | 3                 | ps<br>(rms) |
| t <sub>jphPCIeG2</sub> | Phase Jitter, PLL<br>Mode | PCIe Gen 2 High Band 1.5MHz < f < Nyquist<br>(50MHz) <sup>1,2</sup>                                  |      | 2.2  | 3.1               | ps<br>(rms) |
| t <sub>jphPCIeG3</sub> | -                         | PCIe Gen 3 (PLL BW of 2-4MHz, CDR = $10$ MHz) <sup>1,2,4</sup>                                       |      | 0.5  | 1                 | ps<br>(rms) |
| t <sub>jphSGMII</sub>  | -                         | 125MHz, 1.5MHz to 20MHz, -20dB/decade rollover < 1.5MHz, -40db/decade rolloff > 10MHz <sup>1,6</sup> |      | 1.9  | NA                | ps<br>(rms) |
| t <sub>jphPCIeG1</sub> |                           | PCIe Gen 1 <sup>1,2,3</sup>                                                                          |      | 0.6  | N/A               | ps<br>(p-p) |
|                        | -                         | PCIe Gen 2 Low Band $10$ kHz < f < $1.5$ MHz <sup>1,2,5</sup>                                        |      | 0.1  | N/A               | ps<br>(rms) |
| t <sub>jphPCIeG2</sub> | Additive Phase<br>Jitter, | PCIe Gen 2 High Band 1.5MHz < f < Nyquist<br>(50MHz) <sup>1,2,5</sup>                                |      | 0.05 | N/A               | ps<br>(rms) |
| t <sub>jphPCIeG3</sub> | - Bypass Mode             | PCIe Gen 3 (PLL BW of 2-4MHz, CDR = 10MHz) <sup>1,2,4,5</sup>                                        |      | 0.05 | N/A               | ps<br>(rms) |
| t <sub>jphSGMII</sub>  | -                         | 125MHz, 1.5MHz to 10MHz, -20dB/decade rollover < 1.5MHz, -40db/decade rolloff > 10MHz <sup>1,6</sup> |      | 0.15 | N/A               | ps<br>(rms) |

#### Note:

1. Applies to all outputs, with device driven by a clean clock source.

2. See http://www.pcisig.com for complete specs

3. Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

4. Subject to final ratification by PCI SIG.

5. For RMS figures, additive jitter is calculated by solving the following equation:  $Additive jitter = SQRT[(total jitter)^2 - (input jitter)^2]$ 

6. Applies to all differential outputs





#### **Test Loads**



# **Driving LVDS**



# **Driving LVDS inputs with the PI6CDBL401B**

|           |                          | Value                              |
|-----------|--------------------------|------------------------------------|
| Component | Receiver has termination | Receiver does not have termination |
| R7a, R7b  | 10Κ Ω                    | 140 Ω                              |
| R8a, R8b  | 5.6K Ω                   | 75 Ω                               |
| Cc        | 0.1 uF                   | 0.1 uF                             |
| Vcm       | 1.2 volts                | 1.2 volts                          |





# Serial Data Interface (SMBus)

This part is a slave only device that supports blocks read and block write protocol using a single 7-bit address and read/write bit as shown below.

Read and write block transfers can be stopped after any complete byte transfer by issuing STOP.

#### **Address Assignment**

Refer to SMBus Address Selection Table.

### **Data Protocol**

(Write)

| 1 bit     | 8 bits            | 1   | 8 bits             | 1   | 8 bits          | 1   | 8 bits         | 1   | 8 bits               | 1   | 1 bit    |
|-----------|-------------------|-----|--------------------|-----|-----------------|-----|----------------|-----|----------------------|-----|----------|
| Start bit | Slave<br>Addr: D4 | Ack | Register<br>offset | Ack | Byte<br>Count=N | Ack | Data<br>Byte 0 | Ack | <br>Data<br>Byte N-1 | Ack | Stop bit |

(Read)

| 1 bit     | 8 bits            | 1   | 8 bits             | 1   | 1               | 8 bits            | 1   | 8 bits          | 1   | 8 bits         | 1   | 8 bits               | 1          | 1 bit       |
|-----------|-------------------|-----|--------------------|-----|-----------------|-------------------|-----|-----------------|-----|----------------|-----|----------------------|------------|-------------|
| Start bit | Slave<br>Addr: D4 | Ack | Register<br>offset | Ack | Repeat<br>start | Slave<br>Addr: D5 | Ack | Byte<br>Count=N | Ack | Data<br>Byte 0 | Ack | <br>Data Byte<br>N-1 | NOT<br>Ack | Stop<br>bit |

#### Note:

1. Register offset for indicating the starting register for indexed block write and indexed block read. Byte Count in write mode cannot be 0.





| Byte 0 | Name     | Control Function | Туре | 0   | 1       | Default |  |  |
|--------|----------|------------------|------|-----|---------|---------|--|--|
| 7      | Reserved |                  | 1    |     |         |         |  |  |
| 6      | OE3      | Output Enable    | RW   | Low | Enabled | 1       |  |  |
| 5      | OE2      | Output Enable    | RW   | Low | Enabled | 1       |  |  |
| 4      | Reserved |                  |      |     |         |         |  |  |
| 3      | OE1      | Output Enable    | RW   | Low | Enabled | 1       |  |  |
| 2      | Reserved |                  |      |     |         | 1       |  |  |
| 1      | OE0      | Output Enable    | RW   | Low | Enabled | 1       |  |  |
| 0      | Reserved |                  |      |     |         | 1       |  |  |

#### SMBus Table: Output Enable Register 1

1. A low on these bits will overide the OE# pin and force the differential output Low.

### SMBus Table: PLL Operating Mode and Output Amplitude Control Register

| Byte 1 | Name                | Control Function              | Туре            | 0                            | 1              | Default |
|--------|---------------------|-------------------------------|-----------------|------------------------------|----------------|---------|
| 7      | PLL-<br>MODERB1     | PLL Mode Readback Bit 1       | R               |                              | ing Mada Tabla | Latch   |
| 6      | PLL-<br>MODERB0     | PLL Mode Readback Bit 0       | R               | - See PLL Operati            | Latch          |         |
| 5      | PLLMODE_<br>SWCNTRL | Enable SW control of PLL Mode | RW              | Values inB1[7:6]set PLL Mode |                | 0       |
| 4      | PLLMODE1            | PLL Mode Control Bit 1        | RW <sup>1</sup> |                              |                | 0       |
| 3      | PLLMODE0            | PLL Mode Control Bit 0        | $RW^1$          | See PLL Operation            | ing wode rable | 0       |
| 2      | Reserved            |                               |                 |                              |                | 1       |
| 1      | AMPLITUDE<br>1      | Controls Output Amelitudo     | RW              | 00 = 0.6V 01 = 0.7V          |                | 1       |
| 0      | AMPLITUDE<br>0      | Controls Output Amplitude     | RW              | 10= 0.8V                     | 11 = 0.9 V     | 0       |

1. B1[5] must be set to a 1 for these bits to have any effect on the part.

#### SMBus Table: DIF Slew Rate Control Register

| Byte 2 | Name                  | <b>Control Function</b> | Туре | 0      | 1      | Default |
|--------|-----------------------|-------------------------|------|--------|--------|---------|
| 7      | Reserved              |                         |      |        |        | 1       |
| 6      | SLEWRATE-<br>SEL DIF3 | Slew Rate Selection     | RW   | 2 V/ns | 3 V/ns | 1       |
| 5      | SLEWRATE-<br>SEL DIF2 | Slew Rate Selection     | RW   | 2 V/ns | 3 V/ns | 1       |
| 4      | Reserved              |                         |      |        |        | 1       |
| 3      | SLEWRATE-<br>SEL DIF1 | Slew Rate Selection     | RW   | 2 V/ns | 3 V/ns | 1       |
| 2      | Reserved              | ·                       | ×    |        |        | 1       |





#### SMBus Table: DIF Slew Rate Control Register Cont...

| Byte 2 | Name                  | Control Function    | Туре | 0      | 1      | Default |
|--------|-----------------------|---------------------|------|--------|--------|---------|
| 1      | SLEWRATE-<br>SEL DIF0 | Slew Rate Selection | RW   | 2 V/ns | 3 V/ns | 1       |
| 0      | Reserved              |                     |      |        |        | 1       |

# **SMBus Table: Frequency Select Control Register**

| Byte 3 | Name     | Control Function | Туре | 0 | 1 | Default |
|--------|----------|------------------|------|---|---|---------|
| 7      | Reserved |                  |      |   |   | 1       |
| 6      | Reserved |                  |      |   |   | 1       |
| 5      | Reserved |                  |      |   |   | 0       |
| 4      | Reserved |                  |      |   |   | 0       |
| 3      | Reserved |                  |      |   |   | 0       |
| 2      | Reserved |                  |      |   |   | 1       |
| 1      | Reserved |                  |      |   |   | 1       |
| 0      | Reserved |                  |      |   |   | 1       |

# Byte 4 is Reserved and reads back 'hFF

### SMBus Table: Revision and Vendor ID Register

| Byte 5 | Name | <b>Control Function</b>        | Туре | 0            | 1 | Default |
|--------|------|--------------------------------|------|--------------|---|---------|
| 7      | RID3 |                                | R    |              |   | 0       |
| 6      | RID2 | Revision ID $R$ A rev = 0000 R |      | 0            |   |         |
| 5      | RID1 |                                | R    | A rev = 0000 |   | 0       |
| 4      | RID0 |                                | R    |              |   | 0       |
| 3      | VID3 |                                | R    |              |   | 0       |
| 2      | VID2 | - VENDOR ID                    | R    |              |   | 0       |
| 1      | VID1 |                                | R    |              |   | 0       |
| 0      | VID0 |                                | R    |              | 0 |         |





# SMBus Table: Device Type/Device ID

| Byte 6 | Name         | Control Function | Туре | 0                       | 1 | Default |
|--------|--------------|------------------|------|-------------------------|---|---------|
| 7      | Device Type1 | Davias Trma      | R    | 00 = FGV, 01 = DBV,     |   | 0       |
| 6      | Device Type0 | Device Type      | R    | 10 = DMV, 11= Reserved  |   | 1       |
| 5      | Device ID5   |                  | R    | -                       |   | 0       |
| 4      | Device ID4   |                  | R    |                         |   | 0       |
| 3      | Device ID3   | Device ID        | R    | 000100 1                |   | 0       |
| 2      | Device ID2   |                  | R    | 000100 binary or 04 hex |   | 1       |
| 1      | Device ID1   |                  | R    |                         |   | 0       |
| 0      | Device ID0   |                  | R    |                         |   | 0       |

# **SMBus Table: Byte Count Register**

| Byte 7 | Name     | Control Function | Туре | 0 | 1 | Default |
|--------|----------|------------------|------|---|---|---------|
| 7      | Reserved |                  |      |   |   | 0       |
| 6      | Reserved |                  |      |   |   | 0       |
| 5      | Reserved |                  |      |   |   | 0       |
| 4      | Reserved |                  |      |   | 0 |         |
| 3      | Reserved |                  |      |   |   | 0       |
| 2      | Reserved |                  |      |   | 0 |         |
| 1      | Reserved |                  |      |   | 0 |         |
| 0      | Reserved |                  |      |   |   | 0       |





# **Thermal Characteristics**

| Symbol           | Parameter                              | Condition | Min. | Туре | Max. | Units |
|------------------|----------------------------------------|-----------|------|------|------|-------|
| $\theta_{_{JA}}$ | Thermal Resistance Junction to Ambient | Still air |      | 44.7 |      | °C/W  |
| $\theta_{_{JA}}$ | Thermal Resistance Junction to Case    |           |      | 21.7 |      | °C/W  |





# Packaging Mechanical : TQFN (ZH32)



11-0147

Note: For latest package info, please check: https://www.diodes.com/design/support/packaging/pericom-packaging/

# Ordering Information<sup>(1-3)</sup>

| Ordering Code    | Package Code | Package Description                                    |  |  |
|------------------|--------------|--------------------------------------------------------|--|--|
| PI6CDBL401BZHIEX | ZH           | 32-contact, Thin Quad Flat No-Lead (TQFN), Tape & Reel |  |  |

#### Notes:

1. Thermal characteristics can be found on the company web site at https://www.diodes.com/design/support/packaging/pericom-packaging/

2. E = Pb-free and Green

3. Adding an X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND. EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application. Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or

2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the

failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated www.diodes.com

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Buffer category:

Click to view products by Diodes Incorporated manufacturer:

Other Similar products are found below :

PL133-27GI 9DBV0541AKLF 9DBV0941AKLF MPC962309EJ-1H NB3M8304CDG NB4N121KMNG NB7VQ58MMNG P5P2305AF-1H08SR 8T39S11ANLGI 8T73S1802NLGI 9DBV0941AKILF MC10E111FNG MK2308S-1HILF 5PB1216NDGK 6V31024NLG P5I2305AF-1H08SR PL133-27GI-R 9DBV0941AKILFT NB3L02FCT2G NB3L03FCT2G NB7VQ58MMNHTBG ZL40203LDG1 ZL40200LDG1 9DMV0141AKILFT ZL40205LDG1 ZL40212LDG1 ZL40201LDG1 9DBV0541AKILF PI49FCT32807QE 552-02SPGGI 9FG1200DF-1LF MDB1900ZCQY 9ZXL1530DKILF 8SLVP1102ANLGI/W ZL40223LDG1 5PB1203NTGK8 9FG1001BGLF MDB1900ZBQY 5PB1214CMGK ZL40202LDG1 8L30205NLGI8 5PB1204CMGK 5PB1214CMGK8 5PB1203NTGK 5PB1206NDGK PI49FCT20802QE MAX9317AECJ+ SL2305SC-1T PI6C10810HE 5P1103A517NLGI