August 1998

National Semiconductor

## 54ACTQ543 Quiet Series Octal Registered Transceiver with TRI-STATE<sup>®</sup> Outputs

#### **General Description**

The ACTQ543 is a non-inverting octal transceiver containing two sets of D-type registers for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent input and output control in either direction of data flow.

The ACTQ utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series<sup>™</sup> features GTO<sup>™</sup> output control and undershoot corrector in addition to a split ground bus for superior performance.

#### Features

- Guaranteed simultaneous switching noise level and dynamic threshold performance
- 8-bit octal latched transceiver
- Separate controls for data flow in each direction
- Back-to-back registers for storage
- Outputs source/sink 24 mA
- 4 kV minimum ESD immunity

## **Ordering Code**

| Military      | Package<br>Number | Package Description          |
|---------------|-------------------|------------------------------|
| 54ACTQ543DMQB | J24A              | 24-Lead Ceramic Dual-In-Line |
| 54ACTQ543FMQB | W24C              | 24-Lead Cerpack              |
| 54ACTQ543LMQB | E28A              | 24-Lead Ceramic Leadless     |
|               |                   | Chip Carrier, Type C         |



© 1998 National Semiconductor Corporation DS100233

•



| Pin Names                      | Description                             |
|--------------------------------|-----------------------------------------|
| OEAB                           | A-to-B Output Enable Input (Active LOW) |
| OEBA                           | B-to-A Output Enable Input (Active LOW) |
| CEAB                           | A-to-B Enable Input (Active LOW)        |
| CEBA                           | B-to-A Enable Input (Active LOW)        |
| LEAB                           | A-to-B Latch Enable Input (Active LOW)  |
| LEBA                           | B-to-A Latch Enable Input (Active LOW)  |
| A <sub>0</sub> -A <sub>7</sub> | A-to-B Data Inputs or                   |
|                                | B-to-A TRI-STATE Outputs                |
| B <sub>0</sub> -B <sub>7</sub> | B-to-A Data Inputs or                   |
|                                | A-to-B TRI-STATE Outputs                |

#### **Functional Description**

The ACTQ543 contains two sets of eight D-type latches, with separate input and output controls for each set. For data flow from A to B, for example, the A-to-B Enable (CEAB) input must be LOW in order to enter data from  $A_0-A_7$  or take data from  $B_0-B_7$ , as indicated in the Data I/O Control Table. With CEAB LOW, a LOW signal on the A-to-B Latch Enable ((LEAB) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the LEAB signal puts the A latches in the storage mode and their outputs no longer change with the A inputs. With CEAB and OEAB both LOW, the TRI-STATE B output buffers are active and reflect the data present at the output of the A latches. Control of data flow from B to A is similar, but using the CEBA, LEBA and OEBA inputs.

#### Data I/O Control Table

| Inputs |      |      | Latch Status | Output Buffers |
|--------|------|------|--------------|----------------|
| CEAB   | LEAB | OEAB |              |                |
| Н      | Х    | Х    | Latched      | High Z         |
| X      | Н    | Х    | Latched      | —              |
| L      | L    | Х    | Transparent  | —              |
| X      | Х    | н    | —            | High Z         |
| L      | Х    | L    | —            | Driving        |

H = HIGH Voltage Level

L = LOW Voltage Level X = Immaterial

A-to-B data flow shown; B-to-A flow control is the same, except using CEBA, LEBA and OEBA



#### Absolute Maximum Ratings (Note 1)

•

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to +7.0V                  |
|-------------------------------------------------------|---------------------------------|
| DC Input Diode Current (IIK)                          |                                 |
| $V_{I} = -0.5V$                                       | –20 mA                          |
| $V_{I} = V_{CC} + 0.5V$                               | +20 mA                          |
| DC Input Voltage (V <sub>I</sub> )                    | –0.5V to V <sub>CC</sub> + 0.5V |
| DC Output Diode Current (I <sub>OK</sub> )            |                                 |
| $V_{O} = -0.5V$                                       | –20 mA                          |
| $V_{O} = V_{CC} + 0.5V$                               | +20 mA                          |
| DC Output Voltage (V <sub>O</sub> )                   | –0.5V to V <sub>CC</sub> + 0.5V |
| DC Output Source                                      |                                 |
| or Sink Current (I <sub>O</sub> )                     | ±50 mA                          |
| DC V <sub>CC</sub> or Ground Current                  |                                 |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 mA                          |
| Storage Temperature (T <sub>STG</sub> )               | –65°C to +150°C                 |
|                                                       |                                 |

| DC Latch-up Source or<br>Sink Current<br>Junction Temperature (T <sub>J</sub> )<br>CDIP | ±300 mA<br>175°C      |
|-----------------------------------------------------------------------------------------|-----------------------|
| Recommended Operating Conditions                                                        |                       |
| Supply Voltage V <sub>CC</sub><br>'ACTQ                                                 | 4.5V to 5.5V          |
| Input Voltage (V <sub>I</sub> )                                                         | 0V to $V_{\rm CC}$    |
| Output Voltage (V <sub>O</sub> )                                                        | 0V to V <sub>CC</sub> |

to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications. Note 2: All commercial packaging is not recommended for applications requiring greater than 2000 temperature cycles from -40°C to +125°C.

## DC Characteristics for 'ACTQ Family Devices

|                  |                                |                 | 54ACTQ            |       |                                      |
|------------------|--------------------------------|-----------------|-------------------|-------|--------------------------------------|
| Symbol           | Parameter                      | V <sub>cc</sub> | T <sub>A</sub> =  | Units | Conditions                           |
|                  |                                | (V)             | -55°C to +125°C   |       |                                      |
|                  |                                |                 | Guaranteed Limits |       |                                      |
| VIH              | Minimum High Level             | 4.5             | 2.0               | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                  | 5.5             | 2.0               |       | or $V_{CC} - 0.1V$                   |
| V <sub>IL</sub>  | Maximum Low Level              | 4.5             | 0.8               | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                  | 5.5             | 0.8               |       | or $V_{CC} - 0.1V$                   |
| V <sub>OH</sub>  | Minimum High Level             | 4.5             | 4.4               | V     | I <sub>OUT</sub> = -50 μA            |
|                  | Output Voltage                 | 5.5             | 5.4               |       |                                      |
|                  |                                |                 |                   |       | (Note 3)                             |
|                  |                                |                 |                   |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                | 4.5             | 3.70              | V     | I <sub>OH</sub> = -24 mA             |
|                  |                                | 5.5             | 4.70              |       | I <sub>OH</sub> = -24 mA             |
| V <sub>OL</sub>  | Maximum Low Level              | 4.5             | 0.1               | V     | Ι <sub>ΟUT</sub> = 50 μΑ             |
|                  | Output Voltage                 | 5.5             | 0.1               |       |                                      |
|                  |                                |                 |                   |       | (Note 3)                             |
|                  |                                |                 |                   |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                | 4.5             | 0.50              | V     | I <sub>OL</sub> = 24 mA              |
|                  |                                | 5.5             | 0.50              |       | I <sub>OL</sub> = 24 mA              |
| I <sub>IN</sub>  | Maximum Input                  | 5.5             | ±1.0              | μA    | $V_{I} = V_{CC}, GND$                |
|                  | Leakage Current                |                 |                   |       |                                      |
| I <sub>OZT</sub> | Maximum I/O                    | 5.5             | ±10               | μA    | $V_{(OE)} = V_{IL}, V_{IH}$          |
|                  | Leakage Current                |                 |                   |       | $V_{O} = V_{CC}, GND$                |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5             | 1.6               | mA    | $V_{I} = V_{CC} - 2.1V$              |
| I <sub>OLD</sub> | Minimum Dynamic                | 5.5             |                   | mA    | V <sub>OLD</sub> = 1.65V Max         |
|                  | Output Current                 | 5.5             | -50               | mA    | Voup = 3.85V Min                     |
| -UHD             | (Note 4)                       | 0.0             |                   |       |                                      |
| Icc              | Maximum Quiescent              | 5.5             | 160.0             | μΑ    | $V_{IN} = V_{CC}$                    |
|                  | Supply Current                 |                 |                   |       | or GND (Note 5)                      |

| DC Characteristics for 'ACTQ Family Devices (Continued) |                                 |                 |                   |       |              |  |  |
|---------------------------------------------------------|---------------------------------|-----------------|-------------------|-------|--------------|--|--|
|                                                         |                                 |                 | 54ACTQ            |       |              |  |  |
| Symbol                                                  | Parameter                       | V <sub>cc</sub> | T <sub>A</sub> =  | Units | Conditions   |  |  |
|                                                         |                                 | (V)             | –55°C to +125°C   |       |              |  |  |
|                                                         |                                 |                 | Guaranteed Limits |       |              |  |  |
| V <sub>OLP</sub>                                        | Quiet Output                    | 5.0             | 1.5               | V     | (Notes 6, 7) |  |  |
|                                                         | Maximum Dynamic V <sub>OL</sub> |                 |                   |       |              |  |  |
| V <sub>OLV</sub>                                        | Quiet Output                    | 5.0             | -1.2              | V     | (Notes 6, 7) |  |  |
|                                                         | Minimum Dynamic V <sub>OL</sub> |                 |                   |       |              |  |  |

Note 3: Maximum of 8 outputs loaded; thresholds on input associated with output under test.

Note 4: Maximum test duration 2.0 ms, one output loaded at a time.

Note 5:  $I_{CC}$  for 54ACTQ @ 25  $^\circ\text{C}$  is identical to 74ACTQ@ 25  $^\circ\text{C}.$ 

Note 6: Plastic DIP package.

Note 7: Max number of outputs defined as (n). (n–1) Data Inputs are driven 0V to 3V, one output @ GND.

Note 8: Max number of Data Inputs (n) switching. (n-1) Inputs switching 0V to 3V ('ACTQ). Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

## **AC Electrical Characteristics**

|                  |                                                                        |          | 544                    | 54ACTQ |       |          |  |
|------------------|------------------------------------------------------------------------|----------|------------------------|--------|-------|----------|--|
|                  | _                                                                      | Vcc      | T <sub>A</sub> = -55°C |        |       | Fig.     |  |
| Symbol           | Parameter                                                              | Ň        | to +                   | 125°C  | Units | No.      |  |
|                  |                                                                        | (Note 9) | C <sub>L</sub> = 50 pF |        |       | -        |  |
|                  |                                                                        | (        | Min                    | Max    |       |          |  |
| t <sub>PLH</sub> | Propagation Delay                                                      |          |                        |        |       |          |  |
| t <sub>PHL</sub> | Transparent Mode                                                       | 5.0      | 2.0                    | 9.5    | ns    | Figure 4 |  |
|                  | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub>   |          |                        |        |       |          |  |
| t <sub>PLH</sub> | Propagation Delay                                                      |          |                        |        |       | Figure 4 |  |
| t <sub>PHL</sub> | LEBA, LEAB                                                             | 5.0      | 2.0                    | 11.0   | ns    |          |  |
|                  | to A <sub>n</sub> , B <sub>n</sub>                                     |          |                        |        |       |          |  |
| t <sub>PZH</sub> | Output Enable Time                                                     |          |                        |        |       | Figure 6 |  |
| t <sub>PZL</sub> | $\overline{\text{OEBA}}$ or $\overline{\text{OEAB}}$ to $A_n$ or $B_n$ | 5.0      | 1.5                    | 13.0   | ns    |          |  |
|                  | $\overline{\text{CEBA}}$ or $\overline{\text{CEAB}}$ to $A_n$ or $B_n$ |          |                        |        |       |          |  |
| t <sub>PHZ</sub> | Output Disable Time                                                    |          |                        |        |       | Figure 6 |  |
| t <sub>PLZ</sub> | $\overline{\text{OEBA}}$ or $\overline{\text{OEAB}}$ to $A_n$ or $B_n$ | 5.0      | 1.5                    | 9.0    | ns    |          |  |
|                  | $\overline{\text{CEBA}}$ or $\overline{\text{CEAB}}$ to $A_n$ or $B_n$ |          |                        |        |       |          |  |

Note 9: Voltage Range 5.0 is 5.0V  $\pm 0.5V$ 

## **AC Operating Requirements**

|                 |                                |                 | 54ACTQ                 |       |          |
|-----------------|--------------------------------|-----------------|------------------------|-------|----------|
|                 |                                |                 | T <sub>A</sub> = -55°C |       |          |
| Symbol          | Parameter                      | V <sub>cc</sub> | to +125°C              | Units | Fig.     |
|                 |                                | (V)             | С <sub>L</sub> = 50 pF |       | No.      |
|                 |                                | (Note 10)       | Guaranteed             |       |          |
|                 |                                |                 | Minimum                |       |          |
| t <sub>s</sub>  | Setup Time, HIGH or LOW        | 5.0             | 3.0                    | ns    | Figure 7 |
|                 | $A_n$ or $B_n$ to LEBA or LEAB |                 |                        |       |          |
| t <sub>h</sub>  | Hold Time, HIGH or LOW         | 5.0             | 1.5                    | ns    | Figure 7 |
|                 | $A_n$ or $B_n$ to LEBA or LEAB |                 |                        |       |          |
| t <sub>w</sub>  | Latch Enable                   | 5.0             | 4.0                    | ns    | Figure 5 |
|                 | Pulse Width, LOW               |                 |                        |       |          |
| Note 10: Voltag | e Range 5.0 is 5.0V ±0.5V      |                 |                        |       |          |

#### Capacitance

.

| Symbol          | Parameter         | Тур  | Units | Conditions      |
|-----------------|-------------------|------|-------|-----------------|
| C <sub>IN</sub> | Input Capacitance | 4.5  | pF    | $V_{CC} = OPEN$ |
| C <sub>PD</sub> | Power Dissipation | 70.0 | pF    | $V_{CC} = 5.0V$ |
|                 | Capacitance       |      |       |                 |

## AC Loading



\*Includes jig and probe capacitance

FIGURE 1. Standard AC Test Load



FIGURE 2. Test Input Signal Levels

| Amplitude | Rep. Rate | t <sub>w</sub> | t,     | t <sub>f</sub> |
|-----------|-----------|----------------|--------|----------------|
| 3.0V      | 1 MHz     | 500 ns         | 2.5 ns | 2.5 ns         |

#### FIGURE 3. Test Input Signal Requirements

## **AC Waveforms**



FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions







FIGURE 6. TRI-STATE Output High and Low Enable and Disable Time









National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Bus Transceivers category:

Click to view products by E2v manufacturer:

Other Similar products are found below :

 74LS645N
 DS8838
 FXL4TD245UMX
 IDT74CBTLV3257PGG
 74LVT245BBT20-13
 5962-8683401DA
 PCA9617ADMR2G
 5962 

 8953501KA
 5962-86834012A
 5962-7802301Q2A
 5962-7802002MFA
 5962-7802001MFA
 74VHCV245FT(BJ)
 NCV7349D13R2G

 TC74VCX164245(EL,F
 MC74LCX245MNTWG
 TC7WPB8306L8X,LF(S
 TC7WPB9307FC(TE85L
 74FCT16245CTPVG8

 74FCT16543CTPVG
 74FCT245CTPYG8
 MM74HC245AMTCX
 74LVCH16245APVG
 74LVX245MTC
 5962-9221405M2A
 NTS0102DP 

 Q100H
 74ALVC16245MTDX
 74ALVCH32245BF
 74FCT163245APVG
 74FCT245CTQG
 74FCT3245AQG

 74LCXR162245MTX
 74VHC245M
 TC7WPB9306FC(TE85L
 TC7WPB9306FK(T5L,F
 JM38510/65553BRA
 ST3384EBDR

 74LVC1T45GF,132
 74AVC4TD245BQ,115
 PQJ7980AHN/C0JL,51
 MC100EP16VBDG
 FXL2TD245L10X
 74LVC1T45GM,115

 TC74AC245P(F)
 PSB21150F S LLHR
 SNJ54AHC245J
 SNJ54AHC245J KNJ54AHC245J
 SNJ54AHC245J