|                                                                                                            |                                                                                     |          |                                                                     |         |         |            |                                                                                                             | F                                                                                      | REVISI   | ONS             |               |            |                    |                    |       |          |                |        |    |    |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------|---------|---------|------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------|-----------------|---------------|------------|--------------------|--------------------|-------|----------|----------------|--------|----|----|
| LTR                                                                                                        | DESCRIPTION                                                                         |          |                                                                     |         |         |            |                                                                                                             |                                                                                        |          | DA              | ATE (Y        | R-MO-I     | DA)                | APPROVED           |       |          |                |        |    |    |
| D                                                                                                          | Add o                                                                               | device   | types (                                                             | 03 and  | 04. Ac  | ld test o  | circuit.                                                                                                    | Editori                                                                                | al chan  | iges thr        | oughou        | ut         |                    | 90-0               | )3-05 |          | W. H           | leckma | n  |    |
| E                                                                                                          | Change 1.3. Convert to one part-one part number format.                             |          |                                                                     |         |         |            |                                                                                                             |                                                                                        | 91-02-08 |                 |               | W. Heckman |                    |                    |       |          |                |        |    |    |
| F                                                                                                          | Changes in accordance with NOR 5962-R323-92                                         |          |                                                                     |         |         |            |                                                                                                             |                                                                                        |          | 92-09-26        |               |            | Monica L. Poelking |                    |       |          |                |        |    |    |
| G                                                                                                          | Changes in accordance with NOR 5962-R052-93                                         |          |                                                                     |         |         |            |                                                                                                             |                                                                                        |          |                 |               | 92-1       | 2-18               |                    | Moni  | ica L. P | oelking        | 3      |    |    |
| н                                                                                                          | Add device types 05-08. Add packages M, U, and V. Add Editorial changes throughout. |          |                                                                     |         |         |            | Add c                                                                                                       | lass N                                                                                 | design   | ator.           | 96-08-23      |            |                    | Monica L. Poelking |       |          |                |        |    |    |
| J                                                                                                          | Update boilerplate to MIL-PRF-38535 requirements LTG                                |          |                                                                     |         |         |            | LTG                                                                                                         |                                                                                        |          |                 | 02-12-18      |            |                    | Thomas M. Hess     |       |          |                |        |    |    |
| к                                                                                                          | Upda                                                                                | ate boil | erplate                                                             | to curr | ent MII | PRF-:      | 38535 I                                                                                                     | require                                                                                | ments.   | - CFS           | ;             |            |                    | 07-1               | 1-26  |          | Thomas M. Hess |        |    |    |
| REV                                                                                                        |                                                                                     |          |                                                                     |         |         |            |                                                                                                             |                                                                                        |          |                 |               |            |                    |                    |       |          |                |        |    |    |
| SHEET                                                                                                      |                                                                                     |          |                                                                     |         |         |            |                                                                                                             |                                                                                        |          |                 |               |            |                    |                    |       |          |                |        |    |    |
| REV                                                                                                        | к                                                                                   | к        | к                                                                   | к       | к       | к          | к                                                                                                           | к                                                                                      | к        |                 |               |            |                    |                    |       |          |                |        |    |    |
| SHEET                                                                                                      | 15                                                                                  | 16       | 17                                                                  | 18      | 19      | 20         | 21                                                                                                          | 22                                                                                     | 23       |                 |               |            |                    |                    |       |          |                |        |    |    |
| REV STATUS                                                                                                 |                                                                                     |          |                                                                     | RE\     | /       |            | К                                                                                                           | К                                                                                      | К        | К               | К             | К          | К                  | К                  | К     | К        | К              | К      | к  | К  |
| OF SHEETS                                                                                                  |                                                                                     |          |                                                                     | SHE     | EET     |            | 1                                                                                                           | 2                                                                                      | 3        | 4               | 5             | 6          | 7                  | 8                  | 9     | 10       | 11             | 12     | 13 | 14 |
| PMIC N/A<br>STANDARD<br>MICROCIRCUIT                                                                       |                                                                                     |          | PREPARED BY<br>Greg A. Pitz<br>CHECKED BY<br>Wm J. Johnson          |         |         |            |                                                                                                             | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990<br>http://www.dscc.dla.mil |          |                 |               |            |                    |                    |       |          |                |        |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS<br>AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE |                                                                                     |          | APPROVED BY<br>Michael A. Frye<br>DRAWING APPROVAL DATE<br>86-02-14 |         |         |            | MICROCIRCUIT, DIGITAL, CMOS 8-BIT<br>CONTROL-ORIENTED MICROCOMPUTER/<br>MICROCONTROLLER, MONOLITHIC SILICON |                                                                                        |          |                 |               |            |                    |                    |       |          |                |        |    |    |
| AM                                                                                                         | SC N/A                                                                              |          |                                                                     | REV     | ISION   | LEVEL<br>I | <                                                                                                           |                                                                                        |          | SI.<br>/<br>SHE | ZE<br>A<br>ET | CA         | GE CC<br>67268     | DE<br>B            | 23    |          | 85             | 064    |    |    |

## 1. SCOPE

1.1 <u>Scope</u>. This drawing documents three product assurance class levels consisting of space application (device class V), high reliability (device classes M and Q),and nontraditional performance environment (device class N). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. For device class N, the user is cautioned to assure that the device is appropriate for the application environment.

1.2 <u>PIN</u>. The PIN is as shown in the following example:



1.2.1 <u>RHA designator</u>. Device classes N, Q, and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.

1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                      |
|-------------|----------------|-----------------------------------------------------------------------|
| 01          | 80C31BH        | 8-bit microcontroller (3.5 to 12 MHz)                                 |
| 02          | 80C51BH        | 8-bit microcontroller with a mask<br>programmable ROM (3.5 to 12 MHz) |
| 03          | 80C31BH-16     | 8-bit microcontroller (3.5 to 16 MHz)                                 |
| 04          | 80C51BH-16     | 8-bit microcontroller with a mask programmable ROM (3.5 to 16 MHz)    |
| 05          | 80C31BH        | 8-bit microcontroller (3.5 to 12 MHz)                                 |
| 06          | 80C51BH        | 8-bit microcontroller with a mask programmable ROM (3.5 to 12 MHz)    |
| 07          | 80C31BH-16     | 8-bit microcontroller (3.5 to 16 MHz)                                 |
| 08          | 80C51BH-16     | 8-bit microcontroller with a mask programmable ROM (3.5 to 16 MHz)    |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                                                             |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Μ            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-<br>JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Ν            | Certification and qualification to MIL-PRF-38535 with a nontraditional performance environment (encapsulated in plastic)                                      |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                              |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 2     |

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835, JEDEC Publication 95, and as follows:

| Outline letter | Descriptive designator | Terminals | Package style                   | <u>Document</u> |
|----------------|------------------------|-----------|---------------------------------|-----------------|
| М              | GQCC1-J44              | 44        | "J" leaded chip carrier         | MIL-STD-1835    |
| Q              | GDIP1-T40 or CDIP2-T40 | 40        | Dual-in-line                    | MIL-STD-1835    |
| U              | MS-011-AC              | 40        | Plastic dual-in-line            | JEP 95          |
| V              | MS-018-AC              | 44        | Plastic "J" leaded chip carrier | JEP 95          |
| Х              | CQCC1-N44              | 44        | Square chip carrier             | MIL-STD-1835    |
| Y              | See figure 1           | 52        | Flat pack                       | MIL-STD-1835    |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M.

1.3 Absolute maximum ratings. 1/

| Supply voltage range (referenced to ground)<br>Maximum power dissipation (P <sub>D</sub> ) | +6.5 V dc maximum<br>200 mW     |
|--------------------------------------------------------------------------------------------|---------------------------------|
| Voltage (any pin) to V <sub>SS</sub>                                                       | -0.5 V dc to $V_{CC}$ +0.5 V dc |
| Storage temperature range (T <sub>STG</sub> )                                              | -65°C to +150°C                 |
| Maximum junction temperature (T <sub>J</sub> )                                             | +200°C                          |
| Lead temperature (soldering 5 seconds) (T <sub>S</sub> )                                   | +300°C                          |
| Thermal resistance junction-to-case (θ <sub>JC</sub> ):                                    |                                 |
| Case M, Q, and X                                                                           | See MIL-STD-1835                |
| Case Y                                                                                     | 20°C/W                          |
| Case U                                                                                     | 15°C/W                          |
| Case V                                                                                     | 14°C/W                          |
|                                                                                            |                                 |

1.4 Recommended operating conditions.

| Operating supply voltage range (V <sub>CC</sub> )    | 4 V dc to +6 V dc              |
|------------------------------------------------------|--------------------------------|
| Maximum low level input voltage (except EA)          | 0.2V <sub>CC</sub> - 0.25 V dc |
| (EA)                                                 | 0.2V <sub>CC</sub> - 0.45 V dc |
| Maximum high level input voltage (except XTAL1, RST) | 0.2V <sub>CC</sub> + 1.1 V dc  |
| (XTA1, RST)                                          | 0.7V <sub>CC</sub> + 0.2 V dc  |
| Case operating temperature range (T <sub>C</sub> ):  |                                |
| Device types 01, 02, 03, and 04                      | -55°C to +125°C                |
| Device types 05, 06, 07, and 08                      | -40°C to +85°C                 |
| Oscillator frequency:                                |                                |
| Device types 01, 02, 05, and 06                      | 3.5 MHz to 12 MHz              |
| Device types 03, 04, 07, and 08                      | 3.5 MHz to 16 MHz              |

1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 3     |

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883 - | Test Method Standard Microcircuits. |  |
|---------------|-------------------------------------|--|
|---------------|-------------------------------------|--|

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

## DEPARTMENT OF DEFENSE HANDBOOKS

| MIL-HDBK-103 - | List of Standard Microcircuit Drawings. |
|----------------|-----------------------------------------|
|----------------|-----------------------------------------|

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <u>http://assist.daps.dla.mil/quicksearch/</u> or <u>http://assist.daps.dla.mil</u> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## ELECTRONICS INDUSTRIES ALLIANCE (EIA)

JEP 95 - Registered and Standard Outlines for Semiconductor Devices

(Copies of these documents are available online at <u>www.jedec.org/</u> or from the Electronics Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834).

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes N, Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes N, Q and V or MIL-PRF-38535, appendix A and herein for device class M.

3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein and figure 1.

3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2.

3.2.3 <u>Block diagram</u>. The block diagram shall be as specified on figure 3.

3.2.4 <u>Switching waveforms and test circuit</u>. The switching waveforms and test circuit shall be as specified on figure 4.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 4     |

3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.

3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes N, Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.

3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes N, Q, and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.

3.6 <u>Certificate of compliance</u>. For device classes N, Q, and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes N, Q, and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes N, Q, and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.

3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-PRF-38535, appendix A).

3.11 <u>User mask program</u>. For device types 02, 04, 06, and 08, since the ROM is memory programmed by the manufacturer in a variety of configurations, the contracting activity shall provide an altered item drawing describing the mask program to be used by the manufacturer.

3.12 <u>PIN supersession information</u>. The PIN supersession information shall be as specified in 6.7 herein.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 5     |

| Test                                                    | Symbol           | Conditions <u>1</u> /                                         | Group A   | Device | Lin                  | nits     | Unit |
|---------------------------------------------------------|------------------|---------------------------------------------------------------|-----------|--------|----------------------|----------|------|
|                                                         |                  | $V_{CC}$ = 5 V ±20%<br>unless otherwise specified             | subgroups | type   | Min                  | Max      |      |
| Output low voltage<br>(ports 1, 2, 3)                   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.6 mA <u>2</u> /                           | 1, 2, 3   | All    |                      | 0.45     | V    |
| Output low voltage<br>(port 0, ALE, PSEN)               | V <sub>OL1</sub> | I <sub>OL</sub> = 3.2 mA <u>2</u> /                           | 1, 2, 3   | All    |                      | 0.45     | V    |
| Output high voltage                                     | V <sub>OH</sub>  | $I_{OH}$ = -60 $\mu A,V_{CC}$ = 5 V $\pm 10\%$                | 1, 2, 3   | All    | 2.4                  |          | V    |
| (ports 1, 2, 3)                                         |                  | $I_{OH}$ = -25 $\mu$ A, V <sub>CC</sub> = 5 V ±10%            |           |        | $0.75 V_{CC}$        |          |      |
|                                                         |                  | $I_{OH}$ = -10 $\mu$ A, $V_{CC}$ = 5 V ±10%                   |           |        | 0.90 V <sub>CC</sub> |          |      |
| Output high voltage                                     | V <sub>OH1</sub> | $I_{OH}$ = -400 $\mu A,V_{CC}$ = 5 V $\pm 10\%$               | 1, 2, 3   | All    | 2.4                  |          | V    |
| (port 0 in external                                     |                  | $I_{OH}$ = -150 $\mu$ A, V <sub>CC</sub> = 5 V ±10%           |           |        | 0.75 V <sub>CC</sub> |          | 4    |
| bus mode, ALE,<br>PSEN)                                 |                  | $I_{OH}$ = -40 $\mu$ A, V <sub>CC</sub> = 5 V ±10% <u>3</u> / |           |        | 0.90 V <sub>CC</sub> |          |      |
| Logical 0 input<br>current<br>(ports 1, 2, 3)           | I <sub>IL</sub>  | V <sub>IN</sub> = 0.45 V                                      | 1, 2, 3   | All    |                      | -75      | μΑ   |
| Logical 1 to 0<br>transition current<br>(ports 1, 2, 3) | I <sub>TL</sub>  | V <sub>IN</sub> = 2 V                                         | 1, 2, 3   | All    |                      | -750     | μA   |
| Input leakage<br>current<br>(port 0, EA)                | I <sub>LI</sub>  | 0.45 < V <sub>IN</sub> < V <sub>CC</sub>                      | 1, 2, 3   | All    |                      | ±10      | μA   |
| Supply current                                          | I <sub>CC1</sub> | 3.5 MHz, V <sub>CC</sub> 4 V                                  | 1, 2, 3   | All    |                      | 4.3      | mA   |
| during operation                                        |                  | 3.5 MHz, V <sub>CC</sub> 5 V <u>5</u> /                       |           |        |                      | 5.7      |      |
| <u>4</u> /                                              |                  | 3.5 MHz, V <sub>CC</sub> 6 V                                  |           |        |                      | 7.5      |      |
|                                                         |                  | 8.0 MHz, V <sub>CC</sub> 4 V <u>5</u> /                       |           |        |                      | 8.3      |      |
|                                                         |                  | 8.0 MHz, $V_{CC}$ 5 V <u>5</u> /                              |           |        |                      | 11       |      |
|                                                         |                  | 8.0 MHz, $V_{CC}$ 6 V <u>5</u> /                              |           |        |                      | 14       |      |
|                                                         |                  | $12 \text{ IVITIZ, V}_{CC} 4 \text{ V}$<br>12 MHz V = 5 V 5/  |           |        |                      | 12<br>16 |      |
|                                                         |                  | 12 MHz, V <sub>CC</sub> 6 V                                   |           |        |                      | 20       |      |
| Supply current                                          |                  | 16 MHz, V <sub>CC</sub> 4 V                                   | 1. 2. 3   | 03. 04 |                      | 16       | mA   |
| during operation                                        | 002              | 16 MHz, V <sub>CC</sub> 5 V <u>5</u> /                        | , _, -    | 07, 08 |                      | 21       |      |
|                                                         |                  | 16 MHz, V <sub>CC</sub> 6 V                                   |           |        |                      | 25       |      |

## TABLE I. Electrical performance characteristics.

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | SIZE<br>A |                     | 85064      |
|-------------------------------------------------------------------------------------------------|-----------|---------------------|------------|
|                                                                                                 |           | REVISION LEVEL<br>K | SHEET<br>6 |

| Test                   | Symbol              | Conditions <u>1</u> /                   | Group A   | Device           | Li                     | mits                    | Unit |
|------------------------|---------------------|-----------------------------------------|-----------|------------------|------------------------|-------------------------|------|
|                        |                     | $V_{CC}$ = 5 V ±20%                     | subgroups | type             | Min                    | Max                     |      |
|                        |                     | unless otherwise specified              |           |                  |                        |                         |      |
| Supply current         | I <sub>CC3</sub>    | 3.5 MHz, V <sub>CC</sub> 4 V            | 1, 2, 3   | All              |                        | 1.1                     | mA   |
| during idle mode       |                     | 3.5 MHz, V <sub>CC</sub> 5 V <u>5</u> / |           |                  |                        | 1.6                     |      |
| <u>6</u> /             |                     | 3.5 MHz, V <sub>CC</sub> 6 V            |           |                  |                        | 2.2                     |      |
|                        |                     | 8.0 MHz, V <sub>CC</sub> 4 V <u>5</u> / |           |                  |                        | 1.8                     |      |
|                        |                     | 8.0 MHz, $V_{CC}$ 5 V <u>5</u> /        |           |                  |                        | 2.7                     |      |
|                        |                     | 8.0 MHz, $V_{CC} = 0 \sqrt{5}$          |           |                  |                        | 3.7                     |      |
|                        |                     |                                         |           |                  |                        | 2.5                     |      |
|                        |                     | $12 \text{ MHz}, V_{CC} 5 \text{ V} 5/$ |           |                  |                        | 5.7                     |      |
|                        | <u> </u>            |                                         | 4         | 02.04            |                        | 5.0                     |      |
|                        | I <sub>CC4</sub>    |                                         |           | 03,04            |                        | 4.0<br>5.5              |      |
|                        |                     | $16 \text{ MHz}, V_{CC} 5 \text{ V} 5/$ |           | 07,00            |                        | 5.5                     |      |
| Power down current     | laa                 | $V_{cc} = 2 V to 6 V - 7/$              | 123       | ΔΙΙ              |                        | 7.0                     |      |
|                        | IPD                 | V <sub>CC</sub> - 2 V 10 0 V <u>I</u>   | 1, 2, 3   |                  | 50                     | 150                     | μΑ   |
| resistor               | R <sub>RST</sub>    |                                         | 1, 2, 3   | All              | 50                     | 150                     | KΩ   |
| Pin capacitance        | CIO                 | See 4.4.1c                              | 4         | All              |                        | 10                      | pF   |
| Functional tests       |                     | See 4.4.1d                              | 7, 8      | All              |                        |                         |      |
| Oscillator             | 1/t <sub>CLCL</sub> |                                         | 9, 10, 11 | 01, 02           | 3.5                    | 12                      | MHz  |
| frequency              |                     |                                         |           | 05, 06           |                        |                         |      |
|                        |                     |                                         |           | 03, 04<br>07, 08 | 3.5                    | 16                      |      |
| ALE pulse width        | t <sub>LHLL</sub>   | $C_L = 100 \text{ pF}$ for port 0, ALE, | 9, 10, 11 | All              | 2t <sub>CLCL</sub> -55 |                         | ns   |
| Address valid to       | t <sub>AVLL</sub>   | and PSEN                                |           |                  | t <sub>CLCL</sub> -70  |                         |      |
| ALE low                | 8/                  | $C_{L} = 80 \text{ pF}$ for all other   |           |                  | 0101                   |                         |      |
| Address hold after     | t <sub>LLAX</sub>   | outputs (see figure 4)                  |           |                  | t <sub>CLCL</sub> -50  |                         |      |
| ALE low                |                     |                                         |           |                  |                        |                         |      |
| ALE low to valid       | t <sub>LLIV</sub>   |                                         |           |                  |                        | 4t <sub>CLCL</sub> -115 |      |
| instruction in         |                     |                                         |           |                  |                        |                         |      |
| ALE low to PSEN        | t <sub>LLPL</sub>   |                                         |           |                  | t <sub>CLCL</sub> -55  |                         |      |
| low                    |                     |                                         |           |                  |                        |                         |      |
| PSEN pulse width       | t <sub>PLPH</sub>   |                                         |           |                  | 3t <sub>CLCL</sub> -60 |                         |      |
| PSEN low to valid      | t <sub>PLIV</sub>   |                                         |           |                  |                        | 3t <sub>CLCL</sub> -120 |      |
| instruction in         |                     |                                         |           |                  |                        |                         |      |
| Input instruction      | t <sub>PXIX</sub>   |                                         |           |                  | 0                      |                         |      |
| hold after PSEN        |                     |                                         |           |                  |                        |                         |      |
| Input instruction      | t <sub>PXIZ</sub>   |                                         |           |                  |                        | t <sub>CLCL</sub> -120  | ]    |
| float after PSEN       |                     |                                         |           |                  |                        |                         |      |
| See footnotes at end o | of table.           |                                         |           |                  |                        |                         | _    |

SIZE

Α

**REVISION LEVEL** 

κ

85064

7

SHEET

| TABLE I. | Electrical | performance characteristics | - | Continued. |
|----------|------------|-----------------------------|---|------------|
|          |            |                             |   |            |

DSCC FORM 2234 APR 97 STANDARD

MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS

COLUMBUS, OHIO 43218-3990

| Test               | Symbol              | Conditions <u>1</u> /                   | Group A   | Device | Lir                      | nits                    | Un   |
|--------------------|---------------------|-----------------------------------------|-----------|--------|--------------------------|-------------------------|------|
|                    |                     | V <sub>CC</sub> = 5 V ±20%              | subgroups | type   | Min                      | Max                     |      |
|                    |                     | unless otherwise specified              |           |        |                          |                         |      |
| Address to valid   | t <sub>AVIV</sub>   | $C_L = 100 \text{ pF}$ for port 0, ALE, | 9, 10, 11 | All    |                          | 5t <sub>CLCL</sub> -120 | n    |
| instruction in     |                     | and PSEN                                |           |        |                          |                         |      |
| PSEN low to        | t <sub>PLAZ</sub>   | $C_L = 80 \text{ pF}$ for all other     |           |        |                          | 25                      |      |
| address float      |                     | outputs (see figure 4)                  |           |        |                          |                         |      |
| RD pulse width     | t <sub>RLRH</sub>   |                                         |           |        | 6t <sub>CLCL</sub> -100  |                         |      |
| WR pulse width     | t <sub>WLWH</sub>   |                                         |           |        | 6t <sub>CLCL</sub> -100  |                         |      |
| RD low to valid    | t <sub>RLDV</sub>   |                                         |           |        |                          | 5t <sub>CLCL</sub> -185 |      |
| data in            |                     |                                         |           |        |                          |                         |      |
| Data hold after    | t <sub>RHDX</sub>   |                                         |           |        | 0                        |                         |      |
| RD                 |                     |                                         |           |        |                          |                         |      |
| Data float after   | t <sub>RHDZ</sub>   |                                         |           |        |                          | 2t <sub>CLCL</sub> -85  |      |
| RD                 |                     |                                         |           |        |                          |                         |      |
| ALE low to valid   | t <sub>LLDV</sub>   |                                         |           |        |                          | 8t <sub>CLCL</sub> -170 |      |
| data in            |                     |                                         |           |        |                          |                         |      |
| Address valid to   | t <sub>AVDV</sub>   |                                         |           |        |                          | 9t <sub>CLCL</sub> -185 |      |
| data <u>i</u> n    |                     |                                         |           |        |                          |                         |      |
| ALE low to RD      | t <sub>i i wi</sub> | 1                                       |           |        | 3t <sub>cl cl</sub> -65  | 3t <sub>ci ci</sub> +65 |      |
| or WR low          | 22002               |                                         |           |        | OLOL                     | OLOL                    |      |
| Address to RD      | t <sub>avwi</sub>   |                                         |           |        | 4t <sub>ci ci</sub> -145 |                         |      |
| or WR low          | ,E                  |                                         |           |        | OLOL                     |                         |      |
| Data valid to      | towwx               |                                         |           |        | t <sub>ci ci</sub> -75   |                         |      |
| WR transition      | -0,000              |                                         |           |        |                          |                         |      |
| Data holds after   | twhox               | 1                                       |           |        | t <sub>ci ci</sub> -65   |                         |      |
| WR                 | White               |                                         |           |        | OLOL                     |                         |      |
| RD low to          | t <sub>RI AZ</sub>  | 1                                       |           |        |                          | 0                       |      |
| address float      |                     |                                         |           |        |                          |                         |      |
| RD or WR high      | t <sub>whi h</sub>  | 1                                       |           |        | t <sub>ci ci</sub> -65   | t <sub>ci ci</sub> +65  |      |
| to high            | -vvn En             |                                         |           |        |                          |                         |      |
| External clock     | t <sub>CHCX</sub>   | 1                                       |           |        | 20                       |                         |      |
| high time          | onox                |                                         |           |        |                          |                         |      |
| External clock     | t <sub>ci cx</sub>  | 1                                       |           |        | 20                       |                         |      |
| low time           | OLOX                |                                         |           |        |                          |                         |      |
| External clock     | t <sub>CLCH</sub>   | 1                                       |           |        |                          | 20                      | 7    |
| rise time          | <u>9</u> /          |                                         |           |        |                          |                         |      |
| External clock     | t <sub>CHCI</sub>   | 1                                       |           |        |                          | 20                      | 1    |
| fall time          | <u>9</u> /          |                                         |           |        |                          |                         |      |
| Serial port clock  | t <sub>xi xi</sub>  | 1                                       |           |        | 12t <sub>c1 c1</sub>     |                         |      |
| cycle time         | 5/                  |                                         |           |        | GLOL                     |                         | 1    |
| See footnotes at e | nd of table.        |                                         |           |        |                          |                         |      |
|                    | STAN                | DARD                                    | SIZE      |        |                          |                         | 004  |
| MICF               | ROCIRCU             | IT DRAWING                              | Α         |        |                          | 85                      | 0064 |
| DEFENSE            | SUPPLY C            | ENTER COLUMBUS                          |           | REV    | ISION LEVEL              | SHEET                   |      |

Κ

8

| TABLE I. | <b>Electrical</b> | performance | characteristics | - | Continued. |
|----------|-------------------|-------------|-----------------|---|------------|
|----------|-------------------|-------------|-----------------|---|------------|

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

|                                                |                                 |                                                                            |           | <u>131103</u> 01 | ontinucu.                |                          |      |
|------------------------------------------------|---------------------------------|----------------------------------------------------------------------------|-----------|------------------|--------------------------|--------------------------|------|
| Test                                           | Symbol                          | Conditions <u>1</u> /                                                      | Group A   | Device           | Lin                      | nits                     | Unit |
|                                                |                                 | $V_{CC}$ = 5 V ±20% unless otherwise specified                             | subgroups | type             | Min                      | Max                      |      |
| Output data<br>setup to clock<br>rising edge   | t <sub>QVXH</sub><br><u>5</u> / | $C_L$ = 100 pF for port 0,<br>ALE, and PSEN<br>$C_L$ = 80 pF for all other | 9, 10, 11 | All              | 10t <sub>CLCL</sub> -133 |                          | ns   |
| Output data hold<br>after clock<br>rising edge | t <sub>хнох</sub><br><u>5</u> / | outputs (see figure 4)                                                     |           |                  | 2t <sub>CLCL</sub> -117  |                          |      |
| Input data hold<br>after clock<br>rising edge  | t <sub>xHDX</sub><br><u>5</u> / |                                                                            |           |                  | 0                        |                          |      |
| Clock rising edge<br>to input data<br>valid    | t <sub>xHDV</sub><br><u>5</u> / |                                                                            |           |                  |                          | 10t <sub>CLCL</sub> -133 |      |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

1/ Unless otherwise specified, all testing to be performed using worst case conditions. The operating temperature shall be as specified in section 1.4.

- 2/ Capacitive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub> of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE line may exceed 0.8 V. In such cases it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input.
- $\underline{3}$ / Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9 V<sub>CC</sub> specification when the address bits are stabilizing.
- <u>4</u>/ I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, I<sub>CC</sub> would be slightly higher if a crystal oscillator is used.
- 5/ Shall be guaranteed if not tested to the limits specified.
- 6/ Idle I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, XTAL2 N.C.; Port 0 = V<sub>CC</sub>; EA = RST = V<sub>SS</sub>.
- <u>7</u>/ Power down  $I_{CC}$  is measured with all output pins disconnected; EA = PORT, 0 =  $V_{CC}$ ; XTAL2 N.C.; RST =  $V_{SS}$ .
- $\underline{8}$ / When using timing equations, the minimum value shall be not less than 5 ns.
- 9/ Due to test equipment limitations, actual tested values may differ from those specified, but specified limits are guaranteed.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                     | 85064      |
|-------------------------------------------------------------|-----------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>K | SHEET<br>9 |
| 5000 505N 0001                                              |           |                     |            |



FIGURE 1. Case outlines.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 10    |

| Device type      |                   | ΔΙΙ              |                  |  |  |
|------------------|-------------------|------------------|------------------|--|--|
|                  |                   |                  |                  |  |  |
|                  |                   | - · · · ·        |                  |  |  |
| l erminal number | l erminal symbol  | l erminal number | l erminal symbol |  |  |
| 1                | P1.0              | 21               | P2.0             |  |  |
| 2                | P1.1              | 22               | P2.1             |  |  |
| 3                | P1.2              | 23               | P2.2             |  |  |
| 4                | P1.3              | 24               | P2.3             |  |  |
| 5                | P1.4              | 25               | P2.4             |  |  |
| 6                | P1.5              | 26               | P2.5             |  |  |
| 7                | P1.6              | 27               | P2.6             |  |  |
| 8                | P1.7              | 28               | <u>P2.7</u>      |  |  |
| 9                | RESET             | 29               | PSEN             |  |  |
| 10               | P3.0/RXD          | 30               | <u>ALE</u>       |  |  |
| 11               | P3.1/TXD_         | 31               | EA               |  |  |
| 12               | P3.2 <u>/INT0</u> | 32               | P0.7             |  |  |
| 13               | P3.3/INT1         | 33               | P0.6             |  |  |
| 14               | P3.4/T0           | 34               | P0.5             |  |  |
| 15               | P3.5/T1           | 35               | P0.4             |  |  |
| 16               | P3.6/WR           | 36               | P0.3             |  |  |
| 17               | P3.7/RD           | 37               | P0.2             |  |  |
| 18               | XTAL2             | 38               | P0.1             |  |  |
| 19               | XTAL1             | 39               | P0.0             |  |  |
| 20               | V <sub>SS</sub>   | 40               | V <sub>CC</sub>  |  |  |
|                  |                   |                  |                  |  |  |

| Device type     | All             |                 |                 |  |  |  |
|-----------------|-----------------|-----------------|-----------------|--|--|--|
| Case outline    | M, X, and V     |                 |                 |  |  |  |
| Terminal number | Terminal symbol | Terminal number | Terminal symbol |  |  |  |
| 1               | NC              | 23              | NC              |  |  |  |
| 2               | P1.0            | 24              | P2.0            |  |  |  |
| 3               | P1.1            | 25              | P2.1            |  |  |  |
| 4               | P1.2            | 26              | P2.2            |  |  |  |
| 5               | P1.3            | 27              | P2.3            |  |  |  |
| 6               | P1.4            | 28              | P2.4            |  |  |  |
| 7               | P1.5            | 29              | P2.5            |  |  |  |
| 8               | P1.6            | 30              | P2.6            |  |  |  |
| 9               | P1.7            | 31              | <u>P2.7</u>     |  |  |  |
| 10              | RESET           | 32              | PSEN            |  |  |  |
| 11              | P3.0            | 33              | ALE             |  |  |  |
| 12              | NC              | 34              | <u>NC</u>       |  |  |  |
| 13              | P3.1            | 35              | EA              |  |  |  |
| 14              | P3.2            | 36              | P0.7            |  |  |  |
| 15              | P3.3            | 37              | P0.6            |  |  |  |
| 16              | P3.4            | 38              | P0.5            |  |  |  |
| 17              | P3.5            | 39              | P0.4            |  |  |  |
| 18              | P3.6            | 40              | P0.3            |  |  |  |
| 19              | P3.7            | 41              | P0.2            |  |  |  |
| 20              | XTAL2           | 42              | P0.1            |  |  |  |
| 21              | XTAL1           | 43              | P0.0            |  |  |  |
| 22              | V <sub>SS</sub> | 44              | V <sub>CC</sub> |  |  |  |
|                 |                 |                 |                 |  |  |  |

NC = No connection

FIGURE 2. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 11    |

| Device type     |                   | All             |                 |
|-----------------|-------------------|-----------------|-----------------|
| Case outline    |                   | Y               |                 |
| Terminal number | Terminal symbol   | Terminal number | Terminal symbol |
| 1               | P1.0              | 27              | P2.0            |
| 2               | P1.1              | 28              | P2.1            |
| 3               | P1.2              | 29              | P2.2            |
| 4               | P1.3              | 30              | P2.3            |
| 5               | P1.4              | 31              | P2.4            |
| 6               | NC                | 32              | NC              |
| 7               | NC                | 33              | NC              |
| 8               | NC                | 34              | NC              |
| 9               | NC                | 35              | P2.5            |
| 10              | P1.5              | 36              | P2.6            |
| 11              | P1.6              | 37              | <u>P2.7</u>     |
| 12              | P1.7              | 38              | PSEN            |
| 13              | RST               | 39              | ALE             |
| 14              | P3.0/RXD          | 40              | EA              |
| 15              | P3.1 <u>/TXD</u>  | 41              | P0.7            |
| 16              | P3.2 <u>/INT0</u> | 42              | P0.6            |
| 17              | P3.3/INT1         | 43              | P0.5            |
| 18              | P3.4/T0           | 44              | P0.4            |
| 19              | NC                | 45              | NC              |
| 20              | NC                | 46              | NC              |
| 21              | P3.5 <u>/T</u> 1  | 47              | NC              |
| 22              | P3.6/ <u>WR</u>   | 48              | P0.3            |
| 23              | P3.7/RD           | 49              | P0.2            |
| 24              | XTAL2             | 50              | P0.1            |
| 25              | XTAL1             | 51              | P0.0            |
| 26              | V <sub>SS</sub>   | 52              | V <sub>CC</sub> |
|                 |                   |                 |                 |

NC = No connection

FIGURE 2. <u>Terminal connections</u> – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 12    |













| Output            | RL             | CL     |
|-------------------|----------------|--------|
| Port 0, ALE, PSEN | 1. <b>2</b> kΩ | 100 pF |
| All other outputs | <b>2</b> .4 kΩ | 80 pF  |

NOTES:

All diodes are 1N914 or equivalent.
C<sub>L</sub> includes tester and fixture capacitance.

FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 18    |

## 4. VERIFICATION

4.1 <u>Sampling and inspection</u>. For device classes N, Q, and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 <u>Screening</u>. For device classes N, Q, and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

## 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- c. For devices 02, 04, 06, and 08, all devices shall be mask programmed to the requirements of the altered item drawing prior to the initiation of any testing.
- 4.2.2 Additional criteria for device classes N, Q, and V.
  - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
  - b. Interim and final electrical test parameters shall be as specified in table II herein.
  - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.

4.3 <u>Qualification inspection for device classes N, Q, and V</u>. Qualification inspection for device classes N, Q, and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes N, Q, and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 19    |

## 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 (C<sub>IO</sub>, measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. A minimum sample size of 5 devices with zero rejects shall be required.
- d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes N, Q, and V, subgroups 7 and 8 shall include verifying the functionality of the device.

| Test requirements            | Subgroups            | Subgroups            |                      |                      |
|------------------------------|----------------------|----------------------|----------------------|----------------------|
|                              | (in accordance with  | (in accordance with  |                      |                      |
|                              | MIL-STD-883, method  | MIL                  | -PRF-38535, table    | e III)               |
|                              | 5005, table I)       |                      |                      |                      |
|                              | Device               | Device               | Device               | Device               |
|                              | class M              | class N              | class Q              | class V              |
| Interim electrical           |                      |                      |                      | 1,7,9                |
| parameters (see 4.2)         |                      |                      |                      |                      |
| Final electrical             | 1, 2, 3, 7, 8,       | 1, 2, 3, 7, 8,       | 1, 2, 3, 7, 8,       | 1, 2, 3, 7, 8,       |
| parameters (see 4.2)         | 9, 10, 11 <u>1</u> / | 9, 10, 11 <u>1</u> / | 9, 10, 11 <u>1</u> / | 9, 10, 11 <u>2</u> / |
| Group A test                 | 1, 2, 3, 4, 7, 8,    | 1, 2, 3, 4, 7, 8,    | 1, 2, 3, 4, 7, 8,    | 1, 2, 3, 4, 7, 8,    |
| requirements (see 4.4)       | 9, 10, 11            | 9, 10, 11            | 9, 10, 11            | 9, 10, 11            |
| Group C end-point electrical | 2, 8A, 10            | 2, 8A, 10            | 2, 8A, 10            | 2, 8A, 10            |
| parameters (see 4.4)         |                      |                      |                      |                      |
| Group D end-point electrical | 2, 8A, 10            | 2, 8A, 10            | 2, 8A, 10            | 2, 8A, 10            |
| parameters (see 4.4)         |                      |                      |                      |                      |
| Group E end-point electrical | 1, 7, 9              | 1, 7, 9              | 1, 7, 9              | 1, 7, 9              |
| parameters (see 4.4)         |                      |                      |                      |                      |

TABLE II. Electrical test requirements.

1/ PDA applies to subgroup 1.

2/ PDA applies to subgroups 1 and 7.

4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein.

- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                     | 85064       |
|-------------------------------------------------------------|-----------|---------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>K | SHEET<br>20 |

4.4.2.2 Additional criteria for device classes N, Q, and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.

4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).

- a. End-point electrical parameters shall be as specified in table II herein.
- b. For device classes N, Q, and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.

## 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M.

## 6. NOTES

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.

6.1.2 Substitutability. Device class Q devices will replace device class M devices.

6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.

6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 21    |

6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331 and as follows:

| <u>Pin symbol</u>    | Description                                                                                                                                                                                                                                                                                                                                   | <u>1</u>                                                          |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------|
| Port 0               | Port 0 is an 8-bit open drain bidirectional I/O port. Port 0 pins that have 1's written to them float, and in that state can be used as high-impedance inputs.                                                                                                                                                                                |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
|                      | Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application it uses strong internal pullups when emitting 1's. Port 0 also outputs the code bytes during program verification in the 02 and 04 devices. External pullups are required during program verification. |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
| Port 1               | Port 1 is ar<br>pulled high<br>are externa                                                                                                                                                                                                                                                                                                    | n 8-bit bidirec<br>by the intern<br>ally being pull               | tional I/O port w<br>al pullups, and i<br>ed low will sourd                 | ith internal pullups<br>n that state can bo<br>ce current (I <sub>IL</sub> ), beo    | s. Port 1 pins<br>e used as inp<br>cause of the             | s that have 1's<br>outs. As inputs<br>internal pullups                 | written to them are<br>6, port 1 pins that<br>6.             |
|                      | Port 1 also                                                                                                                                                                                                                                                                                                                                   | receives the                                                      | low-order addre                                                             | ess bytes during p                                                                   | rogram verifi                                               | cation.                                                                |                                                              |
| Port 2               | Port 2 is ar<br>pulled high<br>are externa                                                                                                                                                                                                                                                                                                    | n 8-bit bidirec<br>by the intern<br>ally being pull               | tional I/O port w<br>al pullups, and i<br>ed low will sourc                 | ith internal pullups in that state can be cerrent $(I_{\rm IL})$ , be                | s. Port 2 pins<br>e used as inp<br>cause of the             | s that have 1's<br>outs. As inputs<br>internal pullups                 | written to them are<br>6, port 2 pins that<br>6.             |
|                      | Port 2 emit<br>accesses to<br>uses strong<br>addresses                                                                                                                                                                                                                                                                                        | s the high-ord<br>o external da<br>g internal pull<br>(MOVX at Ri | der address byte<br>ta memory that<br>ups when emitti<br>), port 2 emits th | e during fetches fr<br>use 16-bit address<br>ng 1's. During ac<br>ne contents of the | om external<br>ses (MOVX a<br>cesses to ex<br>P2 special fu | program memo<br>at DPTR). In th<br>ternal data men<br>unction register | bry and during<br>his application it<br>mory that used 8-bit |
| Port 3               | Port 3 is ar<br>pulled high<br>are externa                                                                                                                                                                                                                                                                                                    | n 8-bit bidirec<br>by the intern<br>ally being pull               | tional I/O port w<br>al pullups, and i<br>ed low will sourc                 | ith internal pullups<br>in that state can be<br>ce current (I <sub>IL</sub> ), bee   | s. Port 3 pins<br>e used as inp<br>cause of the             | s that have 1's<br>outs. As inputs<br>pullups.                         | written to them are<br>s, port 3 pins that                   |
|                      | Port 3 also                                                                                                                                                                                                                                                                                                                                   | serves the fu                                                     | unctions of vario                                                           | us special feature                                                                   | s of the MCS                                                | S-51 family, as                                                        | listed below:                                                |
|                      |                                                                                                                                                                                                                                                                                                                                               | Port pin                                                          | Alternate func                                                              | tion                                                                                 |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.0                                                              | RXD (serial in                                                              | put port)                                                                            |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.1                                                              | TXD (serial ou                                                              | utput port)                                                                          |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.2                                                              | INTO (external interrupt 0)                                                 |                                                                                      |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.3                                                              | INT1 (external interrupt 1)                                                 |                                                                                      |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.4                                                              | T0 (timer 0 external input)                                                 |                                                                                      |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.5                                                              | T1 (timer 1 ex                                                              | ternal input)                                                                        |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.6                                                              | WR (external                                                                | data memory write                                                                    | e strobe)                                                   |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               | P3.7                                                              | RD (external of                                                             | data memory read                                                                     | strobe)                                                     |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
| RST                  | Reset input<br>An internal                                                                                                                                                                                                                                                                                                                    | t. A high on t<br>diffused resi                                   | this pin for two n<br>stor to V <sub>SS</sub> perm                          | nachine cycles wh<br>its power-on rese                                               | nile the oscilla<br>t using only a                          | ator is running<br>an external cap                                     | resets the device.<br>vacitor to $V_{CC}$ .                  |
| ALE                  | Address latch enable output pulse for latching the low byte of the address during accesses to external memory.                                                                                                                                                                                                                                |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
|                      | In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.                                                                                                    |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
|                      |                                                                                                                                                                                                                                                                                                                                               |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |
| MICRO                | STANDAR<br>CIRCUIT F                                                                                                                                                                                                                                                                                                                          |                                                                   |                                                                             | SIZE<br>A                                                                            |                                                             |                                                                        | 85064                                                        |
| DEFENSE SU<br>COLUMB | PPLY CENT                                                                                                                                                                                                                                                                                                                                     | ER COLUME<br>43218-3990                                           | BUS                                                                         |                                                                                      | REVISION I                                                  | EVEL<br>K                                                              | SHEET<br>22                                                  |
|                      |                                                                                                                                                                                                                                                                                                                                               |                                                                   |                                                                             |                                                                                      |                                                             |                                                                        |                                                              |

6.5 <u>Abbreviations, symbols, and definitions</u> – Continued.

| Pin symbol | Description                                                                                                                                                                                                                                                                                                                                                     |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSEN       | Program store enable is the read strobe to external program memory. When the 02, 04, 06, and 08 devices are executing code from external program memory,PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. |
| ĒĀ         | External access enable. $\overline{\text{EA}}$ must be externally held low in order to enable the device to fetch code from external program memory locations 0000H to 0FFFH. If EA is held high the device executes from internal program memory unless the program counter contains an address greater than 0FFFH.                                            |
| XTAL1      | Output from the inverting oscillator amplifier and input to the internal block generator circuits.                                                                                                                                                                                                                                                              |
| XTAL2      | Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                 |

## 6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.

6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

6.7 <u>PIN supersession information</u>. The PIN supersession data shall be as follows:

| <u>NEW PIN</u>    | <u>OLD PIN</u> |
|-------------------|----------------|
| 5062 8506401MOX   | 850640102      |
| 5902-8506401MQX   | 0500401QA      |
| 5902-650040 INIXX | 0500401        |
| 5962-8506401MYX   | 8506401YX      |
| 5962-8506402MQX   | 8506402QX      |
| 5962-8506402MXX   | 8506402XX      |
| 5962-8506402MYX   | 8506402YX      |
| 5962-8506403MQX   | 8506403QX      |
| 5962-8506403MXX   | 8506403XX      |
| 5962-8506403MYX   | 8506403YX      |
| 5962-8506404MQX   | 8506404QX      |
| 5962-8506404MXX   | 8506404XX      |
| 5962-8506404MYX   | 8506404YX      |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 85064 |
|----------------------------------|-----------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |           | K              | 23    |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

## DATE: 07-11-26

Approved sources of supply for SMD 85064 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor     | Vendor           |
|----------------------|------------|------------------|
| microcircuit drawing | CAGE       | similar          |
| PIN <u>1</u> /       | number     | PIN <u>2</u> /   |
| 5962-8506401MMA      | 0C7V7      | 80C31BH/BMA      |
| 5962-8506401MQA      | 0C7V7      | 80C31BH/BQA      |
| 5962-8506401MXA      | 0C7V7      | 80C31BH/BUA      |
| 5962-8506401MYA      | <u>3</u> / | 80C31BH/BYA      |
| 5962-8506401NUA      | <u>3</u> / | 80C31BH/CN40A    |
| 5962-8506401NVA      | <u>3</u> / | 80C31BH/CA44A    |
| 5962-8506402MMA      | <u>3</u> / | 80C51BH          |
| 5962-8506402MQA      | <u>3</u> / | 80C51BH/BQA      |
|                      |            | MD80C51BH        |
| 5962-8506402MXA      | <u>3</u> / | 80C51BH/BUA      |
|                      |            | MR80C51BH        |
| 5962-8506402MYA      | <u>3</u> / | 80C51BH/BYA      |
| 5962-8506402NUA      | <u>3</u> / | 80C51BH/CN40A    |
| 5962-85064O2NVA      | <u>3</u> / | 80C51BH/CA44A    |
| 5962-8506403MMA      | 0C7V7      | 80C31BH-16/BMA   |
| 5962-8506403MQA      | 0C7V7      | 80C31BH-16/BQA   |
| 5962-8506403MXA      | 0C7V7      | 80C31BH-16/BUA   |
| 5962-8506403MYA      | <u>3</u> / | 80C51BH-16/BYA   |
| 5962-8506403NUA      | <u>3</u> / | 80C31BH-16/CN40A |
| 5962-8506403NVA      | <u>3</u> / | 80C31BH-16/CN44A |
| 5962-8506404MMA      | <u>3</u> / | 80C51BH-16       |
| 5962-8506404MQA      | <u>3</u> / | 80C51BH-16/BQA   |
|                      |            | MD80C31BH-16     |
| 5962-8506404MXA      | <u>3</u> / | 80C51BH-16/BUA   |
|                      |            | MR80C31BH-16     |
| 5962-8506404MYA      | <u>3</u> / | 80C51BH-16/BYA   |
| 5962-8506404NUA      | <u>3</u> / | 80C51BH-16/CN40A |
| 5962-8506404NVA      | <u>3</u> / | 80C51BH-16/CN44A |

See footnotes at end of table.

## STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued.

## DATE: 07-11-26

| Standard             | Vendor     | Vendor           |
|----------------------|------------|------------------|
| microcircuit drawing | CAGE       | similar          |
| PIN <u>1</u> /       | number     | PIN <u>2</u> /   |
| 5962-8506405NUA      | <u>3</u> / | 80C31BH/IN40A    |
| 5962-8506405NVA      | <u>3</u> / | 80C31BH/IA44A    |
| 5962-8506406NUA      | <u>3</u> / | 80C51BH/IN40A    |
| 5962-8506406NVA      | <u>3</u> / | 80C51BH/IA44A    |
| 5962-8506407NUA      | <u>3</u> / | 80C31BH-16/IN40A |
| 5962-8506407NVA      | <u>3</u> / | 80C31BH-16/IA44A |
| 5962-8506408NUA      | 3/         | 80C51BH-16/IN40A |
| 5962-8506408NVA      | 3/         | 80C51BH-16/IA44A |

- <u>1</u>/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

Vendor CAGE <u>number</u> Vendor name and address

0C7V7

QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for ARM Microcontrollers - MCU category:

Click to view products by E2v manufacturer:

Other Similar products are found below :

MB9BF566NPMC-G-JNE2 MK11DN512AVLK5 MK22FX512AVLK12 MK60DN256VMC10 MK60DX256ZVMD10 MKE02Z32VLC4R R7FS3A77C2A01CLK#AC1 SPC560B64L7C6E0X STM32F205ZGT6J STM32F412RGY6TR STM32F439ZGY6TR STM32F469IIH6 STM32F722VCT6 STM32L053C6T6 CG8360AM CP8363AT CP8570AT R7FS7G27H2A01CLK#AC0 CY8C4245LTI-DM405 CY8C4245PVS-482 MB9BF106NAPMC-G-JNE1 MB9BF122LPMC1-G-JNE2 MB9BF122LPMC-G-JNE2 MB9BF128SAPMC-GE2 MB9BF218TBGL-GE1 MB9BF529TBGL-GE1 XMC4500-E144F1024 AC EFM32JG1B200F128GM48-C0 STM32F205RGT6W CP8347AT XMC4402-F64K256 AB MK20DX256VLK10R STM32L151UCY6TR STM32L063C8T6 STM32F756ZGY6TR STM32F446VCT6 STM32F417VGT6TR STM32F358CCT6 STM32F302RBT7 MKE06Z64VLD4 MKE04Z128VLD4 MKE02Z16VLC2R MK22FN1M0AVLK12R MK20DX256VLQ10R MAX32630IWG+T MAX32630ICQ+ SIM3L167-C-GQR STM32L053R6H6 STM32L052K8U6 STM32L052K8T7