|                         |                                              |                    |        |                                       |                |                   |                             | R      | REVISI   | IONS                                                 |         |                  |      |                         |      |      |                |                |         |   |
|-------------------------|----------------------------------------------|--------------------|--------|---------------------------------------|----------------|-------------------|-----------------------------|--------|----------|------------------------------------------------------|---------|------------------|------|-------------------------|------|------|----------------|----------------|---------|---|
| LTR                     | DESCRIPTION                                  |                    |        |                                       |                |                   |                             |        |          | DATE                                                 |         |                  |      | APPROVED                |      | )    |                |                |         |   |
| А                       | Changes in accordance with NOR 5962-R008-91. |                    |        |                                       |                |                   |                             |        | 91-10-17 |                                                      |         | Michael. A. Frye |      |                         |      |      |                |                |         |   |
| В                       | Cha                                          | anges ii           | n acco | rdanc                                 | e with         | NOR :             | 5962-F                      | R217-9 | 93.      |                                                      |         |                  | 93-0 | 8-20                    |      |      | Micl           | nael. <i>F</i> | A. Frye |   |
| С                       |                                              | dated b            |        |                                       |                |                   |                             |        |          |                                                      |         |                  | 00-0 | 8-30                    |      |      | Raymond Monnin |                | n       |   |
| D                       | Cor<br>ksr.                                  | rected             | page r | numbe                                 | er cou         | nt on fi          | ont pa                      | ige. U | lpdate   | d boile                                              | rplate. | •                | 04-1 | 1-30                    |      |      | Ray            | mond           | Monni   | n |
| Е                       |                                              | ear revi<br>n 6 pF |        |                                       |                |                   |                             |        |          |                                                      | itance  | !                | 06-0 | 6-12                    |      |      | Ray            | mond           | Monni   | n |
| THE ORIG                | SINAL                                        | . FIRS             | T PA   | \GE (                                 | OF T           | HIS [             | DRAV                        | VING   | HAS      | S BEE                                                | EN RE   | <b>EPLA</b>      | \CED |                         |      |      |                |                |         |   |
| REV                     |                                              |                    |        |                                       |                |                   |                             |        |          |                                                      |         |                  |      |                         |      |      |                |                |         |   |
| SHEET                   |                                              |                    |        |                                       |                |                   |                             |        |          |                                                      |         |                  |      |                         |      |      |                |                |         |   |
| REV                     |                                              |                    |        |                                       |                |                   |                             |        |          |                                                      |         |                  |      |                         |      |      |                |                |         |   |
| SHEET                   |                                              |                    |        |                                       |                |                   |                             |        |          |                                                      |         |                  |      |                         |      |      |                |                |         |   |
| REV STATU               |                                              |                    |        | RE'                                   | V              |                   | Е                           | E      | Е        | E                                                    | E       | E                | E    | Е                       | Е    | Е    | Е              |                |         |   |
| OF SHEETS               | <u> </u>                                     |                    |        | SHI                                   | EET            |                   | 1                           | 2      | 3        | 4                                                    | 5       | 6                | 7    | 8                       | 9    | 10   | 11             |                |         |   |
| PMIC N/A                |                                              |                    |        |                                       |                | ED BY<br>E. Jam   |                             |        |          |                                                      | DI      | EFEN             | SE S | UPPL                    | Y CE | NTER | COL            | .UMB           | US      |   |
| MICRO                   | NDA<br>OCIR<br>AWIN                          | CUIT               |        | _                                     | ECKEI<br>aymon | D BY<br>nd Mon    | nin                         |        |          | COLUMBUS, OHIO 43218-3990<br>http://www.dscc.dla.mil |         |                  |      |                         |      |      |                |                |         |   |
| FOR U<br>DEPA           | AILABI<br>USE B<br>.RTME                     | LE<br>Y All<br>NTS |        |                                       |                | ED BY<br>. A. Fry |                             |        |          | MICROCIRCUIT, DIGITAL,<br>CMOS, 2K X 8 REGISTERED    |         |                  |      | CMOS, 2K X 8 REGISTERED |      |      |                | )              |         |   |
| AND AGEI<br>DEPAR<br>DE |                                              | NT OF              | HE     | DRAWING APPROVAL DATE<br>1988 Sep. 22 |                |                   | UVEPROM, MONOLITHIC SILICON |        |          |                                                      |         |                  |      |                         |      |      |                |                |         |   |
| AMSC N/A                |                                              |                    |        | REV                                   | /ISION         | N LEVE            | EL<br>E                     |        |          | SIZE CAGE CODE 67268 5962-87529                      |         |                  |      |                         |      |      |                |                |         |   |
| SHEET 1 OF 11           |                                              |                    |        |                                       |                |                   |                             |        |          |                                                      |         |                  |      |                         |      |      |                |                |         |   |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | <u>Circuit</u>            | Access time |
|-------------|----------------|---------------------------|-------------|
| 01          | <u>1</u> /     | 2K x 8-registered UVEPROM | 45 ns       |
| 02          | <u>1</u> /     | 2K x 8-registered UVEPROM | 35 ns       |

1.2.2 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835, and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style 2/            |
|----------------|------------------------|------------------|-----------------------------|
| K              | GDFP2-F24 or CDFP3-F24 | 24               | flat package                |
| L              | GDIP3-T24 or CDIP4-T24 | 24               | dual-in-line package        |
| 3              | CQCC1-N28              | 28               | square chip carrier package |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings. 3/

| Supply voltage range                                   | -0.5 V dc to +7.0 V dc   |
|--------------------------------------------------------|--------------------------|
| DC voltage applied to outputs in high Z state          | -0.5 to +7.0 V dc        |
| DC program voltage                                     | 14.0 V                   |
| DC input voltage range                                 | -3.0 V dc to +7.0 V dc   |
| Storage temperature range                              | -65°C to +150°C          |
| Maximum power dissipation (P <sub>D</sub> ): 4/        | 1.0 W                    |
| Lead temperature (soldering, 10 seconds)               | +300°C                   |
| Junction temperature (T <sub>J</sub> ) <u>5</u> /      | +150°C                   |
| Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) | See MIL-STD-1835         |
| Endurance                                              | 25 cycles/byte (minimum) |
| Data retention                                         | 10 years minimum         |

#### 1.4 Recommended operating conditions.

| Case operating temperature r            | ange (T <sub>C</sub> ) | -55°C to +125°C      |
|-----------------------------------------|------------------------|----------------------|
| Supply voltage range (V <sub>CC</sub> ) |                        | 4.5 V dc to 5.5 V dc |

- 1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103.
- 2/ Lid shall be transparent to permit ultraviolet erasure.
- 3/ Unless otherwise specified, all voltages are referenced to ground.
- $\underline{4}$ / Must withstand the added P<sub>D</sub> due to short-circuit test; e.g.,  $I_{OS}$ .
- 5/ Maximum junction temperature may be increased to +175°C during burn-in and steady-state life.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87529 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 2    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

# DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil/quicksearch/">http:

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 Item requirements The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturer's approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.2 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.3 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
- 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2.
  - 3.2.3.2 <u>Programmed devices</u>. The truth table for programmed devices shall be specified by an altered item drawing.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 3          |

|                                   | T                                                                 | ABLE I. Electrica                                                                                                                     | al performance c                          | naracteristics.     |              |                  |              |               |
|-----------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------|--------------|------------------|--------------|---------------|
| Test                              | Symbol   Conditions<br>  $-55^{\circ}C \le T_C \le +125^{\circ}C$ |                                                                                                                                       | Group A subgroups                         | Device<br>  type    | Limits       |                  | <br> Unit    |               |
|                                   |                                                                   | 4.5 V <u>&lt;</u> V                                                                                                                   | $C_{CC} \le 5.5 \text{ V}$ wise specified |                     |              | Min              | Max          |               |
| Input leakage current             | I <sub>IX</sub>                                                   | V <sub>IN</sub> = 5.5 V and                                                                                                           |                                           | 1, 2, 3             | All          | -10              | 10           | μΑ            |
| Output leakage current 1/         | I <sub>LO</sub>                                                   | V <sub>OUT</sub> = 5.5 V an output disabled                                                                                           | d GND                                     | 1, 2, 3             | All          |                  | <u>+</u> 40  | μA<br>        |
| Operating supply current          | I <sub>cc</sub><br> <br>                                          | E/E <sub>S</sub> =V <sub>IL</sub> , INIT = V <sub>IH</sub> ,<br> addresses cycling between<br> 0 V and 3.0 V, f = 1/2t <sub>PWC</sub> |                                           | 1, 2, 3<br> <br>    | AII<br> <br> |                  | 120<br> <br> | mA<br> <br>   |
| Input high voltage 2/             | V <sub>IH</sub>                                                   | $V_{CC} = 4.5 \text{ V and}$                                                                                                          |                                           | 1, 2, 3             | All          | 2.0              |              | V             |
| Input low voltage 2/              | V <sub>IL</sub>                                                   | V <sub>CC</sub> = 4.5 V and                                                                                                           | d 5.5 V                                   | 1, 2, 3             | All          |                  | 0.8          | V             |
| High level output voltage         | V <sub>OH</sub>                                                   | $ V_{IL} = 0.8 \text{ V}, V_{IH}$<br>$ I_{OH} = -4.0 \text{ mA}, V_{IH}$                                                              |                                           | 1, 2, 3             | All          | 2.4              |              | V             |
| Low level output voltage          | V <sub>OL</sub>                                                   | $ V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$<br>$ I_{OL} = 16 \text{ mA}, V_{CC} = 4.5 \text{ V}.$                               |                                           | 1, 2, 3             | All          | <br> <br>        | 0.4          | V             |
| Output short-circuit current 3/4/ | I <sub>os</sub>                                                   | V <sub>O</sub> = GND                                                                                                                  |                                           | 1, 2, 3             | All          | -20              | -125         | mA            |
| Input capacitance 4/              | C <sub>IN</sub>                                                   | V <sub>CC</sub> = 5.5.V<br>  T <sub>C</sub> = +25°C                                                                                   | V <sub>IN</sub> = 0 V                     | 4                   | All          |                  | 10           | <br> <br>_ pF |
| Output capacitance 4/             | C <sub>OUT</sub>                                                  | see 4.3.1d<br>f = 1.0 MHz                                                                                                             | $V_{OUT} = 0 V$                           | <u> </u>            | <u> </u><br> |                  | 10           | <br>          |
| Address setup to clock high       | <br> t <sub>SA</sub><br>                                          | <br> See figures 3 ar<br> as applicable<br>                                                                                           | nd 4                                      | <br>  9, 10, 11<br> | 01 02        | <br>  45<br>  35 |              | <br>  ns<br>  |
| Address hold from clock           | <br> t <sub>HA</sub>                                              | <u> </u><br>                                                                                                                          |                                           | 9, 10, 11           | All          | 0                |              | ns            |
| Clock high to valid output        | t <sub>CO</sub>                                                   | <u> </u><br> <br>                                                                                                                     |                                           | 9, 10, 11           | 01 02        | <br>             | 25<br>15     | ns            |
| Clock pulse width 4/              | t <sub>PWC</sub>                                                  | <u> </u>                                                                                                                              |                                           | 9, 10, 11           | All          | 20               |              | ns            |
| Valid output from clock high 4/5/ | t <sub>cos</sub>                                                  | <u>+</u><br> <br>                                                                                                                     |                                           | 9, 10, 11           | 01 02        | <u> </u>         | 30           | ns            |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 4          |

|                                                                 | T                         | ABLE I. Electrical performance ch                                                                                                 | naracteristics.       |                  |                         |      |                |
|-----------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------------|------|----------------|
| Test                                                            | Symbol                    | Conditions<br>  -55°C ≤ T <sub>C</sub> ≤ +125°C                                                                                   | Group A<br> subgroups | Device<br>  type | Limits                  |      | <br> Unit      |
|                                                                 | <br> <br>                 | $ \begin{vmatrix} 4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V} \\ \text{unless otherwise specified} \end{vmatrix} $ | Subgroups             | type<br> <br>    | Min                     | Max  | OTIII<br> <br> |
| E <sub>S</sub> setup to clock high                              | <br> t <sub>SES</sub><br> | See figures 3 and 4 as applicable                                                                                                 | 9, 10, 11             | <br>  All        | <br>  15                |      | <br>  ns       |
| $E_{\rm S}$ hold from clock high $\underline{4}/$               | <br> t <sub>HES</sub><br> |                                                                                                                                   | 9, 10, 11             | <br>  All        | <br>  5                 |      | <br>  ns       |
| Delay from INIT to valid output 4/                              | t <sub>DI</sub><br>       | _<br> <br> -                                                                                                                      | 9, 10, 11             | 01 02            | .                       | 35   | ns<br>         |
| INIT recovery to clock high 4/                                  | <br> t <sub>RI</sub>      | <u>-</u><br> <br>                                                                                                                 | 9, 10, 11             | <br>  All        | 20                      |      | <br>  ns       |
| INIT pulse width 4/                                             | <br> t <sub>PWI</sub><br> | <br>                                                                                                                              | 9, 10, 11             | 01 02            | <br>  <u>25</u><br>  20 | <br> | <br>  ns<br>   |
| Inactive output from clock high 4/5/6/                          | t <sub>HZC</sub>          | <u> </u><br>                                                                                                                      | 9, 10, 11             | 01 02            | . <br> <br>             | 30   | ns<br>  l      |
| Valid output from E low 4/ 7/                                   | t <sub>DOE</sub>          | <u>-</u><br> <br>                                                                                                                 | 9, 10, 11             | 01 02            | .                       | 30   | ns             |
| Inactive output from E<br>high <u>4</u> / <u>6</u> / <u>7</u> / | t <sub>HZE</sub><br>      | <u>-</u><br> <br>                                                                                                                 | 9, 10, 11             | 01 02            | .                       | 30   | ns             |

- 1/ For devices using the synchronous enable, the device must be clocked after applying these voltages to perform this measurement.
- 2/ These are absolute voltages with respect to device ground pin and include all overshoots due to system or tester noise.
- 3/ For test purposes, not more than one output at a time should be shorted. Short-circuit test duration should not exceed 30 seconds.
- 4/ This parameter tested initially and after any design or process changes which could affect this parameter, therefore, shall be guaranteed to the limits specified in table I.
- 5/ Applies only when the synchronous  $E_S$  function is used.
- 6/ Transition is measured at steady-state high level -500 mV or stead-state low level +500 mV on the output from the 1.5 V level on the input with loads shown on figure 3B.
- 7/ Applies only when the asynchronous E function is used.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 5          |

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark.</u> A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Processing EPROMS</u>. All testing requirements and quality assurance provisions herein, shall be satisfied by the manufacturer prior to delivery.
- 3.10.1 <u>Erasure of EPROMS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified by the manufacturer.
- 3.10.2 <u>Programmability of EPROMS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified by the manufacturer.
- 3.10.3 <u>Verification of programmed or erased EPROMs</u>. When specified, devices shall be verified as either programmed to a specified program, or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot.
- 3.11 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but shall guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.
- 3.12 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process change which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but shall guarantee the number of program/erase endurance cycles listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.
  - 4. VERIFICATION
  - 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test (method 1015 of MIL-STD-883).
    - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 6          |

| Device Types                                                                                                                                                | All                                                                            |                                                                                                                                                             |                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Case Outlines                                                                                                                                               | L, K                                                                           |                                                                                                                                                             | 3                                                                                          |
| Terminal<br>Number                                                                                                                                          | Terminal<br>Symbol                                                             | Terminal<br>Number                                                                                                                                          | Terminal<br>Symbol                                                                         |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | A7 A6 A5 A4 A3 A2 A1 A0 O0 O1 O2 GND O3 O4 O5 O6 O7 CP E/Es INIT A10 A9 A8 VCC | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | NC A7 A6 A5 A4 A3 A2 A1 A0 NC O0 O1 O2 GND NC O3 O4 O5 O6 O7 NC CP E/Es INIT A10 A9 A8 VCC |

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87529 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET<br>7 |

| Pins                                  | СР          | E/E <sub>S</sub>          | INIT                      | Outputs                |
|---------------------------------------|-------------|---------------------------|---------------------------|------------------------|
| Mode                                  |             | <br>                      |                           | <br>                   |
| Read <u>1</u> / <u>2</u> / <u>3</u> / | <br>  X<br> | <br>  V <sub>IL</sub><br> | <br>  V <sub>IH</sub><br> | <br>  D <sub>OUT</sub> |
| Output <u>4</u> /<br>disable          | <br>  X<br> | <br>  V <sub>IH</sub><br> | <br>  V <sub>IH</sub><br> | │<br>│ High Z │<br>│   |

# Notes:

- 1/X =Input may be high level, low level, or open circuit.
- 2/ During read operation, the output latches are loaded on a "0" to "1" transition of CP.
- 3/ In the synchronous mode, pin E<sub>S</sub> must be low prior to the "0" to "1" transition of CP that loads the register.
- $\underline{4}$ / In the synchronous mode, pin  $E_S$  must be high prior to the "0" to "1" transition of CP that loads the register.

FIGURE 2. Truth table.



FIGURE 3. Output load circuit.



FIGURE 4. Switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 8          |



## NOTES:

- 1. Ensure that adequate decoupling capacitance is employed across the device VCC and ground terminals. Multiple capacitors are recommended, including a 0.1uF or larger capacitor and a 0.01 µF or smaller capacitor, placed as close to the device terminals as possible. Inadequate decoupling may result in large variations of power supply voltage, creating erroneous function or transient performance failures.
- 2. Do not leave any inputs disconnected (floating) during any tests.
- Do not attempt to perform threshold tests under ac conditions. Large amplitude fast ground current transients normally
  occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance
  between the device ground pin and the test system ground can create significant reductions in observable input noise
  immunity.
- 4. Output levels are measured at 1.5 V reference levels.
- 5. Transition is measured at steady-state HIGH level -500 mV or steady-state LOW level +500 mV on output from the 1.5 V level on inputs with load shown on figure 3B.
- 6. Tests are performed with rise and fall times of 5ns or less.
- 7. See figure 3A for all switching characteristics except  $t_{HZC}$  and  $t_{HZE}$ .
- 8. See figure 3B for  $t_{HZC}$  and  $t_{HZE}$ .
- 9. All device test loads should be located within 2 inches of device outputs.

FIGURE 4. Switching waveforms - continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 9          |

TABLE II. Electrical test requirements. 1/2/3/4/5/

| MIL-STD-883 test requirements                                | Subgroups (per method 5005, table I) |
|--------------------------------------------------------------|--------------------------------------|
| Interim electrical parameters (method 5004)                  |                                      |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 7*, 8, 9,10,11             |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4**, 7***, 8***, 9, 10, 11  |
| Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8                           |

- 1/ \* PDA applies to subgroups 1, 7, and 9.
- 2/ \*\* See 4.3.1d.
- 3/ \*\*\* See 4.3.1e.
- 4/ Any subgroups at the same temperature may be combined using a multifunctional tester.
- For all electrical tests, the device shall be programmed to the pattern specified.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

#### 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. All devices selected for testing shall be programmed with a checkerboard pattern, or equivalent. After completion of all testing, the devices shall be erased and verified except devices being submitted to groups B, C, and D testing.
- d. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect capacitance. Sample size is 5 devices with no failures, and all input and output terminals tested.
- e. As a minimum, subgroups 7 and 8 shall consist of verifying the EPROM pattern specified.

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
- (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
- (2)  $T_A = +125^{\circ}C$ , minimum.
- (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883
- c. All devices submitted for testing shall be programmed with a checkerboard pattern, or equivalent. After completion of all testing, the devices shall be erased and verified.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 10         |

- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone 614-692-0547.
- 6.6 <u>Approved source of supply</u>. An approved source of supply is listed herein. Additional sources will be added as they become available. The vendor listed herein has agreed to this drawing and a certificate of compliance (see 3.6 herein ) has been submitted to DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-87529 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | E              | 11         |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 06-06-12

Approved sources of supply for SMD 5962-87529 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revisions of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mii/Programs/Smcr/">http://www.dscc.dla.mii/Programs/Smcr/</a>.

| Standard                | Vendor     | Vendor                 |
|-------------------------|------------|------------------------|
| J.a a.a. a              |            | 7 5.1.45.              |
| microcircuit <u>1</u> / | CAGE       | similar PIN <u>2</u> / |
| drawing PIN             | number     |                        |
| 5962-8752901LA          | <u>3</u> / | CY7C245-45WMB          |
|                         | 0C7V7      | QP7C245A-45WMB         |
|                         | 0C7V7      | WS57C45-45TMB          |
| 5962-8752901KA          | <u>3</u> / | CY7C245-45TMB          |
|                         | 0C7V7      | QP7C245A-45TMB         |
|                         | 0C7V7      | WS57C45-45FMB          |
| 5962-87529013A          | 0C7V7      | QP7C245A-45QMB         |
|                         | 0C7V7      | WS57C45-45CMB          |
| 5962-87529013C          | <u>3</u> / | CY7C245-45QMB          |
|                         | 0C7V7      | QP7C245A-45QMB         |
|                         | 0C7V7      | WS57C45-45CMB          |
| 5962-8752902LA          | <u>3</u> / | CY7C245-35WMB          |
|                         | 0C7V7      | QP7C245A-35WMB         |
|                         | 0C7V7      | WS57C45-35TMB          |
| 5962-8752902KA          | <u>3</u> / | CY7C245-35TMB          |
|                         | 0C7V7      | QP7C245A-35TMB         |
|                         | 0C7V7      | WS57C45-35FMB          |
| 5962-87529023A          | 0C7V7      | QP7C245A-35QMB         |
|                         | 0C7V7      | WS57C45-35CMB          |
| 5962-87529023C          | <u>3</u> / | CY7C245-35QMB          |
|                         | 0C7V7      | QP7C245A-35QMB         |
|                         | 0C7V7      | WS57C45-35CMB          |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- $\underline{3}\!/\!$  No longer available from an approved source.

Vendor CAGE number Vendor name and address

0C7V7

QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for EPROM category:

Click to view products by E2v manufacturer:

Other Similar products are found below:

QP27C256L-120/XIA 8510204YA 8510201YA 5962-8606305YA 5962-8606306XA 5962-8606317XA 5962-8680503QA 5962-87515053A
5962-8961412MXA 5962-8981703XA M38510/20904BJA M38510/20802BJA 5962-9080308MKA 5962-8961405MYA 59628961402MXA 5962-8851805LA 5962-8766107XA 5962-8764804YA 5962-8764802YA 5962-8680505QA 5962-8606310UA 59628606309XA 5962-8606304XA DS2502PU-1176+ DS2502G+U AT27C040-90PU AT27C256R-70PU AT27C4096-90JU AT27LV256A90JU QP7C271-45WC 8510203ZA 5962-87515073A AT27C512R-70JU DS2505+T&R DS2505PT&R DS2502+T&R AT27LV020A12JU-T AT27C010-70PU AT27C040-90JU DS2505P+T&R DS2502P+T&R AT27C040-90JU-T AT28HC256F-90JU-T AT28HC256F-90JU-T AT27C010-70JU AT27C020-90JU AT27LV010A-70JU AT27C080-90PU AT27BV010-90JU AT27BV1024-90JU