|                                                                                          |                                                          |                                                                                       |                                 |                                   |                                           |                 | F   | REVISI   | ONS      |          |              |                    |              |                  |      |                      |            |     |    |
|------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------|-----------------------------------|-------------------------------------------|-----------------|-----|----------|----------|----------|--------------|--------------------|--------------|------------------|------|----------------------|------------|-----|----|
| LTR                                                                                      | DESCRIPTION                                              |                                                                                       |                                 |                                   |                                           | DATE (YR-MO-DA) |     |          | APPROVED |          |              |                    |              |                  |      |                      |            |     |    |
| А                                                                                        | Revised t                                                | Revised to use alternate die/fabrication requirements and "Q mark. New boilerplateljs |                                 |                                   |                                           |                 |     | D" certi |          |          |              | Raymond Monnin     |              |                  |      |                      |            |     |    |
| The original fir                                                                         | est page of thi                                          | s drawing                                                                             | n has be                        | een ren                           | alaced.                                   |                 |     |          |          |          |              |                    |              |                  |      |                      |            |     |    |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS                                         |                                                          |                                                                                       | REV                             | ,<br>;<br>;ET                     |                                           | A 1             | A 2 | A 3      | A 4      | A 5      | A 6          | A 7                | A 8          | A 9              | A 10 | A 11                 | A 12       |     |    |
| REV<br>SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A                      |                                                          |                                                                                       | REV<br>SHE<br>PREI              | EET PAREC                         | D BY<br>. Nguye                           | 1               |     |          |          | 5        | 6<br>EFEN    | 7<br>SE SI         | 8<br>JPPL    | 9<br>Y <b>CE</b> | 10   | 11 COL               | 12<br>.UMB | US  |    |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                        | ANDARD<br>OCIRCUI<br>AWING                               |                                                                                       | REV<br>SHE<br>PREI<br>Th        | ET                                | D BY<br>. Nguye                           | 1<br>en         |     |          |          | 5        | 6<br>EFEN    | 7<br>SE SI         | 8<br>JPPL    | 9<br>Y <b>CE</b> | 10   | 11 COL               | 12<br>.UMB | us  |    |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DR  THIS DRAW FOR U             | ANDARD<br>OCIRCUI<br>AWING                               | T                                                                                     | REV<br>SHE<br>PREI<br>Th        | EET PARED                         | D BY<br>. Nguye<br>BY<br>. Nguye          | 1 en            |     |          | 4 MIC    | DE<br>DE | 6<br>EFEN    | 7<br>SE SI<br>COLI | JPPL<br>UMBI | y CE<br>Js, o    | 10   | 11<br>R COL<br>43216 | UMB<br>ADV | ANC | ED |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICR DR  THIS DRAW FOR I DEPA AND AGE | ANDARD<br>OCIRCUI<br>AWING<br>ING IS AVAIL<br>USE BY ALL | <b>T</b> ABLE                                                                         | REV<br>SHE<br>PREI<br>Th<br>CHE | PAREC<br>nanh V<br>CKED<br>nanh V | D BY<br>Nguye<br>Nguye<br>D BY<br>L. Poel | 1 en            | 2   |          | MIC SCI  | DE<br>DE | FEN<br>CIRCU | 7<br>SE SI<br>COLI | JPPL<br>UMBI | y CE<br>Js, o    | NTER | 11<br>R COL<br>43216 | UMB<br>ADV | ANC | ED |

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                        |
|-------------|----------------|-------------------------------------------------------------------------|
| 01          | 54F113         | Dual J-K negative edge-triggered flip-flop with set input               |
| 02          | 54F112         | Dual J-K negative edge-triggered<br>flip-flop with set and reset inputs |

1.2.2 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style       |
|----------------|------------------------|------------------|---------------------|
| Outline letter | Descriptive designator | <u>Terminals</u> | Package style       |
| С              | GDIP1-T14 or CDIP2-T14 | 14               | Dual in-line        |
| D              | GDFP1-F14 or CDFP2-F14 | 14               | Flat pack           |
| Е              | GDIP1-T16 or CDIP2-T16 | 16               | Dual in-line        |
| F              | GDFP2-F16 or CDFP3-F16 | 16               | Flat pack           |
| 2              | CQCC1-N20              | 20               | Square chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings. 1/

| Supply voltage rangeInput voltage rangeInput current range | -0.5 V dc minimum to +7.0 V dc maximum<br>-0.5 V dc minimum to +7.0 V dc maximum<br>-30.0 mA to +5.0 mA |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Voltage applied to output in high output state range       | -0.5 V to Vcc                                                                                           |
| Current applied to output in low output state              | 40 mA                                                                                                   |
| Storage temperature range                                  | -65°C to +150°C                                                                                         |
| Thermal resistance, junction-to-case (Θ <sub>JC</sub> )    | See MIL-STD-1835                                                                                        |
| Junction temperature (T <sub>J</sub> )                     | +175°C                                                                                                  |
| Lead temperature (soldering, 10 seconds)                   | +300°C                                                                                                  |
| Maximum power dissipation (P <sub>D</sub> ) <u>2</u> /     |                                                                                                         |
| Device type 01                                             | 115.5 mW                                                                                                |
| Device type 02                                             | 104.5 mW                                                                                                |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<sup>2/</sup> Maximum power dissipation is defined as V<sub>CC</sub> x I<sub>CC</sub> and must withstand the added P<sub>D</sub> due to the short-circuit output test.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 2    |

#### 1.4 Recommended operating conditions.

| Supply voltage ( $V_{CC}$ )  Minimum high level input voltage ( $V_{IH}$ )  Maximum low level input voltage ( $V_{IL}$ )  Maximum input clamp current ( $I_{IK}$ )  Maximum high level output current ( $I_{OL}$ )  Maximum low level output current ( $I_{OL}$ )  Case operating temperature range ( $I_{CC}$ ) | +4.5 V minimum to +5.5 V dc maximum<br>2.0 V dc<br>0.8 V dc<br>-18 mA<br>-1.0 mA<br>20 mA<br>-55°C to +125°C |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Minimum setup time, $J_n$ or $K_n$ to $\overline{\mathrm{CPn}}$ , high $(t_s(H))$                                                                                                                                                                                                                                |                                                                                                              |
| $T_C = +25^{\circ}C$                                                                                                                                                                                                                                                                                             | 4.0 ns                                                                                                       |
| Device type 01                                                                                                                                                                                                                                                                                                   | 6.0 ns                                                                                                       |
| Device type 02                                                                                                                                                                                                                                                                                                   | 5.0 ns                                                                                                       |
| Minimum setup time, $J_n$ or $K_n$ to $\overline{CPn}$ , low $(t_s(L))$                                                                                                                                                                                                                                          |                                                                                                              |
| $T_C = +25^{\circ}C$                                                                                                                                                                                                                                                                                             | 3.5 ns                                                                                                       |
| $T_{C} = -55^{\circ}C, +125^{\circ}C$                                                                                                                                                                                                                                                                            |                                                                                                              |
| Device type 01                                                                                                                                                                                                                                                                                                   | 5.0 ns                                                                                                       |
| Device type 02                                                                                                                                                                                                                                                                                                   | 4.0 ns                                                                                                       |
| Minimum hold time, $J_n$ or $K_n$ to $\overline{CPn}$ ,                                                                                                                                                                                                                                                          |                                                                                                              |
| high or low $(t_h(H))$ , $t_h(L)$ )                                                                                                                                                                                                                                                                              | 0.0 ns                                                                                                       |
| Minimum $\overline{\mathrm{CP}}{}^{\mathrm{n}}$ pulse width, high or low $(t_{\mathrm{W}}(H),t_{\mathrm{W}}(L))$                                                                                                                                                                                                 |                                                                                                              |
| $T_{C} = +25^{\circ}C$                                                                                                                                                                                                                                                                                           | 4.5 ns                                                                                                       |
| $T_C = -55^{\circ}C$ , $+125^{\circ}C$                                                                                                                                                                                                                                                                           | 5.0 ns                                                                                                       |
| Minimum SDn or RDn pulse width, low (tw(L))                                                                                                                                                                                                                                                                      |                                                                                                              |
| $T_C = +25^{\circ}C$                                                                                                                                                                                                                                                                                             | 4.5 ns                                                                                                       |
| $T_C = -55^{\circ}C$ , +125°C                                                                                                                                                                                                                                                                                    | 5.0 ns                                                                                                       |
| Minimum recovery time, $\overline{SD}n$ or $\overline{RD}n$ to $\overline{CP}n$ , (trec)                                                                                                                                                                                                                         |                                                                                                              |
| $T_C$ = +25°C  Device type 01  Device type 02 $T_C$ = -55°C, +125°C  Device type 01                                                                                                                                                                                                                              | 4.5 ns<br>4.0 ns<br>6.0 ns                                                                                   |
| Device type 01                                                                                                                                                                                                                                                                                                   | 5.0 ns                                                                                                       |
| <b>*1</b>                                                                                                                                                                                                                                                                                                        |                                                                                                              |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

#### **SPECIFICATION**

### DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 3    |

#### **STANDARDS**

#### DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-973 - Configuration Management.

MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines.

#### **HANDBOOKS**

#### DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. This drawing has been modified to allow the manufacturer to use the alternate die/fabrication requirements of paragraph A.3.2.2 of MIL-PRF-38535 or other alternative approved by the Qualifying Activity.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth tables. The truth tables shall be as specified on figure 2.
  - 3.2.4 Logic diagrams. The logic diagrams shall be as specified on figure 3.
  - 3.2.5 Test circuit and switching waveforms. The test circuit and switching waveforms shall be as specified on figure 4.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 4    |

- 3.5.1 <u>Certification/compliance mark</u>. For product built in accordance with A.3.2.2 of MIL-PRF-38535, or as modified in the manufacturer's Quality Management (QM) Plan, the "QD" certification mark shall be used in place of the "QML" or "Q" certification mark.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

TABLE I. Electrical performance characteristics.

| Test                            | Symbol           | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ unless otherwise specified |                                         | Group A<br>subgroups | Device<br>type | Liı | mits | Unit |
|---------------------------------|------------------|----------------------------------------------------------------------------------|-----------------------------------------|----------------------|----------------|-----|------|------|
|                                 |                  |                                                                                  |                                         |                      |                | Min | Max  |      |
| High level output voltage       | V <sub>OH</sub>  | V <sub>CC</sub> = 4.5 V                                                          | $I_{OH} = -1.0 \text{ mA}$              | 1, 2, 3              | All            | 2.5 |      |      |
|                                 |                  | $V_{IL} = 0.8 V$ ,                                                               | $V_{IH} = 2.0 V$                        |                      |                |     |      |      |
| Low level output voltage        | V <sub>OL</sub>  | $V_{CC} = 4.5 \text{ V}$                                                         | $I_{OL} = 20 \text{ mA}$                | 1, 2, 3              | All            |     | 0.5  | V    |
|                                 |                  | $V_{IL} = 0.8 V$ ,                                                               | $V_{IH} = 2.0 V$                        |                      |                |     |      |      |
| Input clamp voltage             | V <sub>IK</sub>  | $V_{CC} = 4.5 \text{ V},$                                                        | $I_{IN} = -18 \text{ mA}$               | 1, 2, 3              | All            |     | -1.2 |      |
| High level input current        | I <sub>IH1</sub> | $V_{CC} = 5.5 \text{ V},$                                                        | $V_{IN} = 2.7 \text{ V}$                | 1, 2, 3              | All            |     | 20   | μΑ   |
|                                 | I <sub>IH2</sub> | $V_{CC} = 5.5 \text{ V},$                                                        | $V_{IN} = 7.0 \text{ V}$                | 1, 2, 3              | All            |     | 100  |      |
|                                 |                  |                                                                                  | J <sub>n</sub> , K <sub>n</sub>         |                      |                |     | -0.6 |      |
| Low level input current         | I <sub>IL</sub>  | $V_{CC} = 5.5 \text{ V}$                                                         | <del></del>                             | 1, 2, 3              | All            |     | -3.0 | mA   |
|                                 |                  | $V_{IN} = 0.5 V$                                                                 | SDn , RDn                               |                      |                |     |      |      |
|                                 |                  |                                                                                  | CPn                                     |                      |                |     | -2.4 |      |
| Short circuit output current 1/ | los              | $V_{CC} = 5.5 \text{ V},$                                                        | V <sub>OUT</sub> = 0.0 V                | 1, 2, 3              | All            | -60 | -150 |      |
|                                 |                  | \/ 5.5.\/                                                                        |                                         | 4.0.0                | 0.4            |     | 04   | ^    |
| Supply current 2/               | Icc              | $V_{CC} = 5.5 \text{ V}$                                                         |                                         | 1, 2, 3              | 01             |     | 21   | mA   |
|                                 |                  |                                                                                  |                                         |                      | 02             |     | 19   |      |
| Functional tests                |                  | See 4.4.1c                                                                       | $V_{CC} = 4.5 \text{ V}, 5.5 \text{ V}$ | 7, 8                 | All            |     |      |      |
| Maximum alask francisco         |                  | $R_L = 500 \Omega$                                                               | $V_{CC} = 5.0 \text{ V}$                | 9                    | 01             | 85  |      |      |
| Maximum clock frequency         | f <sub>MAX</sub> | $C_L = 50 pF$                                                                    | $V_{CC} = 4.5 \text{ V}, 5.5 \text{ V}$ | 10, 11               |                | 80  |      | MHz  |
| <u>3</u> /                      |                  | See figure 4                                                                     | $V_{CC} = 5.0 \text{ V}$                | 9                    | 02             | 90  |      |      |
|                                 |                  |                                                                                  | V <sub>CC</sub> = 4.5 V, 5.5 V          | 10, 11               |                | 90  |      |      |

See footnotes at end of table

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 5    |

TABLE I. Electrical performance characteristics. Continued

| Test                                                                                    | Symbol              | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ unless otherwise specified |                                | Group A<br>subgroups | Device<br>type | Lir | mits | Unit |
|-----------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------|--------------------------------|----------------------|----------------|-----|------|------|
|                                                                                         |                     |                                                                                  |                                |                      |                | Min | Max  |      |
|                                                                                         |                     | $R_L = 500 \Omega$                                                               | $V_{CC} = 5.0 \text{ V}$       | 9                    | 01             | 2.0 | 6.0  | _    |
| Propagation delay time,                                                                 | t <sub>PLH1</sub> , | $C_L = 50 pF$                                                                    | V <sub>CC</sub> = 4.5 V, 5.5 V | 10, 11               |                | 2.0 | 8.0  |      |
| $\overline{\mathrm{CP}}_{\mathrm{n}}$ to $Q_{\mathrm{n}}$ , $\overline{Q}_{\mathrm{n}}$ | t <sub>PHL1</sub>   |                                                                                  | V <sub>CC</sub> = 5.0 V        | 9                    | 02             | 2.0 | 6.5  | ns   |
| 3,                                                                                      |                     | See figure 4                                                                     | V <sub>CC</sub> = 4.5 V, 5.5 V | 10, 11               |                | 2.0 | 7.5  |      |
|                                                                                         |                     |                                                                                  | V <sub>CC</sub> = 5.0 V        | 9                    | 01             | 2.0 | 6.5  |      |
| Propagation delay time,                                                                 | $t_{PLH2},$         |                                                                                  | V <sub>CC</sub> = 4.5 V, 5.5 V | 10, 11               |                | 2.0 | 8.5  |      |
| $\overline{SDn}$ or $\overline{RDn}$ to $Q_n$ , $\overline{Qn}$                         | t <sub>PHL2</sub>   |                                                                                  | V <sub>CC</sub> = 5.0 V        | 9                    | 02             | 2.0 | 6.5  | 1    |
|                                                                                         |                     |                                                                                  | V <sub>CC</sub> = 4.5 V, 5.5 V | 10, 11               |                | 2.0 | 7.5  |      |

<sup>1/</sup> Not more than one output should be shorted at a time, and the duration of the short-circuit condition should not exceed one second.

| Device types    | 01              |     | 02               |                  |
|-----------------|-----------------|-----|------------------|------------------|
| Case outlines   | C and D         | 2   | E and F          | 2                |
| Terminal number | Termi<br>symb   |     | Terminal symbo   |                  |
| 1               | CP1             | NC  | CP1              | NC               |
| 2               | K1              | CP1 | K1               | CP1              |
| 3               | J1              | K1  | J1               | K1               |
| 4               | SD1             | J1  | SD1              | J1               |
| 5               | Q1              | NC  | Q1               | SD1              |
| 6               | $\overline{Q}1$ | SD1 | $\overline{Q}1$  | NC               |
| 7               | GND             | NC  | $\overline{Q}_2$ | Q1               |
| 8               | $\overline{Q}2$ | Q1  | GND              | Q1               |
| 9               | Q2              | -Q1 | Q2               | $\overline{Q}_2$ |
| 10              | SD2             | GND | SD2              | GND              |

| Device types    | 01                 |                  | 02                       |     |
|-----------------|--------------------|------------------|--------------------------|-----|
| Case outlines   | C and D            | 2                | E and F                  | 2   |
| Terminal number | Terminal<br>symbol |                  | Termi<br>symb            |     |
| 11              | J2                 | NC               | J2                       | NC  |
| 12              | K2                 | $\overline{Q}_2$ | K2                       | Q2  |
| 13              | CP2                | Q2               | CP2                      | SD2 |
| 14              | Vcc                | SD2              | $\overline{\text{RD}}$ 2 | J2  |
| 15              |                    | NC               | RD1                      | K2  |
| 16              |                    | J2               | Vcc                      | NC  |
| 17              |                    | NC               |                          | CP2 |
| 18              |                    | K2               |                          | RD2 |
| 19              |                    | CP2              |                          | RD1 |
| 20              |                    | Vcc              |                          | Vcc |

NC = No connection

FIGURE 1. Terminal connections.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 6    |

 $<sup>\</sup>underline{\textbf{2}}$ / With clock input grounded and all outputs open,  $I_{CC}$  is measured with Q and  $\overline{Q}$  outputs high in turn.

 $<sup>\</sup>underline{3}$ / For subgroups 10 and 11, f<sub>MAX</sub>, if not tested, shall be guaranteed to the specified limits.

#### Device type 01

| Operating made   | Inputs |              |    |    | Outputs |         |
|------------------|--------|--------------|----|----|---------|---------|
| Operating mode   | SDn    | CPn          | Jn | Kn | Qn      | -<br>Qn |
| Asynchronous set | L      | Χ            | Χ  | Χ  | Н       | L       |
| Toggle           | Н      | $\downarrow$ | h  | h  | -<br>q  | q       |
| Load "0" (reset) | Н      | $\downarrow$ | I  | h  | L       | Н       |
| Load "1" (set)   | Н      | $\downarrow$ | h  | 1  | Н       | L       |
| Hold "no change" | Н      | $\downarrow$ | I  | I  | q       | q<br>q  |

#### Device type 02

| Operating made             | Inputs |     |              |    |    | Outputs       |        |
|----------------------------|--------|-----|--------------|----|----|---------------|--------|
| Operating mode             | SDn    | RDn | CPn          | Jn | Kn | Qn            | Qn     |
| Asynchronous set           | L      | Н   | Х            | X  | Х  | Н             | L      |
| Asynchronous reset (clear) | Н      | L   | Х            | X  | Х  | L             | Н      |
| Undetermined               | L      | L   | Х            | X  | Х  | Н             | Н      |
| Toggle                     | Н      | Н   | <b>↓</b>     | h  | h  | $\frac{-}{q}$ | q      |
| Load "0" (reset)           | Н      | Н   | $\downarrow$ | 1  | h  | L             | Н      |
| Load "1" (set)             | Н      | Н   | <b>↓</b>     | h  | I  | Н             | L      |
| Hold "no change"           | Н      | Н   | $\downarrow$ | I  | I  | q             | q<br>q |

H = High voltage level steady state

L = Low voltage level steady state
h = High voltage level one setup time prior to the high-to-low clock transition
I = Low voltage level one setup time prior to the high-to-low clock transition

q = State of the referenced output one setup time prior to the high-to-low clock transition

 $\dot{X}$  = Immaterial

 $\downarrow$  = High-to-low clock transition

FIGURE 2. Truth tables.

#### SIZE **STANDARD** 5962-90606 Α **MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS** REVISION LEVEL SHEET COLUMBUS, OHIO 43216-5000 Α 7

# Device type 01 (1/2 shown)



# Device type 02 (1/2 shown)



FIGURE 3. Logic diagrams.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 8    |







FIGURE 4. Test circuit and switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 9    |

Clock to output delay times, data setup and hold times, and clock pulse width



Set or reset to ouput delay times and set and reset pulse widths



#### NOTES:

- 1. For all waveforms,  $V_M = 1.5 \text{ V}$ .
- 2.  $C_L = Load$  capacitance includes jig and probe capacitance.
- 3.  $R_T$  = Termination resistance should be equal to  $Z_{OUT}$  of pulse generator.
- 4.  $V_X$  = Unclocked pins must be held at  $\leq 0.8 \text{ V}$ ,  $\geq 2.7 \text{ V}$  or open.
- 5. All input pulses must have the following characteristics: PRR = 1 MHz,  $t_{TLH} = t_{THL} \le 2.5$  ns,  $t_W = 500$  ns, duty cycle = 50 percent.

FIGURE 4. <u>Test circuit and switching waveforms</u> - Continued.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 10   |

#### 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  |                                                                           |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 7, 8, 9, 10, 11                                                 |
| Group A test requirements (method 5005)                      | 1, 2, 3, 7, 8, 9, 10, 11                                                  |
| Groups C and D end-point electrical parameters (method 5005) | 1, 2, 3                                                                   |

<sup>\*</sup> PDA applies to subgroup 1.

- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 4, 5, and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroups 7 and 8 shall include verification of the truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-90606 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 11   |

#### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

#### 5. PACKAGING

- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD             |  |  |  |  |
|----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                     | 5962-90606 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 12   |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 00-05-24

Approved sources of supply for SMD 5962-90606 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-9060601CA                                     | <u>3</u> /               |                                     |
| 5962-9060601DA                                     | <u>3</u> /               |                                     |
| 5962-90606012A                                     | <u>3</u> /               |                                     |
| 5962-9060602EA                                     | <u>3</u> /<br>0C7V7      | 54F112/BEA<br>54F112/EA             |
| 5962-9060602FA                                     | <u>3</u> /<br>0C7V7      | 54F112/BFA<br>54F112/FA             |
| 5962-90606022A                                     | <u>3</u> /<br>0C7V7      | 54F112/B2A<br>54F112/2A             |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source.

Vendor CAGE \_\_number\_

Vendor name and address

0C7V7

QP Labs 3605 Kifer Road Santa Clara, CA 95051

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Flip Flops category:

Click to view products by E2v manufacturer:

Other Similar products are found below:

5962-8955201EA MC74HC11ADTG MC10EP29MNG MC74HC11ADTR2G NLV14013BDTR2G NLV14027BDG NLX1G74MUTCG
703557B 746431H 5962-90606022A 5962-9060602FA NLV14013BDR2G M38510/30104BDA M38510/07106BFA M38510/06102BFA
M38510/06101B2A NLV74HC74ADR2G TC4013BP(N,F) NLV14013BDG NLV74AC32DR2G NLV74AC74DR2G MC74HC73ADG
CY74FCT16374CTPACT MC74HC11ADR2G 74LVT74D,118 74VHCT9273FT(BJ) MM74HC374WM 74ALVCH162374PAG
TC7WZ74FK,LJ(CT CD54HCT273F HMC853LC3TR HMC723LC3CTR MM74HCT574MTCX MM74HCT273WM SN74LVC74APW
SN74LVC74AD MC74HC73ADTR2G MC74HC11ADG SN74ALVTH16374GR M74HCT273B1R M74HC377RM13TR
M74HC374RM13TR M74HC175B1R M74HC174RM13TR 74ALVTH16374ZQLR 74ALVTH32374ZKER 74AUP1G74DC,125
74VHC374FT(BJ) 74VHC9273FT(BJ) NLV14013BCPG