## MILITARY SPECIFICATION

MICROCIRCUIT, DIGITAL, 4096-BIT SCHOTTKY, BIPOLAR, PROGRAMMABLE READ-ONLY MEMORY (PROM), MONOLITHIC SILICON

Inactive for new design after 24 July 1995
This specification is approved for use by all Departmentsand Agencies of the Department of Defense.
The requirements for acquiring the product herein shall consist of this specification sheet and MIL-PRF 38535 .

## 1. SCOPE

1.1 Scope. This specification covers the detail requirements for monolithic silicon, programmable read-only memory (PROM) microcircuits which employ thin film nichrome ( NiCr ) resistors, titanium-tungsten (TiW), or zapped vertical emitter (ZVE) as the fusible link or programming element. Two product assurance classes and a choice of case outlines and lead finishes are provided and are reflected in the complete part number. For this product, the requirements of MIL-M-38510 have been superseded by MIL-PRF-38535, (see 6.4).
1.2 Part or Identifying Number (PIN). The PIN is in accordance with MIL-PRF-38535, and as specified herein.
1.2.1 Device types. The device types are as follows:

Device type
01
02
03512 word/8 bits per word PROM with active pull-up and a third high-impedance state output
04512 word/8 bits per word PROM with uncommitted collector 05512 word/8 bits per word PROM with active pull-up and a third high-impedance state output
1.2.2 Device class. The device class is the product assurance level as defined in MIL-PRF-38535.
1.2.3 Case outlines. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator |  |  | Terminals |
| :---: | :---: | :---: | :---: | :--- |

Comments, suggestions, or questions on this document should be addressed to: Commander, Defense Supply Center Columbus, ATTN: DLA LAND AND MARITIME-VAS, P. O. Box 3990, Columbus, OH 432183990, or emailed to Memory@dla.mil. Since contact information can change, you may want to verify the currency of this address information using the ASSIST Online database at https://assist.dla.mil
1.3 Absolute maximum ratings.

| Supply voltage range | -0.5 V dc to +7.0 V dc |
| :---: | :---: |
| Input voltage range | -1.5 V dc at -10 mA to +5.5 V dc |
| Storage temperature range | $-65^{\circ}$ to $+150^{\circ} \mathrm{C}$ |
| Lead temperature (soldering, 10 seconds) | $+300^{\circ} \mathrm{C}$ |
| Thermal resistance, junction to case ( $\theta_{\mathrm{Jc}}$ ) $\underline{1} /$ |  |
| Cases J, K, and Y | $30^{\circ} \mathrm{C} / \mathrm{W}$ |
| Case $X$ and $Z$ | $36^{\circ} \mathrm{C} / \mathrm{W}$ |
| Output voltage applied | -0.5 V dc dc to $+\mathrm{V}_{\mathrm{cc}}$ |
| Output sink current. | 100 mA |
| Maximum power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) $\underline{1}^{2}$ | 1.02 W |
| Maximum, junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | $+175^{\circ} \mathrm{C}$ |

1.4 Recommended operating conditions.

| Supply voltage | +4.5 V dc minimum to |
| :---: | :---: |
|  | $+5.5 \mathrm{~V} \mathrm{dc} \mathrm{maximum}$ |
| Minimum high-level input voltage | 2.0 V dc |
| Maximum low-level input voltage | 0.8 V dc |
| Normalized fanout (each output) | $8 \mathrm{~mA}{ }^{\text {/ }}$ |
| Case operating temperature range | $-55{ }^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ |

## 2. APPLICABLE DOCUMENTS

2.1 General. The documents listed in this section are specified in sections 3,4 , or 5 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they must meet all specified requirements of documents cited in sections 3,4 , or 5 of this specification, whether or not they are listed.

### 2.2 Government documents.

2.2.1 Specifications and Standards. The following specifications and standards form a part of this specification to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATIONS

MIL-PRF-38535 - Integrated Circuits (Microcircuits) Manufacturing, General Specification for.

## DEPARTMENT OF DEFENSE STANDARDS

```
MIL-STD-883 - Test Method Standard for Microelectronics.
MIL-STD-1835 - Interface Standard Electronic Component Case Outline
```

(Copies of these documents are available online at http://quicksearch.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)
2.3 Order of precedence. Unless otherwise noted herein or in the contract, in the event of a conflict between the text of this document and the references cited herein (except for related specification sheets), the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

[^0]
## 3. REQUIREMENTS

3.1 Qualification. Microcircuits furnished under this specification shall be products that are manufactured by a manufacturer authorized by the qualifying activity for listing on the applicable qualified manufacturers list before contract award (see 4.3 and 6.3).
3.2 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
3.3 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein.
3.3.1 Terminal connections. The terminal connections shall be as specified on figures 3 .

### 3.3.2 Truth table

3.3.2.1 Unprogrammed devices. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 4. When required in groups $A, B$, or $C$ (see 4.4), the devices shall be programmed by the manufacturer prior to test in a checkerboard pattern (a minimum of 50 percent of the total number of bits programmed) or to any altered item drawing pattern which includes at least 25 percent of the total number of bits programmed.
3.3.2.2 Programmed devices. The truth table for programmed devices shall be as specified by the altered item drawing.
3.3.3 Logic diagram. The logic diagram shall be as specified on figure 5 .
3.3.4 Case outlines. The case outlines shall be as specified in 1.2.3.
3.4 Lead material and finish. The lead material and finish shall be in accordance with MIL-PRF-38535 (see 6.6).
3.5 Electrical performance characteristics. The electrical performance characteristics are as specified in table I, and apply over the full recommended case operating temperature range, unless otherwise specified.
3.6 Electrical test requirements. The electrical test requirements shall be as specified in table II, and where applicable, the altered item drawing. The electrical tests for each subgroup are described in table III.
3.7 Marking. Marking shall be in accordance with MIL-PRF-38535.
3.8 Processing options. Since the PROM is an unprogrammed memory capable of being programmed by either the manufacturer or the user to result in a wide variety of configurations, two processing options are provided for selection in the contract, using an altered item drawing.
3.8.1 Unprogrammed PROM delivered to the user. All testing shall be verified through group A testing as defined in 3.3.2.1, table II, and table III. It is recommended that users perform subgroups 7 and 9 after programming to verify the specific program configuration.
3.8.2 Manufacturer-programmed PROM delivered to the user. All testing requirements and quality assurance provisions herein, including the requirements of the altered item drawing, shall be satisfied by the manufacturer prior to delivery.
3.9 Microcircuit group assignment. The devices covered by this specification shall be in microcircuit group number 14 (see Appendix A MIL-PRF-38535.)

TABLE I. Electrical performance characteristics.

| Test | Symbol | Conditions $\underline{1 / 2}$ | Device type | Limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| High-level output voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & \begin{array}{l} \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \\ \mathrm{l}_{\mathrm{OH}}=-2 \mathrm{~mA} \end{array} \end{aligned}$ | 02,03,05 | 2.4 | --- | V |
| Low-level output voltage | VoL | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \\ & \mathrm{loL}=8 \mathrm{~mA} \quad \mathrm{3} \end{aligned}$ | All | --- | 0.5 | V |
| Input clamp voltage | V IC | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{IN}}=-10 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | All | --- | -1.5 | V |
| Maximum collector cut-off current | $I_{\text {cex }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=5.2 \mathrm{~V} \end{aligned}$ | 01,04 | --- | 100 | $\mu \mathrm{A}$ |
| High-impedance (off-state) output high current | IOHz | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=5.2 \mathrm{~V} \\ & \hline \end{aligned}$ | 02,03,05 | --- | 100 | $\mu \mathrm{A}$ |
| High-impedance (off-state) output low current | lolz | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V} \\ & \hline \end{aligned}$ | 02,03,05 |  | -100 | $\mu \mathrm{A}$ |
| High-level input current | $\mathrm{I}_{\mathrm{H} 1}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \end{aligned}$ | All | --- | 50 | $\mu \mathrm{A}$ |
|  | $1{ }^{1}+2$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=4.5 \mathrm{~V}, \\ & \text { special program- } \\ & \text { ming pin } \\ & \hline \end{aligned}$ | All | --- | 100 | $\mu \mathrm{A}$ |
| Low-level input current | ILL1 | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V} \end{aligned}$ | All | -1.0 | -250 | $\mu \mathrm{A}$ |
|  | ILL2 | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V}, \\ & \text { for } \mathrm{CE}_{3} \text { and } \mathrm{CE}_{4} \\ & \hline \end{aligned}$ | 01,02 | -1.0 | -1000 | $\mu \mathrm{A}$ |
| Short circuit output current | Ios | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=0.0 \mathrm{~V} \underline{4} \end{aligned}$ | 02,03,05 | -10 | -100 | mA |
| Supply current | Icc | $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=0, \text { out- } \\ & \text { puts }=\text { open } \end{aligned}$ | 01,02,03 | --- | 185 | mA |
|  |  |  | 04,05 | --- | 155 | mA |
| Propagation delay time, high-to-low level logic, address to output | $\mathrm{t}_{\text {PHL1 }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { and } \\ & 5.5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \\ & \text { (see figure 6) } \end{aligned}$ | 01,02,03 | --- | 90 | ns |
|  |  |  | 04,05 | --- | 80 | ns |
| Propagation delay time, low-to-high level logic, address to output | tplH1 |  | 01,02,03 | --- | 90 | ns |
|  |  |  | 04,05 | --- | 80 | ns |
| Propagation delay time, high-to-low level logic, enable to output | $\mathrm{t}_{\text {PHL2 }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { and } \\ & 5.5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \\ & \text { (see figure 6) } \end{aligned}$ | 01,02,03 | --- | 50 | ns |
|  |  |  | 04,05 | --- | 40 | ns |
| Propagation delay time, low-to-high level logic, enable to output | $\mathrm{t}_{\text {PLH2 }}$ |  | 01,02,03 | --- | 50 | ns |
|  |  |  | 04,05 |  | 40 | ns |

1/ Complete terminal conditions shall be as specified on table III.
2/ For device type 03, the fusing pins $\mathrm{FE}_{1}$ and $\mathrm{FE}_{2}$ may be grounded or floating during operation.
3/ $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ for circuit F devices.
4/ Not more than one output shall be grounded at one time. Output shall be at high logic level prior to test.


| Dimension |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- |
| Symbol | Inches |  | Millimeters |  | Notes |
|  | Min | Max | Min | Max |  |
| A | .045 | .090 | 1.14 | 2.29 |  |
| b | .015 | .019 | .38 | .48 | 5 |
| C | .003 | .006 | .08 | .15 | 5 |
| D | ---- | .400 | ---- | 10.16 | 3 |
| $\mathrm{E}_{1}$ | .340 | .385 | 8.64 | 9.78 |  |
| $\mathrm{E}_{1}$ | ---- | .400 | ---- | 10.16 | 3 |
| $\mathrm{E}_{2}$ | .125 | ---- | 3.18 | ---- |  |
| $\mathrm{E}_{3}$ | .030 | ---- | .76 | --- | 14 |
| e | .050 BSC | 1.27 | BSC | 4,6 |  |
| k | .008 | .015 | .20 | .38 | 10 |
| L | .250 | .370 | 6.35 | 9.40 |  |
| Q | .010 | .040 | .25 | 1.02 | 2 |
| $\mathrm{~S}_{1}$ | .005 | ---- | .13 | ---- | 7,8 |
| $\mathrm{~S}_{2}$ | .005 | --- | .13 | ---- | 11 |
| a | $30^{\circ}$ | $90^{\circ}$ | $30^{\circ}$ | $90^{\circ}$ | 12,13 |

FIGURE 1. Case outline $X$.

## NOTES:

1. Index area; a notch or a pin one identification mark shall be located adjacent to pin one and shall be within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab (dimension k) may be used to identify pin one.
2. Dimension $Q$ shall be measured at the point of exit of the lead from the body.
3. This dimension allows for off-center lid, meniscus and glass overrun.
4. The basic pin spacing is $.050(1.25 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .005(0.13 \mathrm{~mm})$ of its exact longitudinal position relative to pins relative to pins 1 and 24 .
5. All leads - increase maximum limit by . $003(0.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish A is applied.
6. Twenty-two spaces.
7. Applies to all four corners (leads number 3, 10, 15, and 22).
8. Dimension $S_{1}$ may be $.000(0.00 \mathrm{~mm})$ if leads number $3,10,15$, and 22 bend toward the cavity of the package within one lead width from the point of entry of the lead, into the body or if the leads are brazed to the metallized ceramic body (see MIL-STD-1835)
9. Optional configuration: if this configuration is used, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
10. Optional, see note 1. If a pin one identification mark is used in addition to this tab, the minimum limit of dimension $k$ does not apply.
11. Applies to leads number 2, 11, 14, and 23.
12. Lead configuration is optional within dimension E except dimensions b and c apply (see MIL-STD-1835).
13. Applies to lead numbers $1,2,11,12,13,14,23$, and 24.
14. Applies to all edges.

FIGURE 1. Case outline $X$ - Continued.


| Symbol |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- |
|  | Inches |  | Millimeters |  | Notes |
|  | Min | Max | Min | Max |  |
| A | ---- | .175 | ---- | 4.44 |  |
| b | .016 | .020 | .41 | .51 | 11,8 |
| $\mathrm{~b}_{1}$ | .040 | .060 | 1.02 | 1.52 | 8,2 |
| C | .008 | .012 | .20 | .30 | 11,8 |
| D | .970 | 1.010 | 24.64 | 25.65 | 4 |
| E | .280 | .300 | 7.11 | 7.62 | 4 |
| $\mathrm{E}_{1}$ | .290 | .320 | 7.37 | 8.13 | 7 |
| e | .090 | .110 | 2.29 | 2.79 | 5,9 |
| L | .125 | .180 | 3.18 | 4.58 |  |
| $\mathrm{~L}_{1}$ | .150 | ---- | 3.81 | --- |  |
| Q | .020 | .060 | .51 | 1.52 | 3 |
| S | ---- | .098 | ---- | 2.49 | 6 |
| $\mathrm{~S}_{1}$ | .005 | ---- | .13 | ---- | 6 |
| $\mathrm{~S}_{2}$ | .005 | ---- | .13 | --- | 8 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |  |

FIGURE 2. Case outline Y.

## NOTES:

1. Index area; a notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.
2. The minimum limit for dimension $b_{1}$ may be $.020(.51 \mathrm{~mm})$ for leads number $1,10,11$, and 20 only.
3. Dimension Q shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 20.
6. Applies to all four corners (leads number 1, 10, 11, and 20) (see MIL-STD-1835).
7. Lead center when $\alpha$ is $0^{\circ} . E_{1}$ shall be measured at the centerline of leads (see MIL-STD-1835).
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish A is applied.
9. Eighteen spaces.
10. No organic or polymeric materials shall be molded to the bottom of the package.
11. Applies to all leads.

FIGURE 2. Case outline Y - Continued.

MIL-M-38510/208F

| Device type | 01 and 02 | 03 | 04 and 05 |
| :---: | :---: | :---: | :---: |
| Case outline | J, K, X, and Z | J, K, and X | Y |
| Terminal number | Terminal symbol |  |  |
| 1 | A7 | A3 | A0 |
| 2 | A6 | A4 | A1 |
| 3 | A5 | A5 | A2 |
| 4 | A4 | A6 | A3 |
| 5 | A3 | A7 | A4 |
| 6 | A2 | A8 | O1 |
| 7 | A1 | O1 | O2 |
| 8 | A0 | O2 | O3 |
| 9 | O1 | O3 | O4 |
| 10 | O2 | O4 | GND |
| 11 | O3 | $\mathrm{FE}_{2}$ | O5 |
| 12 | GND | GND | O6 |
| 13 | O4 | $\mathrm{FE}_{1}$ | 07 |
| 14 | O5 | O5 | O8 |
| 15 | O6 | O6 | $\mathrm{CE}_{1}$ |
| 16 | 07 | 07 | A5 |
| 17 | O8 | 08 | A6 |
| 18 | $\mathrm{CE}_{4}$ | STROBE | A7 |
| 19 | $\mathrm{CE}_{3}$ | $\mathrm{CE}_{2}$ | A8 |
| 20 | $\overline{\mathrm{CE}}_{2}$ | $\overline{\mathrm{CE}}_{1}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| 21 | $\mathrm{CE}_{1}$ | A0 | ---- |
| 22 | NC | A1 | -- |
| 23 | A8 | A2 | ---- |
| 24 | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}$ | ---- |

NOTE: Case Z: option A with active terminals on plane 1.

FIGURE 3. Terminal connections.

## Device types 01 and 02

| $\begin{aligned} & \text { WORD } \\ & \text { NO. } \end{aligned}$ | ENABLE |  |  |  | ADDRESS |  |  |  |  |  |  |  |  | DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{C E}_{1}$ | $\mathrm{CE}_{2}$ | $\mathrm{CE}_{3}$ | $\mathrm{CE}_{4}$ | $\mathrm{A}_{8}$ | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{5}$ | $\mathrm{A}_{4}$ | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | $\mathrm{O}_{1}$ | $\mathrm{O}_{2}$ | $\mathrm{O}_{3}$ | $\mathrm{O}_{4}$ | $\mathrm{O}_{5}$ | $\mathrm{O}_{6}$ | $\mathrm{O}_{7}$ | $\mathrm{O}_{8}$ |
| NA | L | L | L | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | L | L | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | H | L | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | H | L | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | L | H | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | L | H | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | H | H | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | H | H | L | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | L | L | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | L | L | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | H | L | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | H | L | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | L | H | H | X | X | X | X | X | X | X | X | X | 4/ | 4/ | 4/ | 4/ | 4/ | 4/ | 4/ | 4/ |
| NA | H | L | H | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | H | H | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | H | H | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |

Device type 03

| $\begin{aligned} & \text { WORD } \\ & \text { NO. } \end{aligned}$ |  |  |  | ADDRESS |  |  |  |  |  |  |  |  | DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{CE}_{1}$ | $\mathrm{CE}_{2}$ | STROBE | $\mathrm{A}_{8}$ | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{5}$ | $\mathrm{A}_{4}$ | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | $\mathrm{O}_{1}$ | $\mathrm{O}_{2}$ | $\mathrm{O}_{3}$ | $\mathrm{O}_{4}$ | $\mathrm{O}_{5}$ | $\mathrm{O}_{6}$ | $\mathrm{O}_{7}$ | $\mathrm{O}_{8}$ |
| NA | L | L | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | H | L | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | H | H | X | X | X | X | X | X | X | X | X | 4/ | 4/ | 4/ | 4/ | 4/ | 4/ | 4/ | 4/ |
| NA | H | H | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | H | L | X | X | X | X | X | X | X | X | X |  | Last | data | is lat | hed |  |  |  |

Device types 04 and 05

| WORD NO. | ENABLE | ADDRESS |  |  |  |  |  |  |  |  | DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{CE}_{1}$ | $\mathrm{A}_{8}$ | $\mathrm{A}_{7}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{5}$ | $\mathrm{A}_{4}$ | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | $\mathrm{O}_{1}$ | $\mathrm{O}_{2}$ | $\mathrm{O}_{3}$ | $\mathrm{O}_{4}$ | $\mathrm{O}_{5}$ | $\mathrm{O}_{6}$ | $\mathrm{O}_{7}$ | $\mathrm{O}_{8}$ |
| NA | H | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |
| NA | L | X | X | X | X | X | X | X | X | X | 4/ | 4/ | 4/ | 4/ | $4 /$ | 4/ | 4/ | 4/ |

NOTES:

1. NA $=$ Not applicable.
2. $X=$ Input may be high level, low level, or open circuit.
3. $\mathrm{OC}=$ Open circuit (high resistance output).
4. The outputs for an unprogrammed device shall be high for circuits $A, B, D$, and $F$, and low for circuit $C, G$ and $H$.

FIGURE 4. Truth table (unprogrammed).

LOGIC CIRCUIT A
(Device types 01 and 02)


FIGURE 5. Logic diagrams.

LOGIC CIRCUIT B
(Device types 01, 02, 04, \& 05) and LOGIC CIRCUIT F (Device type 05)


FIGURE 5. Logic diagrams - Continued.

MIL-M-38510/208F

LOGIC CIRCUIT C
(Device types 01 and 02 ) and
LOGIC CIRCUIT H
(Device type 02)


FIGURE 5. Logic diagrams - Continued.

## LOGIC CIRCUIT C

(Device type 03)


FIGURE 5. Logic diagrams - Continued.

LOGIC CIRCUIT D
(Device types 01 and 02)


FIGURE 5. Logic diagrams - Continued

## LOGIC CIRCUIT G

 (Device type 01)

FIGURE 5. Logic diagrams - Continued.


FIGURE 5. Logic diagrams - Continued.
(Device types 04 and 05)


FIGURE 5. Logic diagrams - Continued.

## Device types 01 and 02



## NOTES:

1. Test table for devices programmed in accordance with an altered item drawing may be replaced by the equivalent tests which apply to the specific program configuration for the resulting read-only memory
2. $C_{L}=30 \mathrm{pF}$ minimum, including jig and probe capacitance, $\mathrm{R}_{1}=330 \Omega \pm 25 \%$, and $\mathrm{R}_{2}=680 \Omega \pm 20 \%$.
3. Outputs may be under load simultaneously.

FIGURE 6. Switching time test circuit.


## NOTES:

1. Test table for devices programmed in accordance with an altered item drawing may be replaced by the equivalent tests which apply to the specific program configuration for the resulting read-only memory
2. $C_{L}=30 \mathrm{pF}$ minimum, including jig and probe capacitance, $\mathrm{R}_{1}=330 \Omega \pm 25 \%$, and $\mathrm{R}_{2}=680 \Omega \pm 20 \%$.
3. Outputs may be under load simultaneously.

FIGURE 6. Switching time test circuit - Continued.


NOTES:

1. Test table for devices programmed in accordance with an altered item drawing may be replaced by the equivalent tests which apply to the specific program configuration for the resulting read-only memory
2. $C_{L}=30 \mathrm{pF}$ minimum, including jig and probe capacitance, $R_{1}=330 \Omega \pm 25 \%$, and $R_{2}=680 \Omega \pm 20 \%$.
3. Outputs may be under load simultaneously.

FIGURE 6. Switching time test circuit - Continued.


NOTES:

1. Disregard for devices with no chip enable inputs.
2. All other waveforms characteristics shall be as specified in table IVA.

FIGURE 7a. Programming voltage waveforms during programming for circuit A .


NOTES:

1. Output load is 0.2 mA and 12 mA during 7.0 V and 4.0 V check, respectively.
2. All other waveform characteristics shall be as specified in table IVB.
3. $\overline{\mathrm{CE}_{1}}$ is the programming pin for device types 04 and 05.

FIGURE 7b. Programming voltage waveforms during programming for circuit B.


Device type 03


NOTE: All other waveform characteristics shall be as specified in table IVC.
FIGURE 7c. Programming voltage waveforms during programming for circuits C and H .


NOTE: All other waveform characteristics shall be as specified in table IVD.
FIGURE 7d Programming voltage waveforms during programming for circuit D.


NOTES:

1. Output load is 0.2 mA and 12 mA during 7.0 V and 4.0 V check, respectively.
2. All other waveform characteristics shall be as specified in table IVF.

FIGURE 7f. Programming voltage waveforms during programming for circuit $F$.


FIGURE 7g. Programming voltage waveforms during programming for circuit G.

## 4. VERIFICATION

4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
4.2 Screening. Screening shall be in accordance with MIL-PRF-38535 and shall be conducted on all devices prior to qualification and quality conformance inspection. The following additional criteria shall apply:
a. The burn-in test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document control by the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD883.
b. Interim and final electrical test parameters shall be as specified in table II, except interim electrical parameters test prior to burn-in is optional at the discretion of the manufacturer.
c. Additional screening for space level product shall be as specified in MIL-PRF-38535, appendix B.
d. Class B devices processed to an altered item drawing may be programmed either before or after burn-in at the manufacturer's discretion. The required electrical testing shall include, as a minimum, the final electrical tests for programmed devices as specified in table II herein. Class S devices processed by the manufacturer to an altered item drawing shall be programmed prior to burnin.

TABLE II. Electrical test requirements.

| MIL-PRF-38535 <br> test requirements | $\begin{gathered} \text { Subgroups (see table III) } \\ \underline{\underline{1} /, \underline{\underline{2}} / \underline{\underline{3}} /} \\ \hline \end{gathered}$ |  |
| :---: | :---: | :---: |
|  | Class S devices | Class B devices |
| Interim electrical parameters | 1 | 1 |
| Final electrical test parameters for unprogrammed devices | $\begin{aligned} & 1^{*}, 2,3,7^{*}, \\ & 8 \end{aligned}$ | $\begin{aligned} & 1^{*}, 2,3, \\ & 7^{*}, 8 \end{aligned}$ |
| Final electrical test parameters for programmed devices | $\begin{aligned} & 1^{*}, 2,3,7^{*} \\ & 8,9,10,11 \end{aligned}$ | $\begin{aligned} & 1^{*}, 2,3,7^{*} \\ & 8,9, \end{aligned}$ |
| Group A test requirements | $\begin{aligned} & 1,2,3,7,8, \\ & 9,10,11 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1,2,3,7,8 \\ & 9,10,11 \\ & \hline \end{aligned}$ |
| Group B end-point electrical parameters when using the method 5005 QCl option | $\begin{gathered} 1,2,3,7,8, \\ 9,10,11 \end{gathered}$ | N/A |
| Group C end-point electrical parameters | $\begin{gathered} 1,2,3,7,8, \\ 9,10,11 \\ \hline \end{gathered}$ | 1, 2, 3, 7, 8 |
| Group D test requirements | 1, 2, 3, 7, 8 | 1, 2, 3, 7, 8 |

$\underline{1}^{\text {/ }}$ * indicates PDA applies to subgroups 1 and 7.
2/ Any or all subgroups may be combined when using high-speed testers.
3/ Subgroups 7 and 8 shall consist of verifying the pattern specified.
4.3 Qualification inspection. Qualification inspection shall be in accordance with MIL-PRF-38535.
4.4 Technology Conformance inspection (TCI). Technology conformance inspection shall be in accordance with MIL-PRF-38535 and as specified herein for groups $A, B, C$, and $D$ inspections (see 4.4.1 through 4.4.4).
4.4.1 Group A inspection. Group A inspection shall be in accordance with table III of MIL-PRF-38535 and as follows:
a. Electrical test requirements shall be as specified in table II herein.
b. Subgroups 4,5 , and 6 shall be omitted.
c. For unprogrammed devices, a sample shall be selected to satisfy programmability requirements prior to performing subgroups 9,10 , and 11 . Twelve devices shall be submitted to programming (see 3.3.2.1). If more than 2 devices fail to program, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 24 total devices with no more than 4 total device failures allowed.
d. For unprogrammed devices, 10 devices from the programmability sample shall be submitted to the requirements of group A, subgroups 9, 10, and 11. If more than two total devices fail in all three subgroups, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more that 4 total device failures allowed.

TABLE III. Group A inspection for device type 01.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I

| Subgroup | Symbol | MIL- <br> STD- <br> 883 | $\begin{gathered} \text { Cases } \\ J, K, \\ \times, Z \end{gathered}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | ethod | Test no. | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 01 | 02 | 03 | GND | 04 | 05 | 06 | 07 | 08 | $\mathrm{CE}_{4}$ | $\mathrm{CE}_{3}$ | $\overline{C E}_{2}$ | $\overline{\mathrm{CE}}_{1}$ | NC | A8 |
| $\begin{array}{\|c\|} 1 \\ T_{\mathrm{C}}=25^{\circ} \mathrm{C} \\ \hline \end{array}$ | Vic |  | $\begin{aligned} & \hline 1 \\ & 2 \\ & 3 \\ & 3 \\ & 4 \\ & 5 \\ & 6 \\ & 7 \\ & 7 \\ & 8 \\ & 9 \\ & 10 \\ & 11 \\ & 12 \\ & 13 \\ & \hline \end{aligned}$ | -10mA | -10mA | -10mA | -10mA | -10mA | -10mA | -10mA | -10mA |  |  |  | GND |  |  |  |  |  | -10mA | -10mA | -10mA | -10mA |  | -10m |
|  | $\mathrm{V}_{\mathrm{oL}}$ |  | 14 15 16 17 18 19 20 21 21 |  | $\begin{array}{\|c\|} \hline \frac{1}{2} / 3 \\ " \\ " \\ " \\ " \\ " ، \\ 13 / 14 / \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline \frac{1}{u} \\ " \\ " \\ " ، \\ " \prime \\ 13 / 14 / 2 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \frac{1}{\prime} \\ " \\ " \\ " \\ " \\ " \\ 13 / 14 / 2 \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline \frac{1}{u} \\ " ، \\ " \\ " ، \\ " ، \\ " 3 / 14 / \\ \hline \end{array}$ | $\begin{array}{\|c} \hline \frac{1}{2}=2 \\ u \\ " \\ " \\ " \\ " \\ 13 / 14 / \\ \hline \end{array}$ | 8 mA | 8 mA | 8 mA |  | 8 mA | 8 mA | 8 mA | 8 mA | 8 mA | $\begin{array}{\|c\|} \hline 2.4 \mathrm{~V} \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline \end{array}$ | $2.4 \mathrm{~V}$ | $\begin{gathered} \hline 0.5 \mathrm{~V} \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 0.5 \mathrm{~V} \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline \end{array}$ |  |  |
|  | $I_{11}$ | $\begin{array}{c\|} \hline 3009 \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \end{array}$ | $\begin{aligned} & 21 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \\ & 32 \end{aligned}$ | 0.5 V | 0.5 V | 0.5 V | 0.5 V | 0.5 V | 0.5 V | 0.5 V | 0.5 V |  |  |  |  |  |  |  |  |  |  |  | 0.5 V | 0.5 V |  | 0.5 |
|  | $\mathrm{I}_{1 / 2}$ | " | $\begin{array}{r} 33 \\ 34 \\ \hline \end{array}$ |  |  |  |  |  |  |  |  |  |  |  | " |  |  |  |  |  | 0.5 V | 0.5 V |  |  |  |  |
|  | $\mathrm{I}_{1+1}$ | $\begin{gathered} 3010 \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline \end{gathered}$ | $\begin{aligned} & 35 \\ & 36 \\ & 37 \\ & 38 \\ & 39 \\ & 40 \\ & 41 \\ & 42 \\ & 43 \\ & 44 \\ & 45 \\ & 46 \end{aligned}$ | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V |  |  |  |  |  |  |  |  |  | 5.5V | 5.5 V |  | 5.5 V |  | 5.5 |
|  | $\mathrm{I}_{1+2}$ | " | 47 |  |  |  |  |  |  |  |  |  |  |  | " |  |  |  |  |  |  |  | 4.5 V |  |  |  |

See footnotes at end of table.

TABLE III. Group A inspection for device type 01 - Continued.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, Ic

| Subgroup | Symbol | $\begin{gathered} \hline \text { MIL- } \\ \text { STD- } \\ 883 \end{gathered}$ | $\begin{array}{\|c} \hline \text { Cases } \\ \mathrm{J}, \mathrm{~K}, \\ \mathrm{X}, Z \\ \hline \end{array}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | method | Test no. | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | O1 | O2 | O3 | GND | O4 | O5 | O6 | 07 | O8 | $\mathrm{CE}_{4}$ | $\mathrm{CE}_{3}$ | $\overline{\mathrm{CE}}_{2}$ | $\overline{C E}_{1}$ | NC | A8 |  |
| $\begin{gathered} 1 \\ \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{I}_{\text {cex }}$ |  | 48 49 50 51 52 53 54 55 | $15 /$ $\frac{1 /}{\prime}$ $"$ $"$ $"$ $"$ $"$ | $\frac{15 /}{1 /}$ | $15 /$ <br> $\frac{1 /}{\prime \prime}$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $15 /$ <br> $\frac{1 /}{\prime \prime}$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $15 /$ $\frac{1 /}{\prime}$ $"$ $"$ $"$ $"$ $"$ $"$ | $15 /$ $\frac{1 /}{\prime \prime}$ $"$ $"$ $"$ $"$ $"$ $"$ |  |  | 5.2 V | 5.2 V | 5.2 V | GND <br> " <br> 6 <br> 6 | 5.2 V | 5.2 V | 5.2V | 5.2 V | 5.2 V |  |  |  |  |  | $\frac{15 /}{1 /}$ | 5 |
|  | $\mathrm{I}_{\mathrm{Cc}}$ | 3005 | 56 | GND | GND | GND | GND | GND | GND | GND | GND |  |  |  | " |  |  |  |  |  | 5/ | 5/ | GND | GND |  | GND |  |
| 2 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{V}_{\text {IC }}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ and $\mathrm{V}_{\text {IC }}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 7 \\ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | Functional test | 3014 | 57 | $\underline{6 /}$ | 6/ | 6/ | 6/ | $\underline{6}$ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | GND | $\underline{6 /}$ | 6/ | 6/ | $\underline{6 /}$ | 6/ | $\underline{6 /}$ | 6/ | 6/ | 6/ |  | 6/ |  |
| 8 | Same tests, terminal conditions, and limits as for subgroup 7, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 9 \\ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{t}_{\text {PLH1 }}$ | GALPAT Fig. 6 | 58 |  | 71 | 71 | 71 |  | 71 |  |  | $\underline{9}$ | 9/ | 9/ | GND | $\underline{9}$ | 9/ | 9/ | 9/ | 9/ | 5.5 V | 5.5 V | GND | GND |  | 71 |  |
|  | $\mathrm{t}_{\text {PHL1 }}$ | GALPAT <br> Fig. 6 | 59 | 71 | 71 | 71 | 71 | 71 | 71 | 71 | 71 | " | " | " | " | " | " | " | " | " | 5.5 V | 5.5 V | GND | GND |  | 71 |  |
|  | $\mathrm{t}_{\text {PLH2 }}$ | Sequential | 60 | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ | " | " | " | " | " | " | " | " | " | 8/ | 8/ | 8/ | 8/ |  | 8/ |  |
|  | $\mathrm{t}_{\text {PHL2 }}$ | Fig. 6 Sequential Fig. 6 | 61 | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ | " | " | " | " | " | " | " | " | " | 8/ | 8/ | 8/ | 8/ |  | 8/ |  |
| 10 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 11 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## See footnotes at end of table.

TABLE III. Group A inspection for device type 02.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, Ic

| Subgroup | Symbol | MIL- <br> STD- <br> 883 | $\begin{gathered} \hline \text { Cases } \\ \mathrm{J}, \mathrm{~K}, \\ \times, Z \end{gathered}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | method | Test no. | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 01 | 02 | 03 | GND | 04 | 05 | 06 | 07 | 08 | $\mathrm{CE}_{4}$ | $\mathrm{CE}_{3}$ | $\overline{\mathrm{CE}}_{2}$ | $\mathrm{CE}_{1}$ | NC | A8 |
| $\begin{array}{\|c\|} \hline 1 \\ \hline \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \\ \hline \end{array}$ | V ${ }_{\text {Ic }}$ |  | 1 1 2 3 4 5 6 6 7 8 9 10 11 12 13 | -10mA | -10mA | -10mA | -10mA | -10mA | -10mA | -10mA | -10mA |  |  |  | GND |  |  |  |  |  | -10mA | -10mA | -10mA | -10mA |  | -10 |
|  | $\mathrm{V}_{\text {oL }}$ | 3007 <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $\begin{aligned} & 14 \\ & 15 \\ & 16 \\ & 16 \\ & 17 \\ & 18 \\ & 19 \\ & 20 \\ & 21 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \frac{1}{4} \\ & " u \\ & " u \\ & \underline{16 /} \\ & " u \\ & \underline{43} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \frac{1}{u} \\ & " u \\ & " u \\ & \frac{16 /}{u} \\ & " 3 \\ & \underline{13 /} \end{aligned}$ | $\begin{gathered} \hline \frac{1}{4} \\ " \\ " / \\ \frac{16 /}{4} \\ " / \\ 13 / \end{gathered}$ | $\begin{gathered} 1 / 2 / 2 / \\ u \\ " u \\ \frac{16 /}{u} \\ " u \\ \underline{13} / \\ \hline \end{gathered}$ | 8 mA | 8 mA | 8 mA |  | 8 mA | 8 mA | 8 mA | 8 mA | 8 mA | $\begin{array}{\|c\|} \hline 2.4 \mathrm{~V} \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline \end{array}$ | $2.4 \mathrm{~V}$ | $0.5 \mathrm{~V}$ | $0.5 \mathrm{~V}$ |  |  |
|  | $\mathrm{V}_{\mathrm{OH}}$ |  | $\begin{aligned} & 21 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & \hline \end{aligned}$ |  |  | $1 /$ <br> 171 | $\underline{1 / 25}$ <br>  | $\frac{101}{\frac{1}{4}}$ $\underline{\underline{171}}$ |  | $1 /$ <br> 171 |  | -2mA | -2mA | -2mA |  | -2mA | -2mA | -2mA | -2mA | -2mA |  |  |  |  |  | $\underline{1} \frac{1}{4}$ |
|  | $I_{111}$ | $\begin{gathered} 3009 \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline \end{gathered}$ | 30 <br> 31 <br> 32 <br> 32 <br> 33 <br> 34 <br> 35 <br> 36 <br> 37 <br> 38 <br> 39 <br> 40 | 0.5 V | 0.5 V | 0.5 V | 0.5V | 0.5V | 0.5 V | 0.5V | 0.5 V |  |  |  |  |  |  |  |  |  |  |  | 0.5v | 0.5V |  | 0.5 |
|  | $\begin{aligned} & I_{\mathrm{IL}-2} \\ & \underline{244 /} \\ & \hline \end{aligned}$ | " | $\begin{array}{r} 41 \\ \hline 42 \\ \hline \end{array}$ |  |  |  |  |  |  |  |  |  |  |  | . |  |  |  |  |  | 0.5V | 0.5 V |  |  |  |  |
|  | ${ }_{1+1}$ | $\begin{gathered} 3010 \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \end{gathered}$ | $\begin{aligned} & 43 \\ & 44 \\ & 45 \\ & 46 \\ & 47 \\ & 48 \\ & 49 \\ & 50 \\ & 50 \\ & 51 \\ & 52 \\ & 53 \\ & 54 \end{aligned}$ | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V |  |  |  |  |  |  |  |  |  | 5.5V | 5.5 V |  | 5.5V |  | 5.5 |
|  | $\begin{aligned} & 1_{1 \mathrm{H} 2} \\ & \underline{23 /} \\ & \hline \underline{2} \end{aligned}$ | " | 55 |  |  |  |  |  |  |  |  |  |  |  | " |  |  |  |  |  |  |  | 4.5 V |  |  |  |

See footnotes at end of table.

TABLE III. Group A inspection for device type 02 - Continued.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I


See footnotes at end of table.

TABLE III. Group A inspection for device type 03.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; inputs not designated are high $\geq 2.0 \mathrm{~V}$, I

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Subgroup \& Symbol \& \[
\begin{array}{|l|}
\hline \text { MIL- } \\
\text { STD- }
\end{array}
\] \& \[
\begin{array}{|c|}
\hline \text { Cases } \\
\mathrm{J}, \mathrm{~K}, \mathrm{X}
\end{array}
\] \& 1 \& 2 \& 3 \& 4 \& 5 \& 6 \& 7 \& 8 \& 9 \& 10 \& 11 \& 12 \& 13 \& 14 \& 15 \& 16 \& 17 \& 18 \& 19 \& 20 \& 21 \& 22 \& 23 \\
\hline \& \& \[
\begin{array}{|c|}
\hline 883 \\
\text { method } \\
\hline
\end{array}
\] \& Test no. \& A3 \& A4 \& A5 \& A6 \& A7 \& A8 \& 01 \& 02 \& 03 \& 04 \& FE2 \& GND \& FE1 \& 05 \& 06 \& 07 \& 08 \& Strobe \& \(\overline{C E}_{2}\) \& \(\overline{C E}_{1}\) \& A0 \& A1 \& A2 \\
\hline \multirow[t]{5}{*}{\[
\begin{array}{|c|}
1 \\
T_{\mathrm{C}}=25^{\circ} \mathrm{C} \\
\hline
\end{array}
\]} \& \(\mathrm{V}_{10}\) \& \& \[
\begin{aligned}
\& \hline 1 \\
\& \hline 1 \\
\& 2 \\
\& 3 \\
\& 4 \\
\& 4 \\
\& 5 \\
\& 6 \\
\& 7 \\
\& 8 \\
\& 9 \\
\& 10 \\
\& 11 \\
\& 12 \\
\& 13 \\
\& 14 \\
\& \hline
\end{aligned}
\] \& -10mA \& -10mA \& -10mA \& -10mA \& -10mA \& -10mA \& \& \& \& \& -10mA \& GND \& -10mA \& \& \& \& \& -10mA \& -10mA \& -10mA \& -10mA \& -10mA \& -10mA \\
\hline \& \(\mathrm{V}_{\text {oL }}\) \& \begin{tabular}{c}
3007 \\
\("\) \\
\("\) \\
\("\) \\
\("\) \\
\("\) \\
\("\) \\
\hline
\end{tabular} \& \[
\begin{aligned}
\& 15 \\
\& 16 \\
\& 17 \\
\& 17 \\
\& 18 \\
\& 19 \\
\& 20 \\
\& 21 \\
\& 22 \\
\& \hline
\end{aligned}
\] \&  \&  \&  \& \[
1 /
\] \& \[
1 /
\] \& \[
\underline{1 /}
\] \& 8 mA \& 8mA \& 8mA \& 8mA \& GND \&  \&  \& 8mA \& 8mA \& 8mA \& 8 mA \&  \& \[
\begin{array}{|c|}
\hline 2.4 \mathrm{~V} \\
" ، \\
" ، \\
" \\
" ، \\
" \\
"
\end{array}
\] \& \[
\begin{array}{|c}
\hline 0.5 \mathrm{~V} \\
" \\
" \\
" \\
" \\
" \\
" \\
" \\
\hline
\end{array}
\] \& \(1 /\) \& \(1 /\) \& \[
\frac{1 /}{1 /}
\] \\
\hline \& \(\mathrm{V}_{\text {OH }}\) \& \begin{tabular}{c}
3006 \\
\hline\("\) \\
\("\) \\
\("\) \\
\("\) \\
\("\) \\
\hline\("\) \\
\hline
\end{tabular} \& \[
\begin{aligned}
\& 23 \\
\& 24 \\
\& 25 \\
\& 26 \\
\& 27 \\
\& 27 \\
\& 28 \\
\& 29 \\
\& 30 \\
\& \hline
\end{aligned}
\] \&  \&  \&  \&  \&  \&  \& -2mA \& -2mA \& -2mA \& -2mA \&  \&  \&  \& -2mA \& -2mA \& -2mA \& -2mA \& "

" \&  \&  \&  \& \&  <br>

\hline \& $I_{111}$ \& | 3009 |
| :---: |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ | \& | 31 |
| :--- |
| 32 |
| 33 |
| 34 |
| 35 |
| 36 |
| 37 |
| 38 |
| 39 |
| 40 |
| 41 |
| 42 |
| 43 |
| 44 | \& 0.5 V \& 0.5 V \& 0.5 V \& 0.5 V \& 0.5 V \& 0.5 V \& \& \& \& \& 0.5 V \&  \& 0.5V \& \& \& \& \& 0.5 V \& 0.5V \& 0.5V \& 0.5V \& 0.5 V \& 0.5 V <br>


\hline \& $1_{1+1}$ \& | 3010 |
| :---: |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ |
| $"$ | \& | 45 |
| :--- |
| 46 |
| 47 |
| 48 |
| 49 |
| 50 |
| 51 |
| 52 |
| 53 |
| 54 |
| 55 |
| 56 | \& 5.5 V \& 5.5 V \& 5.5 V \& 5.5 V \& 5.5V \& 5.5 V \& \& \& \& \& \&  \& \& \& \& \& \& 5.5 V \& 5.5V \& 5.5V \& 5.5V \& 5.5 V \& 5 <br>

\hline
\end{tabular}

## See footnotes at end of table.

TABLE III. Group A inspection for device type 03 - Continued.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I

34

| Subgroup | Symbol | $\begin{aligned} & \text { MIL- } \\ & \text { STD- } \end{aligned}$ | $\begin{aligned} & \text { Cases } \\ & \mathrm{J}, \mathrm{~K}, \mathrm{X} \\ & \hline \end{aligned}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} 883 \\ \text { method } \end{gathered}$ | Test no. | A3 | A4 | A5 | A6 | A7 | A8 | O1 | O2 | O3 | O4 | $\mathrm{FE}_{2}$ | GND | $\mathrm{FE}_{1}$ | O5 | O6 | 07 | O8 | Strobe | $\overline{\mathrm{CE}}_{2}$ | $\overline{\mathrm{CE}}_{1}$ | A0 | A1 | A2 |
| $\begin{gathered} 1 \\ \hline \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{I}_{\text {OHZ }}$ |  | $\begin{aligned} & 57 \\ & 58 \\ & 59 \\ & 60 \\ & 61 \\ & 62 \\ & 63 \\ & 64 \end{aligned}$ |  |  |  |  |  |  | 5.2 V | 5.2 V | 5.2V | 5.2 V |  | GND |  | 5.2 V | 5.2 V | 5.2 V | 5.2 V | 0.5 V $"$ $"$ $"$ $"$ $"$ $"$ $"$ $"$ |  | 0.5V ${ }^{\text {u }}$ |  |  |  |
|  | Iolz |  | 65 66 67 68 69 70 71 72 |  |  |  |  |  |  | 0.5 V | 0.5V | 0.5V | 0.5 V |  | " " " " " " |  | 0.5V | 0.5V | 0.5V | 0.5 V | " | " " " " " " |  |  |  |  |
|  | $\mathrm{I}_{\mathrm{cc}}$ | 3005 | 73 | GND | GND | GND | GND | GND | GND |  |  |  |  | GND | " | GND |  |  |  |  | GND | GND | GND |  |  |  |
|  | los | 3011 $"$ $"$ $"$ $"$ $"$ $"$ " | 74 75 76 77 78 79 80 81 | $1 /$ / " " " " " " |  | $1 /$ $"$ $"$ $"$ $"$ $"$ $"$ | 1/ ${ }_{\text {1 }} \underline{\text { 25/ }}$ | $1 /$ " " " " " " | [1/ $\frac{10}{\prime \prime}$ | GND | GND | GND | GND |  | " " " " " " |  | GND | GND | GND | GND | " " " " " " " " | 5.5V " " " " " " | " " " " " " " " |  |  |  |
| 2 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{V}_{1 \mathrm{C}}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ and $\mathrm{V}_{1 \mathrm{C}}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 7 \\ T_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | Functional test | 3014 | 82 | $\underline{6}$ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | $\underline{6}$ | 6/ | 6/ | GND | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ |  | $\underline{6}$ |
| 8 | Same tests, terminal conditions, and limits as for subgroup 7, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 9 \\ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{t}_{\mathrm{PLH} 1}$ <br> $\mathrm{t}_{\text {PHL1 }}$ <br> $\mathrm{t}_{\mathrm{pLH} 2}$ <br> $\mathrm{t}_{\text {PHL2 }}$ | GALPAT <br> Fig. 6 <br> GALPAT <br> Fig. 6 <br> Sequen- <br> tial <br> Fig. 6 <br> Sequen- <br> tial <br> Fig. 6 | $\begin{aligned} & 83 \\ & 84 \\ & 85 \\ & 86 \end{aligned}$ | 7I <br> 71 <br> 8/ <br> 8/ | 7I <br> 7I <br> 8/ <br> 8/ | 71 <br> 71 <br> 8/ <br> 8/ | 71 <br> 71 <br> 8/ <br> 8/ | 71 <br> 71 <br> 8/ <br> 8/ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\underline{9}$ | $\underline{9}$ | $\underline{9}$ |  |  |  | $\underline{1}$ |  |  |
|  |  |  |  |  |  |  |  |  | 71 | " | " | " | " | " | " | " | " | " | " | " | " | " | " | 71 | 71 | 71 |
|  |  |  |  |  |  |  |  |  | 8/ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\underline{8}$ | 8/ | 8/ |
|  |  |  |  |  |  |  |  |  | 8/ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | 8/ | 8/ | 8/ |

[^1]See footnotes at end of table.

TABLE III. Group A inspection for device type 04.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I

| Subgroup | Symbol | MIL- | Case Y | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|c} \text { STD- } \\ 883 \\ \text { method } \end{array}$ | Test no. | A0 | A1 | A2 | A3 | A4 | 01 | O2 | 03 | 04 | GND | O5 | 06 | 07 | 08 | $\overline{C E}_{1}$ | A5 | A6 | A7 | A8 | $\mathrm{V}_{\mathrm{cc}}$ |
| $\begin{gathered} 1 \\ T_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | V IC |  | 1 2 3 4 4 5 6 7 8 9 10 | -10mA | -10mA | -10mA | -10mA | -10mA |  |  |  |  | GND |  |  |  |  | -10mA | -10mA | -10mA | -10mA | -10mA | 4.5 V " " " " " " |
|  | $\mathrm{V}_{\text {OL }}$ | 3007 <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $\begin{aligned} & 11 \\ & 12 \\ & 13 \\ & 14 \\ & 15 \\ & 16 \\ & 17 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.4 \mathrm{~V} \\ " \\ " \\ " \\ " \\ " \\ " \\ \hline 19 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \hline \frac{1}{4} \\ & " \\ & " \\ & " / \\ & " / \\ & \underline{19 /} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \frac{1 /}{\prime \prime} \\ & \text { " } \\ & \text { " } \\ & \text { " } \\ & \text { " } \\ & \underline{19 /} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline \text { 1// } \\ \text { " } \\ \text { " } \\ \text { " } \\ \text { " } \\ \text { " } \\ \hline 19 / \\ \hline \end{gathered}$ | 8mA | 8mA | 8mA | 8 mA |  | 8mA | 8mA | 8mA | 8 mA | 0.5V <br> " <br> " <br> " <br> $"$ <br> $"$ <br> " <br> 19 | $\frac{1}{\prime}$ <br> $"$ <br> " <br> " <br> " <br> " <br> 19/ | $1 /$ $"$ $"$ $"$ $"$ $"$ $"$ 19 | $1 /$ <br> $"$ <br> $"$ <br> $"$ <br> " <br> " <br> 19/ <br> 1 | $\begin{aligned} & \frac{1 /}{\prime \prime} \\ & " \\ & " \\ & " \\ & " \\ & " \\ & " \\ & \hline 19 / \\ & \hline \end{aligned}$ | " " " " " 19/ |
|  | IL | $3009$ | 19 <br> 20 <br> 21 <br> 22 <br> 23 <br> 24 <br> 25 <br> 26 <br> 27 <br> 28 | 0.5V | 0.5V | 0.5V | 0.5 V | 0.5V |  |  |  |  |  |  |  |  |  | 0.5V | 0.5V | 0.5V | 0.5V | 0.5 V | $5.5 \mathrm{~V}$ |
|  | $\mathrm{I}_{\mathrm{H} 1}$ | $\begin{gathered} \hline 3010 \\ " \\ " \\ " \\ " \\ " \\ " \\ " \\ " \end{gathered}$ | 29 30 31 32 33 34 35 36 37 | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V |  |  |  |  |  |  |  |  |  |  | 5.5 V | 5.5 V | 5.5 V | 5.5V | "، |
|  | $\mathrm{I}_{1+2}$ | " | 38 |  |  |  |  |  |  |  |  |  | " |  |  |  |  | 4.5 V |  |  |  |  | " |
|  | I cex |  | 39 40 41 42 43 44 45 46 |  |  |  |  |  | 5.2 V | 5.2 V | 5.2 V | 5.2 V |  | 5.2 V | 5.2 V | 5.2 V | 5.2 V | $\begin{aligned} & \hline 5.5 \mathrm{~V} \\ & \text { " } \\ & \text { " } \\ & \text { " } \\ & \text { "، } \\ & \text { " } \end{aligned}$ |  |  |  |  | " " " " |
|  | $\mathrm{I}_{\mathrm{cc}}$ | 3005 | 47 | GND | GND | GND | GND | GND |  |  |  |  | " |  |  |  |  | GND | GND | GND | GND | GND | " |

See footnotes at end of table.

TABLE III. Group A inspection for device type 04 - Continued.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I

| Subgroup | Symbol | MIL-STD- | Case Y | 1 | 2 | 3 | 4 | 5 | 6 | 7 |  | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 883 method | Test no. | A0 | A1 | A2 | A3 | A4 | 01 | O2 |  | 03 | 04 | GND | 05 | 06 | 07 | 08 | $\overline{\mathrm{CE}}_{1}$ | A5 | A6 | A7 | A8 | $\mathrm{V}_{\mathrm{cc}}$ |
| 2 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{V}_{1 \mathrm{C}}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ and $\mathrm{V}_{1 \mathrm{C}}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{array}{\|c\|} \hline 7 \\ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{array}$ | Functional test | 3014 | 48 | 6/ | 6/ | $6 /$ | 6/ | 6/ | 6/ | 6/ |  | 6/ | 6/ | GND | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ |
| 8 | Same tests, terminal conditions, and limits as for subgroup 7, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{9}$ |  | GALPAT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | $\mathrm{tpLH}^{1}$ | Fig. 6 GALPAT | 49 |  | 71 |  |  |  | $\underline{9}$ | 9/ |  |  | $\underline{9}$ |  | 9/ | 9/ | 9/ | 9/ |  | 71 |  | 71 | 71 | 71 |
|  | $\mathrm{t}_{\text {PHLI }}$ | Fig. 6 | 50 | 71 | 71 | 71 | 71 | 71 | " | " |  | " | " | " | " | " | " | " | GND | 71 | 71 | 71 | 71 | 71 |
|  | tplH2 | Sequential Fig. 6 | 51 | 8/ | 8/ | 8/ | 8/ | 8/ | " | " |  | " | " | " | " | " | " | " | 8/ | $8 /$ | 8/ | 8/ | 8/ | 8/ |
|  |  | Sequential |  |  |  |  |  |  |  | " |  | " |  |  |  |  |  |  | 8 |  |  |  |  |  |
|  | Same tests, terminal conditions, and limits as for subgroup 9 , except $T_{C}=125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 10 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 11 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

See footnotes at end of table.

TABLE III. Group A inspection for device type 05.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I

| Subgroup | Symbol | MIL- | Case Y | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { STD- } \\ 883 \\ \text { method } \end{gathered}$ | Test no. | A0 | A1 | A2 | A3 | A4 | 01 | O2 | 03 | 04 | GND | 05 | 06 | 07 | 08 | $\overline{\mathrm{CE}}_{1}$ | A5 | A6 | A7 | A8 | $\mathrm{V}_{\mathrm{cc}}$ |
| $\begin{array}{c\|} 1 \\ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \\ \hline \end{array}$ | V IC |  | $\begin{gathered} \hline 1 \\ 2 \\ 3 \\ 4 \\ 4 \\ 5 \\ 6 \\ 7 \\ 7 \\ 8 \\ 9 \\ 10 \end{gathered}$ | -10mA | -10mA | -10mA | -10mA | -10mA |  |  |  |  | GND |  |  |  |  | -10mA | -10mA | -10mA | -10mA | -10mA | c. ${ }_{\text {4.5V }}^{\text {" }}$ |
|  | $\mathrm{V}_{\text {OL }}$ | 3007 <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $\begin{aligned} & 11 \\ & 12 \\ & 13 \\ & 14 \\ & 15 \\ & 16 \\ & 17 \\ & 18 \end{aligned}$ | $\begin{gathered} 2.4 \mathrm{~V} \\ \text { " } \\ " \\ " \\ " \\ " \\ \text { " } \\ 20 / \end{gathered}$ | $\begin{gathered} 1 / 3 / 3 \\ " ، \\ " \\ " \\ " \\ 20 / \end{gathered}$ | $\begin{gathered} 1 / \frac{11 /}{4} \\ " \\ " \\ " \\ " \\ " \\ 20 / \end{gathered}$ | $\begin{array}{\|c} \hline \frac{1}{\prime} \frac{11 /}{4} \\ " \\ " \\ " \\ " \\ " \\ 20 / \end{array}$ | $\begin{gathered} \frac{1}{1 / \frac{11 /}{\prime \prime}} \\ \text { " } \\ " ، \\ " ، ~ \\ " ، ~ \\ 20 / 2 \end{gathered}$ | 121 | 121 | $\underline{121}$ | 121 |  | 121 | 121 | 121 | 121 | 0.5V " " " " " " | $\begin{aligned} & \frac{1 /}{\prime \prime} \\ & \text { "" } \\ & \text { "، } \\ & \text { "" } \\ & \text { "0/ } \end{aligned}$ |  |  | $\begin{aligned} & \frac{1 /}{\prime \prime} \\ & " " \\ & " ، \\ & " ، \\ & 20 \\ & 20 \end{aligned}$ | " " " " |
|  | $\mathrm{V}_{\mathrm{OH}}$ | 3006 <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $\begin{aligned} & 19 \\ & 19 \\ & 20 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 26 \\ & \hline \end{aligned}$ | $1 /$ <br> $21 /$ |  |  | 1/ <br> " <br> " <br> 21/ | 1/ <br> " <br> " <br> " <br> $21 /$ | -2mA | -2mA | -2mA | -2mA |  | -2mA | -2mA | -2mA | -2mA | " " " " " " |  |  |  |  | "، |
|  | IL | $3009$ | $\begin{aligned} & 27 \\ & 28 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \\ & 32 \\ & 33 \\ & 34 \\ & 35 \\ & 36 \end{aligned}$ | 0.5 V | 0.5V | 0.5V | 0.5V | 0.5 V |  |  |  |  |  |  |  |  |  | 0.5V | 0.5V | 0.5 V | 0.5V | 0.5 V | 5.5V |
|  | $\mathrm{I}_{1+1}$ | $\begin{gathered} 3010 \\ \text { " } \\ \text { " } \\ \text { " } \\ \text { " } \\ \text { " } \\ \text { " } \end{gathered}$ | $\begin{aligned} & \hline 37 \\ & 38 \\ & 39 \\ & 40 \\ & 41 \\ & 42 \\ & 43 \\ & 44 \\ & 45 \\ & \hline \end{aligned}$ | 5.5 V | 5.5 V | 5.5 V | 5.5 V | 5.5 V |  |  |  |  |  |  |  |  |  |  | 5.5 V | 5.5 V | 5.5 V | 5.5 V | " " " " " |
|  | $\mathrm{I}_{1+2}$ | " | 46 |  |  |  |  |  |  |  |  |  | " |  |  |  |  | 4.5 V |  |  |  |  | " |

See footnotes at end of table.

TABLE III. Group A inspection for device type 05 - Continued.
Terminal conditions: Outputs not designated are open or resistive coupled to GND or voltage; input not designated are high $\geq 2.0 \mathrm{~V}$, I

| Subgroup | Symbol | MIL-STD- | Case Y | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 883 | Test no. | A0 | A1 | A2 | A3 | A4 | 01 | O2 | O3 | O4 | GND | 05 | 06 | 07 | O8 | $\overline{C E}_{1}$ | A5 | A6 | A7 | A8 | $\mathrm{V}_{\mathrm{cc}}$ |
| $\begin{gathered} 1 \\ T_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{gathered}$ | ${ }^{\text {IOHz }}$ |  | $\begin{aligned} & 47 \\ & 48 \\ & 49 \\ & 49 \\ & 50 \\ & 51 \\ & 52 \\ & 53 \\ & 54 \end{aligned}$ |  |  |  |  |  | 5.2 V | 5.2 V | 5.2 V | 5.2 V | GND | 5.2 V | 5.2 V | 5.2 V | 5.2 V | 5.5V " " " " " " " |  |  |  |  | $5.5 \mathrm{~V}$ |
|  | Iolz |  | $\begin{aligned} & 55 \\ & 56 \\ & 57 \\ & 58 \\ & 59 \\ & 60 \\ & 61 \\ & 62 \end{aligned}$ |  |  |  |  |  | 0.5 V | 0.5V | 0.5V | 0.5V |  | 0.5V | 0.5 V | 0.5V | 0.5V | " |  |  |  |  | "، |
|  | $\mathrm{I}_{\mathrm{cc}}$ | 3005 | 63 | GND | GND | GND | GND | GND |  |  |  |  | " |  |  |  |  | GND | GND | GND | GND | GND | " |
|  | los | 3011 " " " " " | 64 65 66 67 68 69 70 71 |  |  |  |  | $\begin{aligned} & \frac{1 /}{\prime \prime} \\ & \text { " } \\ & \text { "" } \\ & \text { " } \\ & \text { " } \\ & \hline 221 \end{aligned}$ | GND | GND | GND | GND | " " " " " " " | GND | GND | GND | GND | ¢ ${ }_{\text {" }}^{\text {" }}$ " | $1 /$ $"$ $"$ $"$ $"$ $"$ " |  |  |  | " ${ }_{\text {" }}^{\text {" }}$ |
| 2 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{V}_{\text {IC }}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ and $\mathrm{V}_{\text {IC }}$ tests are omitted. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{array}{\|c\|} \hline 7 \\ T_{\mathrm{C}}=25^{\circ} \mathrm{C} \\ \hline \end{array}$ | Functional test | 3014 | 72 | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | GND | 6/ | 6/ | 6/ | 6/ | GND | 6/ | 6/ | 6/ | 6/ | 6/ |
| 8 | Same tests, terminal conditions, and limits as for subgroup 7, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 9 | $\mathrm{t}_{\text {PLHI }}$ | GALPAT | 73 | 71 | 71 | 71 | 71 | 71 | $\underline{9}$ | 9/ | 9/ | 9/ | GND | 9/ | 9/ | 9/ | 9/ | GND | 71 | 71 | 71 | 71 | 71 |
| $\mathrm{T}_{\mathrm{C}}=$ | $\mathrm{tPHL1}$ | $\begin{aligned} & \text { Fig. } 6 \\ & \text { GALPAT } \\ & \text { Fig. } 6 \end{aligned}$ | 74 | 71 | 71 | 71 | 71 | 71 | " |  | " | " |  | " | " | " | " | GND | 71 | 71 | 71 | 71 | 71 |
|  | tPLH2 | Sequential Fig. 6 | 75 | 8/ | 8/ | 8/ | 8/ | 8/ | " | * | " | * | $\cdots$ | " | " | " | ${ }^{\prime}$ | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ |
|  | $\mathrm{t}_{\text {PHL2 }}$ | Sequential Fig. 6 | 76 | 8/ | 8/ | 8/ | 8/ | $8 /$ | " | " | " | " | " | " | " | " | " | 8/ | 8/ | 8/ | 8/ | 8/ | 8/ |
| 10 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 11 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

See footnotes at end of table.

1/ For unprogrammed devices, select an appropriate address to acquire the desired output state.
2/ For unprogrammed devices (circuit D), apply 12.0 V on pin $8(\mathrm{~A} 0)$ and pin 1 (A7).
3/ For unprogrammed device types 01 and 02 (circuit B), apply 12.0 V on pin 2 (A6); for unprogrammed device types 04 and 05 (circuit B), apply 12.0 V on pin 2 (A1).

4/ For unprogrammed devices (circuit A), apply 11.0 V on pin 23 (A8).

## 5/ $\mathrm{CE}_{4}$ and $\mathrm{CE}_{3}$ may be "GND" or "2.4 V".

6/ The functional test shall verify that no fuses are blown for unprogrammed devices or that the altered item drawing pattern exists for programmed devices (see table II and 3.3.2.2). All bits shall be tested. The functional tests shall be performed with $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$. Terminal conditions shall be as follows:
a. Inputs: $\mathrm{H}=3.0 \mathrm{~V}, \mathrm{~L}=0.0 \mathrm{~V}$.
b. Outputs: Output voltage shall be either:
(1) $\mathrm{H}=2.4 \mathrm{~V}$ minimum and $\mathrm{L}=0.5 \mathrm{~V}$ maximum when using a high-speed checker double comparator, or
(2) $\mathrm{H} \geq 1.0 \mathrm{~V}$ and $\mathrm{L}<1.0 \mathrm{~V}$ when using a high-speed checker single comparator.

7/ GALPAT (PROGRAMMED PROM). This program will test all bits in the array, the addressing and interaction between bits for ac performance, $\mathrm{t}_{\mathrm{PLH} 1}$ and $\mathrm{t}_{\mathrm{PLL}}$. Each bit in the pattern is fixed by being programmed with an " H " or "L". The GALPAT tests shall be performed with $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ and 5.5 V .

## Description:

Step 1. Word 0 is read.
Step 2. Word 1 is read.
Step 3. Word 0 is read.
Step 4. Word 2 is read.
Step 5. Word 0 is read.
Step 6. The reading procedure continues back and forth between word 0 and the next higher numbered word until word 511 is reached, then increments to the next word and reads back and forth as in step 1 through step 6 and shall include all words.
Step 7. Pass execution time $=\left(n^{2}+n\right) \times$ cycle time. $n=512$.
8/ SEQUENTIAL (PROGRAMMED PROM). This program will test all bits in the array for $t_{\text {PLH2 }}$ and $t_{\text {PHL2 }}$. The SEQUENTIAL tests shall be performed with $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ and 5.5 V .

## Description:

Step 1. Each word in the pattern is tested from the enable lines to the output lines for recovery.
Step 2. Word 0 is addressed. Enable line is pulled high to low and low to high. $t_{\text {PHL2 }}$ and $t_{\text {PLH2 }}$ are
Step 3. Word 1 is addressed. Same enable sequence as above.
Step 4. The reading procedure continues until word 511 is reached.
Step 5. Pass execution time $=512 \times$ cycle time .
9/ The outputs are loaded per figure 6.
10/ For uprogrammed device types 01 and 02 (circuit C), apply 10.0 V on pin 23 (A8); 0.5 V on pin 2 (A6); and 5.0 V on all other address pins. For unprogrammed device type 03 (circuit C), apply 10.0 V on pin 6 (A8); 0.5 V on pin 22 (A1); and 5.0 V on all other address pins.

11/ For unprogrammed devices (circuit F), apply 12.0 V on pin 3 (A2) and 0.0 V on pin 4 (A3).
12/ $I_{\mathrm{OL}}=8 \mathrm{~mA}$ for circuit $B$ devices; $\mathrm{I}_{\mathrm{LL}}=16 \mathrm{~mA}$ for circuit $F$ devices.

## MIL-M-38510/208F

13/ For unprogrammed device types $01,02,04$, and 05 (circuit $G$ ) select an appropriate address to obtain the desired output state.

14/ For programmed device type 02 (circuit G) apply 4.5 V to pin $24 ; 10.5 \mathrm{~V}$ to pin $1 ; 3.0 \mathrm{~V}$ to pins $23,19,18,8,7,6$, 4,3 , and 2 ; and 0.0 V to pins $21,20,12$, and 5.

15/ For unprogrammed device type 01 (circuit G) apply 10.5 V to pins 6 and $1 ; 5.5 \mathrm{~V}$ to pin $24 ; 3.0 \mathrm{~V}$ to pins 23,19 , $18,8,7,6,4,3$, and $2 ; 0.0 \vee$ to pins $21,20,12$, and 5.

16/ For programmed device type 02 (circuit G) apply 10.5 V to pin $1 ; 4.5 \mathrm{~V}$ to pin $24 ; 3.0 \mathrm{~V}$ to pins $23,19,18,8,7,6$, 4,3 , and 2 ; and 0.0 V to pins $21,20,5$, and 12.

17 For unprogrammed device type 02 (circuit G) apply 10.5 V to pins 6 and $1 ; 4.5 \mathrm{~V}$ to pin $24 ; 3.0 \mathrm{~V}$ to pins 23,19 , $18,8,7,4$, and $2 ; 2.0 \mathrm{~V}$ to pin $3 ; 0.0 \mathrm{~V}$ to pins $21,20,12$, and 5.

18/ For unprogrammed device type 02 (circuit G) apply 10.5 V to pins 1 and $6 ; 5.5 \mathrm{~V}$ to pin $24 ; 3.0 \mathrm{~V}$ to pins 23,19 , $18,8,7,4,3$ and $2 ; 0.0 \mathrm{~V}$ to pins $5,12,20$, and 21.

19/ For programmed device type 04 (circuit G) apply 10.5 V to pin $16 ; 4.5 \mathrm{~V}$ to pin $20 ; 3.0 \mathrm{~V}$ to pins $1,2,3,4,5,18$, and $19 ; 0.0 \mathrm{~V}$ to pins 10 and 15.

20/ For programmed device type 05 (circuit G) apply 10.5 V to pin $16 ; 4.5 \mathrm{~V}$ to pin $20 ; 3.0 \mathrm{~V}$ to pins $1,2,3,4,5,18$, and $19 ; 0.0 \mathrm{~V}$ to pins 10 and 15.

21/ For unprogrammed device type 05 (circuit G) apply 10.5 V to pins 17 and $3 ; 4.5 \mathrm{~V}$ to pin $20 ; 3.0 \mathrm{~V}$ to pins $2,4,5$, 16,18 , and $19 ; 0.0 \mathrm{~V}$ to pins 1,10 , and 15.

22/ For unprogrammed device type 05 (circuit G) apply 10.5 V to pins 3 and $17 ; 5.5 \mathrm{~V}$ to pin $20 ; 3.0 \mathrm{~V}$ to pins $2,4,5$, 16,18 , and $19 ; 0.0 \mathrm{~V}$ to pins 1,10 , and 15.

23/ At the manufacturer's option, this may be prepared with $\mathrm{V}_{\mathrm{IH}}=5.5$ and test limits of $50 \mu \mathrm{~A}$ maximum.
24/ At the manufacturer's option, this may be performed with $\mathrm{V}_{10}=0.5 \mathrm{~V}$ and test limits of $-1 \mu \mathrm{~A}$ minimum to $-250 \mu \mathrm{~A}$ maximum.

25/ For unprogrammed device type 02 (circuit H) apply 5.0 V to pin $24 ; 0.0 \mathrm{~V}$ to pins $3,5,6,7,8,20$, and $21 ; 3.0 \mathrm{~V}$ to pins 1, 2, 18, 19, and 23; 9.0 V to pin 4.

## MIL-M-38510/208F

4.4.2 Group B inspection. Group B inspection shall be in accordance with table II MIL-PRF-38535.
4.4.3 Group C inspection. Group C inspection shall be in accordance with table IV of MIL-PRF-38535 and as follows:
a. End-point electrical parameters shall be as specified in table II herein.
b. The steady-state life test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document control by the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
c. For qualification, at least 25 percent of the sample selected for life testing shall be programmed (see 3.3.2). For quality conformance inspection, the programmability sample (see 4.4.1c) shall be included in the life test.
4.4.4 Group D inspection. Group D inspection shall be in accordance with table V of MIL-PRF-38535 and as follows:
a. End-point electrical tests shall be as specified in table II herein.
b. Subgroup 2 shall be omitted for devices in package $Z$.
c. For moisture resistance and salt atmosphere of subgroups 3 and 5, omit initial conditioning for devices in package $Z$.
4.5 Methods of inspection. Methods of inspection shall be as specified and as follows:
4.5.1 Voltage and current. All voltages given are referenced to the microcircuit ground terminal. Currents given are conventional and positive when flowing into the referenced terminal.
4.6 Programming procedure identification. The programming procedure to be utilized shall be identified by the manufacturer's circuit designator.
4.7 Programming procedure for circuit A. The waveforms on figure 7a, the programming characteristics in table IVA and the following procedures shall apply:
a. Connect the device in the electrical configuration for programming.
b. Address the PROM with the binary address of the selected word to be programmed. Address inputs are TTL compatible.
c. Disable the chip by applying $\mathrm{V}_{\mathrm{IH}}$ to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ inputs and $\mathrm{V}_{\mathrm{IL}}$ to the $\mathrm{CE}_{3}$ and $\mathrm{CE}_{4}$ inputs. The CE inputs are TTL compatible.
d. Disable the programming circuitry by applying a voltage of $\mathrm{V}_{\text {OPD }}$ to the outputs of the PROM.
e. Raise $\mathrm{V}_{\mathrm{Cc}}$ to $\mathrm{V}_{\mathrm{PH}}$ as specified on the waveforms on figure 7 a .
f. After a delay of $t_{D}$, apply only one $V_{\text {OPE }}$ pulse with duration of $t_{p}$ to the output selected for programming. Note that the PROM is supplied with fuses generating a high-level logic output. Programming a fuse will cause the output to go to a low-level logic in the verify mode.

## MIL-M-38510/208F

g. Other bits in the same word may be programmed sequentially while the $\mathrm{V}_{\mathrm{cc}}$ input is at the $\mathrm{V}_{\mathrm{PH}}$ level by applying $V_{\text {OPE }}$ pulses to each output to be programmed allowing a delay of $t_{D}$ between pulses as shown on figure 7 a .
h. Repeat steps 4.7 b through 4.7 g for all other bits to be programmed.
i. Lower $\mathrm{V}_{\mathrm{cc}}$ to 4.5 volts following a delay of $\mathrm{t}_{\mathrm{D}}$ from the last programming pulse applied to an output.
j. Enable the chip by applying $\mathrm{V}_{\mathrm{IL}}$ to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ inputs and $\mathrm{V}_{\mathrm{IH}}$ to the $\mathrm{CE}_{3}$ and $\mathrm{CE}_{4}$ inputs and verify the program.
k. For class $S$ and $B$ devices, if any bit does not verify as programmed, it shall be considered a programming reject.

TABLE IVA. Programming characteristics for circuit A.

| Parameter | Symbol | Limits $1 /$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Recommended | Max |  |
| Address input voltage ${ }^{2} /$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.0 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{cc}}$ required during programming | $\begin{aligned} & \mathrm{V}_{\mathrm{PH}} \\ & \mathrm{~V}_{\mathrm{PL}} \end{aligned}$ | $\begin{array}{r} 12.0 \\ 4.5 \end{array}$ | $\begin{array}{r} 12.0 \\ 4.5 \end{array}$ | $\begin{array}{r} 12.5 \\ 5.5 \end{array}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Programming input low current | IILP | ---- | -300 | -600 | $\mu \mathrm{A}$ |
| Programming voltage transition time | $\begin{aligned} & t_{\text {TLLH }} \\ & t_{\text {THL }} \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \\ & \hline \end{aligned}$ |
| Programming delay | $\mathrm{t}_{\mathrm{D}}$ | 10 | 10 | 100 | $\mu \mathrm{S}$ |
| Programming pulse width | $\mathrm{t}_{\mathrm{P}}$ | 90 | 100 | 110 | $\mu \mathrm{s}$ |
| Programming duty cycle | D.C. | ---- | 50 | 90 | \% |
| Output voltage Enable 3/ Disable 4/ | Vope <br> Vopd | $\begin{array}{r} 10.5 \\ 4.5 \end{array}$ | $\begin{array}{r} 10.5 \\ 5.0 \end{array}$ | $\begin{array}{r} 11.0 \\ 5.5 \end{array}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Output voltage enable current | Iope | ---- | ---- | 10 | mA |

$1 / \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2/ Address and chip enable shall not be left open for $\mathrm{V}_{\mathrm{IH}}$.
3/ Vope supply shall be capable of sourcing 10 mA .
4/ Disable condition can be met with output open circuit.
4.8 Programming procedure for circuit B. The waveforms on figure 7 b , the programming characteristics of table IVB, and the following procedures shall apply:
a. Connect the device in the electrical configuration for programming.
b. Raise $\mathrm{V}_{\mathrm{cc}}$ to 5.5 volts.
c. Address the PROM with the binary address of the selected word to be programmed. Address inputs are TTL compatible.
d. Disable the chip by applying $\mathrm{V}_{\mathrm{IH}}$ to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ and $\mathrm{V}_{\mathrm{IL}}$ to the $\mathrm{CE}_{3}$ and $\mathrm{CE}_{4}$ inputs (device types 01 and 02 ) or $\mathrm{V}_{\mathrm{IH}}$ to the CE input (device types 04 and 05 ). The CE input is TTL compatible.
e. Apply the $V_{\text {PP }}$ pulse to the programming pin $\overline{C E}_{2}$ (device types 01 and 02) or $\overline{C E}$ (device types 04 and 05). In order to insure that the output transistor is off before increasing the voltage on the output pin, the programming pin's voltage pulse shall precede the output pin's programming pulse by $\mathrm{T}_{\mathrm{D} 1}$ and leave after the output pin's programming pulse by $\mathrm{T}_{\mathrm{D} 2}$ (see figure 7 b ).
f. Apply only one $V_{\text {out }}$ pulse with duration of $t_{p}$ to the output selected for programming. The outputs shall be programmed one output at a time, since internal decoding circuitry is capable of sinking only one unit of programming current at a time. Note that the PROM is supplied with fuses generating a high-level logic output. Programming a fuse will cause the output to go to a low-level logic in the verify mode.
g. Other bits in the same word may be programmed sequentially by applying $\mathrm{V}_{\mathrm{PP}}$ pulses to each output to be programmed.
h. Repeat 4.8 c through 4.8 g for all other bits to be programmed.
i. Enable the chip by applying $\mathrm{V}_{\mathrm{IL}}$ to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ and $\mathrm{V}_{\mathrm{IH}}$ to the $\mathrm{CE}_{3}$ and $\mathrm{CE}_{4}$ inputs (device types 01 and 02 ) or $\mathrm{V}_{\mathrm{IL}}$ to the CE inputs (device types 04 and 05 ) and verify the program. Verification may check for a low output by requiring the device to sink 12 mA at $\mathrm{V}_{\mathrm{cc}}=4.0 \mathrm{~V}$ and 0.2 mA at $\mathrm{V}_{\mathrm{cc}}=7.0 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
j. For class $S$ and $B$ devices, if any bit does not verify as programmed, it shall be considered a programming reject. .

TABLE IVB. Programming characteristics for circuit B.

| Parameter | Symbol | Conditions | Limits 1/ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ required during programming | $\mathrm{V}_{\text {cCP }}$ |  | 5.4 | 5.5 | 5.6 | V |
| Rise time of programming pulse to data out or programming pin | $\mathrm{t}_{\text {TLH }}$ |  | 0.34 | 0.40 | 0.46 | V/ $\mu \mathrm{s}$ |
| Programming voltage on programming pin | VPP |  | 32.5 | 33 | 33.5 | V |
| Output programming voltage | $\mathrm{V}_{\text {OUT }}$ |  | 25.6 | 26 | 26.5 | V |
| Programming pin pulse <br> width $\left(\overline{C E}_{2}\right) \quad$ 2/ | $t_{\text {PP }}$ | Chip disabled, $V_{c c}=5.5 \mathrm{~V}$ |  | 100 | 180 | ns |
| Pulse width of programming voltage | $\mathrm{t}_{\mathrm{p}}$ | Chip disabled, $V_{C C}=5.5 \mathrm{~V}$ | 1 |  | 40 | $\mu \mathrm{S}$ |
| Required current limit of power supply feeding programming pin and output during programming | IL | $\begin{aligned} & \mathrm{V}_{\text {PP }}=33 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=26 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | 240 |  |  | mA |
| Required time delay between disabling memory output and application of output programming pulse | $\mathrm{T}_{\mathrm{D} 1}$ | Measured at 10\% levels | 70 | 80 | 90 | $\mu \mathrm{S}$ |
| Required time delay between removal of programming pulse and enabling memory output | $\mathrm{T}_{\mathrm{D} 2}$ | Measured at 10\% levels | 100 |  |  | ns |
| Output current during verification | lolv1 | Chip enabled, $V_{c c}=4.0 \mathrm{~V}$ | 11 | 12 | 13 | mA |
|  | lolv2 | Chip enabled, $V_{C C}=7.0 \mathrm{~V}$ | 0.19 | 0.2 | 0.21 | mA |
| Address input voltage | $\mathrm{V}_{\text {IH }}$ |  | 2.4 | 5.0 | 5.5 | V |
|  | VIL |  | 0.0 | 0.4 | 0.8 | V |
| Maximum duty cycle during automatic programming of program pin and output pin | D.C. | $\mathrm{t}_{\mathrm{p}} / \mathrm{t}_{\mathrm{c}}$ | ---- | ---- | 25 | \% |

$1 / \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2/ $\overline{\mathrm{CE}}_{1}$ is the programming pin for device types 04 and 05 .
4.9 Programming procedures for circuits C and H . The waveforms on figure 7 c , the programming characteristics in table IVC, and the following procedures shall be used for programming the device:

### 4.9.1 Device types 01 and 02.

a. Connect the device in the electrical configuration for programming.
b. Terminate all device outputs with a $10 \mathrm{k} \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}$. Apply $\overline{\mathrm{CE}}_{1}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{CE}}_{2}=\mathrm{V}_{\mathrm{IL}}, \mathrm{CE}_{3}=\mathrm{V}_{\mathrm{IH}}$, and $C E_{4}=\mathrm{V}_{\mathrm{IH}}$.
c. Address the PROM with the binary address of the selected word to be programmed. Raise $\mathrm{V}_{\mathrm{cc}}$ to $\mathrm{V}_{\mathrm{ccP}}$.
d. After a $t_{D}$ delay $(10 \mu \mathrm{~s})$, apply only one $V_{\text {out }}$ pulse to the output to be programmed. Program one output at a time.
e. After a $t_{D}$ delay ( $10 \mu \mathrm{~s}$ ), pulse $\mathrm{CE}_{1}$ input to logic " 0 " for a duration of $t_{p}$.
f. After a $t_{D}$ delay $(10 \mu \mathrm{~s})$, remove the $\mathrm{V}_{\text {Out }}$ pulse from the programmed output. Programming a fuse will cause the output to go to a high-level logic in the verify mode.
g. Other bits in the same word may be programmed sequentially while the $\mathrm{V}_{\mathrm{CC}}$ input is at the $\mathrm{V}_{\mathrm{CCP}}$ level by applying Vout pulses to each output to be programmed allowing a delay of $t_{D}$ between pulses as shown on figure 7c.
h. Repeat 4.9.1c through 4.9 .1 g for all other bits to be programmed.
i. To verify programming, after $t_{\mathrm{D}}(10 \mu \mathrm{~s})$ delay, lower $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{CCH}}$ and apply a logic "0" level to both $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ inputs. The programmed output should remain in the " 1 " state. Again, lower $\mathrm{V}_{c c}$ to $\mathrm{V}_{\mathrm{CLL}}$ and verify that the programmed output remains in the " 1 " state.
j. For class $S$ and $B$ devices, if any bit does not verify as programmed it shall be considered a programming reject.

### 4.9.2 Device type 03.

a. Connect the device in the electrical configuration for programming.
b. Terminate all device outputs with a $10 \mathrm{k} \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}$. Apply $\overline{\mathrm{CE}}_{1}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{CE}}_{2}=\mathrm{V}_{\mathrm{IH}}$, and strobe $=\mathrm{V}_{\mathrm{IH}}$.
c. Address the PROM with the binary address of the selected word to be programmed. Raise $\mathrm{V}_{\mathrm{cc}}$ to $\mathrm{V}_{\mathrm{ccp}}$.
d. After a $t_{D}$ delay ( $10 \mu \mathrm{~s}$ ), apply to $\mathrm{FE}_{1}$ (pin 13) a voltage source of $+5.0 \pm 0.5 \mathrm{~V}$, with 10 mA sourcing current capability.
e. After a $t_{D}$ delay $(10 \mu \mathrm{~s})$, apply only one $V_{\text {out }}$ pulse to the output to be programmed. Program one output at a time.
f. After a $t_{D}$ delay $(10 \mu \mathrm{~s})$, raise $\mathrm{FE}_{2}($ pin 11$)$ from GND to $+5.0 \pm 0.5 \mathrm{~V}$ for 1 ms , and return to GND .
g. After a $t_{D}$ delay ( $10 \mu \mathrm{~s}$ ), remove the $\mathrm{V}_{\text {out }}$ pulse from the programmed output.
h. Programming a fuse will cause the output to go to a high level logic in the verify mode. Other bits in the same word may be programmed sequentially while the $\mathrm{V}_{\mathrm{cc}}$ input is at the $\mathrm{V}_{\mathrm{ccp}}$ level by applying $\mathrm{V}_{\text {Out }}$ pulses to each output to be programmed allowing a delay to $t_{D}$ between pulses as shown on figure 7 c .
i. Repeat 4.9.2c through 4.9 .2 h for all other bits to be programmed.
j. To verify programming after a $\mathrm{t}_{\mathrm{D}}(10 \mu \mathrm{~s})$ delay, return $\mathrm{FE}_{1}$ to GND . Raise $\mathrm{V}_{\mathrm{cc}}$ to $\mathrm{V}_{\mathrm{Cch}}$. The programmed output should remain in the high state. Again lower $\mathrm{V}_{\mathrm{Cc}}$ to $\mathrm{V}_{\mathrm{CLL}}$ and verify that the programmed output remains in the high state.
k. For class $S$ and $B$ devices, if any bit does not verify as programmed it shall be considered a programming reject.

TABLE IVC. Programming characteristics for circuits C and H .

| Parameter | Symbol | Conditions | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Programming voltage to $V_{c c}$ | $\mathrm{V}_{\text {CCP }}$ 1/ | $\begin{aligned} & \mathrm{I}_{\mathrm{CcP}}=375 \pm 75 \mathrm{~mA} \\ & \text { Transient or steady-state } \end{aligned}$ | 8.5 | 8.75 | 9.0 | V |
| Verification upper limit | $\mathrm{V}_{\text {CCH }}$ |  | 5.3 | 5.5 | 5.7 | V |
| Verification lower limit | $\mathrm{V}_{\mathrm{CCL}}$ |  | 4.3 | 4.5 | 4.7 | V |
| Verify threshold | V $\underline{2}^{1}$ |  | 1.4 | 1.5 | 1.6 | V |
| Programming supply current | ICCP | $\mathrm{V}_{\mathrm{CCP}}=8.75 \pm 0.25 \mathrm{~V}$ | 300 |  | 450 | mA |
| Input voltage, high level "1" | $\mathrm{V}_{\mathrm{IH}}$ |  | 2.4 |  | 5.5 | V |
| Input voltage, low level " 0 " | VIL |  | 0 | 0.4 | 0.8 | V |
| Input current | $\mathrm{IIH}^{\text {H }}$ | $\mathrm{V}_{\mathrm{IH}}=5.5 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
| Input current | $1 / 1$ | $\mathrm{V}_{\text {IL }}=0.4 \mathrm{~V}$ |  |  | -500 | $\mu \mathrm{A}$ |
| Output programming voltage | Vout 3/ | $\begin{aligned} & \text { lout }=200 \pm 20 \mathrm{~mA} \\ & \text { Transient or steady-state } \\ & \hline \end{aligned}$ | 16 | 17 | 18 | V |
| Output programming current | lout | $\mathrm{V}_{\text {OUT }}=17 \pm 1 \mathrm{~V}$ | 180 | 200 | 220 | mA |
| Programming voltage transition time | ${ }_{\text {t }}^{\text {LLH }}$ |  | 10 |  | 50 | $\mu \mathrm{S}$ |
| $\overline{\mathrm{CE}}$ programming pulse width | $t_{P}$ |  | 300 | 400 | 500 | $\mu \mathrm{S}$ |
| Pulse sequence delay | $t_{\text {D }}$ |  | 10 |  |  | $\mu \mathrm{S}$ |

1/ Bypass $\mathrm{V}_{\mathrm{cc}}$ to GND with a $0.01 \mu \mathrm{~F}$ capacitor to reduce voltage spikes.
$\underline{2} / \mathrm{V}_{\mathrm{S}}$ is the sensing threshold of the PROM output voltage for a programmed bit. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt.

3/ Care should be taken to insure the $17 \pm 1 \mathrm{~V}$ output voltage is maintained during the entire fusing cycle. The recommended supply is a constant current source clamped at the specified voltage limit.

## MIL-M-38510/208F

4.10 Programming procedure for circuit D . The waveforms on figure 7 d , the programming characteristics of table IVD, and the following procedures shall apply:
a. Connect the device in the electrical configuration for programming.
b. Address the PROM with the binary address of the selected word to be programmed. Address inputs are TTL compatible.
c. Disable the chip by applying $\mathrm{V}_{\mathrm{IH}}$ to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ inputs and $\mathrm{V}_{\mathrm{IL}}$ to the $\mathrm{CE}_{3}$ and $\mathrm{CE}_{4}$ inputs. The chip enable input is TTL compatible.
d. After a delay of $t_{\mathrm{D}}$, apply only one $\mathrm{V}_{\text {оut }}$ pulse with a duration of $\mathrm{t}_{\mathrm{p}}$ to the ouput selected for programming. The other outputs may be left open or tied to $\mathrm{V}_{\mathrm{IH}}$. The outputs shall be programmed one output at a time. Note that the PROM is supplied with fuses generating a high-level logic output. Programming a fuse will cause the output to go to a low-level logic in the verify mode.
e. Other bits in the same word may be programmed sequentially by applying $V_{\text {out }}$ pulses to each output to be programmed.
f. Repeat 4.10 b through 4.10 e for all other bits to be programmed.
g. Enable the chip by applying $V_{I L}$ to the $\overline{C E}_{1}$ and $\overline{C E}_{2}$ inputs and $V_{I H}$ to the $C_{3}$ and $C E E_{4}$ inputs and verify the program.
h. For class $S$ and $B$ devices, if any bit does not verify as programmed, it shall be considered a programming reject.

## MIL-M-38510/208F

TABLE IVD. Programming characteristics for circuit D.

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ required during programming | $V_{\text {CCP }}$ |  | 4.75 | 5.0 | 5.25 | V |
| Verification $\mathrm{V}_{\mathrm{cc}}$ read | $\mathrm{V}_{\text {CCL }}$ | Programming read verify | 4.2 | 4.4 | 5.0 | V |
| Input voltage, high level "1" | $\mathrm{V}_{\mathrm{IH}}$ | Do not leave inputs open | 2.4 | 5.0 | 5.0 | V |
| Input voltage, low level " 0 " | VIL | Do not leave inputs open | 0 | 0 | 0.4 | V |
| Output programming voltage | Vout | Applied to output to be programmed | 20 | 20.5 | 21 | V |
| Output programming current | lout | If pulse generator is used, set current limit to the max value |  |  | 100 | mA |
| Programming voltage transition time | $\mathrm{t}_{\text {TLH }}$ |  | 0.5 | 1.0 | 3.0 | $\mu \mathrm{S}$ |
| Programming pulse width | $\mathrm{t}_{\mathrm{p}}$ |  | 50 | 100 | 180 | $\mu \mathrm{s}$ |
| Programming duty cycle | D. C. | Maximum duty cycle to maintain $\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$ |  | 20 | 20 | \% |
| Required delay between disabling memory output and application of output programming pulse | $t_{D}$ |  | 30 |  |  | ns |

1/ Recommended $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; maximum $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$.
4.11 Programming procedure for circuit $F$. The waveforms on figure 7 f , the programming characteristics on table IVF, and the following procedures shall apply:
a. Connect the device in the electrical configuration for programming.
b. Raise $\mathrm{V}_{\mathrm{Cc}}$ to 5.5 Volts.
c. Address the PROM with the binary address of the selected word to be programmed. Address inputs are TTL compatible.
d. Disable the chip by applying $\mathrm{V}_{\mathrm{IH}}$ to the $\overline{\mathrm{CE}}$ inputs and $\mathrm{V}_{\mathrm{IL}}$ to the CE inputs. The chip enable inputs are TTL compatible.
e. Apply the $\mathrm{V}_{\mathrm{PP}}$ pulse to the programming pin $\overline{\mathrm{CE}}_{2}$. In order to insure that the output transistor is off before increasing voltage on the output pin, the programming pin's voltage pulse shall precede the output pin's programming pulse by $\mathrm{TD}_{1}$ and leave after the programming pin's programming pulse by $\mathrm{TD}_{2}$ (see figure 7f).
f. Apply only one Vout pulse with duration of $t_{p}$ to the output selected for programming. The outputs shall be programmed one output at a time, since internal decoding circuitry is capable of sinking only one unit of programming current at a time. Note that the PROM is supplied with fuses generating a high-level logic output. Programming a fuse will cause the output to go to a low-level logic in the verify mode.

## MIL-M-38510/208F

g. Other bits in the same word may be programmed sequentially by applying $\mathrm{V}_{\text {out }}$ pulses to each output to be programmed.
h. Repeat steps 4.11 c through 4.11 g for all other bits to be programmed.
i. Enable the chip by applying $\mathrm{V}_{\mathrm{IL}}$ to the $\overline{\mathrm{CE}}$ inputs and $\mathrm{V}_{\mathrm{IH}}$ to the CE inputs, and verify the program. Verification may check for a low output by requiring the device to sink 12 mA at $\mathrm{V}_{\mathrm{CC}}=4.0 \mathrm{~V}$ and 0.2 mA at $\mathrm{V}_{\mathrm{CC}}=7.0 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
j. For class $S$ and $B$ devices, if any bit does not verify as programmed, it shall be considered a programming reject.

TABLE IVF. Programming characteristics for circuit F - Continued.

| Parameter | Symbol | Conditions | Limits 1/ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ required during programming | $\mathrm{V}_{\text {cCP }}$ |  | 5.4 | 5.5 | 5.6 | V |
| Rise time of programming pulse data out or programming pin | $\mathrm{t}_{\text {TLH }}$ |  | 0.34 | 0.40 | 0.46 | $\mathrm{V} / \mu \mathrm{S}$ |
| Programming voltage on programming pin | $\mathrm{V}_{\mathrm{PP}}$ |  | 32.5 | 33 | 33.5 | V |
| Output programming voltage | $\mathrm{V}_{\text {OUT }}$ |  | 25.5 | 26 | 26.5 | V |
| Programming pin pulse width ( $\overline{C E}$ ) | $t_{\text {PP }}$ | Chip disabled, $V_{c c}=5.5 \mathrm{~V}$ |  | 100 | 180 | ns |
| Pulse width of programming voltage | $\mathrm{t}_{\mathrm{p}}$ | Chip disabled, $V_{C C}=5.5 \mathrm{~V}$ | 1 |  | 40 | $\mu \mathrm{s}$ |
| Required current limit of power supply feeding programming pin and output during programming | I | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=33 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=26 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | 240 |  |  | mA |
| Required time delay between disabling memory output and application of output programming pulse | $\mathrm{T}_{\mathrm{D} 1}$ | Measured at 10\% levels | 70 | 80 | 90 | $\mu \mathrm{S}$ |
| Required time delay between removal of programming pulse and enabling memory output | $\mathrm{T}_{\mathrm{D} 2}$ | Measured at 10\% levels | 100 | ---- | ---- | ns |
| Output current during verification | lolv1 | Chip enabled, $\mathrm{V}_{\mathrm{CC}}=4.0 \mathrm{~V}$ | 11 | 12 | 13 | mA |
|  | lolv2 | Chip enabled, $\mathrm{V}_{\mathrm{CC}}=7.0 \mathrm{~V}$ | 0.19 | 0.2 | 0.21 | mA |
| Address input voltage | $\mathrm{V}_{1+}$ |  | 2.4 | 5.0 | 5.5 | V |
|  | VIL |  | 0.0 | 0.4 | 0.8 | V |
| Maximum duty cycle during automatic programming of program pin and output pin | D. C. | $\mathrm{t}_{\mathrm{p}} / \mathrm{t}_{\mathrm{c}}$ | ---- | ---- | 25 | \% |

$1 / \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
4.12 Programming procedure for circuit G. The programming characteristics on table IVG and the following procedures shall be used for programming:
a. Connect the device in the electrical configuration for programming. The waveforms on figure 7 g and the programming characteristics of table IVG shall apply to these procedures.
b. Select the desired word by applying high or low levels to the appropriate address inputs. Disable the device by applying a high level to one or more 'active low' chip Enable inputs. NOTE: Address and enable inputs must be driven with TTL logic levels during programming and verification.
c. Increase $\mathrm{V}_{c c}$ from nominal to $\mathrm{V}_{\mathrm{ccP}}\left(10.5 \pm 0.5 \mathrm{~V}\right.$ ) with a slew rate limit of $\mathrm{I}_{\mathrm{RR}}(1.0$ to $10.0 \mathrm{~V} / \mu \mathrm{s})$. Since $\mathrm{V}_{\mathrm{cc}}$ is the source of the current required to program the fuse as well as the $\mathrm{I}_{\mathrm{cc}}$ for the device at the programming voltage, it must be capable of supplying 750 mA at 11.0 volts.
d. Select the output where a logical high is desired by raising that output voltage to $\mathrm{V}_{\mathrm{OP}}(10.5 \pm 0.5 \mathrm{~V})$. Limit the slew rate to $\mathrm{I}_{\mathrm{RR}}(1.0$ to $10.0 \mathrm{~V} / \mu \mathrm{s})$. This voltage change may occur simultaneously with the $\mathrm{V}_{\mathrm{CC}}$ increase to $\mathrm{V}_{\mathrm{ccp}}$, but must not precede it. It is critical that only one output at a time be programmed since the internal circuits can only supply programming current to one bit at a time. Outputs not being programmed must be left open or connected to a high impedance source of $20 \mathrm{k} \Omega$ minimum (remember that the outputs of the device are disabled at this time).
e. Enable the device by taking the chip Enable(s) to a low level. This is done with a pulse PWE for $10 \mu \mathrm{~s}$. The $10 \mu$ s duration refers to the time that the circuit (device) is enabled. Normal input levels are used and rise and fall times are not critical.
f. Verify that the bit has been programmed by first removing the programming voltage from the output and then reducing $\mathrm{V}_{\mathrm{cc}}$ to $5.0( \pm 0.25 \mathrm{~V})$. The device must be enabled to sense the state of the outputs. During verification, the loading of the output must be within specified $\mathrm{I}_{\mathrm{OL}}$ and $\mathrm{I}_{\mathrm{OH}}$ limits.
g. If the device is not to be tested for $\mathrm{V}_{\mathrm{OH}}$ over the entire operating range subsequent to programming, the verification of Step $f$ is to be performed at a $\mathrm{V}_{\mathrm{CC}}$ level of 4.0 volts ( $\pm 0.2 \mathrm{~V}$ ). $\mathrm{V}_{\mathrm{OH}}$, during the 4 volt verification, must be at least 2.0 volts. The 4 volt $\mathrm{V}_{\mathrm{Cc}}$ verification assures minimum $\mathrm{V}_{\mathrm{OH}}$ levels over the entire operating range.
h. Repeat steps 4.12 b through 4.12 f for each bit to be programmed to a high level. If the procedure is performed on an automatic programmer, the duty cycle of $\mathrm{V}_{\mathrm{cc}}$ at the programming voltage must be limited to a maximum of 25 percent. This is necessary to minimize device junction temperatures. After all selected bits are programmed, the entire contents of the memory should be verified.
i. For class $S$ and $B$ devices, if any bit does not verify as programmed, it shall be considered a programming reject.

TABLE IVG. Programming characteristics for circuit G.

| Parameter | Symbol | Conditions | Limits 1/ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Required $\mathrm{V}_{\mathrm{Cc}}$ during programming | $V_{\text {CCP }}$ |  | 10.0 | 10.5 | 11.0 | V |
| $\mathrm{I}_{\text {cc }}$ during programming | $I_{\text {CCP }}$ | $\mathrm{V}_{\mathrm{cc}}=11 \mathrm{~V}$ |  |  | 750 | mA |
| Required output voltage for programming | Vop |  | 10.0 | 10.5 | 11.0 | V |
| Output current while programming | Iop | $\mathrm{V}_{\text {OUT }}=11 \mathrm{~V}$ |  |  | 20 | mA |
| Rate of voltage change of $\mathrm{V}_{\mathrm{CC}}$ or output | $\mathrm{I}_{\mathrm{RR}}$ |  | 1.0 |  | 10.0 | $\mathrm{V} / \mu \mathrm{s}$ |
| Programming pulse width (Enabled) | PWE |  | 9 | 10 | 11 | $\mu \mathrm{S}$ |
| Required $\mathrm{V}_{\mathrm{Cc}}$ for verification | Vccv |  | 3.8 | 4.0 | 4.2 | V |
| Maximum duty cycle for $V_{C c}$ at $V_{C C P}$ | MDC |  |  | 25 | 25 | \% |
| Address set-up time | $\mathrm{t}_{1}$ |  | 100 |  |  | ns |
| $\mathrm{V}_{\text {ccp }}$ set-up time | $\mathrm{t}_{2}$ | $\underline{2}$ | 5 |  |  | $\mu \mathrm{S}$ |
| $V_{\text {ccp }}$ hold time | $\mathrm{t}_{5}$ |  | 100 |  |  | ns |
| $V_{\text {Op }}$ set-up time | $\mathrm{t}_{3}$ |  | 100 |  |  | ns |
| Vop hold time | $\mathrm{t}_{4}$ |  | 100 |  |  | ns |

$\underline{1} / \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2/ $\mathrm{V}_{\mathrm{CCP}}$ set-up time may be greater than 0 if $\mathrm{V}_{\mathrm{CCP}}$ rises at the same rate or faster than $\mathrm{V}_{\mathrm{OP}}$.

## 5. PACKAGING

5.1 Packaging requirements. For acquisition purposes, the packaging requirements shall be as specified in the contract or order (see 6.2). When packaging of materiel is to be performed by DoD or in-house contractor personnel, these personnel need to contact the responsible packaging activity to ascertain packaging requirements. Packaging requirements are maintained by the Inventory Control Point's packaging activity within the Military Service or Defense Agency, or within the military service's system command. Packaging data retrieval is available from the managing Military Department's or Defense Agency's automated packaging files, CD-ROM products, or by contacting the responsible packaging activity.

## 6. NOTES

(This section contains information of a general or explanatory nature which may be helpful, but is not mandatory.)
6.1 Intended use. Microcircuits conforming to this specification are intended for logistic support of existing equipment.

## MIL-M-38510/208F

6.2 Acquisition requirements. Acquisition documents should specify the following:
a. Title, number, and date of the specification.
b. PIN and compliance identifier, if applicable (see 1.2).
c. Requirements for delivery of one copy of the conformance inspection data pertinent to the device inspection lot to be supplied with each shipment by the device manufacturer, if applicable.
d. Requirements for certificate of compliance, if applicable.
e. Requirements for notification of change of product or process to contracting activity in addition to notification to the qualifying activity, if applicable.
f. Requirements for failure analysis (including required test condition of method 5003 of MIL-STD-883), corrective action, and reporting of results, if applicable.
g. Requirements for product assurance options.
h. Requirements for special lead lengths, or lead forming, if applicable. Unless otherwise specified, these requirements will not apply to direct purchase by or direct shipment to the Government.
i. Requirement for programming the device, including processing option. The device may be programmed pre- or post-burn-in, if applicable.
j. Requirements for "JAN" marking.
k. Packaging Requirements (see 5.1)
6.3 Qualification. With respect to products requiring qualification, awards will be made only for products which are, at the time of award of contract, qualified for inclusion in Qualified Manufacturers List QML-38535 whether or not such products have actually been so listed by that date. The attention of the contractors is called to these requirements, and manufacturers are urged to arrange to have the products that they propose to offer to the Federal Government tested for qualification in order that they may be eligible to be awarded contracts or purchase orders for the products covered by this specification. Information pertaining to qualification of products may be obtained from DLA LAND AND MARITIME-VQ, 3990 E. Broad Street, Columbus, Ohio 43218-3990.
6.4 Superseding information. The requirements of MIL-M-38510 have been superseded to take advantage of the available Qualified Manufacturer Listing (QML) system provided by MIL-PRF-38535. Previous references to MIL-M38510 in this document have been replaced by appropriate references to MIL-PRF-38535. All technical requirements now consist of this specification and MIL-PRF-38535. The MIL-M-38510 specification sheet number and PIN have been retained to avoid adversely impacting existing government logistics systems and contractor's parts lists.
6.5 Abbreviations, symbols, and definitions. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535, MIL-HDBK-1331, and as follows:

6.6 Logistic support. Lead materials and finishes (see 3.4) are interchangeable. Unless otherwise specified, microcircuits acquired for Government logistic support will be acquired to device class B (see 1.2.2), lead material and finish C (see 3.4). Longer length leads and lead forming should not affect the part number. It is intended that spare devices for logistic support be acquired in the unprogrammed condition (see 3.8.1) and programmed by the maintenance activity, except where use quantities for devices with a specific program or pattern justify stocking of preprogrammed devices.
6.7 Substitutability. The cross-reference information below is presented for the convenience of users. Microcircuits covered by this specification will functionally replace the listed generic-industry type. Generic-industry microcircuit types may not have equivalent operational performance characteristics across military temperature ranges or reliability factors equivalent to MIL-M-38510 device types and may have slight physical variations in relation to case size. The presence of this information should not be deemed as permitting substitution of generic-industry types for MIL-M-38510 types or as a waiver of any of the provisions of MIL-PRF-38535.

| Military device type | Generic-industry Type | Circuit Designator | Fusible Links | Symbol/ FSCM no. |
| :---: | :---: | :---: | :---: | :---: |
| 01 | 7640/Harris Corporation | A | NiCr | CDWO/34371 |
| 01 | 5340-1/Monolithic Memories, Inc. | B | NiCr | CECD/50364 |
| 01 | 82S140/Signetics Corporation | C | NiCr | CDKB/18324 |
| 01 | 82S140/ e2v aerospace \& defense, inc. | C | ZVE | 0C7V7 |
| 01 | 93438/Fairchild Corporation | D | NiCr | CFJ/07263 |
| 01 | 54S475/National Semiconductor | G | TiW | CCXP/27014 |
| 02 | 7641/Harris Corporation | A | NiCr | ---- |
| 02 | 5341-1/Monolithic Memories, Inc. | B | NiCr | ---- |
| 02 | 82S141/Signetics Corporation | C | NiCr | ---- |
| 02 | 82S141/e2v aerospace \& defense, inc. | H | ZVE | 0C7V7 |
| 02 | 93448/Fairchild Corporation | D | NiCr | ---- |
| 02 | 54S474/National Semiconductor | G | TiW | ---- |
| 03 | 82S115/Signetics Corporation | C | NiCr | ---- |
| 03 | 82S115/ e2v aerospace \& defense, inc. | C | ZVE | 0C7V7 |
| 04 | 5348-1/Monolithic Memories, Inc. | B | NiCr | ---- |
| 04 | 54S473/National Semiconductor | G | TiW | ---- |
| 05 | 5349-1/Monolithic Memories, Inc. | B | NiCr | ---- |
| 05 | 29621/Raytheon Company | F | NiCr | CRP/07933 |
| 05 | 54S472/National Semiconductor | G | TiW | ---- |

6.8 Change from previous issue. Marginal notations are not used in this revision to identify changes with respect to the previous issue due to the extent of the changes.

```
Custodians:
    Army - CR
    Navy - EC
    Air Force-85
    DLA - CC
Review activities:
Preparing activity:
DLA - CC
Navy - EC
Air Force - 85
DLA - CC
Review activities:
(Project 5962-2013-005)
Army - SM, MI
Navy - AS, CG, MC, SH
Air Force - 03, 19, 99
```

NOTE: The activities listed above were interested in this document as of the date of this document. Since organization and responsibilities can change, you should verify the currency of the information above using the ASSIST Online database at https://assist.dla.mil.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for EPROM category:

## Click to view products by E 2 v manufacturer:

Other Similar products are found below :
QP27C256L-120/XIA 8510204YA 8510201YA 5962-8606305YA 5962-8606306XA 5962-8606317XA 5962-8680503QA 5962-87515053A 5962-8961412MXA 5962-8981703XA M38510/20904BJA M38510/20802BJA 5962-9080308MKA 5962-8961405MYA 5962-

8961402MXA 5962-8851805LA 5962-8766107XA 5962-8764804YA 5962-8764802YA 5962-8680505QA 5962-8606310UA 59628606309XA 5962-8606304XA DS2502PU-1176+ DS2502G+U AT27C040-90PU AT27C256R-70PU AT27C4096-90JU AT27LV256A90JU QP7C271-45WC 8510203ZA 5962-87515073A AT27C512R-70JU DS2505+T\&R DS2505PT\&R DS2502+T\&R AT27LV020A-12JU-T AT27C010-70PU AT27C040-90JU DS2505P+T\&R DS2502P+T\&R AT27C040-90JU-T AT28HC256F-90JU-T AT28HC256-90JU$\underline{T} \underline{A T 27 C 010-70 J U}$ AT27C020-90JU AT27LV010A-70JU AT27C080-90PU AT27BV010-90JU AT27BV1024-90JU


[^0]:    $1 /$ Heat sinking is recommended to reduce the junction temperature.
    $\underline{2} /$ Must withstand the added $P_{D}$ due to short circuit test (e.g. los).
    3/ 16 mA for circuit $F$ devices.

[^1]:    | 10 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$. |
    | :--- | :--- |

