## MILITARY SPECIFICATION

MICROCIRCUITS, DIGITAL, CMOS 4096 BIT STATIC RANDOM ACCESS MEMORY (RAM) MONOLITHIC SILICON

Inactive for new design after 24 July 1995.
This specification is approved for use by all Departments and Agencies of the Department of Defense.

The requirements for acquiring the product herein shall consist of this specification sheet and MIL-PRF-38535.

## 1. SCOPE

1.1 Scope. This specification covers the detail requirements for monolithic silicon, CMOS static, 4096-bit random access memories. Two product assurance classes and a choice of case outlines and lead finishes are provided for each type and are reflected in the complete part number. For this product, the requirements of MIL-M-38510 have been superseded by MIL-PRF-38535, (see 6.4).
1.2 Part or Identifying Number (PIN). The PIN is in accordance with MIL-PRF-38535, and as specified herein.
1.2.1 Device type. The device type is as follows:


1/ $T_{C}=T_{A}$ at test time equals zero. "Instant-on" is defined as all functional characteristics guaranteed at all temperatures 50 ms after power is applied.

Comments, suggestions, or questions on this document should be addressed to: Commander, Defense Supply Center Columbus, ATTN: DSCC-VAS, P. O. Box 3990, Columbus, OH 43218-3990, or emailed to bipolar@dscc.dla.mil. Since contact information can change, you may want to verify the currency of this address information using the ASSIST Online database at http://assist.daps.dla.mil.
1.3 Absolute maximum ratings.

| Voltage on any pin with respect to ground 2 | -0.5 V dc to +7.0 V |
| :---: | :---: |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) | 1.0 mW |
| Lead temperature (soldering, 5 seconds) | $+270^{\circ} \mathrm{C}$ |
| Maximum junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) $\underline{3 /}$ | $+150^{\circ} \mathrm{C}$ |
| Thermal resistance, junction-to-case ( $\theta \mathrm{Jc}$ ) |  |
| Cases V, Y and 3 | (See MIL-STD-1835) |
| Case X. | $55^{\circ} \mathrm{C} / \mathrm{W} 4 /$ |
| Maximum dc output current | 20 mA |

### 1.4 Recommended operating conditions.

Supply voltage range $\left(\mathrm{V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{Ss}}\right)$
4.5 V dc to 5.5 V dc

High level input voltage $\left(\mathrm{V}_{\mathrm{IH}}\right)$ (all inputs)
2.0 V dc to 6.0 V dc (device 01, 02)

High level input voltage ( $\mathrm{V}_{\mathrm{IH}}$ ) (all inputs).......................... 2.0 V dc to $\mathrm{V}_{\mathrm{CC}}$ (device 03, 04)
Low level input voltage ( $\mathrm{V}_{\mathrm{IL}}$ ) (all inputs)........................... -3.0 V dc to +0.8 V dc
Operating case temperature ( $\mathrm{T}_{\mathrm{C}}$ ) ................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

| Operating Condition | DeviceType 01 |  |  | Device <br> Type 02 |  |  | Device <br> Type 03 |  |  | Device Type 04 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Units | Min | Max | Units | Min | Max | Units | Min | Max | Units |
| Read Cycle <br> Time ( $\mathrm{t}_{\text {AvaV }}$ ) | 35 |  | ns | 35 |  | ns | 55 |  | ns | 55 |  | ns |
| Address access time (tavav) |  | 35 | ns |  | 35 | ns |  | 55 | ns |  | 55 | ns |
| Chip select access time ( $\mathrm{t}_{\text {eLov }}$ ) |  | 35 | ns |  | 35 | ns |  | 55 | ns |  | $\begin{aligned} & \hline 65 \\ & 8 / \\ & \hline \end{aligned}$ | ns |
| Output hold time from address change ( $\mathrm{t}_{\mathrm{A} V \mathrm{Q}} \mathrm{X}$ ) | 5 |  | ns | 0 |  | ns | 5 |  | ns | 5 |  | ns |
| Chip select to output in low Z (teLaL) 5 / 6/ | 5 |  | ns | 10 |  | ns | 5 |  | ns | 10 |  | ns |
| Chip deselect to output in high Z (t EHOZ ) 5/ 6/ | 0 | 30 | ns | 0 | 20 | ns | 0 | 30 | ns | 0 | 20 | ns |
| Chip select to power up time (teLpu) | 0 |  | ns | 0 |  | ns | 0 |  | ns | 0 |  | ns |
| Chip deselect to power down time ( $\mathrm{t}_{\text {EHPD }}$ ) |  | 20 | ns |  | 30 | ns |  | 20 | ns |  | 30 | ns |
| Write cycle time ( $\mathrm{t}_{\text {Avav }}$ ) | 35 |  | ns | 35 |  | ns | 55 |  | ns | 55 |  | ns |
| Pulse width, chip select to end of write (teLwh) II | 35 |  | ns | 30 |  | ns | 45 |  | ns | 50 |  | ns |
| Address valid to end of write ( $\mathrm{t}_{\text {Alwh }}$ ) | 35 |  | ns | 30 |  | ns | 45 |  | ns | 50 |  | ns |
| Pulse width, write ( twLwH ) | 20 |  | ns | 30 |  | ns | 25 |  | ns | 40 |  | ns |
| Data valid to end of write ( $\mathrm{t}_{\mathrm{DvwH}}$ ) | 20 |  | ns | 20 |  | ns | 25 |  | ns | 20 |  | ns |
| Address set up to write start ( $\mathrm{t}_{\text {AlwL }}$ ) | 0 |  | ns | 0 |  | ns | 0 |  | ns | 0 |  | ns |
| Write recovery time ( $\mathrm{t}_{\text {whax }}$ ) | 0 |  | ns | 5 |  | ns | 10 |  | ns | 5 |  | ns |
| Data hold from write end (twhox) | 10 |  | ns | 0 |  | ns | 10 |  | ns | 0 |  | ns |
| Write enabled to output in high Z (twLoz) 6/ | 0 | 20 | ns | 0 | 10 | ns | 0 | 25 | ns | 0 | 20 | ns |
| Output active from end of write (twhax) 6/ 7/ | 0 |  | ns | 0 |  | ns | 0 |  | ns | 0 |  | ns |

2/ Under absolute maximum ratings, the voltage values are with respect to the most negative supply voltage, $\mathrm{V}_{\text {ss. }}$. Throughout the remainder of this specification, the voltage values are with respect to $\mathrm{V}_{\text {ss }}$.
3/ Maximum junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) may be increased to $175^{\circ} \mathrm{C}$ during the burn in and steady state life test.
4/ When a thermal resistance value is included in MIL-STD-1835, it will supersede the value stated herein.
5/ At any given temperature and voltage condition, $\mathrm{t}_{\text {ELQL }}$ maximum is less than $\mathrm{t}_{\text {EHQz }}$ minimum both for a given device and from device to device.
6/ Tansition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with specified loading.
7/ The internal write time of the memory is defined by the overlap of $\overline{\mathrm{CS}}$ low and $\overline{\mathrm{WE}}$ low. Both signals must be low to initiate a write and either signal can terminate a write by going high. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.
8/ Chip deselected less than 55 ns prior to selection.

### 2.0 APPLICABLE DOCUMENTS

2.1 General. The documents listed in this section are specified in sections 3,4 , or 5 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they must meet all specified requirements of documents cited in sections 3,4 , or 5 of this specification, whether or not they are listed.

### 2.2 Government documents.

2.2.1 Specifications and standards. The following specifications and standards form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATIONS

MIL-PRF-38535 - Integrated Circuits (Microcircuits) Manufacturing, General Specification for.

## DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883 | - | Test Method Standard for Microelectronics. |
| :--- | :--- | :--- |
| MIL-STD-1835 | - $\quad$ Interface Standard Electronic Component Case Outlines |  |

(Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)
2.3 Order of precedence. In the event of a conflict between the text of this specification and the references cited herein, the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 Qualification. Microcircuits furnished under this specification shall be products that are manufactured by a manufacturer authorized by the qualifying activity for listing on the applicable qualified manufacturers list before contract award (see 4.2 and 6.3).
3.2 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
3.3 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein.
3.3.1 Terminal connections. The terminal connections shall be as specified on figure 2.
3.3.2 Functional block diagram. The functional block diagram shall be as specified on figure 3 .
3.3.3 Functional tests. The functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be submitted to the qualifying activity for approval.
3.3.4 Truth tables. The truth table shall be as specified on figure 4.
3.3.5 Case outlines. The case outlines shall be as specified in 1.2.3.

## MIL-M-38510/289A

3.4 Lead material and finish. The lead material and finish shall be in accordance with MIL-PRF-38535 (see 6.6).
3.5 Electrical performance characteristics. Unless otherwise specified, the electrical performance characteristics are as specified in table I, and apply over the full recommended case operating temperature range.
3.6 Electrical test requirements. The electrical test requirements for each device class shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table III.
3.7 Marking. Marking shall be in accordance with MIL-PRF-38535.
3.8 Microcircuit group assignment. The devices covered by this specification shall be in microcircuit group number 41 (see MIL-PRF-38535, appendix A).

## 4. VERIFICATION

4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit, or function as described herein.
4.2 Qualification inspection. Qualification inspection shall be in accordance with MIL-PRF-38535.
4.3 Screening. Screening shall be in accordance with MIL-PRF-38535, and shall be conducted prior to qualification, and conformance inspection. The following additional criteria shall apply:
a. A cell bit stress test may be used for the special electrical screen test of method 5004 . The cell bit stress test shall be conducted per table III test number 42 for device types 01, 03, and test number 54 for device types 02 and 04 . The functional test shall be the checkerboard / checkboard algorithm of the appendix. This test shall be performed once at the first high temperature $\left(125^{\circ} \mathrm{C}\right)$ functional test only.
b. The burn-in test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document control by the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
c. Interim and final electrical tests shall be as specified in table II, except interim electrical tests prior to burnin are optional at the discretion of the manufacturer.
d. Additional screening for space level product shall be as specified in MIL-PRF-38535.

TABLE I. Electrical performance characteristics.

| Test | Symbol | Conditions 1/ $\underline{2 / 3}$ / | Device | Limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| Low level input leakage current (all input pins) | ILL | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \\ & \hline \end{aligned}$ | All |  | -10 | $\mu \mathrm{A}$ |
| High level input leakage current (all input pins) | $\mathrm{I}_{\mathrm{H}}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | All |  | 10 | $\mu \mathrm{A}$ |
| Output leakage current | ILO | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=\mathrm{GND} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | All |  | $\pm 50$ | $\mu \mathrm{A}$ |
| Power supply current | Icc | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}, \text { outputs open } \end{aligned}$ | 01,02 |  | 110 | mA |
|  |  |  | 03,04 |  | 140 | mA |
| Standby current | $I_{\text {SB }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \mathrm{CS}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | 01,02 |  | 10 | mA |
|  |  |  | 03 |  | 25 | mA |
|  |  |  | 04 |  | 30 | mA |
| Output low voltage | VoL | $\begin{array}{ll} \hline \mathrm{loL}=12.0 \mathrm{~mA} & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \hline \end{array}$ | 01,03 |  | 0.4 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ | 02,04 |  | 0.4 | V |
| Output high voltage | $\mathrm{V}_{\text {OH }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OH}}=-4.0 \mathrm{~mA} \end{aligned}$ | All | 2.4 |  | V |
| Output short circuit current 4/, 5/ | los | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{GND}$ | All |  | -350 | mA |
| Input capacitance | $\mathrm{CIN}_{\text {IN }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{aligned}$ | All |  | 5 | pF |
| Output capacitance | C0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{aligned}$ | All |  | 7 | pF |
| Peak power on $\underline{5} /$ | Ipo | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, $\mathrm{CS}=2.4 \mathrm{~V}$ | All |  | 10 | mA |
| Read cycle time 2/ | $t_{\text {avav }}$ | See table III and figure 5 | 01,02 | 35 |  | ns |
|  |  |  | 03,04 | 55 |  | ns |
| Address access time | $t_{\text {AVQV }}$ |  | 01,02 |  | 35 | ns |
|  |  |  | 03,04 |  | 55 | ns |
| Chip select access time 3/ | telav |  | 01,02 |  | 35 | ns |
|  |  |  | 03 |  | 55 | ns |
|  |  |  | 04 6/ |  | 65 | ns |
| Chip select to output in low Z 5/ 7 l | teLQx |  | 01,03 | 5 |  | ns |
|  |  |  | 02,04 | 10 |  | ns |
| Chip deselect to output in high Z 5/ 7/ | tehQz |  | 01,03 | 0 | 30 | ns |
|  |  |  | 02,04 | 0 | 20 | ns |
| Output hold from address change | $\mathrm{t}_{\mathrm{AVQX}}$ |  | 01,03,04 | 5 |  | ns |
|  |  |  | 02 | 0 |  | ns |
| Chip select to power up time 5/ | teLpu |  | All | 0 |  | ns |
| Chip deselect to power down time 5/ | $\mathrm{t}_{\text {EHPD }}$ |  | 01,03 |  | 20 | ns |
|  |  |  | 02,04 |  | 30 | ns |
| Write cycle time | $\mathrm{t}_{\text {AVAV }}$ |  | 01,02 | 35 |  | ns |
|  |  |  | 03,04 | 55 |  | ns |

## See footnotes at end of table.

TABLE I. Electrical performance characteristics - Continued.

| Test | Symbol | Conditions 1/ 2/ 3/ | Device | Limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| Chip select to end of write | teLwh | See table III and figure 5 | 01 | 35 |  | ns |
|  |  |  | 02 | 30 |  | ns |
|  |  |  | 03 | 45 |  | ns |
|  |  |  | 04 | 50 |  | ns |
| Address valid to end of write | $\mathrm{t}_{\text {AVWh }}$ |  | 01 | 35 |  | ns |
|  |  |  | 02 | 30 |  | ns |
|  |  |  | 03 | 45 |  | ns |
|  |  |  | 04 | 50 |  | ns |
| Address setup time | $\mathrm{t}_{\text {AVWL }}$ |  | All | 0 |  | ns |
| Write pulse width | $\mathrm{t}_{\text {WLWH }}$ |  | 03 | 25 |  | ns |
|  |  |  | 04 | 40 |  | ns |
|  |  |  | 01 | 20 |  | ns |
|  |  |  | 02 | 30 |  | ns |
| Write recovery time | twhax |  | 01 | 0 |  | ns |
|  |  |  | 02,04 | 5 |  | ns |
|  |  |  | 03 | 10 |  | ns |
| Data valid to end of write | $t_{\text {DVW }}$ |  | 01,02,04 | 20 |  | ns |
|  |  |  | 03 | 25 |  | ns |
| Data hold time | $\mathrm{t}_{\text {WHDX }}$ |  | 01,03 | 10 |  | ns |
|  |  |  | 02,04 | 0 |  | ns |
| Write enable to output in high Z $\quad$ 7/, $\underline{5} /$ | twLQz |  | 01,04 | 0 | 20 | ns |
|  |  |  | 02 | 0 | 10 | ns |
|  |  |  | 03 | 0 | 25 | ns |
| Output active from end of write $7 /, 5 /$ | twhQx |  | All | 0 |  | ns |

1/ Output levels are tested in static state and are specified over voltage range of $\mathrm{V}_{\mathrm{cc}}$.
2/ Unless otherwise specified, the dynamic load shall be in accordance with figure 5 (load A).
3/ Complete terminal conditions are as specified in table III.
4/ Duration not to exceed 1 second.
5/ Not tested.
6/ Chip deselected for a finite time that is less than 55 ns prior to selection. (If the deselect time is 0 ns , the chip is by definition selected and access occurs according to Read Cycle No. 1.)

7/ Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage using figure 5 (load B).
4.4 Technology Conformance Inspection (TCI). Technology conformance inspection shall be in accordance with MIL-PRF-38535 and as specified herein.
4.4.1 Group A inspection. Group A inspection shall be in accordance with table III of MIL-PRF-38535 and as follows:
a. Electrical test requirements shall be in accordance with table II herein.
b. Subgroups 5 and 6 shall be omitted.
c. Subgroups 4 ( $\mathrm{C}_{\mathrm{in}}, \mathrm{C}_{0}$ measurement) shall be measured only for initial qualification and after process or design changes which may affect input and output capacitance. Capacitance shall be measured between the designated terminal and $\mathrm{V}_{\mathrm{ss}}$ at a frequency of 1 MHz and a signal amplitude not to exceed 50 mV rms. Perform $\mathrm{C}_{\mathrm{in}}$ and $\mathrm{C}_{0}$ parameter measurements to table I limits.

TABLE II. Electrical test requirements.

| MIL-PRF-38535 test requirements | Subgroups (see table III) |  |
| :---: | :---: | :---: |
|  | Class S devices 1/ | Class B <br> Devices 1/ |
| Interim electrical parameters | 2, 8 * | 2, 8 *, 10 |
| Final electrical test parameters | $1^{* *}, 2,3,7^{* *}, 8$ | $1^{* *}, 2,3,7^{* *}, 8^{*}, 10,11$ |
| Group A test requirements | 1, 2, 3, 4, 7, 8, 9, 10, 11 | 1, 2, 3, 4, 7, $8^{*}, 9,10,11$ |
| Group B end point electrical test parameters <br> when using the method 5005 QCI option. | 1, 2, 3, 7, 8, 9, 10, 11 | N/A |
| Group C end-point electrical parameters | 1, 2, 3, 7, 8, 9, 10, 11 | 2, 10 |
| Group D end-point electrical parameters | 1, 2, 3, 7, 8 | 2, 10 |

* Maximum temperature only.
** PDA applies to subgroups 1 and 7
1/ For subgroup 4, see 4.4.1c.
4.4.2 Group B inspection. Group B inspection shall be in accordance with table II of MIL-PRF-38535 and as follows.
a. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883 method 3015. The option to categorize devices as ESD sensitive without performing the test is not allowed. Device types categorized as ESD sensitive shall be further tested using method 3015 modified as follows:
(1) For use in this specification method 3015 table I pin combination number (4) shall be "input (B) to $\mathrm{V}+\mathrm{A}$ )" and combination number (5) shall be "output (B) to $V+(A)$ ".
(2) The reverse polarity procedure shall be applicable to all pin combinations.
(3) Only those device types that pass ESDS testing at 1,000 volts or greater shall be considered as conforming to the requirements of this specification.
4.4.3 Group C inspection. Group C inspection shall be in accordance with table IV of MIL-PRF-38535 and as follows:
a. End-point electrical tests shall be as specified in table II herein.
b. The steady-state life test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document control by the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
4.4.4_Group D inspection. Group D inspection shall be in accordance with table V of MIL-PRF-38535. End-point electrical parameters shall be as specified in table II herein.
4.5 Methods of Inspection. Methods of inspection shall be specified as follows:
4.5.1 Voltage and current. Unless otherwise specified, all voltages given are referenced to the microcircuit $\mathrm{V}_{\mathrm{SS}}$ terminal. Currents given are conventional and positive when flowing into the referenced terminal.
4.5.2 Life test, burn in, cool down, and electrical test procedure. When devices are measured at $25^{\circ} \mathrm{C}$ following application of the life or burn in test condition, all devices shall be cooled to $35^{\circ} \mathrm{C}$ prior to removal of bias voltages.


FIGURE 1. Case outline $X\left(18\right.$ lead, $1 / 4^{\prime \prime} \times 1 / 2{ }^{\prime \prime}$ flat package).

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |
| A | .045 | .092 | 1.14 | 2.34 |  |
| b | .015 | .019 | 0.38 | 0.48 | 5 |
| c | .003 | .007 | 0.08 | 0.18 | 5 |
| D |  | .455 |  | 11.56 | 3 |
| E | .295 | .320 | 7.49 | 8.13 |  |
| E1 | .130 | .150 | 3.3 | 3.81 |  |
| E2 | .030 |  | 0.76 |  |  |
| e | .050 BSC | 1.27 BSC | 4,6 |  |  |
| k | .005 | .018 | 0.13 | 0.46 | 9 |
| L | .250 | .370 | 6.35 | 9.40 |  |
| Q | .010 | .040 | 0.25 | 1.02 | 2 |
| S |  | .045 |  | 1.14 | 7 |
| S1 | .005 |  | 0.13 |  |  |

## NOTES:

1. Index area, A notch or A pin identification mark shall be located adjacent to pin one and shall be within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternatively, a tab (dim k) may be used to identify pin one. This tab may be located on either side as shown.
2. Dimension $Q$ shall be measured at the point of exit of the lead from the body. Dimension $Q$ shall be .0085 inch ( 0.22 mm ) minimum when lead finish $A$ is applied.
3. This dimension allows for off center lid, meniscus and glass overrun.
4. The basic pin spacing is .050 inch $(1.27 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .005$ inch ( 0.13 mm ) of its exact longitudinal position relative to pins 1 and 18.
5. All leads - increase maximum limit by .003 inch $(0.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish $A$ or $B$ is applied.
6. Sixteen spaces.
7. Applies to all four corners (leads number 1, 9, 10, and 18).
8. If this configuration is used, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
9. Optional, see note 1. If a pin 1 identification mark is used in addition to this tab, the minimum limit of dimension K does not apply.

FIGURE 1. Case outline $X\left(18\right.$ lead, $1 / 4^{\prime \prime} \times 1 / 2^{\prime \prime}$ flat package) - Continued.

| Pin Number <br> Case $\mathrm{V}, \mathrm{X}, \mathrm{Y}$, and 3 | Device Type <br> 01 and 03 |
| :---: | :---: |
| 1 | $\mathrm{~A}_{0}$ |
| 2 | $\mathrm{~A}_{1}$ |
| 3 | $\mathrm{~A}_{2}$ |
| 4 | $\mathrm{~A}_{3}$ |
| 5 | $\mathrm{~A}_{4}$ |
| 6 | $\mathrm{~A}_{5}$ |
| 7 | $\mathrm{D}_{\text {out }}$ |
| 8 | $\overline{\mathrm{WE}}$ |
| 9 | $\mathrm{~V}_{\text {SS }}$ |
| 10 | $\overline{\mathrm{CS}}$ |
| 11 | $\mathrm{D}_{\text {IN }}$ |
| 12 | $\mathrm{~A}_{11}$ |
| 13 | $\mathrm{~A}_{10}$ |
| 14 | $\mathrm{~A}_{9}$ |
| 15 | $\mathrm{~A}_{8}$ |
| 16 | $\mathrm{~A}_{7}$ |
| 17 | $\mathrm{~A}_{6}$ |
| 18 | $\mathrm{~V}_{\mathrm{CC}}$ |


| Pin Number <br> Case $\mathrm{V}, \mathrm{X}, \mathrm{Y}$, and 3 | Device Type <br> 02 and 04 |
| :---: | :---: |
| 1 | $\mathrm{~A}_{6}$ |
| 2 | $\mathrm{~A}_{5}$ |
| 3 | $\mathrm{~A}_{4}$ |
| 4 | $\mathrm{~A}_{3}$ |
| 5 | $\mathrm{~A}_{0}$ |
| 6 | $\mathrm{~A}_{1}$ |
| 7 | $\mathrm{~A}_{2}$ |
| 8 | $\overline{\mathrm{CS}}$ |
| 9 | $\mathrm{~V} \mathrm{SS}_{\mathrm{s}}$ |
| 10 | $\overline{\mathrm{WE}}$ |
| 11 | $\mathrm{I} / \mathrm{O}_{4}$ |
| 12 | $\mathrm{I} / \mathrm{O}_{3}$ |
| 13 | $\mathrm{I} / \mathrm{O}_{2}$ |
| 14 | $\mathrm{I} / \mathrm{O}_{1}$ |
| 15 | $\mathrm{~A}_{9}$ |
| 16 | $\mathrm{~A}_{8}$ |
| 17 | $\mathrm{~A}_{7}$ |
| 18 | V CC |

FIGURE 2. Terminal connections.

DEVICE TYPES 01 AND 03


DEVICE TYPES 02 AND 04


NOTE: Address numbering may vary between vendors.
FIGURE 3. Block diagrams.

Device types 01, 02, 03 and 04

| $\overline{\mathrm{CS}}$ | $\overline{\text { WE }}$ | Mode | Output | Power | I/O |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | Not selected | High Z | Stand by | High Z |
| L | L | Write | High Z | Active | $\mathrm{D}_{\text {IN }}$ |
| L | H | Read | Dout | Active | Dout |

H = High voltage level.
L = Low voltage level.
$X=$ Don't care (high or low).

FIGURE 4. Truth table.


Device types 01, 02, 03, and 04

NOTES:

1. $\mathrm{V}_{\mathrm{cc}}$ is defined in table III.
2. Load $A$ : (including probe and jig capacitance)
$\mathrm{R}_{1}=481 \Omega \pm 5 \% ; \mathrm{R}_{2}=255 \Omega \pm 5 \% ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ (device 02 and 04)
$R_{1}=329 \Omega \pm 5 \% ; R_{2}=202 \Omega \pm 5 \% ; C_{L}=30 \mathrm{pF}$ (device 01 and 03)
3. Load B : (Including probe and jig capacitance)
$\mathrm{R}_{1}=481 \Omega \pm 5 \% ; \mathrm{R}_{2}=255 \Omega \pm 5 \% ; \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (device 02 and 04)
$R_{1}=329 \Omega \pm 5 \% ; \mathrm{R}_{2}=202 \Omega \pm 5 \% ; \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (device 01 and 03)

FIGURE 5. Load circuit and timing diagram.


## WAVEFORMS

## NOTES:

1. $\overline{W E}$ is high for read cycles.
2. Device is continuously selected, $\overline{\mathrm{CS}}$ transition low.
3. Addresses valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. See table 1 for limits and complete terminal conditions.
5. Input and output timing reference levels are 1.5 volts with input pulse levels of ground to 3.0 volts.
6. $\mathrm{t}_{\mathrm{ELQX}}$ and $\mathrm{t}_{\mathrm{EHQZ}}$ are measured at $\pm 500 \mathrm{mV}$ from steady state with 5 pF load.
$\underline{\text { Read cycle waveforms and test conditions for device types 01,02, 03, and } 04}$

FIGURE 5. Load circuit and timing diagram - Continued.


## WAVEFORMS

NOTES:

1. See table I for limits and complete terminal conditions.
2. Input and output timing reference levels are 1.5 volts with input pulse levels of ground to 3.0 volts.
3. $\mathrm{t}_{\mathrm{WH}}$ ax and $\mathrm{t}_{\mathrm{wLqz}}$ are measured at $\pm 500 \mathrm{mV}$ from steady state with 5 pF load.

Write cycle waveforms and test conditions for device types 01, 02, 03, and 04

FIGURE 5. Load circuit and timing diagram - Continued.

TABLE III. Group A inspection for device types 01 and 03.
Terminal conditions (Outputs not designated are open or resistive coupled to GND or voltages; Inputs not designated are high $\geq 2.0 \mathrm{~V}$, low $\leq 0.8 \mathrm{~V}$ or open).


See footnotes at end of device types 01 and 03.

TABLE III. Group A inspection for device types 01 and 03 - Continued.
Terminal conditions (Outputs not designated are open or resistive coupled to GND or voltages; Inputs not designated are high $\geq 2.0 \mathrm{~V}$, low $\leq 0.8 \mathrm{~V}$ or open).

| Subgroup | Symbol | $\begin{array}{\|c\|} \hline \text { MIL- } \\ \hline \text { STD- } \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { Cases } \\ 3, V, X, Y \end{array}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | $\begin{array}{\|c} \hline \text { Algoritt } \\ 1 / \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} 883 \\ \text { method } \end{gathered}$ | Test no. | A0 | A1 | A2 | A3 | A4 | A5 | Dout | WE | $\mathrm{V}_{\mathrm{ss}}$ | $\overline{\mathrm{CS}}$ | $\mathrm{DiN}_{\text {IN }}$ | A11 | A10 | A9 | A8 | A7 | A6 | $\mathrm{V}_{\mathrm{cc}}$ |  |
| BIT STRESS TEST |  |  | 42 | 71 | 71 | 71 | 71 | 7 1 | 71 | 71 | 71 | GND | 71 | 71 | 71 | 71 | 7/ | 71 | 71 | 71 | 7/ | CKBD |
| $\begin{array}{c\|} \hline 7 \\ T_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{array}$ | tAVQV | Fig 5 | $\begin{aligned} & \hline 43 \\ & 44 \\ & 45 \\ & 46 \\ & 47 \\ & 48 \\ & 49 \\ & 50 \\ & 51 \\ & 52 \\ & 53 \\ & 54 \\ & \hline \end{aligned}$ |  | $\frac{8 /}{8 /}$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10} /$ <br> $\frac{11}{11 /}$ <br> $11 /$ <br> $\frac{12}{12 /}$ <br> $\frac{13}{13 /}$ | $\frac{8 /}{8 /}$ <br> $\frac{8}{9 /}$ <br> $\frac{9}{9} /$ <br> $10 /$ <br> $10 /$ <br> $11 /$ <br> $11 /$ <br> $\frac{12 /}{12 /}$ <br> $\frac{13 /}{13 /}$ | $\frac{8 /}{8 /}$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $\frac{111 /}{11 /}$ <br> $\frac{112}{} /$ <br> $\frac{12}{12 /}$ <br> $13 /$ <br> $13 /$ | $\frac{8}{9} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $\frac{10}{11 /}$ <br> $\frac{11}{11 /}$ <br> $\frac{12}{12} /$ <br> $\frac{13}{13 /}$ <br> $13 /$ | $\frac{8}{8} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10} /$ <br> $\frac{11}{11 /}$ <br> $\frac{11 /}{12 /}$ <br> $\frac{12}{12 /}$ <br> $13 /$ <br> $13 /$ | $\frac{8}{8} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $\frac{11}{11 /}$ <br> $\frac{11 / 2}{12 /}$ <br> $\frac{12}{12 /}$ <br> $\frac{13}{13 /}$ | $\begin{aligned} & \frac{8 /}{6 /} \\ & \frac{8}{9} / \\ & 9 / \\ & \frac{10}{10 /} \\ & \frac{11 /}{} / \\ & \hline 11 / \\ & \hline 12 / \\ & \hline 13 / \\ & \hline 13 / \end{aligned}$ |  | $\frac{8 /}{} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $\frac{10}{11 /}$ <br> $\frac{11 /}{12 /}$ <br> $\frac{12}{12 /}$ <br> $\frac{13}{13 /}$ | $\frac{8}{8} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $11 /$ <br> $11 /$ <br> $12 /$ <br> $12 /$ <br> $13 /$ <br> $13 /$ | $\frac{8}{8} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $\frac{11 /}{11 /}$ <br> $11 /$ <br> $12 /$ <br> $12 /$ <br> $13 /$ <br> $13 /$ | $\frac{8}{6} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10 /}$ <br> $11 /$ <br> $11 /$ <br> $12 /$ <br> $12 /$ <br> $13 /$ <br> $13 /$ | $\frac{8}{8 /}$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10 /}{10 /}$ <br> $11 /$ <br> $11 /$ <br> $12 /$ <br> $12 /$ <br> $13 /$ <br> $13 /$ | $\frac{8}{8} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10 /}{10 /}$ <br> $11 /$ <br> $11 /$ <br> $12 /$ <br> $12 /$ <br> $13 /$ <br> $13 /$ | $\begin{aligned} & \frac{8 /}{6 /} \\ & \frac{8}{9} / \\ & \frac{9}{10 /} \\ & \frac{10}{10} \\ & \frac{11 /}{11 /} \\ & \hline 12 / \\ & \hline 12 / \\ & \hline 13 / \\ & \hline \end{aligned}$ | $\frac{8}{8} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9} /$ <br> $\frac{10}{10} /$ <br> $\frac{10}{11 /}$ <br> $\frac{11 /}{12 /}$ <br> $\frac{12}{12 /}$ <br> $\frac{13}{13 /}$ | 4.5 V 5.5 V 4.5 V 5.5 V 4.5 V 5.5 V 4.5 V 5.5 V 4.5 V 5.5 V 4.5 V 5.5 V |  |
|  | tELQV1 |  | 55 | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | " | 14/ | $14 /$ | 14/ | 14/ | $14 /$ | 14/ | 14/ | 14/ | 4.5 V |  |
|  | tELQV2 |  | 56 | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | " | $\underline{14}$ | $\underline{14 /}$ | 14/ | 14/ | 14/ | $\underline{14 /}$ | $\underline{14}$ | 14/ | 5.5 V |  |
|  | tELQV1 |  | 57 | 14/ | 14/ | $14 /$ | 14/ | 14/ | 14/ | 14/ | 14/ | " | $\underline{14}$ | $\underline{14 /}$ | $\underline{14 /}$ | 14/ | 14/ | 14/ | 14/ | 14/ | 4.5 V | MAR |
|  | tELQV2 |  | 58 | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | " | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 5.5 V | MAR |
| 8 | Same tests, terminal conditions, and limits as subgroup 7 , except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 9 \\ \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{gathered}$ | tAVQV | Fig 5 | 59 60 | 15/ | 15/ | 15/ | 15/ | $\frac{15}{4}$ | 15/ | $\frac{15 /}{4}$ | 15/ | GND | $\frac{15 /}{4}$ | 15/ | $\frac{151}{4}$ | $\frac{15 /}{4}$ | 15/ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | $\frac{15 /}{4}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} \text { GALP } \\ \text { and } \end{array}$ |
|  | tELQV1 |  | $\begin{aligned} & 61 \\ & 62 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | ${ }^{\prime}$ | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tELQV2 |  | 63 | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tAVAV |  | 65 | " |  | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  |
|  | tELWH |  | $67$ | " | " | " | " | " | ${ }^{\prime}$ | ${ }^{\prime}$ | " | " | " | " | " | " | " | " | ${ }^{\prime}$ | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  |
|  | tAVWH |  | 69 70 | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tAVWL |  | 71 72 | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tWLWH |  | $\begin{aligned} & 73 \\ & 74 \\ & 74 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tWHAX |  | $\begin{aligned} & 75 \\ & 76 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  |
|  | tDVWH |  | $\begin{aligned} & 77 \\ & 78 \\ & \hline \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | "' | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |

See footnotes at end of device types 01 and 03.

TABLE III. Group A inspection for device types 01 and 03 - Continued.
Terminal conditions (Outputs not designated are open or resistive coupled to GND or voltages; Inputs not designated are high $\geq 2.0 \mathrm{~V}$, low $\leq 0.8 \mathrm{~V}$ or open).

| Subgroup | Symbol | $\begin{array}{\|c\|} \hline \text { MIL- } \\ \text { STD- } \\ 883 \\ \text { method } \end{array}$ | $\begin{gathered} \hline \text { Cases } \\ 3, V, X, Y \\ \hline \end{gathered}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | $\begin{array}{\|c} \text { Algorith } \\ 1 / \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Test no. | A0 | A1 | A2 | A3 | A4 | A5 | Dout | $\overline{\text { WE }}$ | $\mathrm{V}_{\mathrm{ss}}$ | $\overline{\mathrm{CS}}$ | $\mathrm{D}_{\text {IN }}$ | A11 | A10 | A9 | A8 | A7 | A6 | $\mathrm{V}_{\mathrm{cc}}$ |  |
| $\begin{array}{c\|} 9 \\ T_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{array}$ | tWHDX | Fig 5 | 79 80 | $\frac{15}{4}$ | $\frac{15}{4}$ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | ${ }_{\text {GND }}$ | $\frac{15 /}{4}$ | 15/ | $\frac{15}{4}$ | $\frac{15 /}{4}$ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \text { GALP } \\ \text { and } \\ \text { GALRE } \end{gathered}$ |
|  | tAVQX |  | $\begin{aligned} & 81 \\ & 82 \end{aligned}$ | " | " | " | " | " | " | " | " | " | "' | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
| 10 | Same tests, terminal conditions, and limits as subgroup 9, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

See footnotes at end of device types 01 and 03.

3/ An input preconditioning logic sequence shall be applied that results in a logic " 0 " at the output to be measured. Logic input levels during measurement shall be:

| Types 01, 03 | $\mathrm{~V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{l}_{\mathrm{oL}}$ |
| :---: | :---: | :---: | :---: |
|  | 0.8 V | 2.0 V | 12.0 mA |

4/ $\quad \mathrm{I}_{\mathrm{SB}}=10 \mathrm{~mA}$ for device type $01 ; 25 \mathrm{~mA}$ for device type 03. The device manufacturer may at his option do either test or both tests.

5/ $\mathrm{I}_{\mathrm{Cc}}=110 \mathrm{~mA}$ for device type 01, 140 mA for device type 03.
$t_{D V W H}=20 \mathrm{~ns}$ for device type 01; 25 ns for device type 03.

* The device manufacturer may at his option, do either test or both tests.

TABLE III. Group A inspection for device types 02 and 04.
Terminal conditions (Outputs not designated are open or resistive coupled to GND or voltages;
Inputs not designated are high $\geq 2.0 \mathrm{~V}$, low $\leq 0.8 \mathrm{~V}$ or open).

| Subgroup | Symbol | $\begin{array}{\|c\|} \hline \text { MIL- } \\ \text { STD- } \end{array}$ | $\begin{array}{\|c\|} \hline \text { Cases } \\ 3, V, X, Y \end{array}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | $\begin{array}{\|c\|} \hline \text { Algorith } \\ 1 / \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} 883 \\ \text { method } \end{gathered}$ | Test no. | A6 | A5 | A4 | A3 | A0 | A1 | A2 | $\overline{\mathrm{CS}}$ | $\mathrm{V}_{\text {SS }}$ | $\overline{W E}$ | I/04 | 1/03 | I/02 | I/01 | A9 | A8 | A7 | $\mathrm{V}_{\mathrm{Cc}}$ |  |
| $\begin{gathered} 1 \\ T_{C}=+25^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{V}_{\mathrm{OH}}$ | 3006 | $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \end{aligned}$ | $\underline{2} /$ | $\frac{2}{4}$ | $\frac{2}{4}$ | $\frac{2 /}{3}$ | $\frac{2}{3}$ | $\frac{2}{4}$ | $\frac{2}{3}$ | GND | GND | $3.0 \mathrm{~V}$ | $\frac{2}{3}$ | $\frac{2}{4}$ | $\frac{2 /}{4}$ | $\frac{2}{3}$ | $\frac{2}{4}$ | $\frac{2}{4}$ | $\frac{2}{4}$ | $4.5 \mathrm{~V}$ |  |
|  | $\mathrm{V}_{\text {OL }}$ | 3007 | $\begin{aligned} & 5 \\ & 6 \\ & 7 \\ & 8 \end{aligned}$ | $\underline{3 /}$ | $\underline{3 /}$ | $\underline{3 /}$ | $\underline{3 /}$ | 3/ | $\underline{3 /}$ | $\underline{3 /}$ | " |  | " | $\underline{3 /}$ | $\underline{3 /}$ | 3/ | 3/ | $\underline{3} /$ | $\underline{3 /}$ | 3/ | " ${ }^{\prime}$ |  |
|  | $\mathrm{I}_{\mathrm{H}}$ | 3010 | 9 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 | $\begin{aligned} & \hline 5.5 \mathrm{~V} \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & 5.5 \mathrm{~V} \\ & \text { GND } \end{aligned}$ | GND <br> GND <br> 5.5 V <br> GND | GND $5.5 \mathrm{~V}$ <br> GND | GND $5.5 \mathrm{~V}$ <br> GND | GND <br> " <br> " <br> 5.5 V <br> GND <br> " | GND <br> " <br> " <br> 5.5 V <br> GND <br> " | GND <br> " <br> " <br> " <br> 5.5 V <br> GND |  | GND <br> " <br> " <br> " <br> 5.5 V <br> GND | GND <br> " <br> " <br> " <br> " <br> " <br> 5.5 V <br> GND <br> 6 66 | GND <br> " <br> 6 <br> 6 <br> 6 <br> 4 <br> 6 <br> 5.5 V <br> GND <br> 6 6 | GND <br> " <br> a <br> 4 <br> 4 <br> 4 <br> 4 <br> 5.5 V <br> GND <br> 4 | GND <br> " <br> " <br> 46 4 <br> 4 <br> 4 <br> 4 <br> 6 <br> 5.5 V <br> GND | GND <br> " <br> 46 46 <br> 4 <br> " <br> 4 <br> 6 <br> 5.5 V <br> GND | GND <br> " <br> " <br> " <br> " <br> " <br> " <br> " <br> " <br> 5.5 V <br> GND | GND <br> " <br> " <br> " <br> " <br> " <br> " <br> " <br> " <br> " <br> 5.5 V | $5.5 \mathrm{~V}$ |  |
|  | IIL | 3009 | $\begin{aligned} & 25 \\ & 26 \\ & 27 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \\ & 32 \\ & 33 \\ & 34 \\ & 35 \\ & 36 \\ & 37 \\ & 38 \\ & 39 \\ & 40 \end{aligned}$ | $5.5 \text { V }$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & \text { GND } \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & \mathrm{GND} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $5.5 \mathrm{~V}$ <br> GND <br> 5.5 V | $\begin{gathered} 5.5 \mathrm{~V} \\ \text { " } \\ " \\ \text { " } \\ \text { GND } \\ 5.5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ " ، \\ " \\ " \\ \text { GND } \\ 5.5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ " \\ " \\ " \\ " \\ " \\ \text { GND } \\ 5.5 \mathrm{~V} \end{gathered}$ | 5.5 V <br> GND <br> 5.5 V |  | 5.5 V <br> GND <br> 5.5 V |  | 5.5 V <br> " <br> 6 <br> 6 <br> 6 <br> GND <br> 5.5 V $\qquad$ |  |  |  |  | 5.5 V <br> " <br> " <br> " <br> " <br> " <br> " <br> " <br> GND |  |  |
|  | $\mathrm{I}_{\text {L01 }}$ |  | $\begin{aligned} & 41 \\ & 42 \\ & 43 \\ & 44 \\ & \hline \end{aligned}$ | GND | GND | GND | GND | GND | GND | GND | $2.0 \mathrm{~V}$ |  | $2.0 \mathrm{~V}$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \hline \text { GND } \\ & 5.5 \mathrm{~V} \\ & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & 5.5 \mathrm{~V} \\ & \text { GND } \end{aligned}$ | $\begin{gathered} \text { GND } \\ \text { "" } \\ 5.5 \mathrm{~V} \\ \hline \end{gathered}$ | GND " | GND " | GND | " |  |
|  | $\mathrm{L}_{\text {L02 }}$ |  | $\begin{aligned} & 45 \\ & 46 \\ & 47 \\ & 48 \end{aligned}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ |  |  |  | $\begin{aligned} & \text { GND } \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & \mathrm{GND} \\ & 5.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & \mathrm{GND} \\ & 5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ \text { " } \\ \text { GND } \end{gathered}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | $5.5 \mathrm{~V}$ | " ${ }^{\prime}$ |  |
|  | $\mathrm{I}_{\mathrm{cc}}$ | 3005 | 49 | 2.0 V | 2.0 V | 2.0 V | 2.0 V | 2.0 V | 2.0 V | 2.0 V | 0.8 V | " | 0.8 V | GND | GND | GND | GND | 2.0 V | 2.0 V | 2.0 V | " |  |
|  | $\mathrm{I}_{\text {SB }}$ |  | $\begin{aligned} & 50 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | " | $\begin{aligned} & \text { GND } \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |

[^0]See footnotes at end of device type 02 and 04.

TABLE III. Group A inspection for device types 02 and 04 - Continued. Terminal conditions (Outputs not designated are open or resistive coupled to GND or voltages;

Inputs not designated are high $\geq 2.0 \mathrm{~V}$, low $\leq 0.8 \mathrm{~V}$ or open).

| Subgroup | Symbol | $\begin{array}{\|c\|} \hline \text { MIL- } \\ \text { STD- } \\ 883 \\ \text { method } \\ \hline \end{array}$ | $\begin{gathered} \text { Cases } \\ 3, V, X, Y \end{gathered}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | $\begin{array}{\|c} \text { Algorith } \\ 1 / \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Test no. | A6 | A5 | A4 | A3 | A0 | A1 | A2 | $\overline{\mathrm{CS}}$ | $\mathrm{V}_{\mathrm{ss}}$ | WE | 1/04 | 1/03 | 1/02 | 1/01 | A9 | A8 | A7 | $\mathrm{V}_{\mathrm{cc}}$ |  |
| $\begin{array}{\|c\|} \hline 4 \\ \hline T_{\mathrm{C}}=+25^{\circ} \mathrm{C} \\ \hline \end{array}$ | $\mathrm{C}_{\text {in }}$ | 3012 | 52 | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | 6/ | GND | 6/ |  |  |  |  | 6/ | 6/ | 6/ | GND |  |
|  | C0 | 3012 | 53 |  |  |  |  |  |  |  |  |  |  | 6/ | 6/ | 6/ | 6/ |  |  |  | GND |  |
| BIT STRESS TEST |  |  | 54 | 71 | 71 | 71 | 71 | 71 | 71 | 71 | 71 | * | 71 | 71 | 71 | 71 | 71 | 71 | 71 | 71 | 71 | CKBD |
| $\begin{array}{\|c\|} \hline 7 \\ T_{\mathrm{C}}=+25^{\circ} \mathrm{C} \\ \hline \end{array}$ | tAVQV | Fig 5 | 55 56 57 58 59 60 61 62 63 64 65 66 | $\frac{8 /}{} /$ <br> $\frac{8}{9} /$ <br> $9 /$ <br> $\frac{10}{10 /}$ <br> $\frac{10}{11 /}$ <br> $\frac{11}{} /$ <br> $12!$ <br> $12 /$ <br> $13 /$ <br> $13 /$ |  | $\begin{aligned} & \frac{8}{8 /} \\ & \frac{8}{9} / \\ & \frac{9}{9} / \\ & \frac{10}{10} / \\ & \hline \frac{11}{11 /} / \\ & \frac{12}{12} / \\ & \hline 12 / \\ & \hline 13 / \\ & \hline 13 / \end{aligned}$ |  |  |  |  |  |  |  |  |  | $\begin{aligned} & \frac{8 /}{} \\ & \frac{8 /}{9 /} \\ & 9 / \\ & \frac{9}{10 /} \\ & \frac{10 /}{11 /} \\ & \frac{11 /!}{12 /} \\ & \hline 12! \\ & \hline 13 / \\ & \hline 13 / \end{aligned}$ |  |  | $\begin{aligned} & \frac{8 /}{6 /} \\ & \frac{8}{9} / \\ & 9 / \\ & 9 / \\ & \frac{10}{10} / \\ & \hline 11 / \\ & \hline 11 / \\ & \hline 12 / \\ & \hline 12 / \end{aligned}$ | $\frac{8}{6} /$ <br> $\frac{8}{9} /$ <br> $\frac{9}{9}$ <br> $\frac{10}{10}$ <br> $\frac{10}{11}$ <br> $\frac{11}{12}$ <br> $\frac{12}{12}$ <br> $\frac{13}{13}$ <br> 1 | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tELQV1 |  | 67 | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | " | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 4.5 V |  |
|  | tELQV2 |  | 68 | 14/ | $14 /$ | 14/ | $14 /$ | $\underline{14}$ | $14 /$ | $14 /$ | 14/ |  | 14/ | $14 /$ | $\underline{14 /}$ | $14 /$ | 14/ | $14 /$ | $14 /$ | $14 /$ | 5.5 V |  |
|  | tELQV1 |  | 69 | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | " | 14/ | 14/ | 14/ | 14/ | 14/ | $14 /$ | 14/ | 14/ | 4.5 V | MAR |
|  | tELQV2 |  | 70 | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | 14/ | " | 14/ | 14/ | 14/ | 14/ | $14 /$ | $14 /$ | 14/ | $14 /$ | 5.5 V | MAR |
| 8 | Same tests, terminal conditions, and limits as subgroup 7, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 9 \\ \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{gathered}$ | tAVQV | Fig 5 | 71 72 | $\frac{15}{4}$ | $\frac{151}{4}$ | $\frac{15 /}{}$ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | $\frac{15}{4}$ | GND | $\frac{15}{15}$ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | $\frac{15 /}{4}$ | $\frac{15 /}{4}$ | $\frac{15}{4}$ | 15/ | $\frac{15}{4}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tELQV1 |  | $\begin{aligned} & 73 \\ & 74 \\ & \hline \end{aligned}$ | " | " | " | " | ${ }^{\prime}$ | ${ }^{\prime}$ | " | " | " | " | " | " | " | " | " | " | " | $4.5 \mathrm{~V}$ |  |
|  | tAVAV |  | $\begin{aligned} & 75 \\ & 76 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | 4.5 V 5.5 V |  |
|  | tWLWH |  | $\begin{aligned} & 77 \\ & 78 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tWHAX |  | $\begin{aligned} & 79 \\ & 80 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tDVWH |  | $\begin{aligned} & 81 \\ & 82 \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tELQV2 |  | $83$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tELWH |  | $\begin{aligned} & 85 \\ & 86 \end{aligned}$ | " | " | " | " | ${ }^{\prime}$ | " | ${ }^{\prime}$ | " | ${ }^{\prime}$ | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tAVWH |  | $87$ | " | " | " | " | " | " | ${ }^{\prime}$ | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |
|  | tAVWL |  | $\begin{aligned} & 89 \\ & 90 \\ & \hline \end{aligned}$ | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | " | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 5.5 \mathrm{~V} \end{aligned}$ |  |

See footnotes at end of device types 02 and 04 .

TABLE III. Group A inspection for device types 02 and 04 - Continued.
Terminal conditions (Outputs not designated are open or resistive coupled to GND or voltages;

| Subgroup | Symbol | $\begin{array}{\|l\|} \hline \text { MIL- } \\ \text { STD- } \end{array}$ | $\begin{array}{\|c\|} \hline \text { Cases } \\ 3, V, X, Y \\ \hline \end{array}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | Algori |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|c} 883 \\ \text { method } \end{array}$ | Test no. | A6 | A5 | A4 | A3 | A0 | A1 | A2 | $\overline{\mathrm{CS}}$ | $\mathrm{V}_{\mathrm{ss}}$ | $\overline{\mathrm{WE}}$ | 1/04 | 1/03 | 1/02 | I/01 | A9 | A8 | A7 | $\mathrm{V}_{\mathrm{cc}}$ |  |
| $\begin{array}{c\|} 9 \\ T_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{array}$ | tWHDX | Fig 5 | 91 | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | GND | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 4.5 V | $\begin{array}{r} \text { GAL } \\ \text { an } \\ \text { GALR } \end{array}$ |
|  | tWHDX |  | 92 | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | GND | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 5.5 V | $\begin{array}{r} \text { GALI } \\ \text { an } \\ \text { GALR } \end{array}$ |
|  | tAVQX |  | 93 | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | GND | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 4.5 V | $\begin{gathered} \text { GAL } \\ \text { ar } \\ \text { GALR } \end{gathered}$ |
|  | tAVQX |  | 94 | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | GND | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 15/ | 5.5 V | $\begin{gathered} \text { GAL } \\ \text { ar } \\ \text { GALL } \end{gathered}$ |
| 10 | Same tests, terminal conditions, and limits as subgroup 9, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## MIL-M-38510/289A

1/ See appendix for description of algorithms.
2/ An input preconditioning logic sequence shall be applied that results in a logic " 1 "at the output to be measured. Logic input levels during measurement shall be: $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V}$. Forcing current lol shall be -4.0 mA .

3/ An input preconditioning logic sequence shall be applied that results in a logic " 0 " at the output to be measured. Logic input levels during measurement shall be:

| Types 02, 04 | $\mathrm{~V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{OL}}$ |
| :--- | :--- | :--- | :--- |
|  | 0.8 V | 2.0 V | 8.0 mA |

7/ $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{V}_{\mathrm{IH}}=6.0 \mathrm{~V}$, pause time $=250 \mathrm{~ms} /$ loop max, $\overline{\mathrm{CS}}=$ high, only performed once at $125^{\circ} \mathrm{C}$, and $V_{c c}=0.7 \mathrm{~V}$ min.
tDVWH = 20 ns for device type 02; 20 ns for device type 04.
$t A V W H=30 \mathrm{~ns}$ for device type 02; 50 ns for device type 04.
24/ tAVWL $=30 \mathrm{~ns}$ for device type 02; 50 ns for device type 04 .
25/ tAVQX is 0 ns for device type 02; 5 ns for device type 04.

## 5. PACKAGING

5.1 Packaging requirements. For acquisition purposes, the packaging requirements shall be as specified in the contract or order (see 6.2). When packaging of materiel is to be performed by DoD or in-house contractor personnel, these personnel need to contact the responsible packaging activity to ascertain packaging requirements. Packaging requirements are maintained by the Inventory Control Point's packaging activity within the Military Service or Defense Agency, or within the military service's system command. Packaging data retrieval is available from the managing Military Department's or Defense Agency's automated packaging files, CD-ROM products, or by contacting the responsible packaging activity.

## 6. NOTES

(This section contains information of a general or explanatory nature that may be helpful, but it is not mandatory)
6.1 Intended use. Microcircuits conforming to this specification are intended for logistic support of existing equipment.
6.2 Acquisition requirements. The acquisition document should specify the following:
a. Title, number, and date of the specification.
b. PIN and compliance identifier, if applicable (see 1.2).
c. Requirements for delivery of one copy of the conformance inspection data pertinent to the device inspection lot to be supplied with each shipment by the device manufacturer, if applicable.
d. Requirement for certificate of compliance, if applicable.
e. Requirements for notification of change of product or process to the acquiring activity in addition to notification to the qualifying activity, if applicable.
f. Requirements for failure analysis (including required test condition of method 5003 of MIL-STD-883), corrective action and reporting of results, if applicable.
g. Requirement for product assurance options.
h. Requirements for special lead lengths or lead forming, if applicable. These requirements will not affect the part number. Unless otherwise specified, these requirements will not apply to direct purchase by, or direct shipment to the Government.
i. Requirements for "JAN" marking.
k. Packaging requirements (see 5.1).
6.3 Qualification. With respect to products requiring qualification, awards will be made only for products which are, at the time of award of contract, qualified for inclusion in Qualified Manufacturers List QML-38535 whether or not such products have actually been so listed by that date. The attention of the contractors is called to these requirements, and manufacturers are urged to arrange to have the products that they propose to offer to the Federal Government tested for qualification in order that they may be eligible to be awarded contracts or purchase orders for the products covered by this specification. Information pertaining to qualification of products may be obtained from DSCC-VQ, 3990 E. Broad Street, Columbus, Ohio 43123-1199.
6.4 Superseding information. The requirements of MIL-M-38510 have been superseded to take advantage of the available Qualified Manufacturer Listing (QML) system provided by MIL-PRF-38535. Previous references to MIL-M38510 in this document have been replaced by appropriate references to MIL-PRF-38535. All technical requirements now consist of this specification and MIL-PRF-38535. The MIL-M- 38510 specification sheet number and PIN have been retained to avoid adversely impacting existing government logistics systems and contractor's parts lists.

## MIL-M-38510/289A

6.5 Abbreviations, symbols and definitions. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331, and as follows:

6.5.1 Timing parameter abbreviations. All timing abbreviations used lower case characters with upper case character subscripts. The initial character is always $t$ and is followed by four descriptors. These characters specify two signal points arranged in a "from-to" sequence that define a timing interval. The two descriptors for each signal point specify the signal name and the signal transition. Thus the format is:

a. Signal definitions:

A = Address
$D=$ Data in
Q = Data out
W = Write enable
$\mathrm{E}=$ Chip enable
$\mathrm{O}=$ Output current
P = Supply current
b. Transition definitions:

$$
\begin{aligned}
& \text { H = Transition to high } \\
& L=\text { Transition to low } \\
& V=\text { Transition to valid } \\
& X=\text { Transition to invalid } \\
& Z=\text { Transition to off (high impedance) } \\
& U=\text { up } \\
& N=\text { Down }
\end{aligned}
$$



The example shows Write pulse setup time defined as twLen-time from Write Enable to low to Chip Enable High. $_{\text {Whe }}$
c. Timing limits. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address set up time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.
d. Waveforms:
$\left.\begin{array}{|c|c|c|}\hline \begin{array}{c}\text { WAVEFORM } \\ \text { SYMBOL }\end{array} & \text { INPUT } & \text { OUTPUT } \\ \hline & \begin{array}{c}\text { MUST BE } \\ \text { VALID }\end{array} & \begin{array}{c}\text { WILL BE } \\ \text { VALID }\end{array} \\ \hline \text { CHANGE FROM } \\ \text { H TO L }\end{array} \quad \begin{array}{c}\text { WILL CHANGE } \\ \text { FROM H TO L }\end{array}\right]$
6.6 Logistic support. Lead materials and finishes (see 3.4) are interchangeable. Unless otherwise specified, microcircuits acquired for Government logistic support will be acquired to device class B (see 1.2.2), lead material and finish A (see 3.4). Longer length leads and lead forming will not affect the part number.
6.7 Substitutability. The cross-reference information below is presented for the convenience of users.

Microcircuits covered by this specification will functionally replace the listed generic industry type. Generic industry microcircuit types may not have equivalent operational performance characteristics across military temperature ranges or reliability factors equivalent to MIL-M-38510 device types and may have slight physical variations in relation to case size. The presence of this information should not be deemed as permitting substitution of generic industry types for MIL-M-38510 types or as a waiver of any of the provisions of MIL-PRF-38535.

| Device type | Commercial type | Cage number |
| :---: | :---: | :---: |
| 01 | 7C147/Cypress Semiconductor | 65786 |
| 02 | 7C148/ Cypress Semiconductor | -------- |
| 03 | 2147/ Cypress Semiconductor | -------- |
| 04 | 2148/ Cypress Semiconductor | ----- |

6.8 Changes from previous issue. Marginal notations are not used in this revision to identify changes with respect to the previous issue due to the extent of the changes.

## A. 1 SCOPE

A.1.1 Scope Functional algorithms are test patterns which define the exact sequence of the tests used to verify proper operation of a random access memory (RAM). Each algorithm serves a specified purpose for the testing of the device. This Appendix is a mandatory part of the specification. The information contained herein is intended for compliance.

## A. 2 FUNCTIONAL PATTERNS.

## A.2.1 Pattern 1.

## CKBD

a. Write a checkerboard pattern into memory ( 0 in address 0 ) from address 0 to N .
b. When the $\overline{\mathrm{CS}}$ off test is performed, attempt to write the complement pattern into cell memory with the device not selected.
c. Read checkerboard pattern in the memory.

## A.2.2 Pattern 2.

$\overline{\text { CKBD . Same as CKBD only with data complemented. }}$

## A.2.3 Pattern 3.

MARCH
a. Write test word into every location.
b. The addressing is then scanned from location " 0 " to location " N ".
c. At each address, the test word is read and a complemented test word is written back into the same location.
d . The addressing is then scanned in reverse from location " N " to location " O ".
e. At each address, the complemented test word is read and the test word is written back in.

## A.2.4 Pattern 4.

GALPAT. This program will test all bits in the array. The addressing and interaction between bits for ac performance. The memory is initialized by writing a field of " 1 " and then a field of " 0 " into the cell memory.
a. Write a " 1 " in word location 0 (reference location).
b. Word 0 is read.
c. Word 1 is read.
d. Word 0 is read.
e. Word 2 is read.
f. Word 0 is read.
g. The reading procedure continues back and forth between word 0 and the next higher number word until word $4095(01,03)$ or $1023(02,04)$ is reached. Then increment to the next word which becomes the reference location and then step a through g again until all the words in the memory are used at least once as a reference.

## A.2.5 Pattern 5.

Diagonal GALRESH (with row column ping pong read GG II). This pattern will test all bits in the array for writing interaction for switching performance.
a. Initialize the memory by writing a field of 0's.
b. Perform the following read write sequence moving the test bit along the diagonal of the memory; and reading only the row and column of the test bit in ping pong fashion:

$$
R O=\text { read " } 0 \text { " WI = Write " } 1 \text { " etc. }
$$

BACKGROUND BIT TEST BIT

| STEP |  |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |  |
|  | RO |  | RO |  | RO |  | RO |  |  |
| RO |  | WI |  | RI |  | WO |  | RO |  |

c. Reinitialize the memory by writing a field of 1's.
d. Perform the following read write sequence moving the test bit along the diagonal of the memory; and reading only the row and column of the test bit in ping pong fashion:

|  | STEP |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| BACKGROUND BIT |  | RI |  | RI |  | RI |  | RI |  |
| TEST BIT | RI |  | WO |  | RO |  | WI |  | RI |

## Custodians:

| Army - CR | Preparing activity: |
| :--- | :--- |
| Navy - EC | DLA - CC |
| Air Force - 11 |  |
| DLA - CC |  |

Review activities:
(Project 5962-2005-052)
Army - MI, SM
Navy - AS, CG, MC, SH, TD
Air Force - 03, 19, 99

NOTE: The activities listed above were interested in this document as of the date of this document. Since organizations and responsibilities can change, you should verify the currency of the information above using the ASSIST Online database at http://assist.daps.dla.mil .

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for SRAM category:

## Click to view products by E 2 v manufacturer:

Other Similar products are found below :
5962-8855206XA CY6116A-35DMB CY7C128A-45DMB CY7C1461KV33-133AXI CY7C199-45LMB CYDM128B16-55BVXIT GS8161Z36DD-200I GS88237CB-200I R1QDA7236ABB-20IB0 RMLV0408EGSB-4S2\#AA0 IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN 515712X IS62WV51216EBLL45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 47L16-E/SN IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KV33-100BZXI CY7C1373KV33-100AXC CY7C1381KVE33-133AXI CY7C4042KV13-933FCXC 8602501XA 5962-3829425MUA 5962-8855206YA 5962-8866201XA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866207NA 5962-8866208UA 5962-8872502XA 5962-8959836MZA 5962-8959841MZA 5962-9062007MXA 5962-9161705MXA N08L63W2AB7I 7130LA100PDG GS81284Z36B-250I M38510/28902BVA IS62WV12816ALL-70BLI 59628971203XA 5962-8971202ZA


[^0]:    | 2 | Same tests, terminal conditions, and limits as subgroup 1, except $\mathrm{T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
    | :---: | :--- |
    | 3 | Same tests, terminal conditions, and limits as subgroup 1, except $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ |

