

=

=

100 V

9 A

110

240 mΩ

## Normally – OFF Silicon Carbide **Junction Transistor**

#### Features

- 210°C maximum operating temperature
- Gate Oxide Free SiC Switch
- Exceptional Safe Operating Area
- Excellent Gain Linearity
- Compatible with 5 V TTL Gate Drive
- Temperature Independent Switching Performance
- Low Output Capacitance
- Positive Temperature Coefficient of R<sub>DS,ON</sub>
- Suitable for Connecting an Anti-parallel Diode

#### **Advantages**

- · Compatible with Si MOSFET/IGBT Gate Drive ICs
- > 20 µs Short-Circuit Withstand Capability
- Lowest-in-class Conduction Losses
- High Circuit Efficiency
- Minimal Input Signal Distortion
- High Amplifier Bandwidth

## Package



 $V_{DS}$ 

R<sub>DS(ON)</sub>

 $I_{D}$  (Tc = 25°C) =

 $h_{FE(Tc = 25^{\circ}C)} =$ 

**TO-46** 

#### Applications

- Down Hole Oil Drilling
- Geothermal Instrumentation
- Solenoid Actuators
- General Purpose High-Temperature Switching
- Amplifiers
- Solar Inverters
- Switched-Mode Power Supply (SMPS)
- Power Factor Correction (PFC)

## **Table of Contents**

| Section I: Absolute Maximum Ratings1             |  |
|--------------------------------------------------|--|
| Section II: Static Electrical Characteristics2   |  |
| Section III: Dynamic Electrical Characteristics2 |  |
| Section IV: Figures                              |  |
| Section V: Driving the GA05JT01-467              |  |
| Section VI: Package Dimensions                   |  |
| Section VII: SPICE Model Parameters 11           |  |

#### Section I: Absolute Maximum Ratings

| Parameter                         | Symbol           | Conditions                                                                          | Value                                       | Unit | Notes   |
|-----------------------------------|------------------|-------------------------------------------------------------------------------------|---------------------------------------------|------|---------|
| Drain – Source Voltage            | V <sub>DS</sub>  | $V_{GS} = 0 V$                                                                      | 100                                         | V    |         |
| Continuous Drain Current          | Ι <sub>D</sub>   | $T_J = 210^{\circ}C, T_C = 25^{\circ}C$                                             | 5.8                                         | А    |         |
| Continuous Gate Current           | I <sub>GM</sub>  |                                                                                     | 0.5                                         | А    |         |
| Turn-Off Safe Operating Area      | RBSOA            | $T_{VJ}$ = 210°C, I <sub>G</sub> = 0.5 A,<br>Clamped Inductive Load                 | $I_{D,max} = 9$<br>@ $V_{DS} \le V_{DSmax}$ | А    | Fig. 18 |
| Short Circuit Safe Operating Area | SCSOA            | $T_{VJ}$ = 210°C, I <sub>G</sub> = 0.5 A, V <sub>DS</sub> = 70 V,<br>Non Repetitive | >20                                         | μs   |         |
| Reverse Gate – Source Voltage     | V <sub>SG</sub>  | •                                                                                   | 30                                          | V    |         |
| Reverse Drain – Source Voltage    | V <sub>SD</sub>  |                                                                                     | 25                                          | V    |         |
| Power Dissipation                 | P <sub>tot</sub> | $T_{\rm J} = 210^{\circ}$ C, $T_{\rm C} = 25^{\circ}$ C                             | 20                                          | W    | Fig. 16 |
| Operating and Storage Temperature | T <sub>stg</sub> |                                                                                     | -55 to 210                                  | °C   |         |

#### **Section II: Static Electrical Characteristics**

| Parameter                           | Symbol              | Conditions                                                                                                                                                                                                                                                                                    | Value |                          |                    | Unit | Notes   |
|-------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------|--------------------|------|---------|
| Farameter Sy                        |                     | mbol Conditions                                                                                                                                                                                                                                                                               |       | Typical                  | Max.               |      |         |
| A: On State                         |                     |                                                                                                                                                                                                                                                                                               |       |                          |                    |      |         |
| Drain – Source On Resistance        | R <sub>DS(ON)</sub> | $ \begin{split} I_D &= 5 \text{ A}, \ T_j = 25 \ ^\circ\text{C} \\ I_D &= 5 \text{ A}, \ T_j = 125 \ ^\circ\text{C} \\ I_D &= 5 \text{ A}, \ T_j = 125 \ ^\circ\text{C} \\ I_D &= 5 \text{ A}, \ T_j = 175 \ ^\circ\text{C} \\ I_D &= 5 \text{ A}, \ T_j = 210 \ ^\circ\text{C} \end{split} $ |       | 240<br>368<br>455<br>580 |                    | mΩ   | Fig. 5  |
| Gate – Source Saturation Voltage    | V <sub>GS,sat</sub> | $    I_D = 5 \text{ A}, \ I_D/I_G = 40, \ T_j = 25 \ ^\circ\text{C} \\    I_D = 5 \text{ A}, \ I_D/I_G = 30, \ T_j = 175 \ ^\circ\text{C} $                                                                                                                                                   |       | 3.45<br>3.22             |                    | V    | Fig. 7  |
| DC Current Gain                     | h <sub>FE</sub>     | $ \begin{array}{l} V_{DS}=5 \; V, \; I_{D}=5 \; A, \; T_{j}=25 \; ^{\circ} C \\ V_{DS}=5 \; V, \; I_{D}=5 \; A, \; T_{j}=125 \; ^{\circ} C \\ V_{DS}=5 \; V, \; I_{D}=5 \; A, \; T_{j}=175 \; ^{\circ} C \\ V_{DS}=5 \; V, \; I_{D}=5 \; A, \; T_{j}=210 \; ^{\circ} C \end{array} $          |       | 113<br>79<br>72<br>70    |                    | -    | Fig. 5  |
| B: Off State                        |                     |                                                                                                                                                                                                                                                                                               |       |                          |                    |      |         |
| Drain Leakage Current               | I <sub>DSS</sub>    | $ \begin{array}{l} V_{R} = 100 \; V, \; V_{GS} = 0 \; V, \; T_{j} = 25 \; ^{\circ}\text{C} \\ V_{R} = 100 \; V, \; V_{GS} = 0 \; V, \; T_{j} = 125 \; ^{\circ}\text{C} \\ V_{R} = 100 \; V, \; V_{GS} = 0 \; V, \; T_{j} = 210 \; ^{\circ}\text{C} \end{array} $                              |       | 10<br>50<br>100          | 100<br>500<br>1000 | μA   | Fig. 6  |
| Gate Leakage Current                | I <sub>SG</sub>     | V <sub>SG</sub> = 20 V, T <sub>j</sub> = 25 °C                                                                                                                                                                                                                                                |       | 20                       |                    | nA   |         |
| C: Thermal                          |                     |                                                                                                                                                                                                                                                                                               |       |                          |                    |      |         |
| Thermal resistance, junction - case | $R_{thJC}$          | Assumes thermal conduction through<br>baseplate only actual value may be lower                                                                                                                                                                                                                |       | 9.86                     |                    | °C/W | Fig. 19 |

### Section III: Dynamic Electrical Characteristics

| Deremeter                                       | Symphol                            | Conditions                                                                                                    |      | Value   |      | 11   | Netes  |
|-------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------|------|---------|------|------|--------|
| Parameter                                       | Symbol                             | Conditions                                                                                                    | Min. | Typical | Max. | Unit | Notes  |
| A: Capacitance and Gate Charg                   | е                                  |                                                                                                               |      |         |      |      |        |
| Input Capacitance                               | Ciss                               | V <sub>GS</sub> = 0 V, V <sub>D</sub> = 100 V, <i>f</i> = 1 MHz                                               |      | 547     |      | pF   | Fig. 7 |
| Reverse Transfer/Output Capacitance             | C <sub>rss</sub> /C <sub>oss</sub> | V <sub>D</sub> = 100 V, <i>f</i> = 1 MHz                                                                      |      | 45      |      | pF   | Fig. 7 |
| Output Capacitance Stored Energy                | Eoss                               | V <sub>GS</sub> = 0 V, V <sub>D</sub> = 100 V, <i>f</i> = 1 MHz                                               |      | 0.2     |      | μJ   | Fig. 8 |
| Effective Output Capacitance, time related      | C <sub>oss,tr</sub>                | $I_{\text{D}}$ = constant, $V_{\text{GS}}$ = 0 V, $V_{\text{DS}}$ = 070 V                                     |      | 83      |      | pF   |        |
| Effective Output Capacitance,<br>energy related | $C_{\text{oss,er}}$                | $V_{GS} = 0 \text{ V}, \text{ V}_{DS} = 070 \text{ V}$                                                        |      | 67      |      | pF   |        |
| Gate-Source Charge                              | Q <sub>GS</sub>                    | V <sub>GS</sub> = -53 V                                                                                       |      | 3.7     |      | nC   |        |
| Gate-Drain Charge                               | $Q_{GD}$                           | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 070 V                                                                |      | 5.8     |      | nC   |        |
| Gate Charge - Total                             | $Q_G$                              |                                                                                                               |      | 9.5     |      | nC   |        |
| B: Switching <sup>1</sup>                       |                                    |                                                                                                               |      |         |      |      |        |
| Internal Gate Resistance – zero bias            | R <sub>G(INT-ZERO)</sub>           | <i>f</i> = 1 MHz, V <sub>AC</sub> = 50 mV, V <sub>DS</sub> = V <sub>GS</sub> = 0 V<br>T <sub>i</sub> = 210 °C | ,    | 14.5    |      | Ω    |        |

| Internal Gate Resistance – zero bias | $R_{G(INT-ZERO)}$      | $T = 1 \text{ MHz}, V_{AC} = 50 \text{ mV}, V_{DS} = V_{GS} = 0 \text{ V},$<br>$T_i = 210 ^{\circ}\text{C}$ | 14.5 | Ω              |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|------|----------------|
| Internal Gate Resistance – ON        | R <sub>G(INT-ON)</sub> | $V_{GS} > 2.5 \text{ V}, V_{DS} = 0 \text{ V}, T_j = 210 ^{\circ}\text{C}$                                  | 0.37 | Ω              |
| Turn On Delay Time                   | t <sub>d(on)</sub>     | T <sub>i</sub> = 25 °C, V <sub>DS</sub> = 70 V,                                                             | 8.0  | ns             |
| Fall Time, V <sub>DS</sub>           | t <sub>f</sub>         | $I_D = 5 \text{ A}$ , Resistive Load                                                                        | 7.4  | ns Fig. 11, 13 |
| Turn Off Delay Time                  | t <sub>d(off)</sub>    | Refer to Section V: for additional driving                                                                  | 14.0 | ns             |
| Rise Time, V <sub>DS</sub>           | tr                     | information                                                                                                 | 4.2  | ns Fig. 12, 14 |
| Turn On Delay Time                   | t <sub>d(on)</sub>     | T <sub>i</sub> = 210 °C, V <sub>DS</sub> = 70 V,                                                            | 8.0  | ns             |
| Fall Time, V <sub>DS</sub>           | t <sub>f</sub>         | $I_D = 5 \text{ A}$ , Resistive Load                                                                        | 7.8  | ns Fig. 11     |
| Turn Off Delay Time                  | t <sub>d(off)</sub>    | Refer to Section V: for additional driving                                                                  | 28.0 | ns             |
| Rise Time, V <sub>DS</sub>           | tr                     | information                                                                                                 | 2.3  | ns Fig. 12     |
| Turn-On Energy Per Pulse             | Eon                    | T 0500 V/ 50 V/                                                                                             | 3.6  | μJ Fig. 11, 13 |
| Turn-Off Energy Per Pulse            | E <sub>off</sub>       | $T_{j} = 25 ^{\circ}C, V_{DS} = 70 V,$<br>$-I_{D} = 5 A, Inductive Load$                                    | 0.4  | µJ Fig. 12, 14 |
| Total Switching Energy               | E <sub>tot</sub>       | $-I_D = 5 \text{ A}, \text{ inductive Load}$                                                                | 4.0  | μJ             |
| Turn-On Energy Per Pulse             | Eon                    | T 040 00 14 70 14                                                                                           | 3.6  | μJ Fig. 11     |
| Turn-Off Energy Per Pulse            | E <sub>off</sub>       | $T_{j} = 210 ^{\circ}C, V_{DS} = 70 ^{\circ}V,$<br>$-I_{D} = 5 ^{\circ}A.$ Inductive Load                   | 0.5  | µJ Fig. 12     |
| Total Switching Energy               | Etot                   | $m_D = 5 \text{ A}, \text{ inductive Load}$                                                                 | 4.1  | Lu             |

 $^{\rm 1}$  – All times are relative to the Drain-Source Voltage  $V_{\rm DS}$ 

Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/ Dec 2014 Pg 2 of 10

# 

## GA05JT01-46

**Section IV: Figures** 









Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/ Dec 2014 Pg 3 of 10



Figure 7: Typical Gate – Source Saturation Voltage





Figure 9: Input, Output, and Reverse Transfer Capacitance





Figure 8: Typical Blocking Characteristics





Figure 12: Typical Turn Off Energy Losses and Switching Times vs. Temperature

Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/ Dec 2014 Pg 4 of 10

## GA05JT01-46



Figure 13: Typical Turn On Energy Losses and Switching Times vs. Drain Current











Figure 14: Typical Turn Off Energy Losses and Switching Times vs. Drain Current







<sup>2</sup> - Representative values based on device conduction and switching loss. Actual losses will depend on gate drive conditions, device load, and circuit topology.

Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/ Dec 2014 Pg 5 of 10

## GeneSiC SEMICONDUCTOR

## GA05JT01-46



Figure 19: Transient Thermal Impedance



Figure 20: Drain Current Derating vs. Pulse Width



#### Section V: Driving the GA05JT01-46

The GA05JT01-46 is a current controlled SiC transistor which requires a positive gate current for turn-on and to remain in on-state. It may be driven by different drive topologies depending on the intended application.

| Drive Topology               | Gate Drive Power<br>Consumption | Switching<br>Frequency |
|------------------------------|---------------------------------|------------------------|
| Simple TTL                   | High                            | Low                    |
| Constant Current             | Medium                          | Medium                 |
| High Speed – Boost Capacitor | Medium                          | High                   |
| High Speed – Boost Inductor  | Low                             | High                   |
| Proportional                 | Lowest                          | Medium                 |
| Pulsed Power                 | Medium                          | N/A                    |

| Table 1: Estimated Power Consum | ption and switching frequencies | for various Gate Drive topologies. |
|---------------------------------|---------------------------------|------------------------------------|
|                                 | p                               | see taneas sale shire teperegies.  |

#### A: Simple TTL Drive

The GA05JT01-46 may be driven by 5 V TTL logic by using a simple current amplification stage. The current amplifier output current must meet or exceed the steady state gate current,  $I_{G,steady}$ , required to operate the GA05JT01-46. An external gate resistor  $R_G$ , shown in the Figure 22 topology, sets  $I_{G,steady}$  to the required level which is dependent on the SJT drain current  $I_D$  and DC current gain  $h_{FE}$ ,  $R_G$  may be calculated from the equation below. The values of  $h_{FE}$  and  $V_{GS,sat}$  may be read from Figure 6 and Figure 7, respectively.  $V_{EC,sat}$  can be taken from the PNP datasheet, a partial list of high-temperature PNP and NPN transistors options is given below. High-temperature MOSFETs may also be used in the topology.

$$R_{G,max} = \frac{\left(5.0 V - V_{EC,sat}(PNP) - V_{GS,sat}(SJT)\right) * h_{FE}(T, I_D)}{I_D * 1.5}$$



Figure 21: Simple TTL Gate Drive Topology

| BJT Part Number | Туре | T <sub>j,max</sub> (°C) |
|-----------------|------|-------------------------|
| PHPT60603PY     | PNP  | 175                     |
| PHPT60603NY     | NPN  | 175                     |
| 2N2222          | NPN  | 200                     |
| 2N6730          | PNP  | 200                     |
| 2N2905          | PNP  | 200                     |
| 2N5883          | PNP  | 200                     |
| 2N5885          | NPN  | 200                     |

#### Table 2: Partial List of High-Temperature BJTs for TTL Gate Driving

# 

#### B: High Speed Driving

For ultra high speed GA05JT01-46 switching ( $t_n$ ,  $t_l$  < 20 ns) while maintaining low gate drive losses the supplied gate current should include a positive current peak during turn-on, a negative voltage peak during turn-off, and continuous gate current I<sub>G</sub> to remain on.

An SJT is rapidly switched from its blocking state to on-state, when the necessary gate charge for turn-on,  $Q_G$ , is supplied by a burst of high gate current until the gate-source capacitance,  $C_{GS}$ , and gate-drain capacitance,  $C_{GD}$ , are fully charged. Ideally, the burst should terminate when the drain voltage has fallen to its on-state value in order to avoid unnecessary drive losses. A negative voltage peak is recommended for the turn-off transition in order to ensure that the gate current is not being supplied under high dV/dt due to the Miller effect. While satisfactory turn off can be achieved with  $V_{GS} = 0$  V, a negative  $V_{GS}$  value may be used in order to speed up the turn-off transition.

#### B:1: High Speed, Low Loss Drive with Boost Capacitor

The GA05JT01-46 may be driven using a High Speed, Low Loss Drive with Boost Capacitor topology in which multiple voltage levels, a gate resistor, and a gate capacitor are used to provide current peaks at turn-on and turn-off for fast switching and a continuous gate current while in on-state. As shown in Figure 23, in this topology two gate driver ICs are utilized. An external gate resistor  $R_G$  is driven by a low voltage driver to supply the continuous gate current throughout on-state. and a gate capacitor  $C_G$  is driven at a higher voltage level to supply a high current peak at turn-on and turn-off. A 3 kV isolated evaluation gate drive board (GA03IDDJT30-FR4) from GeneSiC Semiconductor utilizing this topology is commercially available for high and low-side driving, its datasheet provides additional details about this drive topology.



Figure 22: High Speed, Low Loss Drive with Boost Capacitor Topology

#### B:2: High Speed, Low Loss Drive with Boost Inductor

A High Speed, Low-Loss Driver with Boost Inductor is also capable of driving the GA05JT01-46 at high-speed. It utilizes a gate drive inductor instead of a capacitor to provide the high-current gate current pulses  $I_{G,on}$  and  $I_{G,off}$ . During operation, inductor L is charged to a specified  $I_{G,on}$  current value then made to discharge  $I_L$  into the SJT gate pin using logic control of  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$ , as shown in Figure 24. After turn on, while the device remains on the necessary steady state gate current  $I_{G,steady}$  is supplied from source  $V_{CC}$  through  $R_G$ . Please refer to the article "A current-source concept for fast and efficient driving of silicon carbide transistors" by Dr. Jacek Rąbkowski for additional information on this driving topology.<sup>3</sup>



Figure 23: High Speed, Low-Loss Driver with Boost Inductor Topology

 <sup>&</sup>lt;sup>3</sup> – Archives of Electrical Engineering. Volume 62, Issue 2, Pages 333–343, ISSN (Print) 0004-0746, DOI: 10.2478/aee-2013-0026, June 2013 Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/
 Dec 2014



#### **C: Proportional Gate Current Driving**

A proportional gate drive topology may be beneficial for applications in which the GA05JT01-46 will operate over a wide range of drain current conditions to lower the gate drive power consumption. A proportional gate driver relies on instantaneous drain current  $I_D$  feedback to vary the steady state gate current  $I_{G,steady}$  supplied to the GA05JT01-46.

#### **C:1: Voltage Controlled Proportional Driver**

A voltage controlled proportional driver relies on a gate drive integrated circuit to detect the GA05JT01-46 drain-source voltage  $V_{DS}$  during onstate to sense  $I_D$ . The integrated circuit will then increase or decrease  $I_G$  in response to  $I_D$ . This allows  $I_G$  and gate drive power consumption to reduce while  $I_D$  is low or for  $I_G$  to increase when  $I_D$  increases. A high voltage diode connected between the drain and sense protects the integrated circuit from high-voltage when blocking. A simplified version of this topology is shown in Figure 25. Additional information will be available in the future at http://www.genesicsemi.com/references/product-notes/.



Figure 24: Simplified Voltage Controlled Proportional Driver

#### C:2: Current Controlled Proportional Driver

The current controlled proportional driver relies on a low-loss transformer in the drain or source path to provide feedback of the GA05JT01-46 drain current during on-state to supply  $I_{G,steady}$  into the gate.  $I_{G,steady}$  will increase or decrease in response to  $I_D$  at a fixed forced current gain which is set be the turns ratio of the transformer,  $h_{force} = I_D / I_G = N_2 / N_1$ . GA05JT01-46 is initially tuned-on using a gate current pulse supplied into an RC drive circuit to allow  $I_D$  current to begin flowing. This topology allows  $I_{G,steady}$  and the gate drive power consumption to reduce while  $I_D$  is relatively low or for  $I_{G,steady}$  to increase when  $I_D$  increases. A simplified version of this topology is shown in Figure 26. Additional information will be available in the future at http://www.genesicsemi.com/references/product-notes/.



Figure 25: Simplified Current Controlled Proportional Driver

Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/ Dec 2014 Pg 9 of 10



### Section VI: Package Dimensions



PACKAGE OUTLINE



#### NOTE

1. CONTROLLED DIMENSION IS INCH. DIMENSION IN BRACKET IS MILLIMETER. 2. DIMENSIONS DO NOT INCLUDE END FLASH, MOLD FLASH, MATERIAL PROTRUSIONS

| Revision History |          |                                    |            |  |  |  |  |
|------------------|----------|------------------------------------|------------|--|--|--|--|
| Date             | Revision | Comments                           | Supersedes |  |  |  |  |
| 2014/12/12       | 1        | Updated Electrical Characteristics |            |  |  |  |  |
| 2014/08/25       | 0        | Initial release                    |            |  |  |  |  |

Published by GeneSiC Semiconductor, Inc. 43670 Trade Center Place Suite 155 Dulles, VA 20166

GeneSiC Semiconductor, Inc. reserves right to make changes to the product specifications and data in this document without notice.

GeneSiC disclaims all and any warranty and liability arising out of use or application of any product. No license, express or implied to any intellectual property rights is granted by this document.

Unless otherwise expressly indicated, GeneSiC products are not designed, tested or authorized for use in life-saving, medical, aircraft navigation, communication, air traffic control and weapons systems, nor in applications where their failure may result in death, personal injury and/or property damage.

Latest version of this datasheet at: http://www.genesicsemi.com/high-temperature-sic/high-temperature-sic-junction-transistors/ Dec 2014 Pg 10 of 10

## GeneSiC SEMICONDUCTOR

#### Section VII: SPICE Model Parameters

This is a secure document. Please copy this code from the SPICE model PDF file on our website (http://www.genesicsemi.com/images/hit\_sic/sjt/GA05JT01-46\_SPICE.pdf into LTSPICE (version 4) software for simulation of the GA05JT01-46.

```
MODEL OF GeneSiC Semiconductor Inc.
*
*
      $Revision: 1.0
                              $
*
      $Date: 12-DEC-2014
                                    $
*
     GeneSiC Semiconductor Inc.
*
      43670 Trade Center Place Ste. 155
*
     Dulles, VA 20166
*
*
     COPYRIGHT (C) 2014 GeneSiC Semiconductor Inc.
     ALL RIGHTS RESERVED
* These models are provided "AS IS, WHERE IS, AND WITH NO WARRANTY OF ANY KIND
EITHER EXPRESSED OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY
AND FITNESS FOR A
* PARTICULAR PURPOSE."
* Models accurate up to 2 times rated drain current.
.model GA05JT01 NPN
+ IS
       9.8338E-48
+ ISE
           1.0733E-26
+ EG
           3.23
+ BF
           135
           0.55
+ BR
           200
+ IKF
+ NF
           1
           2.
+ NE
          14.5
+ RB
+ IRB
          0.002
+ RBM
           0.37
           0.01
+ RE
           0.23
+ RC
+ CJC
           2.16E-10
+ VJC
           3.656
           0.4717
+ MJC
+ CJE
           5.021E-10
           2.95
+ VJE
          0.4867
+ MJE
+ XTI
           3
+ XTB
           -1.0
+ TRC1
                  1.050E-2
+ VCEO
                  100
+ ICRATING 9
           GeneSiC_Semiconductor
+ MFG
* End of GA05JT01 SPICE Model
```

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for JFET category:

Click to view products by GeneSiC Semiconductor manufacturer:

Other Similar products are found below :

MCH3914-8-TL-H F5606 2SK2394-6-TB-E CPH5901G-TL-E MCH3914-7-TL-H CPH5902G-TL-E CPH5905G-TL-E CPH5905H-TL-E 2SK2394-7-TB-E NSVJ2394SA3T1G 2N3819 PN4393 MMBF5103 MMBFJ202 2N4393 U311 2N5397 2SK208-GR(TE85L,F) J176\_D74Z 2N2609 2N3823 2N3970 2N3971 2N3972 2N4091 2N4092 2N4093 2N4118 2N4118A 2N4220 2N4221 2N4221A 2N4338 2N4339 2N4341 2N4416 2N4416A 2N4856 2N4858 2N4861 2N4861A 2N5020 2N6550 IF1331 IF140 IF9030 IFN146 IFN147 IFN152 IFN401