

# Chopper Stabilized Operational Amplifier

### **Features**

- Low Input Offset Voltage: 0.7µV Typ
- Low Input Offset Voltage Drift:  $0.05\mu\text{V/°C}$  Max
- · Low Input Bias Current: 10pA Max
- High Impedance Differential CMOS Inputs:  $10^{12}\Omega$
- High Open Loop Voltage Gain: 120dB Min.
- Low Input Noise Voltage: 2.0μVp-p
- High Slew Rate: 2.5V/μsec.
- · Low Power Operation: 20mW
- · Output Clamp Speeds Recovery Time
- Compensated Internally for Stable Unity Gain Operation
- · Direct Replacement for ICL7650
- Available in 8-Pin Plastic DIP and 14-Pin Plastic DIP Packages

### **Applications**

- · Instrumentation
- · Medical Instrumentation
- · Embedded Control
- · Temperature Sensor Amplifier
- · Strain Gage Amplifier



### **Package Type**





NC = NO INTERNAL CONNECTION



### **General Description**

The HT7650 CMOS chopper stabilized operational amplifier practically removes offset voltage error terms from system error calculations. The  $5\mu V$  maximum  $V_{OS}$  specification, for example, represents a 15 times improvement over the industry standard OP07E. The  $50nV/^{\circ}C$  offset drift specification is over 25 times lower than the OP07E. The increased performance eliminates  $V_{OS}$  trim procedures, periodic potentiometer adjustment and the reliability problems caused by damaged trimmers.

The HT7650 performance advantages are achieved without the additional manufacturing complexity and cost incurred with laser or "zener zap"  $V_{OS}$  trim techniques.

The HT7650 nulling scheme corrects both DC  $V_{OS}$  errors and  $V_{OS}$  drift errors with temperature. A nulling amplifier alternately corrects its own  $V_{OS}$  errors and the main amplifier  $V_{OS}$  error. Offset nulling voltages are stored on two user supplied external capacitors. The capacitors connect to the internal amplifier  $V_{OS}$  null points. The main amplifier input signal is never switched. Switching spikes are not present at the HT7650 output.

The 14-pin dual-in-line package (DIP) has an external oscillator input to drive the nulling circuitry for optimum noise performance. Both the 8 and 14-pin DIPs have an output voltage clamp circuit to minimize overload recovery time.

### **Functional Block Diagram**





#### **ELECTRICAL** 1.0 **CHARACTERISTICS**

### **ABSOLUTE MAXIMUM RATINGS\***

Total Supply Voltage (V<sub>DD</sub> to V<sub>SS</sub>) .....+18V Input Voltage ...... (V<sub>DD</sub> +0.3V) to (V<sub>SS</sub> – 0.3V) Storage Temperature Range .....-65°C to +150°C Voltage on Oscillator Control Pins.....V<sub>DD</sub> to V<sub>SS</sub> Duration of Output Short Circuit ...... Indefinite Current Into Any Pin......10mA While Operating (Note 3)......100µA Package Power Dissipation (T<sub>A</sub> ≤ 70°C) 8-Pin Plastic DIP ......730mW 14-Pin Plastic DIP ......800mW Operating Temperature Range 

\*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods my affect device reliability.

### **TC7652 ELECTRICAL SPECIFICATIONS**

| Electrical Characteristics: V <sub>DD</sub> = +5V, V <sub>SS</sub> = -5V, C <sub>A</sub> = C <sub>B</sub> = 0.1 µF, T <sub>A</sub> = +25°C, unless otherwise indicated. |                                                         |           |                  |                  |                   |                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------|------------------|------------------|-------------------|----------------------------------------------------------------------------------------------------|
| Symbol                                                                                                                                                                  | Parameter                                               | Min.      | Тур              | Max              | Units             | Test Conditions                                                                                    |
| Input                                                                                                                                                                   | •                                                       |           |                  |                  |                   | •                                                                                                  |
| V <sub>OS</sub>                                                                                                                                                         | Input Offset Voltage                                    | =         | ±0.7<br>±1.0     | ±5<br>—          | <br>μV            | T <sub>A</sub> = +25°C<br>Over Operating Temp Range                                                |
| ΔV <sub>OS</sub> /ΔT                                                                                                                                                    | Input Offset Voltage Average<br>Temperature Coefficient | _         | 0.01             | 0.05             | μV/°C             | Operating Temperature Range                                                                        |
|                                                                                                                                                                         | Offset Voltage vs. Time                                 | _         | 100              | _                | nV/<br>mont       |                                                                                                    |
| I <sub>BIAS</sub>                                                                                                                                                       | Input Bias Current                                      |           | 1.5<br>35<br>100 | 10<br>150<br>400 | pA<br>pA<br>pA    | $T_A = +25^{\circ}C$ $0^{\circ}C \le T_A \le +70^{\circ}C$ $-25^{\circ}C \le T_A \le +85^{\circ}C$ |
| Ios                                                                                                                                                                     | Input Offset Current                                    | _         | 0.5              | _                | pA                |                                                                                                    |
| e <sub>NP-P</sub>                                                                                                                                                       | Input Noise Voltage                                     | _         | 2                |                  | μV <sub>P-P</sub> | R <sub>S</sub> = 100Ω, 0 to 10Hz                                                                   |
| I <sub>N</sub>                                                                                                                                                          | Input Noise Current                                     | _         | 0.01             |                  | pA/√Hz            | f= 10Hz                                                                                            |
| R <sub>IN</sub>                                                                                                                                                         | Input Resistance                                        | _         | 10 <sup>12</sup> |                  | Ω                 |                                                                                                    |
| CMVR                                                                                                                                                                    | Common Mode Voltage Range                               | -5        | -5.2 to +2       | +1.6             | V                 |                                                                                                    |
| CMRR                                                                                                                                                                    | Common Mode Rejection Ratio                             | 120       | 130              | -                | dB                | CMVR = -5V to +1.5V                                                                                |
| Output                                                                                                                                                                  |                                                         | •         |                  |                  |                   | •                                                                                                  |
| Α                                                                                                                                                                       | Large Signal Voltage Gain                               | 120       | 130              | _                | dB                | $R_L = 10k\Omega$                                                                                  |
| V <sub>OUT</sub>                                                                                                                                                        | Output Voltage Swing (Note2)                            | ±4.7<br>— | ±4.85<br>±4.95   |                  | V<br>V            | $R_L = 10k\Omega$<br>$R_L = 100k\Omega$                                                            |
|                                                                                                                                                                         | Clamp ON Current                                        | 25        | 70               | 200              | μА                | $R_L = 100k\Omega$ (Note 1)                                                                        |
|                                                                                                                                                                         | Clamp OFF Current                                       | _         | 1                | _                | pA                | -4V < V <sub>OUT</sub> < +4V ( <b>Note 1</b> )                                                     |
| Dynamic                                                                                                                                                                 | ·                                                       |           |                  |                  | •                 |                                                                                                    |
| B <sub>W</sub>                                                                                                                                                          | Unity Gain Bandwidth                                    | _         | 2.0              | _                | MHz               | Unity Gain (+1)                                                                                    |
| S <sub>R</sub>                                                                                                                                                          | Slew Rate                                               | _         | 2.5              | _                | V/μsec            | $C_L = 50pF, R_L = 10k\Omega$                                                                      |
| t <sub>R</sub>                                                                                                                                                          | Rise Time                                               | _         | 0.2              | _                | μsec              |                                                                                                    |
|                                                                                                                                                                         | Overshoot                                               | _         | 20               | _                | %                 |                                                                                                    |
| f <sub>CH</sub>                                                                                                                                                         | Internal Chopping Frequency                             | 120       | 200              | 375              | Hz                | Pins 12–14 Open (DIP)                                                                              |
| Supply                                                                                                                                                                  | •                                                       | •         |                  |                  |                   | •                                                                                                  |
| V <sub>DD</sub> , V <sub>SS</sub>                                                                                                                                       | Operating Supply Range                                  | 4.5       | _                | 16               | V                 |                                                                                                    |
| Is                                                                                                                                                                      | Supply Current                                          | _         | 2                | 3.5              | mA                | No Load                                                                                            |
| PSRR                                                                                                                                                                    | Power Supply Rejection Ratio                            | 120       | 130              |                  | dB                | $V_S = \pm 3V$ to $\pm 8V$                                                                         |

Note

3: Limiting input current to 100µA is recommended to avoid latch-up problems.

See "Output Clamp" discussion.
 Output clamp not connected. See typical characteristics curves for output swing versus clamp current characteristics.



### 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

TABLE 2-1: PIN FUNCTION TABLE

| Pin Number |            | Comple ed                       | Decembra                          |  |
|------------|------------|---------------------------------|-----------------------------------|--|
| 8-pin DIP  | 14-pin DIP | - Symbol                        | Description                       |  |
| 1,8        | 2,1        | C <sub>A</sub> , C <sub>B</sub> | Nulling capacitor pins            |  |
| 2          | 4          | -INPUT                          | Inverting Input                   |  |
| 3          | 5          | +INPUT                          | Non-inverting Input               |  |
| 4          | 7          | V <sub>SS</sub>                 | Negative Power Supply             |  |
| 5          | 9          | OUTPUT<br>CLAMP                 | Output Voltage Clamp              |  |
| 6          | 10         | OUTPUT                          | Output                            |  |
| 7          | 11         | V <sub>DD</sub>                 | Positive Power Supply             |  |
| _          | 3,6        | NC                              | No internal connection            |  |
| _          | 8          | C <sub>RETN</sub>               | Capacitor current return pin      |  |
| _          | 12         | INT CLK OUT                     | Internal Clock Output             |  |
| _          | 13         | EXT CLK IN                      | External Clock Input              |  |
| _          | 14         | INT/EXT                         | Select Internal or External Clock |  |

### 3.1 DETAILED DESCRIPTION

### 3.2 Theory of Operation

Figure 3-1 shows the major elements of the HT7650. There are two amplifiers (the main amplifier and the nulling amplifier), and both have offset null capability. The main amplifier is connected full-time from the input to the output. The nulling amplifier, under the control of the chopping frequency oscillator and clock circuit, alternately nulls itself and the main amplifier. Two external capacitors provide the required storage of the nulling potentials and the necessary nulling loop time constants. The nulling arrangement operates over the full common mode and power supply ranges, and is also independent of the output level, thus giving exceptionally high CMRR, PSRR and A<sub>VOL</sub>.

Careful balancing of the input switches minimizes chopper frequency charge injection at the input terminals, and the feed forward type injection into the compensation capacitor that can cause output spikes in this type of circuit.

The circuit's offset voltage compensation is easily shown. With the nulling inputs shorted, a voltage almost identical to the nulling amplifier offset voltage is stored on  $C_A$ . The effective offset voltage at the null amplifier input is:

#### **EQUATION 3-1:**

$$V_{OSE} = \frac{1}{A_N + 1} V_{OSN}$$

After the nulling amplifier is zeroed, the main amplifier is zeroed; the A switches open and B switches close.

The output voltage equation is:

### **EQUATION 3-2:**

$$V_{OUT} = A_{M}[V_{OSM} + (V^{+} - V^{-}) + A_{N}(V^{+} - V^{-}) + A_{N} V_{OSE}]$$

### **EQUATION 3-3:**

$$V_{OUT} = A_M A_N \left[ (V^+ - V^-) + \frac{V_{OSM} + V_{OSN}}{A_N} \right]$$

As desired, the device offset voltages are reduced by the high open loop gain of the nulling amplifier.

### 3.3 Output Stage/Loading

The output circuit is a high impedance stage (approximately  $18k\Omega).$  With loads less than this, the chopper amplifier behaves in some ways like a trans-conductance amplifier whose open-loop gain is proportional to load resistance. For example, the open loop gain will be 17dB lower with a  $1k\Omega$  load than with a  $10k\Omega$  load. If the amplifier is used strictly for DC, the lower gain is of little consequence, since the DC gain is typically greater than 120dB, even with a  $1k\Omega$  load. In wideband applications, the best frequency response will be achieved with a load resistor of  $10k\Omega$  or higher. This results in a smooth 6dB/octave response from 0.1Hz to 2MHz, with phase shifts of less than  $10^\circ$  in the transi-



tion region, where the main amplifier takes over from the null amplifier. The clock frequency sets the transition region.

### 3.4 Intermodulation

Previous chopper stabilized amplifiers have suffered from intermodulation effects between the chopper frequency and input signals. These arise because the finite AC gain of the amplifier results in a small AC signal at the input. This is seen by the zeroing circuit as an error signal, which is chopped and fed back, thus inject-

ing sum and difference frequencies, and causing disturbances to the gain and phase versus frequency characteristics near the chopping frequency. These effects are substantially reduced in the HT7650 by feeding the nulling circuit with a dynamic current corresponding to the compensation capacitor current in such a way as to cancel that portion of the input signal due to a finite AC gain. The intermodulation and gain/phase disturbances are held to very low values, and can generally be ignored.

FIGURE 3-1: HT7650 CONTAINS A NULLING AND MAIN AMPLIFIER. OFFSET CORRECTION VOLTAGES ARE STORED ON TWO EXTERNAL CAPACITORS.



FIGURE 3-2: NULLING CAPACITOR CONNECTION



### 3.4 Nulling Capacitor Connection

The offset voltage correction capacitors are connected to  $C_A$  and  $C_B$ . The common capacitor connection is made to  $V_{SS}$  (Pin 4) on the 8-pin packages and to capacitor return ( $C_{RETN}$ , Pin 8) on the 14-pin packages. The common connection should be made through a separate PC trace or wire to avoid voltage drops. The capacitors outside foil, if possible, should be connected to  $C_{RETN}$  or  $V_{SS}$ .

### 3.5 Clock Operation

The internal oscillator is set for a 200Hz nominal chopping frequency on both the 8- and 14-pin DIPs. With the 14-pin DIP HT7650, the 200 Hz internal chopping frequency is available at the internal clock output (Pin 12). A 400Hz nominal signal will be <u>present</u> at the external clock input pin (Pin 13) with INT/EXT high or open. This is the internal clock signal before a divide-by-two operation.

The 14-pin DIP device can be driven by an external clock. The INT/EXT input (Pin 14) has an internal pull-up and may be left open for internal clock operation. If an external clock is used, INT/EXT must be tied to  $V_{SS}$  (Pin 7) to disable the internal clock. The external clock signal is applied to the external clock input (Pin 13).

The external clock amplitude should swing between  $V_{DD}$  and ground for power supplies up to  $\pm 6V$  and between  $V^+$  and  $V^+$  -6V for higher supply voltages.

At low frequencies the external clock duty cycle is not critical, since an internal divide-by-two gives the desired 50% switching duty cycle. The offset storage correction capacitors are charged only when the external clock input is high. A 50% to 80% external clock



positive duty cycle is desired for frequencies above 500Hz to ensure transients settle before the internal switches open.

The external clock input can also be used as a strobe input. If a strobe signal is connected at the external clock input so that it is LOW during the time an overload signal is applied, neither capacitor will be charged. The leakage currents at the capacitors pins are very low. At 25°C a typical HT7650 will drift less than  $10\mu\text{V/sec}.$ 

### 3.6 Output Clamp

Chopper-stabilized systems can show long recovery times from overloads. If the output is driven to either supply rail, output saturation occurs. The inputs are no longer held at a "virtual ground." The  $V_{\rm OS}$  null circuit treats the differential signal as an offset and tries to correct it by charging the external capacitors. The nulling circuit also saturates. Once the input signal returns to normal, the response time is lengthened by the long recovery time of the nulling amplifier and external capacitors.

Through an external clamp connection, the HT7650 eliminates the overload recovery problem by reducing the feedback network gain before the output voltage reaches either supply rail.

INTERNAL CLAMP CIRCUIT

Internal
Positive Clamp Bias ≈ V+ - V<sub>T</sub> ≈ V+ - 0.7

P-Channel

Output
Clamp Pin

N-Channel

FIGURE 3-4: NON-INVERTING AMPLIFIER WITH OPTIONAL CLAMP



FIGURE 3-5: INVERTING AMPLIFIER WITH OPTIONAL CLAMP



The output clamp circuit is shown in Figure 3-3, with typical inverting and non-inverting circuit connections shown in Figures 3-4 and 3-5. Output voltage versus clamp circuit current characteristics are shown in the typical operating curves. For the clamp to be fully effective, the impedance across the clamp output should be greater than  $100k\Omega$ .

### 3.7 Latch-Up Avoidance

Junction-isolated CMOS circuits inherently include a parasitic 4-layer (p-n-p-n) structure which has characteristics similar to an SCR. Under certain circumstances this junction may be triggered into a low-impedance state, resulting in excessive supply current. To avoid this condition, no voltage greater than 0.3V beyond the supply rails should be applied to any pin. In general, the amplifier supplies must be established either at the same time or before any input signals are applied. If this is not possible, the drive circuits must limit input current flow to under 0.1mA to avoid latchup.

### 3.8 Thermoelectric Potentials

Precision DC measurements are ultimately limited by thermoelectric potentials developed in thermocouple junctions of dissimilar metals, alloys, silicon, etc. Unless all junctions are at the same temperature, thermoelectric voltages, typically around 0.1μV/°C, but up to tens of  $\mu V/^{\circ}C$  for some materials, will be generated. In order to realize the benefits extremely-low offset voltages provide, it is essential to take special precautions to avoid temperature gradients. All components should be enclosed to eliminate air movement, especially those caused by power dissipating elements in the system. Low thermoelectric co-efficient connections should be used where possible and power supply voltages and power dissipation should be kept to a minimum. High impedance loads are preferable, and separation from surrounding heat dissipating elements is advised.



#### 3.9 Pin Compatibility

On the 8-pin mini-DIP HT7650, the external null storage capacitors are connected to pins 1 and 8. On most other operational amplifiers these are left open or are used for offset potentiometer or compensation capacitor connections.

For OP05 and OP07 operational amplifiers, the replacement of the offset null potentiometer between pins 1 and 8 by two capacitors from the pins to  $V_{SS}$  will convert the OP05/07 pin configurations for HT7650 operation. For LM108 devices, the compensation capacitor is replaced by the external nulling capacitors. The LM101/748/709 pinouts are modified similarly by removing any circuit connections to Pin 5. On the HT7650, Pin 5 is the output clamp connection.

Other operational amplifiers may use this pin as an offset or compensation point.

The minor modifications needed to retrofit a HT7650 into existing sockets operating at reduced power supply voltages make prototyping and circuit verification straightforward.

### 3.10 Input Guarding

High impedance, low leakage CMOS inputs allow the HT7650 to make measurements of high-impedance sources. Stray leakage paths can increase input currents and decrease input resistance unless inputs are guarded. A guard is a conductive PC trace surrounding the input terminals. The ring connects to a low impedance point at the same potential as the inputs. Stray leakages are absorbed by the low impedance ring. The equal potential between ring and inputs prevents input leakage currents. Typical guard connections are shown in Figure 3-6.

The 14-pin DIP configuration has been specifically designed to ease input guarding. The pins adjacent to the inputs are unused.

In applications requiring low leakage currents, boards should be cleaned thoroughly and blown dry after soldering. Protective coatings will prevent future board contamination.

### 3.11 Component Selection

The two required capacitors,  $C_A$  and  $C_B$ , have optimum values, depending on the clock or chopping frequency. For the preset internal clock, the correct value is  $0.1\mu F$ . To maintain the same relationship between the chopping frequency and the nulling time constant, the capacitor values should be scaled in proportion to the external clock, if used. High quality film type capacitors (such as Mylar) are preferred; ceramic or other lower grade capacitors may be suitable in some applications. For fast settling on initial turn-on, low dielectric absorption capacitors (such as polypropylene) should be used. With ceramic capacitors, several seconds may be required to settle to  $1\mu V$ .

FIGURE 3-6: INPUT GUARD CONNECTION **Inverting Amplifier**  $R_2$ Input O Output **Noninverting Amplifier**  $R_2$ R<sub>3</sub>\* Output Input Should Be Low Impedence For NOTE: R<sub>3</sub> = Optimum Guarding **Follower** R<sub>3</sub>\* Output Input C



### 4.0 TYPICAL CHARACTERISTICS

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.











# Package Dimensions *DIP8*





### NOTES:

Dimensions "A", "B" do not include mold flash or protrusions.
 Maximum mold flash or protrusions 0.25 mm (0.010) per side.



|        | Dimension, mm |       |  |
|--------|---------------|-------|--|
| Symbol | MIN           | MAX   |  |
| A      | 8.51          | 10.16 |  |
| В      | 6.1           | 7.11  |  |
| C      |               | 5.33  |  |
| D      | 0.36          | 0.56  |  |
| F      | 1.14          | 1.78  |  |
| G      | 2.            | 54    |  |
| Н      | 7.62          |       |  |
| J      | 0°            | 10°   |  |
| K      | 2.92          | 3.81  |  |
| L      | 7.62          | 8.26  |  |
| M      | 0.2           | 0.36  |  |
| N      | 0.38          |       |  |

### SOPP8



### NOTES:

- 1. Dimensions A and B do not include mold flash or protrusion.
- 2. Maximum mold flash or protrusion 0.15 mm (0.006) per side for A; for B 0.25 mm (0.010) per side.



|        | 1             |      |  |
|--------|---------------|------|--|
|        | Dimension, mm |      |  |
| Symbol | MIN           | MAX  |  |
| A      | 4.8           | 5    |  |
| В      | 3.8           | 4    |  |
| C      | 1.35          | 1.75 |  |
| D      | 0.33          | 0.51 |  |
| F      | 0.4           | 1.27 |  |
| G      | 1.27          |      |  |
| Н      | 5.72          |      |  |
| J      | 0°            | 8°   |  |
| K      | 0.1           | 0.25 |  |
| M      | 0.19          | 0.25 |  |
| P      | 5.8           | 6.2  |  |
| R      | 0.25          | 0.5  |  |



### DIP14



| SYMBOL | MILLIMETER |       |       |  |
|--------|------------|-------|-------|--|
| SYMBOL | MIN        | NOM   | MAX   |  |
| Α      | 3.60       | 3.80  | 4.00  |  |
| A1     | 0.51       | _     | _     |  |
| A2     | 3.20       | 3.30  | 3.40  |  |
| A3     | 1.47       | 1.52  | 1.57  |  |
| b      | 0.44       | _     | 0.52  |  |
| b1     | 0.43       | 0.46  | 0.49  |  |
| B1     | 1.52REF    |       |       |  |
| с      | 0.25       | _     | 0.29  |  |
| c1     | 0.24       | 0.25  | 0.26  |  |
| D      | 19.00      | 19.10 | 19.20 |  |
| E1     | 6.25       | 6.35  | 6.45  |  |
| e      | 2.54BSC    |       |       |  |
| eA     | 7.62REF    |       |       |  |
| eB     | 7.62       | _     | 9.30  |  |
| eC     | 0          |       | 0.84  |  |
| L      | 3.00       |       |       |  |

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Operational Amplifiers - Op Amps category:

Click to view products by HTCSEMI manufacturer:

Other Similar products are found below:

430227FB UPC451G2-A UPC824G2-A LT1678IS8 UPC258G2-A NCV33202DMR2G NJM324E NTE925 AZV358MTR-G1
AP4310AUMTR-AG1 AZV358MMTR-G1 SCY33178DR2G NCV5652MUTWG NCV20034DR2G NTE778S NTE871 NTE937
MCP6V16UT-E/OT SCY6358ADR2G UPC4570G2-E1-A NCS20282FCTTAG UPC834G2-E1-A UPC1458G2-E2-A UPC813G2-E2-A
UPC458G2-E1-A UPC824G2-E2-A UPC4574G2-E2-A UPC4558G2-E2-A UPC4560G2-E1-A UPC258G2-E1-A UPC4742GR-9LG-E1-A
UPC4742G2-E1-A UPC832G2-E2-A UPC842G2-E1-A UPC802G2-E1-A UPC4741G2-E2-A UPC4572G2-E2-A UPC844GR-9LG-E2-A
UPC259G2-E1-A UPC4741G2-E1-A UPC4558G2-E1-A UPC1251GR-9LG-E1-A UPC4744G2-E1-A UPC4092G2-E1-A UPC4574G2-E1-A
UPC4062G2-E2-A UPC451G2-E2-A UPC832G2-E1-A UPC844GR-9LG-E1-A UPC4744G2-E2-A