## HITFET - BTF3050TE



RoHS

## 1 Overview

## Application

- Suitable for resistive, inductive and capacitive loads
- Replaces electromechanical relays, fuses and discrete circuits
- Most suitable for inductive loads as well as loads with inrush currents


## Features

- Single channel device
- Very low power DMOS leakage current in OFF state
- 3.3 V and 5 V compatible logic inputs


PG-TO252-5

- Electrostatic discharge protection (ESD)
- Adjustable switching speed
- Digital Feedback
- Green Product (RoHS compliant)
- AEC Qualified


## Description

The BTF3050TE is a $50 \mathrm{~m} \Omega$ single channel Smart Low-Side Power Switch in a PG-TO252-5 package providing embedded protective functions. The power transistor is built by a N -channel vertical power MOSFET.
The device is monolithically integrated. The BTF3050TE is automotive qualified and is optimized for 12 V automotive and industrial applications.

Table 1 Product Summary

| Operating voltage range | $V_{\text {OUT }}$ | $3 . .28 \mathrm{~V}$ |
| :--- | :--- | :--- |
| Maximum load voltage | $V_{\mathrm{BAT}(\mathrm{LD})}$ | 40 V |
| Operating supply voltage range | $V_{\mathrm{DD}}$ | $3.0 . .5 .5 \mathrm{~V}$ |
| Maximum input voltage | $V_{\mathrm{IN}}$ | 5.5 V |
| Maximum Ont-State resistance at $T_{J}=150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=5 \mathrm{~V}$ | $R_{\mathrm{DS}(\mathrm{ON})}$ | $100 \mathrm{~m} \Omega$ |
| Nominal load current | $I_{\mathrm{L}(\mathrm{NOM})}$ | 3.0 A |
| Minimum current limitation trigger level | $\mathrm{I}_{\text {L(LIM)_TRIGGER }}$ | 30 A |
| Maximum OFF state load current at $T_{J} \leq 85^{\circ} \mathrm{C}$ | $I_{\text {L(OFF) }}$ | $2 \mu \mathrm{~A}$ |
| Maximum stand-by supply current at $T_{J}=25^{\circ} \mathrm{C}$ | $I_{\mathrm{DD}(\mathrm{OFF})}$ | $6 \mu \mathrm{~A}$ |


| Type | Package | Marking |
| :--- | :--- | :--- |
| BTF3050TE | PG-TO252-5 |  |

## Diagnostic Functions

- Short circuit to battery
- Over temperature
- Stable latching diagnostic signal


## Protection Functions

- Over temperature shutdown with auto-restart
- Active clamp over voltage protection of the output
- Current limitation
- Enhanced short circuit protection


## Detailed Description

The device is able to switch all kind of resistive, inductive and capacitive loads, limited by clamping energy ( $E_{\text {AS }}$ ) and maximum current capabilities.
The BTF3050TE offers dedicated ESD protection on the IN, VDD and SRP pins which refers to the Ground pin, as well as an over voltage clamping of the output to Source/GND.
The over voltage protection gets activated during inductive turn off conditions or other over voltage events (e.g. load dump). The power MOSFET is limiting the drain-source voltage, if it rises above the $V_{\text {OUT(CLAMP). }}$
The over temperature protection prevents the device from overheating due to overload and/or bad cooling conditions.
The BTF3050TE has a thermal-restart function. The device will turn on again, if input is still high, after the measured temperature has dropped below the thermal hysteresis.

HITFET - BTF3050TE

## Table of Contents

## Table of Contents

1 Overview ..... 1
2 Block Diagram ..... 5
3 Pin Configuration ..... 6
3.1 Pin Assignment BTF3050TE ..... 6
3.2 Pin Definitions and Functions ..... 6
3.3 Voltage and Current Definition ..... 6
4 General Product Characteristics ..... 7
4.1 Absolute Maximum Ratings ..... 7
4.2 Functional Range ..... 8
4.3 Thermal Resistance ..... 9
4.3.1 PCB set up ..... 9
4.3.2 Transient Thermal Impedance ..... 10
5 Power Stage ..... 12
5.1 Output On-state Resistance ..... 12
5.2 Resistive Load Output Timing ..... 12
5.3 Inductive Load ..... 13
5.3.1 Output Clamping ..... 13
5.3.2 Maximum Load Inductance ..... 14
5.4 Reverse/Inverse Current Capability ..... 14
5.5 Adjustable Swtiching Speed / Slew Rate ..... 15
5.6 Characteristics ..... 16
6 Protection Functions ..... 17
6.1 Over Voltage Clamping on OUTput ..... 17
6.2 Thermal Protection with Latched Fault Signal ..... 17
6.3 Overcurrent Limitation / Short Circuit Behavior ..... 18
6.4 Characteristics ..... 20
7 Diagnostics ..... 21
7.1 Functional Description of the SRP Pin ..... 21
7.2 Characteristics ..... 22
8 Supply and Input Stage ..... 23
8.1 Supply Circuit ..... 23
8.1.1 Undervoltage Shutdown ..... 23
8.2 Input Circuit ..... 23
8.3 Characteristics ..... 24
9 Electrical Characteristics ..... 25
9.1 Power Stage ..... 25
9.2 Protection ..... 26
9.3 Diagnostics ..... 27
9.4 Supply and Input Stage ..... 29
10 Characterisation Results ..... 30
10.1 Power Stage ..... 30
10.2 Dynamic charactersitics: ..... 32
10.3 Protection ..... 39
10.4 Supply and Input Stage ..... 42
11 Application Information ..... 45

HITFET - BTF3050TE

Table of Contents
11.1 Design and Layout Recommendations/Considerations ..... 45
12 Package Outlines BTF3050TE ..... 46
13
Revision History ..... 47


Figure 1 Block Diagram

HITFET - BTF3050TE

## 3 Pin Configuration

### 3.1 Pin Assignment BTF3050TE



PinConfig_DPAK5.emf
Figure 2 Pin Configuration PG-TO252-5

### 3.2 Pin Definitions and Functions

| Pin | Symbol | Function |
| :--- | :--- | :--- |
| $\mathbf{1}$ | IN | Input pin |
| 2 | VDD | 5V supply pin |
| 3,6 | OUT | Drain, Load connection for power DMOS |
| 4 | SRP | Slew rate adjustment and digital status feedback |
| 5 | GND | Ground, Source of power DMOS |

### 3.3 Voltage and Current Definition

Figure 3 shows all external terms used in this data sheet, with associated convention for positive values.


Figure 3 Naming Definition of electrical parameters

HITFET - BTF3050TE Smart Low-Side Power Switch

General Product Characteristics

## 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

## Table 2 Absolute Maximum Ratings ${ }^{1)}$

$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Note I Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |  |
| Voltages |  |  |  |  |  |  |
| 4.1.1 | Supply voltage | $V_{\text {DD }}$ | -0.3 | 5.5 | V | - |
| 4.1.2 | Output voltage | $V_{\text {OUT }}$ | -0.3 | 40 | V | internally clamped |
| 4.1.3 | Battery voltage for short circuit protection | $V_{\text {BAT(SC) }}$ | - | 28 | V | $\begin{aligned} & \text { l) } \\ & l=0 \ldots 5 \mathrm{~m} \\ & R_{\mathrm{SC}}=30 \mathrm{~m} \Omega+\mathrm{R}_{\mathrm{CABLE}} \\ & R_{\mathrm{CABLE}}=l * 16 \mathrm{~m} \Omega / \mathrm{m} \\ & L_{\mathrm{SC}}=5 \mu \mathrm{H}+\mathrm{L}_{\mathrm{CABLE}} \\ & L_{\mathrm{CABLE}}=l * 1 \mu \mathrm{H} / \mathrm{m} \end{aligned}$ |
| 4.1.4 | Battery voltage for load dump protection $\left(V_{\mathrm{BAT}(\mathrm{LD})}=V_{\mathrm{A}}+V_{\mathrm{S}}\right.$ with $\left.V_{\mathrm{A}}=13.5 \mathrm{~V}\right)$ | $V_{\text {BAT(LD) }}$ | - | 40 | V | 2) $\begin{aligned} & R_{\mathrm{l}}=2 \Omega \\ & R_{\mathrm{L}}=4.5 \Omega \\ & t_{\mathrm{D}}=400 \mathrm{~ms} \end{aligned}$ suppressed pulse |

## Input and SRP Pins

| 4.1 .5 | Input Voltage | $V_{\text {IN }}$ | -0.3 | 5.5 | V | - |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4.1 .6 | SRP pin Voltage | $V_{\mathrm{SRP}}$ | -0.3 | 5.5 | V | $V_{\mathrm{SRP}}<V_{\mathrm{DD}}$ |

## Power Stage

| 4.1 .7 | Load current | $\left\|I_{\mathrm{L}}\right\|$ | - | $I_{\text {L(LIM) }}$ <br> TRIGGER | A | $T_{\mathrm{J}}<150{ }^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Energies

| 4.1 .8 | Unclamped single inductive energy <br> single pulse | $E_{\mathrm{AS}}$ | - | 120 | mJ | $I_{\mathrm{L}(0)}=I_{\mathrm{L}(\mathrm{NOM})}$ <br> $V_{\mathrm{BAT}}=13.5 \mathrm{~V}$ <br> $T_{\mathrm{J}(0)}=150{ }^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4.1 .9 | Unclamped repetitive inductive energy <br> pulse with 100k cycles | $E_{\mathrm{AR}(100 \mathrm{k})}$ | - | 80 | mJ | $I_{\mathrm{L}(0)}=4.5 \mathrm{~A}$ <br> $V_{\mathrm{BAT}}=13.5 \mathrm{~V}$ <br> $T_{\mathrm{J}(0)}=105^{\circ} \mathrm{C}$ |

## Temperatures

| 4.1 .10 | Operating temperature | $T_{\mathrm{J}}$ | -40 | +150 | ${ }^{\circ} \mathrm{C}$ | - |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4.1 .11 | Storage temperature | $T_{\text {STG }}$ | -55 | +150 | ${ }^{\circ} \mathrm{C}$ | - |

## ESD Susceptibility

| 4.1 .12 | ESD susceptibility (all pins) | $V_{\text {ESD }}$ | -2 | 2 | kV | $\mathrm{HBM}^{3)}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4.1 .13 | ESD susceptibility OUT pin vs. GND | $V_{\text {ESD }}$ | -4 | 4 | kV | $\mathrm{HBM}^{3)}$ |
| 4.1 .14 | ESD susceptibility | $V_{\text {ESD }}$ | -750 | 750 | V | $\mathrm{CDM}^{4)}$ |

1) Not subject to production test, specified by design.

## General Product Characteristics

2) $V_{\mathrm{BAT}(\mathrm{LD})}$ is setup without the DUT connected to the generator per ISO7637-1;
$R_{\mathrm{I}}$ is the internal resistance of the load dump test pulse generator;
$t_{\mathrm{D}}$ is the pulse duration time for load dump pulse (pulse 5) according ISO 7637-1, -2 .
3) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega, 100 \mathrm{pF}$ )
4) ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation

### 4.2 Functional Range

Table 3 Functional Range ${ }^{1)}$

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Note I Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 4.2.1 | Supply Voltage Range for Normal Operation | $V_{\text {DD(NOR) }}$ | 3.0 | 5.0 | 5.5 | V | - |
| 4.2.2 | Supply current continuous ON operation | $I_{\text {DD }}$ | - | 2.5 | 6 | mA | - |
| 4.2.3 | Standby supply current (ambient) | $I_{\text {DD(OFF)_25 }}$ | - | 1.5 | 6 | $\mu \mathrm{A}$ | $T_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |
| 4.2.4 | Maximum standby supply current (hot) | $I_{\text {DD(OFF)_150 }}$ | - | 6 | 14 | $\mu \mathrm{A}$ | $T_{J}=150^{\circ} \mathrm{C}$ |
| 4.2.5 | Battery Voltage Range for Nominal Operation | $V_{\text {BAT(NOR) }}$ | 8 | 13.5 | 18 | V | - |
| 4.2.6 | Extended Battery Voltage Range for Operation | $V_{\text {BAT(EXT) }}$ | 3 | - | 28 | V | parameter deviations possible |
| 4.2.7 | SRP pin resistor for normal operation | $\mathrm{R}_{\text {SRP(NOR) }}$ | 5 | - | 70 | k $\Omega$ | - |
| 4.2.8 | SRP pin resistor for extended operation | $\mathrm{R}_{\text {SRP(EXT) }}$ | 0 | - | 600 | $\Omega$ | no latched fault available |

1) Not subject to production test, specified by design.

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards.
For more information, go to www.jedec.org.

## Table 4 Thermal resistance

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Note / <br> Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 4.3.1 | Junction to Case | $R_{\text {thJc }}$ | - | 1.9 | - | K/W | 1) 2) |
| 4.3.2 | Junction to Ambient (2s2p) | $R_{\text {thJA(2s2p) }}$ | - | 25 | - | K/W | 1) 3) |
| 4.3.3 | Junction to Ambient ( $1 \mathrm{~s} 0 \mathrm{p}+600 \mathrm{~mm}^{2} \mathrm{Cu}$ ) | $R_{\text {thJA(1s0p) }}$ | - | 38 | - | K/W | 1) 4) |

1) Not subject to production test, specified by design
2) Specified $R_{\mathrm{th} J \mathrm{c}}$ value is simulated at natural convection on a cold plate setup (all pins are fixed to ambient temperature). $T_{\mathrm{C}}=85^{\circ} \mathrm{C}$. Device is loaded with 1 W power.
3) Specified $R_{\text {thJA }}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2 s 2 p board; The product (Chip+Package) was simulated on a $76.2 \times 114.3 \times 1.5 \mathrm{~mm}$ board with 2 inner copper layers ( $2 \times 70 \mu \mathrm{~m} \mathrm{Cu}, 2$ $x 35 \mu \mathrm{mCu}$ ). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. $T_{\mathrm{a}}=85^{\circ} \mathrm{C}$, Device is loaded with 1 W power.
4) Specified $R_{\text {thJA }}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 1s0p board;

The product (Chip+Package) was simulated on a $76.2 \times 114.3 \times 1.5 \mathrm{~mm}$ board with additional heatspreading copper area of $600 \mathrm{~mm}^{2}$ and $70 \mu \mathrm{~m}$ thickness. $T_{\mathrm{a}}=85^{\circ} \mathrm{C}$, Device is loaded with 1 W power.

### 4.3.1 PCB set up

The following PCB set up was implemented to determine the transient thermal impedance.


Figure 4 Cross section JEDEC2s2p.

$70 \mu \mathrm{~m}$ modelled (traces, cooling area)
$70 \mu \mathrm{~m} ; 5 \%$ metalization*

Figure 5 Cross section JEDEC1s0p.


Figure 6 PCB layout

### 4.3.2 Transient Thermal Impedance



Figure $7 \quad$ Typical transient thermal impedance $Z_{\text {thJA }}=\mathrm{f}\left(t_{\mathrm{p}}\right), T_{\mathrm{a}}=85^{\circ} \mathrm{C}$
Value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The product (Chip+Package) was simulated on a $76.2 \times 114.3 \times 1.5 \mathrm{~mm}^{3}$ board with 2 inner copper layers ( $2 \times 70 \mathrm{~mm} \mathrm{Cu}, 2 \times 35 \mathrm{~mm} \mathrm{Cu}$ ). Where applicable a thermal via array under the ex posed pad contacted the first inner copper layer. Device is dissipating 1 W power.

HITFET - BTF3050TE

General Product Characteristics


Figure 8 Typical transient thermal impedance $Z_{\text {thJA }}=\mathrm{f}\left(t_{\mathrm{p}}\right), T_{\mathrm{a}}=85^{\circ} \mathrm{C}$ Value is according to Jedec JESD51-3 at natural convection on FR4 1s0p board. Device is dissipating 1 W power.

## 5 Power Stage

### 5.1 Output On-state Resistance

The on-state resistance depends on the supply voltage as well as on the junction temperature $T_{\mathrm{J}}$. Figure 9 shows this dependencies in terms of temperature and voltage for the typical on-state resistance $R_{\mathrm{DS}(\mathrm{ON})}$. The behavior in reverse polarity is described in chapter"Reverse/Inverse Current Capability" on Page 14.


Figure 9 Typical On-State Resistance,

$$
R_{\mathrm{DS}(\mathrm{ON})}=\mathrm{f}\left(T_{\mathrm{J}}\right), V_{\mathrm{DD}}=5 \mathrm{~V}, V_{\mathrm{DD}}=3 \mathrm{~V}, V_{\mathrm{IN}}=\mathrm{high}
$$

A high signal at the input pin causes the power DMOS to switch ON with a dedicated slope.
To achieve a reasonable $R_{\mathrm{DS}(\mathrm{ON})}$ and the specified switching speed a 5 V supply is required.

### 5.2 Resistive Load Output Timing

Figure 10 shows the typical timing when switching a resistive load.


Figure 10 Definition of Power Output Timing for Resistive Load

HITFET - BTF3050TE

### 5.3 Inductive Load

### 5.3.1 Output Clamping

When switching off inductive loads with low side switches, the drain-source voltage $V_{\text {Out }}$ rises above battery potential, because the inductance intends to continue driving the current. To prevent unwanted high voltages the device has a voltage clamping mechanism to keep the voltage at $V_{\text {OUT(CLAMP). }}$. During this clamping operation mode the device heats up as it dissipates the energy from the inductance. Therefore the maximum allowed load inductance is limited. See Figure 11 and Figure 12 for more details.


Figure 11 Output Clamp Circuitry


Figure 12 Switching an Inductive Load

Note: Repetitive switching of inductive load by $V_{D D}$ instead of using the input is a not recommended operation and may affect the device reliability and reduce the lifetime.

### 5.3.2 Maximum Load Inductance

While demagnetization of inductive loads, energy has to be dissipated in the BTF3050TE.
This energy can be calculated by the following equation:

$$
E=V_{\mathrm{OUT}(\mathrm{CLAMP})} \cdot\left[\frac{V_{\mathrm{BAT}}-V_{\mathrm{OUT}(\mathrm{CLAMP})}}{R_{\mathrm{L}}} \cdot \ln \left(1-\frac{R_{\mathrm{L}} \cdot I_{\mathrm{L}}}{V_{\mathrm{BAT}}-V_{\mathrm{OUT}(\mathrm{CLAMP})}}\right)+I_{\mathrm{L}}\right] \cdot \frac{L}{R_{\mathrm{L}}}
$$

Following equation simplifies under assumption of $R_{\mathrm{L}}=0$

$$
E=\frac{1}{2} L I_{\mathrm{L}}{ }^{2} \cdot\left(1-\frac{V_{\mathrm{BAT}}}{V_{\mathrm{BAT}}-V_{\mathrm{OUT}(\mathrm{CLAMP})}}\right)
$$

Figure 13 shows the inductance / current combination the BTF3050TE can handle.
For maximum single avalanche energy please also refer to $E_{A S}$ value in "Energies" on Page 7


Figure 13 Maximum load inductance for single pulse

$$
\mathrm{L}=f\left(\mathrm{I}_{\mathrm{L}}\right), \mathrm{T}_{\mathrm{J}, \text { start }}=150^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{BAT}}=13.5 \mathrm{~V}
$$

### 5.4 Reverse/Inverse Current Capability

A reverse battery situation means the OUT pin is pulled below GND potential to $-V_{B A T}$ via the load $Z_{L}$.
In this situation the load is driven by a current through the intrinsic body diode of the BTF3050TE and all protection, such as current limitation, over temperature or over voltage clamping, are inactive.
In certain application cases (for example, usage in a bridge or half-bridge configuration) the intrinsic reverse body diode is used for freewheeling of an inductive load. In this case the device is still supplied but an inverse current is flowing from GND to OUT(drain) and the OUT will be pulled below GND.

In inverse or reverse operation via the reverse body diode, the device is dissipating a power loss which is defined by the driven current and the voltage drop on the body diode $-\mathrm{V}_{\mathrm{DS}}$.

During inverse current, an increased supply current $I_{\mathrm{DD}}$ flowing into $V_{\mathrm{DD}}$ needs to be considered. The device might be reset by inverse current.

### 5.5 Adjustable Swtiching Speed / Slew Rate

In order to optimize electromagnetic emission, the switching speed of the MOSFET can be adjusted by connecting an external resistor between SRP pin and GND. This allows for balancing between electromagnetic emissions and power dissipation. Shorting the SRP pin to GND represents the fastest switching speed. Open SRP pin represents the slowest switching speed. It is recommended to put a high ohmic resistor like $200 \mathrm{k} \Omega$ on this SRP pin to GND.
The accuracy of the switching speed adjustment is dependent on the precision of the external resistor used. It's recommended to use accurate resistors.
Figure 14 shows the simplified relation between the resistor value and the switching times.


Figure 14 Typical simplified relation between switching time and $\boldsymbol{R}_{\text {SRP }}$ resistor values used on SRP pin ( $\mathrm{V}_{\mathrm{BAT}}=13.5 \mathrm{~V}$ )

It is not recommended to change the slew rate resistance during switching (supplied device, $V_{\mathrm{DD}}>V_{\mathrm{DD}(\mathrm{UV} \text { _ON) }}$ ). Otherwise undefined switching behavior can occur.

## Slew Rate in Fault mode (fault signal set):

Beside the normal slew rate function the SRP pin is also used as fault feedback output. In case of a latched fault caused by over temperature detection the SRP pin will be internally pulled to $V_{\mathrm{DD}}$. For details please refer to "Functional Description of the SRP Pin" on Page 21. In this operation mode (latched fault signal) the slew rate control by $R_{\text {SRP }}$ will be ignored and the switching speed (dynamic characteristics) will be set to fault mode default values. As long as the fault signal is set and the SRP-pin is not shorted to GND a fast default slew rate adjustment (like for $R_{\text {SRP }}=5.8 \mathrm{k} \Omega$ ) will be applied to the device.

If the SRP pin will be externally pulled up above the normal SRP pin voltage $V_{S R P(N O R)}$ (e.g. to $V_{\mathrm{DD}}$ ) the slowest slew rate settings will be applied.

### 5.6 Characteristics

Please see "Power Stage" on Page 25 for electrical characteristic table.

## 6 Protection Functions

The device provides embedded protection functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not to be used for continuous or repetitive operation. Over temperature is indicated by a high-logic active fault signal on the SRP pin.

### 6.1 Over Voltage Clamping on OUTput

The BTF3050TE is equipped with a voltage clamp circuitry that keeps the drain-source voltage $V_{\mathrm{DS}}$ at a certain level $V_{\text {OUt(CLAMP). }}$. The over voltage clamping is overruling the other protection functions. Power dissipation has to be limited to keep the maximum allowed junction temperature.

This function is also used in terms of inductive clamping. Please see also "Output Clamping" on Page 13 for more details.

### 6.2 Thermal Protection with Latched Fault Signal

The device is protected against over temperature due to overload and/or bad cooling conditions by an integrated temperature sensor. The thermal protection is available if the device is active. .
The device incorporates an absolute ( $\left.T_{\mathrm{J}(\mathrm{SD})}\right)$ and a dynamic temperature limitation $\left(\Delta T_{\mathrm{J}(\mathrm{SW})}\right)$. Triggering one of them will cause the output to switch off.

The switch off will be done with the fastest possible slew rate. The BTF3050TE has a thermal-restart function. If input (IN) is still high the device will turn on again after the junction temperature has dropped below the thermal hysteresis.
In case of detected over temperature the fault signal will be set and the SRP pin will be internally pulled up to $V_{\mathrm{DD}}$. This state is latched independent on the IN signal, providing a stable fault signal to be read out by a micro controller. The latched fault signal needs to be reset by low signal ( $V_{\text {SRP }}<V_{\text {SRP(RESET)_MIN }}$ ) at the SRP pin, provided that the junction temperature has decreased at least below the thermal hysteresis in the meantime. To reliably reset the latch the SRP pin needs to be pulled down with a minimum length of $t_{\text {RESET }}$.
As long as the fault signal is set and the SRP-pin is not shorted to GND a fast default slew rate adjustment (like for $R_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ ) will be applied to the device.

If the latched fault signal is not reset, the device logic stays active (also if $\mathrm{IN}=\mathrm{low}$ ) not entering the quiescent current mode and therefore reaching upper limits of normal supply current $I_{\mathrm{DD}}$.
Please see "Diagnostics" on Page 21 for details on the feedback and reset function.


Figure 15 Thermal protective switch OFF scenario for case of overload or short circuit
Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependant.

### 6.3 Overcurrent Limitation / Short Circuit Behavior

This device is providing a smart overcurrent limitation which provides protection against short circuit conditions while allowing also load inrush currents higher than the current limitation level. To achieve this the device has a current limitation level $I_{\mathrm{L}(\mathrm{LIM})}$ which is triggered by a higher trigger level $I_{\mathrm{L}(\mathrm{LIM}) \_ \text {TRIGGER }}$.
The condition short circuit is an overload condition to the device.
If the load current $I_{\mathrm{L}}$ reaches the current limitation trigger level $I_{\mathrm{L}(\mathrm{LIM}) \text { _TRIGGER }}$ the internal current limitation will be activated and the device limits the current to a lower value $I_{\mathrm{L}(\mathrm{LIM})}$. The device starts heating up. When the thermal shutdown temperature $T_{J(S D)}$ is reached, the device turns off. The time from the beginning of current limitation until the over temperature switch off depends strongly on the cooling conditions.
If input is still high the device will turn on again after the measured temperature has dropped below the thermal hysteresis. The current limitation trigger is a latched signal. It will be only reset by input (IN) pin low and resetting the fault latch (SRP-pin = low (below reset threshold)) at the same time. This means if the input stays high all the time during short circuit the current will be limited to $I_{\text {L(LIM) }}$ the following pulses (during thermal restart). It also means that the output current is limited to the current limitation level $I_{\mathrm{L}(\mathrm{LIM})}$ until the current limitation trigger is not reset.

Figure 16 shows this behavior.

HITFET - BTF3050TE Smart Low-Side Power Switch

Protection Functions


Figure 16 Short circuit protection via current limitation and thermal switch off, with latched fault signal on SRP (valid for $\boldsymbol{R}_{\text {SRP }}=5 . . .70 \mathrm{k} \Omega$ )

Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependant.

## Behavior with overload current below current limitation trigger level

The lower current limitation level $I_{\mathrm{L}(\mathrm{LIM})}$ will be also triggered by an thermal shutdown. This could be the case in terms of overload with a current still below the overcurrent limitation trigger level ( $\left.I_{\mathrm{L}}<I_{\mathrm{L}(\mathrm{LIM}) \text { _TRIGGER }}\right)$.

HITFET - BTF3050TE Smart Low-Side Power Switch

Protection Functions


Figure 17 Example of overload behavior with thermal shutdown
Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependant.

### 6.4 Characteristics

Figure 18 Please see "Protection" on Page 26 for electrical characteristic table.

Diagnostics

## 7 Diagnostics

The BTF3050TE provides a latching digital fault feedback signal on the SRP pin triggered by an over temperature shutdown.
Additionally the device features an adjustable slew rate via the SRP pin.

### 7.1 Functional Description of the SRP Pin

The BTF3050TE provides digital status information via the combined status and Slew-Rate-Preset pin (SRP). This pin has three modes of operation:

## Normal operation mode (slew rate mode; low signal)

The pin is used to define the switching speed of the BTF3050TE.
A resistor to ground defines the strength of the gate driver stage used to switch the power DMOS. The SRP pin works as a controlled low voltage output with a normal voltage up to $\mathrm{V}_{\mathrm{SRP}(\mathrm{NOR})}$, driving from $V_{\mathrm{DD}}$ a current out of the SRP-pin through the slew rate adjustment resistor.
For details on this function please refer to "Adjustable Swtiching Speed / Slew Rate" on Page 15.
The voltage on the SRP pin in normal operation mode is $\mathrm{V}_{\mathrm{SRP}(\mathrm{NOR})}$, signaling a low signal to the micro controller.

## Latched Feedback mode (internal pull-up to $V_{D D}$; high signal)

The pin is used to give an alarming feedback to the micro controller after an over temperature shut down.
The SRP pin is pulled to $V_{\mathrm{DD}}$ by an active internal pull-up source providing typical a current $\mathrm{I}_{\mathrm{SRP}(\text { FAULT })}$, intend to signal a logic high to the micro controller. This mode stays active independent from the input pin state or internal restarts until it will be reset (see below).

During this mode the slew rate of the device is set to a fast "fault" mode slew rate (similar to the switching times at $R_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$.) The latched fault/feedback mode and signal is available at slew rate resistors of $5 \mathrm{k} \Omega<R_{\mathrm{SRP}}<$ $70 \mathrm{k} \Omega$. (please see also Figure 21 "Availability of latched fault/feedback mode in dependency of slew rate resistor RSRP" on Page 22)

## Reset Latch (external pull-down)

The pin is used as an input pin to set the device back to normal mode and reset the fault latch.
To reset the device the voltage on the SRP pin needs to be forced below the reset threshold $\mathrm{V}_{\text {SRP(RESET) }}$ by an external pull down (e.g. using the micro controller I/O as pull-down).
If the SRP pin will be pulled down below $V_{\text {SRP(RESET) }}$ for a minimum time of $t_{\text {RESET }}$ the logic resets the feedback latch, provided that its temperature has decreased at least the thermal hysteresis $\Delta T_{\mathrm{j}(\mathrm{SW}) \_\mathrm{HYS}}$ in the meantime.
If INput is pulled down as well the current limitation trigger level will be also reset (enabling high peak currents again).
Figure 19 is showing the simplified circuitry used.

As long as the latched fault signal is not reset, the device logic stays active (also if $\mathrm{IN}=$ low) not entering the quiescent current mode.

HITFET - BTF3050TE


Figure 19 Feedback and control of BTF3050TE
Alternatively to a bidirectional pin, the micro controller can use a input and a output in parallel to drive the SRP pin.


Figure 20 Simplified functional block diagram of SRP pin


Figure 21 Availability of latched fault/feedback mode in dependency of slew rate resistor $\boldsymbol{R}_{\text {SRP }}$

### 7.2 Characteristics

Please see "Diagnostics" on Page 27 for electrical characteristic table.

## 8 Supply and Input Stage

### 8.1 Supply Circuit

The supply pin $V_{D D}$ is protected against ESD pulses as shown in Figure 22.
The device supply is not internal regulated but directly taken from a external supply. Therefore a reverse polarity protected and buffered 5 V (or 3.3 V ) voltage supply is required. To achieve a reasonable $R_{\mathrm{DS}(\mathrm{ON})}$ and the specified switching speed, a 5 V (or 3.3 V ) supply is required.


Supply_Stage.emf
Figure 22 Supply Circuit

### 8.1.1 Undervoltage Shutdown

In order to ensure a stable and defined device behavior under all allowed conditions the supply voltage $V_{\mathrm{DD}}$ is monitored.

The output switches off, if the supply voltage $V_{\mathrm{DD}}$ drops below the switch-off threshold $V_{\mathrm{DD}(\mathrm{TH})}$. In this case also all latches will be reset. The device functions are only given for supply voltages above the supply voltage threshold $V_{\mathrm{DD}(\mathrm{TH})}$. There is no failure feedback ensured for $V_{\mathrm{DD}}<V_{\mathrm{DD}(\mathrm{TH})}$.

### 8.2 Input Circuit

Figure 23 shows the input circuit of the BTF3050TE. Due to an internal pull-down it is ensured that the device switches off in case of open input pin. A Zener structure protects the input circuit against ESD pulses. As the BTF3050TE has a supply pin, the $R_{\mathrm{DS}(\mathrm{ON})}$ of the power MOS is independent of the voltage on the IN pin (assumed $V_{D D}$ is sufficient).

HITFET - BTF3050TE


Input.emf
Figure 23 Simplified input circuitry

### 8.3 Characteristics

Please see "Supply and Input Stage" on Page 29 for electrical characteristic table.

## $9 \quad$ Electrical Characteristics

Note: Characteristics show the deviation of parameter at given input voltage and junction temperature.
Typical values show the typical parameters expected from manufacturing and in typical application condition.
All voltages and currents naming and polarity in accordance to
Figure 3 "Naming Definition of electrical parameters" on Page 6

## $9.1 \quad$ Power Stage

Please see Chapter "Power Stage" on Page 12 for parameter description and further details.

Table 5 Electrical Characteristics: Power Stage
$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, V_{\mathrm{BAT}}=8 \mathrm{~V}$ to 18 V , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Note I <br> Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |

## Power Stage - Static Characteristics

| 9.1.1 | On-State resistance | $R_{\text {DS(ON) }}$ | - | 40 | - | $\mathrm{m} \Omega$ | $\begin{aligned} & I_{\mathrm{L}}=I_{\mathrm{L}(\mathrm{NOM})} ; \\ & V_{\mathrm{DD}}=5 \mathrm{~V} ; \\ & T_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | - | 80 | 100 | $\mathrm{m} \Omega$ | $\begin{aligned} & I_{\mathrm{L}}=I_{\mathrm{L}(\mathrm{NOM})} ; \\ & V_{\mathrm{DD}}=5 \mathrm{~V} ; \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ |
| 9.1 .2 | Nominal load current | $I_{\text {L(NOM) }}$ | - | 3.0 | - | A | $\begin{aligned} & \text { 1) } \\ & T_{\mathrm{J}}<150^{\circ} \mathrm{C} ; \\ & V_{\mathrm{DD}}=5 \mathrm{~V} ; \end{aligned}$ |
| 9.1.3 | OFF state load current, Output leakage current | $I_{\text {L(OFF) }}$ | - | - | 2 | $\mu \mathrm{A}$ | $\begin{aligned} & \text { 2) } \\ & V_{\mathrm{OUT}}=V_{\mathrm{BAT}}=13.5 \mathrm{~V} ; \\ & V_{\text {IN }}=0 \mathrm{~V} ; \\ & V_{\mathrm{DD}}=5 \mathrm{~V} ; \\ & T_{\mathrm{J}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ |
|  | OFF state load current, Output leakage current | $I_{\text {L(OFF) }}$ | - | - | 1 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{OUT}}=V_{\mathrm{BAT}}=13.5 \mathrm{~V} ; \\ & V_{\mathrm{IN}}=0 \mathrm{~V} ; \\ & V_{\mathrm{DD}}=5 \mathrm{~V} ; \\ & T_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{aligned}$ |
|  | OFF state load current, Output leakage current | $I_{\text {L(OFF) }}$ | - | 1.5 | 4 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{OUT}}=V_{\mathrm{BAT}} ; \\ & V_{\mathrm{IN}}=0 \mathrm{~V} ; \\ & V_{\mathrm{DD}}=5 \mathrm{~V} ; \\ & T_{\mathrm{J}}=150^{\circ} \mathrm{C} \end{aligned}$ |

## Reverse Diode

9.1.4 Reverse diode forward voltage

| - | 1.0 | - | V | $T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ <br> $\mathrm{I}_{\mathrm{D}}=-\mathrm{I}_{\mathrm{L}(\mathrm{NOM})} ; V_{\mathrm{IN}}=0 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- |
| - | 0.8 | - |  |  |
| - | 0.7 | 1.0 |  |  |
| $T_{\mathrm{J}}=25^{\circ} \mathrm{C}$ <br> $\mathrm{I}_{\mathrm{D}}=-\mathrm{I}_{\mathrm{L}(\mathrm{NOM})} ; V_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  |  |  |
| $T_{\mathrm{J}}=150^{\circ} \mathrm{C}$ <br> $\mathrm{I}_{\mathrm{D}}=-\mathrm{I}_{\mathrm{L}(\mathrm{NOM})} ; V_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  |  |  |

HITFET - BTF3050TE Smart Low-Side Power Switch

Electrical Characteristics

Table 5 Electrical Characteristics: Power Stage (cont'd)
$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, V_{\mathrm{BAT}}=8 \mathrm{~V}$ to 18 V , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)


## Power Stage - Dynamic characteristics - switching time adjustment

$V_{\mathrm{BAT}}=13.5 \mathrm{~V} ; V_{\mathrm{DD}}=5 \mathrm{~V}$; resistive load: $R_{\mathrm{L}}=4.7 \Omega ; C_{\mathrm{SRP}-\mathrm{GND}}<100 \mathrm{pF}$;
see Figure 10 "Definition of Power Output Timing for Resistive Load" on Page 12 for definition details

| 9.1 .5 | Turn-on delay time | $t_{\text {DON }}$ | 2 | 4 | 7.5 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=0 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 2.5 | 5 | 8.5 | $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ |
|  |  |  | 5 | 10 | 15 | $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$ |
| 9.1 .6 | Turn-off delay time | $t_{\text {DOFF }}$ | 2 | 4 | 7.5 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=0 \Omega$ |
|  |  |  | 2.5 | 5 | 8.5 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=5.8 \mathrm{k} \Omega$ |
|  |  |  | 10 | 20 | 30 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=58 \mathrm{k} \Omega$ |
| 9.1 .7 | Turn-on output fall time | $t_{\text {F }}$ | 0.65 | 1.3 | 2.0 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=0 \Omega$ |
|  |  |  | 1 | 2 | 3 | $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ |
|  |  |  | 10 | 20 | 30 | $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$ |
| 9.1 .8 | Turn-off output rise time | $t_{\mathrm{R}}$ | 0.65 | 1.3 | 2.0 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=0 \Omega$ |
|  |  |  | 1 | 2 | 3 | $\mu \mathrm{s}$ | $\mathrm{R}_{\text {SRP }}=5.8 \mathrm{k} \Omega$ |
|  |  |  | 10 | 20 | 30 | $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$ |
| 9.1.9 | Turn-on Slew rate ${ }^{3}$ | $-(\Delta \mathrm{V} / \Delta \mathrm{t})_{\mathrm{ON}}$ | 11 | 22 | 33 | V/us | $\mathrm{R}_{\text {SRP }}=0 \Omega$ |
|  |  |  | 7 | 13 | 21 | V/us | $\mathrm{R}_{\text {SRP }}=5.8 \mathrm{k} \Omega$ |
|  |  |  | 0.7 | 1.4 | 2 | V/us | $\mathrm{R}_{\text {SRP }}=58 \mathrm{k} \Omega$ |
| 9.1.10 | Turn-off Slew rate ${ }^{3)}$ | $(\Delta \mathrm{V} / \Delta \mathrm{t})_{\text {OFF }}$ | 11 | 22 | 33 | V/us | $\mathrm{R}_{\text {SRP }}=0 \Omega$ |
|  |  |  | 7 | 13 | 21 | V/us | $\mathrm{R}_{\text {SRP }}=5.8 \mathrm{k} \Omega$ |
|  |  |  | 0.7 | 1.4 | 2 | V/ $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$ |

Power Stage - Dynamic characteristics - Failure mode (latched fault signal set) ${ }^{\text {4) }}{ }^{5}$ )
$V_{\mathrm{BAT}}=13.5 \mathrm{~V} ; V_{\mathrm{DD}}=5 \mathrm{~V}$; resistive load: $R_{\mathrm{L}}=4.7 \Omega$;latched fault set;
see Figure 10 "Definition of Power Output Timing for Resistive Load" on Page 12 for definition details;
please refer to the Power Stage - Dynamic characteristics - switching time adjustment at $R_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ (see above)

1) Not subject to production test, calculated by $R_{\mathrm{thJA}}$ and $R_{\mathrm{DS}(O \mathrm{~N})}$.
2) Not subject to production test, specified by design; tested at $25^{\circ} \mathrm{C}$
3) Not subject to production test, calculated slew rate between $90 \%$ and $50 \% ; \Delta \mathrm{V} / \Delta \mathrm{t}=\left(V_{\text {OUT(90\%) }}-V_{\text {OUT(50\%) }}\right) /\left|\left(t_{90 \%}-t_{50 \%}\right)\right|$
4) Not subject to production test, specified by design.
5) In case of over temperature switch-off the fast slew rate like $R_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ will be applied.

### 9.2 Protection

Please see Chapter "Protection Functions" on Page 17 for parameter description and further details.
Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation

HITFET - BTF3050TE Smart Low-Side Power Switch

Electrical Characteristics

## Table 6 Electrical characteristics: Protection

$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, V_{\mathrm{BAT}}=8 \mathrm{~V}$ to 18 V , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Note I <br> Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| Thermal shut down ${ }^{1)}$ |  |  |  |  |  |  |  |
| 9.2.1 | Thermal shut down junction temperature | $T_{\text {J(SD) }}$ | 150 | 175 | 200 | ${ }^{\circ} \mathrm{C}$ | 1) |
| 9.2.2 | Thermal hysteresis | $\Delta T_{\text {J(SD)_HYS }}$ | - | 15 | - | K | 1) |
| 9.2.3 | Dynamic temperature limitation | $\Delta T_{\text {J(SW) }}$ | - | 70 | - | K | 1) |

Over Voltage Protection / Clamping

| 9.2 .4 | Drain clamp voltage | $V_{\text {OUT(CLAMP) }}$ | 40 | - | - | V | $V_{\text {IN }}=0 \mathrm{~V} ; I_{\mathrm{D}}=10 \mathrm{~mA} ;$ <br> $V_{\mathrm{DD}}=5 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Current limitation

| 9.2 .5 | Current limitation trigger level | $I_{\text {L(LIM)_TRIGGER }}$ | 30 | 45 | 60 | A | $V_{\text {IN }}=5 \mathrm{~V} ;$ <br> $V_{\mathrm{DD}}=5 \mathrm{~V} ;$ <br> $V_{\mathrm{DS}}=V_{\mathrm{BAT}}$ |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 9.2 .6 | Current limitation level | $I_{\text {L(LIM) }}$ | 8 | 15 | 20 | A | $V_{\text {IN }}=5 \mathrm{~V} ;$ <br> $V_{\mathrm{DD}}=5 \mathrm{~V} ;$ <br> settled value; <br> $V_{\mathrm{DS}}=V_{\mathrm{BAT}}$ |

1) Not subject to production test, specified by design.

### 9.3 Diagnostics

Please see Chapter "Diagnostics" on Page 21 for description and further details.

## Table 7 Electrical Characteristics: Diagnostics

$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, V_{\mathrm{BAT}}=8 \mathrm{~V}$ to 18 V , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Note I <br> Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| Feedback pin |  |  |  |  |  |  |  |
| 9.3.1 | allowed SRP pin voltage operation range | $V_{\text {SRP }}$ | -0.3 | - | 5.5 | V | $V_{\text {SRP }}<V_{\mathrm{DD}}$ |
| 9.3.2 | SRP voltage in normal operation during slew rate adjustment mode | $V_{\text {SRP(NOR) }}$ | - | 0.6 | 0.8 | V | - |
| 9.3.3 | SRP voltage in fault feedback mode (latched) | $V_{\text {SRP(FAULT) }}$ | 0.7 | - | 1 | $x V_{D D}$ | $\begin{aligned} & R_{\mathrm{SRP}}>5 \mathrm{k} \Omega \\ & \text { see also } 9.3 .4 \\ & \text { fault feedback latched } \end{aligned}$ |
| 9.3.4 | SRP pull-up current in fault feedback mode | $I_{\text {SRP(FAULT) }}$ | - | 1.8 | - | mA | $\begin{aligned} & V_{\mathrm{DD}}=5 \mathrm{~V} ; \\ & V_{\mathrm{BAT}}>13.5 \mathrm{~V} \\ & \text { internal limited } \end{aligned}$ |
| 9.3.5 | Slew rate resistor range for normal operation, latched fault feedback available | $R_{\text {SRP(NOR) }}$ | 5 | - | 70 | $\mathrm{k} \Omega$ | 1) <br> latched fault available |

HITFET - BTF3050TE

Table 7 Electrical Characteristics: Diagnostics (cont'd)
$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, V_{\mathrm{BAT}}=8 \mathrm{~V}$ to 18 V , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Note $/$ <br> Test Condition |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Typ. | Max. |  |  |
| 9.3 .6 | Slew rate resistor range for extended <br> operation, <br> no latched fault feedback available | $R_{\text {SRP(EXT) }}$ | 0 | - | 600 | $\Omega$ | $1)$ <br> no latched fault <br> available |
| 9.3 .7 | Fault feedback reset threshold | $V_{\text {SRP(RESET })}$ | - | 1.8 | - | V | - |
| 9.3 .8 | Fault feedback reset time | $t_{\text {RESET }}$ | 100 | - | - | $\mu \mathrm{S}$ | $1)$ <br> $V_{\text {SRP }}<V_{\text {SRP(RESET })} ;$ <br> no over temperature |

1) Not subject to production test, specified by design.

HITFET - BTF3050TE Smart Low-Side Power Switch

Electrical Characteristics

### 9.4 Supply and Input Stage

Please see Chapter "Supply and Input Stage" on Page 23 for description and further details.

Table 8 Electrical Characteristics: Supply and Input
$T_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, V_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, V_{\mathrm{BAT}}=8 \mathrm{~V}$ to 18 V , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Note I <br> Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| Supply |  |  |  |  |  |  |  |
| 9.4.1 | Nominal supply voltage | $V_{\mathrm{DD} \text { (NOM) }}$ | 3.0 | 5.0 | 5.5 | V | - |
| 9.4 .2 | Supply Undervoltage Shutdown Switch-on/off threshold voltage | $V_{\mathrm{DD}(\mathrm{TH})}$ | 1.3 | 1.7 | 3.0 | V | $V_{\text {IN }}=5.0 \mathrm{~V}$ |
| 9.4.3 | Supply current, continuos ON operation | $I_{\text {DD(ON) }}$ | - | 2.5 | 4 | mA | device on-state $\begin{aligned} & V_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & R_{\mathrm{SRP}}=0 \Omega \\ & I_{\mathrm{L}(0)}=I_{\mathrm{L}(\mathrm{NOM})} \end{aligned}$ <br> no fault signal |
| 9.4 .4 | Supply current, continuos on operation with latched fault signal | $I_{\text {DD(FAULT) }}$ | - | 4.5 | 6 | mA | DC condition, $V_{\mathrm{DD}}=5.0 \mathrm{~V}$ <br> with fault signal |
| 9.4 .5 | Supply current, inverse condition on OUT to GND | $I_{\text {DD(-VOUT })}$ | - | 33 | - | mA | ${ }^{1)}$; $V_{\text {OUT }}<-0.3 \mathrm{~V}$; |
| 9.4 .6 | Standby supply current | $I_{\text {DD(OFF) }}$ | - | 1.5 | 6 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{IN}}=0 \mathrm{~V} \\ & V_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & R_{\mathrm{SRP}}=0 \Omega \\ & T_{\mathrm{j}}<85^{\circ} \mathrm{C} \\ & \text { no fault signal } \end{aligned}$ |
| 9.4 .7 | Standby supply current, maximum at $150^{\circ} \mathrm{C}$ | $I_{\text {DD(OFF)_150 }}$ | - | 6 | 14 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{IN}}=0 \mathrm{~V} \\ & V_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & R_{\mathrm{SRP}}=0 \Omega \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \\ & \text { no fault signal } \end{aligned}$ |
| Input |  |  |  |  |  |  |  |
| 9.4.8 | Low level input voltage | $V_{\operatorname{IN}(\mathrm{L})}$ | -0.3 | - | 0.8 | V | - |
| 9.4.9 | High level input voltage | $V_{\mathrm{IN}(\mathrm{H})}$ | 2.0 | - | $V_{\text {DD }}$ | V | - |
| 9.4.10 | Input voltage hysteresis | $V_{\text {IN(HYS }}$ | - | 200 | - | mV | - |
| 9.4.11 | Input pull down current | $I_{\text {IN }}$ | - | - | 160 | $\mu \mathrm{A}$ | $\begin{aligned} & 2.7 \mathrm{~V}<V_{\text {IN }}<5.5 \mathrm{~V} \\ & -0.3 \mathrm{~V}<V_{\mathrm{DD}}<5.5 \mathrm{~V} \end{aligned}$ |
| 9.4.12 | Internal Input pull down resistor | $R_{\text {IN(GND) }}$ | 25 | 50 | 100 | $\mathrm{k} \Omega$ | - |

1) Not subject to production test, specified by design.

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results

## $10 \quad$ Characterisation Results

Typical performance characteristics

### 10.1 Power Stage



Figure 24 Typical $R_{\mathrm{DS}(\mathrm{ON})}$ vs. $V_{\mathrm{DD}} @ \mathrm{I}_{\mathrm{L}}=3 \mathrm{~A}$


Figure 25 Typical $\mathrm{L}_{\mathrm{L}(\mathrm{OFF})} \mathrm{Vs} . \mathrm{Tj} @ \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BAT}}=13.5 \mathrm{~V}$ and 18 V

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 26 Maximum $\mathrm{E}_{\mathrm{AS}}$ vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}(0)=150^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BAT}}=13.5 \mathrm{~V}$

HITFET - BTF3050TE

Characterisation Results

### 10.2 Dynamic charactersitics:



Figure 27 Typical fall time, rise time, delay on time, delay off time vs. $\mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) @ \mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ and $58 \mathrm{k} \Omega) \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BAT}}=13.5, \mathrm{~V}_{\mathrm{IN}}=5 \mathrm{~V}$


Figure 28 Typical slew rate vs. $\mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) @ \mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$ and $58 \mathrm{k} \Omega$

HITFET - BTF3050TE

Characterisation Results


Figure 29 Typical delay on time, delay off time vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) \mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$


Figure 30 Typical fall time, rise time vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) \mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$

HITFET - BTF3050TE

Characterisation Results


Figure 31 Typical slew rate vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) \mathrm{R}_{\mathrm{SRP}}=5.8 \mathrm{k} \Omega$


Figure 32 Typical delay on time, delay off time vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$

HITFET - BTF3050TE

Characterisation Results


Figure 33 Typical rise time, fall time vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$


Figure 34 Typical slew rate vs. $\mathrm{I}_{\mathrm{L}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right) \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 35 Typical delay on time, delay off time vs. $\mathrm{V}_{\mathrm{BAT}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right), \mathrm{I}_{\mathrm{L}}=\mathrm{I}_{(\mathrm{NOM})}, \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$


Figure 36 Typical rise time, fall time vs. $\mathrm{V}_{\mathrm{BAT}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right), \mathrm{I}_{\mathrm{L}}=\mathrm{I}_{(\mathrm{NOM})}, \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 37 Typical slew rate vs. $\mathrm{V}_{\text {BAT }} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right), \mathrm{I}_{\mathrm{L}}=\mathrm{I}_{(\mathrm{NOM})}, \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$


Figure 38 Typical delay on time, delay off time vs. $V_{D D} @ T j\left(-40 . .150^{\circ} \mathrm{C}\right), \mathrm{R}_{\mathrm{L}}=4.5 \Omega, \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$

HITFET - BTF3050TE

Characterisation Results


Figure 39 Typical rise time, fall time vs. $\mathrm{V}_{\mathrm{DD}} @ \mathrm{Tj}\left(-40 . .150^{\circ} \mathrm{C}\right), \mathrm{R}_{\mathrm{L}}=4.5 \Omega, \mathrm{R}_{\mathrm{SRP}}=58 \mathrm{k} \Omega$

HITFET - BTF3050TE

### 10.3 Protection



Figure 40 Typical $\mathrm{Tj}_{(\mathrm{SD})}$ vs $\mathrm{V}_{\mathrm{DD}} @ \mathrm{I}_{\mathrm{L}}=10 \mathrm{~mA}$


Figure 41 Typical $\mathrm{Tj}_{(\mathrm{SD})_{Z} H Y s} \mathbf{v s} \mathrm{~V}_{\mathrm{DD}} @ \mathrm{I}_{\mathrm{L}}=10 \mathrm{~mA}$

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 42 Typical $\mathbf{V}_{\text {out(CLAMP) }}$ vs $\mathbf{T j}$


Figure 43 Typical $\mathrm{I}_{\mathrm{L}(\mathrm{LIM})}$ vs $\mathrm{Tj} @ \mathrm{~V}_{\mathrm{DD}}=4 \ldots 6 \mathrm{~V}$

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 44 Typical $\mathrm{I}_{\mathrm{L}(\mathrm{LIM})} \mathrm{vs} . \mathrm{V}_{\mathrm{DD}} @ \mathrm{Tj}=25^{\circ} \mathrm{C}$


Figure 45 Typical $\mathrm{I}_{\mathrm{L}(\mathrm{LIM}) \_ \text {TRIGGER }}$ vs. $\mathrm{L} @ \mathrm{Tj}=\left(-40,25,150^{\circ} \mathrm{C}\right)$

HITFET - BTF3050TE

Characterisation Results

### 10.4 Supply and Input Stage



Figure 46 Typical $\mathrm{V}_{\mathrm{DD}(\mathrm{TH})} \mathrm{vs} \mathrm{Tj} @ \mathrm{R}_{\mathrm{L}}=4.5 \Omega$


Figure 47 Typical $\mathrm{I}_{\mathrm{DD}(\mathrm{ON})} \mathrm{vs} . \mathrm{V}_{\mathrm{DD}} @ \mathrm{Tj}=\left(-40,25,150^{\circ} \mathrm{C}\right), \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 48 Typical $\mathrm{I}_{\mathrm{DD}(\mathrm{OFF})} \mathrm{vs} . \mathrm{Tj} @ \mathrm{~V}_{\mathrm{DD}}=3,4,5 \mathrm{~V}, \mathrm{R}_{\mathrm{RSP}}=0 \Omega$


Figure 49 Typical $\mathrm{I}_{\mathrm{IN}}$ vs. $\mathrm{V}_{\mathrm{IN}} @ \mathrm{Tj}=\left(-40,25,150^{\circ} \mathrm{C}\right)$

HITFET - BTF3050TE Smart Low-Side Power Switch

Characterisation Results


Figure 50 Typical $R_{\text {IN(GND) }} \mathbf{v s} . ~ T j$


Figure 51 Typical $\mathrm{V}_{\mathrm{IN}(\mathrm{TH})} \mathrm{vs} . \mathrm{Tj} @ \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, 4 \mathrm{~V}, 5 \mathrm{~V}$

HITFET - BTF3050TE Smart Low-Side Power Switch

Application Information

## 11 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

## Application Diagram

An application example with the BTF3050TE is shown below.


Figure 52 Simplified application diagram
Note: This is a very simplified example of an application circuit. The function must be verified in the real application.

### 11.1 Design and Layout Recommendations/Considerations

As consequence of the fast switching times for high currents, special care has to be taken to the PCB layout. Stray inductances have to be minimized. The BTF3050TE has no separate pin for power ground and logic ground. Therefore it is recommended to assure that the offset between the ground connection of the slew rate resistor and ground pin of the device (GND/SOURCE) is minimized. The resistor $R_{\text {SRP }}$ should be placed near to the device and directly connected to the GND pin of the device to avoid any influence of GND shift to the functionality of the SRP pin.

In order to avoid influence on SRP functionality (e.g. switching times) the maximum parasitic capacitance between the SRP line and GND ( $C_{\text {SRP-GND }}$ ) has to be less than 100pF. It is strongly recommended to not let the SRP pin floating. A maximum resistor of 200 kohm to GND is recommended.

HITFET - BTF3050TE

## 12 Package Outlines BTF3050TE



1) +0.2 MM MOLD FLASH

ALL METAL SURFACES: TIN PLATED, EXCEPT AREA OF CUT

PG-TO252-5 (Transistor Outline Package)

## Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb -free finish on leads and suitable for Pb -free soldering according to IPC/JEDEC J-STD-020).

## 13 Revision History

| Revision | Date | Changes |
| :--- | :--- | :--- |
| Rev. 1.1 | 2018-08-28 | Figure 24. Typo corrected on "x" axis. $R_{\mathrm{DS}(\mathrm{ON})} \mathrm{VS} \mathrm{V}_{\mathrm{DD}}$ <br> Figure 25 and 26 duplicated. Figure 26 deleted <br> Figure 49. remove $85^{\circ} \mathrm{C}$ from conditions |
| Package Outlines corrected according to PG-TO252-5-11 dimensions |  |  |
| Added $\Omega$ symbol for $\mathrm{R}_{\text {SRP }}$ and $\mathrm{R}_{\mathrm{L}}$ unit in characterisation chapter |  |  |
| Update front cover and back cover page templates |  |  |

Trademarks
All referenced product or service names and trademarks are the property of their respective owners.
Edition 2018-08-28
Published by
Infineon Technologies AG
$\mathbf{8 1 7 2 6}$ Munich, Germany
© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

## Email: erratum@infineon.com

## Document reference

## IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").
With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.
In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.
The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

## WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:
Click to view products by Infineon manufacturer:
Other Similar products are found below :
TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR U6513A MIC2012YM-TR MP5095GJ-P TPS2021IDRQ1 TPS2104DBVR TPS22958NDGKR MIC2098-1YMT-TR MIC94062YMT TR MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G FPF1504UCX TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR MIC25051YM MIC94085YFT-TR MIC94042YFL-TR MIC2005-1.2YM6-TR SIP32510DT-T1-GE3 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR MIC2008YML-TR MIC94084YFT-TR MIC2040-1YMM DIO1280WL12

