High Current PROFET ${ }^{\text {TM }}$

BTS50040-2SFA

Smart High-Side Power Switch
Dual Channel, $2 \times 4 \mathrm{~m} \Omega$

## Datasheet

High Current PROFET ${ }^{\text {TM }}$
V2.0, 2016-02-02
1 Overview ..... 1
2 Block Diagram and Terms ..... 3
2.1 Block Diagram ..... 3
2.2 Terms ..... 3
3 Pin Configuration ..... 4
3.1 Pin Assignment BTS50040-2SFA ..... 4
3.2 Pin Definitions and Functions ..... 4
4 General Product Characteristics ..... 5
4.1 Absolute Maximum Ratings ..... 5
4.2 Functional Range ..... 7
4.3 Thermal Resistance ..... 7
4.4 Package ..... 9
5 Functional Description ..... 10
5.1 Power Stages ..... 10
5.1.1 Output On-State Resistance ..... 10
5.1.2 Output Timing ..... 11
5.1.3 Output Inductive Clamp ..... 11
5.1.4 Inverse Operation Capability ..... 13
5.2 Input Circuit ..... 13
5.3 Protection Functions ..... 14
5.3.1 Infineon® INTELLIGENT LATCH - fault acknowledge and latch reset ..... 14
5.3.2 Short Circuit and Overtemperature Protection ..... 15
5.3.3 Reverse Polarity Protection - ReverSave ${ }^{\text {TM }}$ ..... 16
5.3.4 Undervoltage shutdown and restart ..... 16
5.3.5 Loss of Ground Protection ..... 17
5.3.6 Loss of Load Protection, Loss of VS Protection ..... 17
5.4 Diagnostic Functions ..... 18
5.4.1 Sense Enable ..... 18
5.4.2 Diagnosis during ON ..... 19
6 Electrical characteristics ..... 21
6.1 Electrical Characteristics Table ..... 21
7 Application schematic ..... 24
7.1 Hints for PCB layout ..... 24
7.2 Further Application Information ..... 24
8 Package Outlines ..... 25
9 Revision History ..... 26

## Smart High-Side Power Switch Dual Channel, 2x 4m

BTS50040-2SFA


## 1 Overview

## Features

- 3.3 and 5 V compatible, ground referenced CMOS compatible inputs for each channel
- Optimized electromagnetic compatibility (EMC)
- Very low standby current
- Slew rate configurable via external circuitry or signal
- Secure load turn-off while device ground disconnected
- ReverSave ${ }^{T M}$ - Reverse battery protection without external components
- Inverse load current capability


PG-DSO-36-44

- Infineon ${ }^{\circledR}$ INTELLIGENT LATCH
- Green Product (RoHS compliant) and halogen free package
- AEC qualified

| Extended Supply Voltage Range for Operation | $V_{\mathrm{S}(\mathrm{ext})}$ | $6 \ldots 28 \mathrm{~V}$ |
| :--- | :--- | :--- |
| Logic Supply Voltage | $V_{\mathrm{DD}}$ | $4.5 . .5 .5 \mathrm{~V}$ |
| Minimum power stage over-voltage protection | $V_{\mathrm{DS}(\mathrm{CL}))}$ | 40 V |
| Typical on-state resistance at $T_{\mathrm{j}}=25^{\circ} \mathrm{C}$ (channel 0, 1) | $R_{\mathrm{DS}(\mathrm{ON})}$ | $4.0 \mathrm{~m} \Omega$ |
| Maximum on-state resistance at $T_{\mathrm{j}}=150^{\circ} \mathrm{C}$ (channel 0, 1) | $R_{\mathrm{DS}(\mathrm{ON})}$ | $8.2 \mathrm{~m} \Omega$ |
| Typical nominal load current per channel, both channel active | $I_{\mathrm{L}(\mathrm{nom})}$ | 11 A |
| Minimum short circuit shutdown threshold at $T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ | $I_{\mathrm{L}(\mathrm{SC})}$ | 130 A |
| Maximum stand-by current for whole device with load for $T_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}$ | $I_{\mathrm{S}(\mathrm{OFF})}$ | $12 \mu \mathrm{~A}$ |

## Description

The BTS50040-2SFA is a dual channel high-side power switch in PG-DSO-36-44 package providing embedded protective functions including ReverSave ${ }^{\text {TM }}$ and Infineon ${ }^{\circledR}$ INTELLIGENT LATCH. It is most suitable for loads with high inrush current, such as glow plugs, PTC heaters, or lamps.
The power transistors are built by a dual N-channel vertical power MOSFET with charge pump. The design is based on Smart power chip by chip technology.
The BTS50040-2SFA has ground referenced CMOS compatible inputs.
ReverSave ${ }^{T M}$ is a protection feature that causes the power transistor to switch on in case of reverse polarity. As a result, the power dissipation is reduced.
Infineon ${ }^{\circledR}$ INTELLIGENT LATCH ensures a latched switch-off and reporting in case of fault condition.

| Type | Package | Marking |
| :--- | :--- | :--- |
| BTS50040-2SFA | PG-DSO-36-44 | S50040-2A |

## Power Stage

- Four different slew rates selectable via pin SRS0 and SRS1


## Protective Functions

- Short circuit protection with latch
- Thermal shutdown with latch
- Infineon ${ }^{\circledR}$ INTELLIGENT LATCH - reset able latch resulting from protective switch-off
- ReverSave ${ }^{\text {TM }}$ - Reverse battery protection by self turn on of power MOSFET
- Inverse load current capability - Inverse operation function
- Stable behavior at under voltage on $V_{\mathrm{S}}$ or $V_{\text {dd }}$
- Over voltage protection (including load dump)
- Loss of ground protection
- Loss of Vs protection (with external diode for charged inductive loads)
- Electrostatic discharge protection (ESD)


## Diagnostic Functions

- Multiplexed proportional load current sense signal (IS)
- Seperate enable function for current sense signal of each channel via pin SEN0 and SEN1
- Provides analog sense signal of load current in normal operation mode
- Provides low signal in case of over temperature and short circuit to ground
- Open load detection in ON-state by load current sense


## Applications

- $\mu \mathrm{C}$ compatible high-side power switch with diagnostic feedback for 12 V system grounded loads in automotive applications
- All types of resistive, inductive and capacitive loads
- Most suitable for loads with high inrush currents, such as glow plugs, PTC heaters, or lamps
- Replaces electromechanical relays, fuses and discrete circuits


## 2 Block Diagram and Terms

### 2.1 Block Diagram



Figure 1 Block Diagram
2.2

Terms


Figure 2 Terms

## 3 Pin Configuration

### 3.1 Pin Assignment BTS50040-2SFA



Figure 3 Pin Configuration

### 3.2 Pin Definitions and Functions

| Pin | Symbol | I/O | Function |
| :--- | :---: | :---: | :--- |
| $1,7,30$ | GND | - | Ground; Ground connection for control chip ${ }^{1)}$ |
| 2 | GNDR | - | Ground reference; Needs to be connected to GND. |
| 3 | IN0 | I | Input 0; activates channel 0. Has an internal pull down resistor. |
| 4 | IN1 | I | Input 1; activates channel 1. Has an internal pull down resistor. |
| 5 | IS | O | Sense Output; analog sense current signal proportional to $I_{\mathrm{L} 0}$ or $I_{\mathrm{L} 1 .}$ |
| 6,36 | NC | - | Not connected; For handling of NC pins, please see Chapter 7.1. |
| $8 . .10,16 . .21,27 . .29$ | Vs | - | Supply voltage; Positive power supply for power outputs ${ }^{1)}$ |
| $11,12,13,14,15$ | OUT1 | O | Output of channel 1; power output 1") |
| $22,23,24,25,26$ | OUT0 | O | Output of channel 0; power output 01) |
| 31 | Vdd | - | Logic supply (5V) |
| 32 | SRS1 | I | Slew rate selector pin 1. See section "Timings" on Page 23 for seetings. |
| 33 | SRS0 | I | Slew rate selector pin 0. See section "Timings" on Page 23 for seetings. |
| 34 | SEN0 | I | Sense Enable for channel 0. See Table 1 Truth Table for Power Stages. |
| 35 | SEN1 | I | Sense Enable for channel 1. See Table 1 Truth Table for Power Stages. |

[^0]
## 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

Operation outside the parameters listed here may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability
Absolute Maximum Ratings ${ }^{1)}$
$\mathrm{Tj}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Max. |  |  |

## Supply Voltage

| 4.1.1 | Supply voltage | $V_{\text {S }}$ | 0 | 28 | V | - |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4.1.2 | Logic supply voltage | $V_{\text {dd }}$ | -0.3 | 5.5 | V | - |
| 4.1 .3 | Reverse polarity voltage | $-V_{\text {S(rev) }}$ | 0 | 16 | V | $\begin{aligned} & { }^{2)} T_{\mathrm{j}(0)}=25{ }^{\circ} \mathrm{C} \\ & t \leq 2 \mathrm{~min} \end{aligned}$ |
| 4.1 .4 | Supply voltage for short circuit protection (single pulse) | $V_{\text {bat(SC) }}$ | 0 | 24 | V | 3) <br> $R_{\text {SUPPLY }}=10 \mathrm{~m} \Omega$ <br> $L_{\text {SUPPLY }}=5 \mu \mathrm{H}$ <br> $\left[R_{\text {CABLE }} ; L_{\text {CABLE }}\right]=$ <br> [20 m $\Omega ; 0 \mu \mathrm{H}$ ] or <br> [ $50 \mathrm{~m} \Omega ; 5 \mu \mathrm{H}$ ] |
| 4.1 .5 | Supply Voltage for Load Dump protection | $V_{\mathrm{S}(\mathrm{LD})}$ | - | 40 | V | $\begin{aligned} & R_{\mathrm{I}}=2 \Omega^{4)}, \\ & t_{\mathrm{d}}=400 \mathrm{~ms} \end{aligned}$ |
| 4.1.6 | Current through ground pin | $I_{\text {GND }}$ | -34 | 25 | mA | $t \leq 2$ min |
| 4.1.7 | Current through Vdd pin | $I_{\text {dd }}$ | -34 | 5 | mA | $t \leq 2$ min |

## Input Pins

| 4.1 .8 | Voltage at digital input pins | $V_{\text {DIO }}$ | -0.3 | 5.5 | V | - |
| :--- | :--- | :--- | :---: | :---: | :--- | :--- |
|  | IN0, IN1, SRS0, SRS1, SEN0, SEN1 |  |  |  |  |  |
| 4.1 .9 | Current through digital input pins | $I_{\text {DIO }}$ | -0.75 | 0.75 | mA | - |
|  | IN0, IN1, SRS0, SRS1, SEN0, SEN1 |  | -2 | 2 |  | $t \leq 2 \mathrm{~min}$ |

## Output Pins

| 4.1 .10 | Voltage at sense pin | $V_{\text {IS }}$ | -0.3 | 5.5 | V | - |
| :--- | :--- | :--- | :---: | :---: | :--- | :--- |
| 4.1 .11 | Current through sense pin IS | $I_{\text {IS }}$ | - | 20 | mA | - |

## Power Stages

| 4.1 .12 | Load current $^{5)}$ | $\left\|I_{\mathrm{L}}\right\|$ | - | $I_{\mathrm{L}(\mathrm{SC})}$ | A | - |
| :--- | :--- | :--- | :---: | :---: | :--- | :--- |
| 4.1 .13 | Inductive load switch-off energy (single <br> pulse) | $E_{\mathrm{AS}}$ | - | 411 | mJ | $\left.V_{\mathrm{S}}=13.5 \mathrm{~V}^{6}\right)$ <br> $I_{\mathrm{L}(0)}=20 \mathrm{~A}$, <br> $T_{\mathrm{j}(0)} \leq 150^{\circ} \mathrm{C}$ |
| 4.1 .14 | Inductive load switch-off energy <br> (repetitive pulses) | $E_{\mathrm{AR}}$ | - | 64 | mJ | $\left.V_{\mathrm{S}}=13.5 \mathrm{~V}^{7}\right)$ <br> $I_{\mathrm{L}(0)}=20 \mathrm{~A}$ |
| $T_{\mathrm{j}(0)} \leq 105^{\circ} \mathrm{C}$ |  |  |  |  |  |  |

## Temperatures

| 4.1 .15 | Junction temperature | $T_{\mathrm{j}}$ | -40 | 150 | ${ }^{\circ} \mathrm{C}$ | - |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- |
| 4.1 .16 | Dynamic temperature increase while <br> switching | $\Delta T_{\mathrm{j}}$ | - | 60 | K | - |
| 4.1 .17 | Storage temperature | $T_{\text {stg }}$ | -55 | 150 | ${ }^{\circ} \mathrm{C}$ | - |

Absolute Maximum Ratings (cont'd) ${ }^{1)}$
$\mathrm{Tj}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |  |
| ESD Susceptibility |  |  |  |  |  |  |
| 4.1.18 | ESD susceptibility HBM all pins Vs pins versus OUT | $V_{\text {ESD1 }}$ | $\begin{aligned} & -2 \\ & -4 \end{aligned}$ | $\begin{aligned} & 2 \\ & 4 \end{aligned}$ | kV | ${ }^{7} \mathrm{HBM}$ |
| 4.1.19 | ESD susceptibility CDM all pins Pin 1, 18, 19, 36 (corner pins) | $V_{\text {ESD2 }}$ | $\begin{aligned} & -500 \\ & -750 \end{aligned}$ | $\begin{aligned} & 500 \\ & 750 \end{aligned}$ | V | ${ }^{8)} \mathrm{CDM}$ |

1) Not subject to production test, specified by design.
2) At negative battery voltages ( $V_{\mathrm{S}}<0 \mathrm{~V}$ ) logic pins can reach negative potentials ( $V_{\mathrm{S}} \leq V_{\text {pin }} \leq \mathrm{GND}$ ). In this case, too high currents through affected pins have to be avoided by means of series resistors.
3) Setup in accordance with AEC Q100-012 and AEC Q101-006
4) $V_{S(L D)}$ is setup without the DUT connected to the generator per ISO 7637-1 and DIN 40839. $\mathrm{R}_{1}$ is the internal resistance of the Load Dump pulse generator
5) Short circuit shutdown is a protection feature. Protection features are not designed for continuous repetitive operation.
6) See also Chapter 5.1.3. Resuls for $E_{\mathrm{AR}}$ from simulation of temperature swing.
7) ESD resistivity, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$, 100 pF ).
8) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101


Figure 4 Maximum energy dissipation ${ }^{1)}$
Note: Clamping overrides all protection functionalities. In order to avoid device destruction resulting from inductive switch-off or over voltage the device has to be operated within the maximum ratings.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

[^1]Smart High-Side Power Switch BTS50040-2SFA

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

### 4.2 Functional Range

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |  |
| Supply Voltage |  |  |  |  |  |  |
| 4.2.1 | Nominal Supply Voltage Range for Operation | $V_{\text {S(NOM })}$ | 9 | 16 | V | - |
| 4.2.2 | Extended Supply Voltage Range for Operation | $V_{\mathrm{S}(\mathrm{EXT})}{ }^{1)}$ | 6 | 28 | V | 2) $V_{\mathrm{dd}}=V_{\mathrm{dd}(\mathrm{NOM})}$ |
| 4.2.3 | Logic Supply Voltage Range for Operation | $V_{\text {dd(NOM) }}$ | 4.5 | 5.5 | V | - |
| 4.2 .4 | Load current range for sense functionality ${ }^{1)}$ | $I_{\mathrm{L}(\mathrm{IS})}$ | 2 | 40 | A | $\begin{aligned} & I_{\mathrm{IS}}-I_{\mathrm{IS}(\mathrm{LH})}>30 \mu \mathrm{~A} \\ & I_{\mathrm{IS}}<I_{\mathrm{IS}(\text { lim })} \\ & V_{\mathrm{IS}}<V_{\mathrm{IS}(\mathrm{lim})} \\ & V_{\mathrm{S}}=V_{\mathrm{S}(\mathrm{NOM})} \\ & V_{\mathrm{INX}}=V_{\mathrm{SENX}}=5 \mathrm{~V} \end{aligned}$ |
| 4.2.5 | Junction temperature | $T_{\mathrm{j}}$ | -40 | 150 | ${ }^{\circ} \mathrm{C}$ | - |

1) Not subject to production test, specified by design
2) In extended supply voltage range, the device is functional but electrical parameters are not specified.

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

### 4.3 Thermal Resistance

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 4.3.1 | Junction to Soldering point one channel active all channels active | $R_{\text {thjsp }}{ }^{1)}$ | - | - | $\begin{aligned} & 16 \\ & 15 \end{aligned}$ | K/W | junction to Vs pins $\begin{aligned} & (8,9,10,16,17,18 \\ & 19,20,21,27,28,29) \end{aligned}$ |
| 4.3.2 | Junction to Ambient one channel active all channels active | $R_{\text {thJA }}{ }^{1)}$ | - | $\begin{aligned} & 27 \\ & 26 \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | K/W | $\begin{aligned} & \text { 2) } \\ & T_{\mathrm{a}}=105^{\circ} \mathrm{C} \\ & P_{\text {loss }}=1 \mathrm{~W} \text { per } \\ & \text { channel } \\ & \text { cooling area I } \end{aligned}$ |

1) Not subject to production test, specified by design
2) Specified $R_{\mathrm{thJA}}$ values is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2 s 2 p board; The product (chip+package) was simulated on a $76.4 \times 114.3 \times 1.5 \mathrm{~mm}$ board with 2 inner copper layers ( $2 \times 70 \mu \mathrm{~m} \mathrm{Cu}, 2 \times 35 \mu \mathrm{~m} \mathrm{Cu}$ ). Where applicable, a thermal via array under the package contacted the first inner copper layer.

Figure 5 is showing the typical thermal impedance of BTS50040-2SFA mounted according to Jedec JESD51-2,-$5,-7$ at natural convection on FR4 1 s and 2 s 2 p board. The product (chip + package) was simulated on a $76,4 \mathrm{x}$ $114,3 \times 1,5 \mathrm{~mm}$ board with 2 inner copper layers ( $2 \mathrm{x} 70 \mu \mathrm{~m} \mathrm{Cu}, 2 \times 35 \mu \mathrm{~m} \mathrm{Cu}$ ). Where applicable, a thermal via
array under the exposed pad contacted the first inner copper layer. The PCB layer structure is shown in Figure 6. The PCB top view is shown in Figure 7.


Figure 5 Typical transient thermal impedance $Z \operatorname{th}(J A)=f(t P)$ for different cooling areas


Figure 6 Cross section and front view of 1s and 2s2p PCB used for ZthJA simulation

Smart High-Side Power Switch BTS50040-2SFA

General Product Characteristics


Figure 7 Top view of PCB with different cooling areas used for ZthJA simulation

## $4.4 \quad$ Package

| Pos. | Parameter | Value | Test Conditions |
| :--- | :--- | :--- | :--- |
| 4.4 .1 | Jedec humidity category acc. J-STD-020-D | MSL3 | - |
| 4.4 .2 | Jedec classification temperature acc. J-STD-020-D | $260^{\circ} \mathrm{C}$ | - |

## 5 Functional Description

### 5.1 Power Stages

The BTS50040-2SFA is a high side switch with two independent outputs OUT0 and OUT1, made out of a dual N channel power MOSFET with charge pump. For each channel, the BTS50040-2SFA provides sophisticated protection and diagnostic features.

Table 1 Truth Table for Power Stages

| Operation Mode | Input (INx) Level | Output Level (OUTx) | Diagnostic Output (IS) |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | SENx = H | SENx = L |
| Normal Operation (ON) | H | $\sim V_{S}$ | $I_{\text {IS }}=I_{\text {L }} / k_{\text {ILIS }}$ | Z |
| Inverse Operation (-IL) |  | $>V_{S}$ | Z |  |
| Short Circuit to $V_{\text {S }}$ |  | $V_{\mathrm{S}}$ | $<I_{\text {L }} / k_{\text {ILIS }}$ |  |
| Open Load |  | $\sim V_{S}$ | Z |  |
| Protective switch-off resulting from Short Circuit to GND or Over Temperature ${ }^{1)}$ | X | Z | Z | Z |
| Undervoltage switch-off ${ }^{2)}$ |  |  |  |  |
| Normal Operation (OFF) | L | Z | Z | Z |
| Inverse Operation (-IL) |  | $>V_{S}$ | Z |  |
| Short Circuit to $V_{\text {S }}$ |  | Z | Z |  |
| Open Load |  |  |  |  |

L = Low Level, H = High Level, X = don't care, Z = high impedance, only leakage provided, potential depends on external circuit

1) Output state and fault reporting remains latched until reset signal (SENO $=$ SEN1=High).
2) After undervoltage shutdown, undervoltage restart is delayed $\left(t_{\text {delay(UV) }}\right)$ if $V_{\mathrm{dd}}=V_{\mathrm{dd}(\mathrm{NOM})}, V_{\text {in }}=\mathrm{HIGH}$.

### 5.1.1 Output On-State Resistance

The on-state resistance $R_{\mathrm{DS}(\mathrm{ON})}$ of each channel depends on the supply voltage $V_{\mathrm{S}}$ and the junction temperature $T_{\mathrm{j}}$. Figure 8 shows these dependencies for the typical on-state resistance. The on-state resistance in reverse polarity mode is described in Chapter 5.3.3.


Figure 8 Typical On-State Resistance

### 5.1.2 Output Timing

The power stage is designed for high side configuration (Figure 10).
The BTS50040-2SFA offers 4 pre-defined switching behavior for the power stage. Defined slew rates as well as edge shaping support PWM'ing of the load while achieving lowest EMC emission at minimum switching losses. The different switching speeds can be selected by using slew rate selector pins SRS0 and SRS1. Please look at chapter Chapter 6.1 Electrical Characteristics Table parameter ( $\mathrm{dV} / \mathrm{dt})_{\mathrm{ON}}$ and $-(\mathrm{dV} / \mathrm{dt})_{\mathrm{OFF}}$ on page 24 on setting up SRS0 and SRS1.


SwitchOn _power .emf
Figure 9 Switching a Load (resistive)

### 5.1.3 Output Inductive Clamp

When switching off inductive loads, the output voltage $V_{\text {OUT }}$ drops below ground potential due to the inductive properties of the load ( $\left.-\mathrm{d} i_{\mathrm{L}} / \mathrm{dt}=-v_{\mathrm{L}} / \mathrm{L} ;-V_{\text {OUT }} \cong-V_{\mathrm{L}}\right)$.
To prevent destruction of the device, there is a voltage clamp mechanism implemented that keeps the voltage drop across the device at a certain level. At nominal battery voltage the output is clamped to $V_{\text {OUT(CL) }}$. At over voltages

Smart High-Side Power Switch BTS50040-2SFA
the output is clamped to $V_{\mathrm{DS}(\mathrm{CL})}$. See Figure 10 and Figure 11 for details. The maximum allowed load inductance is limited.


Figure 10 Output Clamp



Figure 11 Switching an Inductance

## Maximum Load Inductance

While de-energizing inductive loads, energy has to be dissipated in the BTS50040-2SFA. This energy can be calculated by the following equation:

$$
E_{\mathrm{A}}=\left(V_{\mathrm{S}}+\left|V_{\mathrm{OUT}(\mathrm{CL}) \mid}\right|\right) \cdot\left[\frac{-\left|V_{\mathrm{OUT}(\mathrm{CL})}\right|}{R_{\mathrm{L}}} \cdot \ln \left(1+\frac{R_{\mathrm{L}} \cdot I_{\mathrm{L}}}{\left|V_{\mathrm{OUT}(\mathrm{CL})}\right|}\right)+I_{\mathrm{L}}\right] \cdot \frac{L}{R_{\mathrm{L}}}
$$

In the event of de-energizing very low ohmic inductances $\left(R_{\mathrm{L}} \approx 0\right)$ the following, simplified equation can be used:

$$
E_{\mathrm{A}}=\frac{1}{2} L I_{\mathrm{L}}^{2} \cdot \frac{\left|V_{\mathrm{DS}(\mathrm{CL})}\right|}{\left|V_{\mathrm{DS}(\mathrm{CL})}\right|-V_{\mathrm{S}}}
$$

The energy, which is converted into heat, is limited by the thermal design of the component. See Figure 4 for the maximum allowed energy dissipation.

### 5.1.4 Inverse Operation Capability

The BTS50040-2SFA can be operated in inverse load current condition ( $V_{\text {OUT }}>V_{\mathrm{S}}$ ). Inverse load current is a negative load current, e.g. caused by a load operating as a generator. The device does not block the current flow during inverse mode.
In ON condition, a voltage drop across the activated channel of $-V_{\mathrm{ON}(\mathrm{INV})}=-I_{\mathrm{L}} \times R_{\mathrm{DS}(\mathrm{ON})}$ can be observed. As long as the inverse current does not exceed $|-\mathrm{IL}|<|-\mathrm{IL}(\mathrm{inv})|$, the logic will operate normally.
In OFF condition, a voltage drop across the inactive channel of $-V_{\mathrm{OFF}(\mathrm{INV})}=\mathrm{f}\left(-I_{\mathrm{L}}\right)$ can be observed. Also the accuracy of the sense function of the non-inverted channel may not be within specified range under this condition.


Inverse_capability .emf
Figure 12 Inverse current capability
Note: Activation of any protection mechanism will not block the current flow. Over temperature detection and current sense is not functional during inverse mode.

### 5.2 Input Circuit

Figure 13 shows the input circuit of the BTS50040-2SFA. The circuitry is equivalent for all input pins of the device (IN0, IN1, SEN0, SEN1, SRS0, SRS1). The input resistor to ground ensures that the input signal is low in case of open input pin. The z-diode protects the input circuit against ESD pulses. The function which is linked to each pin can be found in Chapter 3.2 "Pin Definitions and Functions".


Input .emf
Figure 13 Input Circuit

### 5.3 Protection Functions

The BTS50040-2SFA provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are neither designed for continuous nor repetitive operation.

### 5.3.1 Infineon ${ }^{\circledR}$ INTELLIGENT LATCH - fault acknowledge and latch reset

The BTS50040-2SFA provides Infineon ${ }^{\circledR}$ INTELLIGENT LATCH to avoid permanent resetting of a protective, latched switch off in PWM applications, in case of overtemperature or short circuit. To reset a latched protective switch off the fault has to be acknowledged by a HIGH signal at both sense enable pins SEN0 and SEN1 (RESET $=($ SEN0\&SEN1=HIGH) ), or by an undervoltage reset of the internal logic supply.
Please refer to Figure 14 and Figure 15 for details. To avoid interferrence of reset signal and protective switchoff, either INO and IN1 must be low during reset signal, or reset signal must be shorter than $50 \mu \mathrm{~s}$ ((SEN0\&SEN1=HIGH) only for $\mathrm{t}<50 \mu \mathrm{~s}$ ).

driver-logic.emf
Figure 14 Driver logic


Figure 15 Infineon ${ }^{\circledR}$ INTELLIGENT LATCH - fault acknowledge and latch reset

### 5.3.2 Short Circuit and Overtemperature Protection

The internal logic permanently monitors the load current $I_{\mathrm{L}}$ and the junction temperature $T_{\mathrm{j}}$. In the event the short circuit shutdown threshold $\left(I_{\mathrm{L}(\mathrm{SC})}\right)$ or overtemperature shutdown threshold $\left(T_{\mathrm{jt}}\right)$ is exceeded, the device will switch off the affected channel immediately. Short circuit shutdown and overtemperature shutdown will be latched. Please refer to Figure 16 for details. A RESET signal will override temperature shutdown hysteresis even if $T_{\mathrm{j}}>$ $T_{\mathrm{jt}}-\Delta T_{\mathrm{j}}$. See also Chapter 5.3.3.
In case of a short circuit between OUT and ground, an impedance between $\mathrm{V}_{\text {bat }}$ and $\mathrm{V}_{\mathrm{S}}$ pin of the device may cause the device's supply voltage to drop below $V_{\mathrm{S}(\mathrm{UV}) \mathrm{ON}}-\Delta V_{\mathrm{S}(\mathrm{UV})}$ before short circuit shutdown threshold is reached. In that case, device turns off in undervoltage. If $V_{\mathrm{S}}$ drops below 4.5 V before device has switched off, channels will be deactivated by passive gate discharge, which may take several milliseconds. In this transient condition of passive gate discharge during $V_{S}<4.5 \mathrm{~V}$, overtemperature shutdown is not functional. The BTS50040-2SFA restarts automatically from undervoltage when $V_{\mathrm{S}}>V_{\mathrm{S}(\mathrm{UV}) \mathrm{ON}}$ and delay time $t_{\text {delay(UV) }}$ has passed and no fault signal was latched.


Figure 16 Shutdown by short circuit current and overtemperature detection

### 5.3.3 Reverse Polarity Protection - ReverSave ${ }^{\text {TM }}$

The device can not block a current flow in reverse battery condition. In order to minimize power dissipation, the device offers ReverSave ${ }^{\mathrm{TM}}$ functionality. Under reverse polarity condition, the output stage will be switched on, provided a sufficient voltage $-V_{\mathrm{S}}$ is applied between pin Vs and pin GND. Please refer to Figure 17 for details.


Figure 17 Reverse battery protection
Use the following formula for estimation of overall power dissipation $P_{\text {diss(rev) }}$ in reverse polarity mode.

$$
P_{\mathrm{diss}(\mathrm{rev})} \approx R_{\mathrm{ON}(\mathrm{rev})} \cdot I_{\mathrm{L}}^{2}
$$

Note: No protection mechanism is active during reverse polarity. The control chip is not functional. Potentials of logic pins can become negative. Affected pins have to be protected by means of series resistors.

### 5.3.4 Undervoltage shutdown and restart

The BTS50040-2SFA is supplied by two supply voltages $V_{\mathrm{S}}$ and $V_{\mathrm{dd}}$. With applied $V_{\mathrm{S}}$ and $V_{\mathrm{dd}}$ voltages the channels can be activated via the according input pins. The device is in normal operation mode.
The $V_{S}$ supply line is used by the driver circuitry and the power stage, providing supply for analog and logic circuitry, at normal conditions ( $V_{\mathrm{S}(\mathrm{NOM})}$ ).
If $V_{\mathrm{S}}$ is below $V_{\mathrm{S}(\mathrm{NOM})}$, the internal logic supply is switched over to $V_{\text {dd }}$ line. There is a power-on reset function implemented for the internal logic supply. After start-up of the logic power supply (via $V_{\mathrm{S}}$ or $V_{\mathrm{dd}}$.), all latches are reset.

If $V_{\text {dd }}$ is close to $V_{\text {dd(RESET) }}$, the switch-over may activate logic supply reset of the INTELLIGENT LATCH function. See Figure 1 and Figure 14. A capacitor between $V_{d d}$ and GND is recommended for filtering purpose as shown in Figure 23.
If $V_{\mathrm{S}}$ drops below $V_{\mathrm{S}(\mathrm{UV}) \mathrm{ON}-\Delta V_{\mathrm{S}(\mathrm{UV})} \text {, power outputs of BTS50040-2SFA will be deactivated. If an input pin INx is }}$ HIGH and $V_{\text {dd }}=V_{\text {dd(NOM) }}$, the power outputs will restart automatically when $V_{\mathrm{S}}$ increases to $V_{\mathrm{S}(\mathrm{UV}) \mathrm{ON}}$ and a delay time of $t_{\text {delay }}(U V)$ has passed. Please see Figure 18 for details. In the time between undervoltage shutdown and undervoltage restart, IS signal is deactivated, with leakage current only.
Stand-by mode is entered as soon as $V_{\mathrm{S}}$ voltage is available, but no $V_{\text {dd }}$ supply voltage is applied. If the $V_{\text {dd }}$ voltage is applied too, but no channel is switched on, the device is in idle mode.

If $V_{\mathrm{dd}}$ is applied before $V_{\mathrm{S}}$ is available, a reset via $\mathrm{SEN} 0=\mathrm{SEN} 1=\mathrm{HIGH}$ may be necessary for enabling the power stages.

undervoltage.emf
Figure 18 Undervoltage shutdown and restart

### 5.3.5 Loss of Ground Protection

In case of complete loss of the device ground connections, but load still being connected to ground, the BTS50040-2SFA securely changes to or remains in OFF state.

### 5.3.6 Loss of Load Protection, Loss of $\boldsymbol{V}_{\mathrm{S}}$ Protection

In case of loss of load with charged primary inductances the maximum supply voltage has to be limited. It is recommended to use a Z-diode, a varistor $\left(V_{\mathrm{Za}}<42 \mathrm{~V}\right)$ or $\mathrm{V}_{\mathrm{S}}$ clamping power switches with connected loads in parallel.

In case of loss of $\mathrm{V}_{\mathrm{S}}$ connection with charged inductive loads, a current path with load current capability has to be provided, to demagnetize the charged inductances. It is recommended to use a diode, a Z-diode or a varistor ( $V_{\mathrm{Zb}}<16 \mathrm{~V}, V_{\mathrm{ZL}}+V_{\mathrm{D}}<16 \mathrm{~V}$, ).
For higher clamp voltages currents through all pins have to be limited according to the maximum ratings. Please refer to Figure 19 for details.

Smart High-Side Power Switch BTS50040-2SFA

Functional Description


Figure 19 Loss of $V_{s}$
In case of complete loss of $V_{S}$ the BTS50040-2SFA remains in OFF state.

### 5.4 Diagnostic Functions

For diagnosis purposes, the BTS50040-2SFA provides an analog load current sense signal at the pin IS.

### 5.4.1 Sense Enable

Providing a low signal at the SENx pin will disable the reporting of channel $x$. The pin IS will be set to tri-state mode when both SEN pins are low or high. A HIGH signal at SEN0 and SEN1 at the same time resets a preceding latched output condition. Please see Figure 15, Figure 20 and Table 1 Truth Table for Power Stages for details. In order to achieve minimum standby current, SEN0 and SEN1 have to be low level.

current-sense.emf
Figure 20 Current sense

Table 2 Truth Table for Sense Enable

| SEN0 | SEN1 | IS | Comment |
| :---: | :---: | :---: | :---: |
| H | H | $I_{\mathrm{IS}(\mathrm{LL})}$ | fault latch reset |
| L | H | $I_{\mathrm{IS}}=I_{\mathrm{L} 1} / k_{\mathrm{ILIS}}$ | channel 1 |
| H | L | $I_{\mathrm{IS}}=I_{\mathrm{LO}} / k_{\mathrm{ILIS}}$ | channel 0 |
| L | L | $I_{\mathrm{IS}(\mathrm{LL})}$ | - |

L = Low Level, H = High Level

### 5.4.2 Diagnosis during ON

During normal operation, an enabled IS pin provides a sense current, which is proportional to the load current as long as $V_{\text {IS }}<V_{\mathrm{S}}-5 \mathrm{~V}$ and as long as $I_{\mathrm{IS}}{ }^{*} R_{\mathrm{IS}}<V_{\mathrm{IS}(\mathrm{lim})}$. The ratio of the output current is defined as $k_{\mathrm{ILIS}}=I_{\mathrm{L}} / I_{\mathrm{IS}}$. During switch-on sense current is provided after a sense settling time $t_{\mathrm{sIS}(\mathrm{ON})}$. During inverse operation and switch-off no current is provided.
The output sense current is limited to $I_{\mathrm{IS}, \text { lim }}$. Please refer to Figure 21 for details.


Figure 21 Timing of Diagnosis Signal in ON-state
The accuracy of the provided current sense ratio ( $k_{\text {ILIS }}=I_{\mathrm{L}} / I_{\text {IS }}$ ) depends on the load current. Please refer to Figure 22 for details. A typical resistor $R_{\mathrm{IS}}$ of $1 \mathrm{k} \Omega$ is recommended (see also Chapter 5.3.5).

Smart High-Side Power Switch BTS50040-2SFA

Functional Description


Figure 22 Current sense ratio $k_{\text {ILIS }}{ }^{1)}$

[^2]Smart High-Side Power Switch BTS50040-2SFA

Electrical characteristics

## 6 Electrical characteristics

### 6.1 Electrical Characteristics Table

Note: Characteristics show the deviation of parameters at the given supply voltage and junction temperature.
Typical values show the typical parameters expected from manufacturing.
$V_{\mathrm{S}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, V_{\mathrm{dd}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)
typical values: $V_{\mathrm{S}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}, V_{\mathrm{dd}}=5 \mathrm{~V}$

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Typ. | Max. |  |  |

## Output characteristics

| 6.1.1 | On-state resistance per channel $\begin{array}{r} T_{\mathrm{j}}=25^{\circ} \mathrm{C}^{1)} \\ T_{\mathrm{j}}=150^{\circ} \mathrm{C} \\ V_{\mathrm{S}}=6 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}^{1)} \\ V_{\mathrm{S}}=6 \mathrm{~V}, T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{array}$ | $R_{\text {DS(ON) }}$ | - - - | $\begin{gathered} 4.0 \\ 6.5 \\ 7.9 \\ 10 \end{gathered}$ | $\begin{gathered} 8.2 \\ - \\ 16 \end{gathered}$ | $\mathrm{m} \Omega$ | $V_{\mathrm{IN}}=5 \mathrm{~V}, I_{\mathrm{L}}=+/-10 \mathrm{~A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6.1.2 | Nominal load current per channel ${ }^{112)}$ | $I_{\text {L(nom) }}$ | - | 11 | - | A | $\begin{aligned} & T_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ & T_{\mathrm{j}} \leq 150^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |
| 6.1.3 | Output leakage current per channel $\begin{array}{r} T_{\mathrm{j}}=-40^{\circ} \mathrm{C}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}^{1)} \\ T_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}{ }^{1)} \\ T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{array}$ | $I_{\text {L(OFF) }}$ |  | $\begin{aligned} & 2 \\ & 2 \\ & 7 \end{aligned}$ | $\begin{gathered} 5 \\ 5 \\ 45 \end{gathered}$ | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{INO}}=V_{\mathrm{IN} 1}=0 \mathrm{~V} \\ & V_{\mathrm{OUT}}=0 \mathrm{~V} \end{aligned}$ |
| 6.1.4 | Output clamp during switch-off $\begin{aligned} & I_{\mathrm{L}}=40 \mathrm{~mA} \\ & I_{\mathrm{L}}=10 \mathrm{~A}^{1)} \end{aligned}$ | $-V_{\text {OUT(CL) }}$ | $\begin{aligned} & 16 \\ & 16 \end{aligned}$ | $\begin{aligned} & 18 \\ & 20 \end{aligned}$ | $\begin{aligned} & 20 \\ & 25 \end{aligned}$ | V | $V_{\text {OUT }} \geq V_{\text {S }}-V_{\text {DS(CL) }}{ }^{3)}$ |
| 6.1.5 | Output clamp during over voltage $\begin{aligned} & I_{\mathrm{L}}=40 \mathrm{~mA} \\ & I_{\mathrm{L}}=20 \mathrm{~A}^{1)} \end{aligned}$ | $V_{\mathrm{DS}(\mathrm{CL})}$ | $\begin{aligned} & 42 \\ & 42 \end{aligned}$ | $\begin{aligned} & 50 \\ & 51 \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | V | $V_{\mathrm{DS}} \leq V_{\mathrm{S}}-V_{\mathrm{OUT}(\mathrm{CL})^{3)}}{ }^{3}$ |
| 6.1.6 | Inverse operation output voltage drop $\begin{aligned} & T_{\mathrm{j}}=25^{\circ} \mathrm{C}^{1} \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ | $-V_{\text {OFF(inv) }}$ | - | $\begin{aligned} & 800 \\ & 650 \end{aligned}$ | $\begin{gathered} 1000 \\ 850 \end{gathered}$ | mV | $\begin{aligned} & V_{\mathrm{IN}}=0 \mathrm{~V} \\ & I_{\mathrm{L}}=-10 \mathrm{~A} \end{aligned}$ |
| 6.1.7 | Inverse current capability ${ }^{1 /}$ | $-I_{L(\text { inv })}$ | 25 | - | - | A | - |

Timings

| 6.1 .8 | $\begin{array}{\|l\|} \hline \text { Turn-on time to } 90 \% V_{\mathrm{S}} \\ \text { SRS1 }=1, \text { SRS0 }=1 \\ \text { SRS1 }=1, \text { SRS0 }=0 \\ \text { SRS1 }=0, \text { SRS0 }=1 \\ \text { SRS1 }=0, \text { SRS0 }=0 \end{array}$ | $t_{\mathrm{ON}}$ | - - - | $\begin{gathered} 95 \\ 120 \\ 170 \\ 320 \end{gathered}$ | $\begin{aligned} & 190 \\ & 240 \\ & 340 \\ & 640 \end{aligned}$ | $\mu \mathrm{s}$ | $\begin{aligned} & V_{\mathrm{S}}=13.5 \mathrm{~V} \\ & R_{\mathrm{L}}=2.7 \Omega \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6.1 .9 | $\begin{array}{r} \text { Turn-off time to } 10 \% V_{S} \\ \text { SRS1 }=1, \text { SRS0 }=1 \\ \text { SRS1 }=1, \text { SRS0 }=0 \\ \text { SRS1 }=0, \text { SRS0 }=1 \\ \text { SRS1 }=0, \text { SRS0 }=0 \end{array}$ | $t_{\text {OFF }}$ | - | $\begin{gathered} 55 \\ 70 \\ 100 \\ 170 \end{gathered}$ | $\begin{aligned} & 110 \\ & 140 \\ & 200 \\ & 340 \end{aligned}$ | $\mu \mathrm{s}$ | $\begin{aligned} & V_{\mathrm{S}}=13.5 \mathrm{~V} \\ & R_{\mathrm{L}}=2.7 \Omega \end{aligned}$ |

Smart High-Side Power Switch BTS50040-2SFA

## Electrical characteristics

$V_{\mathrm{S}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, V_{\mathrm{dd}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified) typical values: $V_{\mathrm{S}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}, V_{\mathrm{dd}}=5 \mathrm{~V}$

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 6.1 .10 | $\begin{array}{r} \text { Slew rate On } 30 \pi 50 \% V_{\text {OUT }} \\ \text { SRS1 }=1, \text { SRS0 }=1 \\ \text { SRS1 }=1, \text { SRS0 }=0 \\ \text { SRS1 }=0, \text { SRS0 }=1 \\ \text { SRS1 }=0, \text { SRS0 }=0 \end{array}$ | $\begin{aligned} & (\mathrm{d} V / \\ & \mathrm{d} t)_{\mathrm{ON}} \end{aligned}$ | - - - - | $\begin{aligned} & 0.40 \\ & 0.24 \\ & 0.14 \\ & 0.07 \end{aligned}$ | $\begin{aligned} & 0.80 \\ & 0.48 \\ & 0.28 \\ & 0.16 \end{aligned}$ | $\mathrm{V} / \mathrm{\mu s}$ | $\begin{aligned} & V_{\mathrm{S}}=13.5 \mathrm{~V} \\ & R_{\mathrm{L}}=2.7 \Omega \end{aligned}$ |
| 6.1.11 | $\begin{array}{r} \text { Slew rate Off } 50>30 \% V_{\text {OUT }} \\ \text { SRS1 }=1, \text { SRS0 }=1 \\ \text { SRS1 }=1, \text { SRS0 }=0 \\ \text { SRS1 }=0, \text { SRS0 }=1 \\ \text { SRS1 }=0, \text { SRS0 }=0 \end{array}$ | -(d $V /$ $\mathrm{d} t)_{\text {OFF }}$ | - | $\begin{aligned} & 0.42 \\ & 0.31 \\ & 0.20 \\ & 0.09 \end{aligned}$ | $\begin{aligned} & 0.84 \\ & 0.62 \\ & 0.42 \\ & 0.21 \end{aligned}$ | $\mathrm{V} / \mu \mathrm{s}$ | $\begin{aligned} & V_{\mathrm{S}}=13.5 \mathrm{~V} \\ & R_{\mathrm{L}}=2.7 \Omega \end{aligned}$ |

## Power supply

| 6.1.12 | Stand-by current $\begin{array}{r} T_{\mathrm{j}}=-40^{\circ} \mathrm{C}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}^{1)} \\ T_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}{ }^{1)} \\ T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{array}$ | $I_{\text {S(OFF) }}$ |  | $\begin{gathered} 5 \\ 5 \\ 35 \end{gathered}$ | $\begin{gathered} 12 \\ 12 \\ 115 \end{gathered}$ | $\mu \mathrm{A}$ | $\begin{aligned} & 4) \\ & V_{\mathrm{INO}}=V_{\mathrm{IN} 1}=0 \mathrm{~V} \\ & V_{\mathrm{SEN} 0}=V_{\mathrm{SEN} 1}=0 \mathrm{~V} \\ & V_{\mathrm{dd}}=0 \mathrm{~V} \end{aligned}$ no fault condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6.1.13 | Idle current for whole device with loads, both channel OFF | $I_{\text {S(idle) }}$ | - | 800 | - | $\mu \mathrm{A}$ | $\begin{aligned} & \text { 4) } \\ & V_{\text {INO }}=V_{\text {IN } 1}=0 \mathrm{~V} \\ & V_{\text {SEN } 0}=V_{\text {SEN } 1}=0 \mathrm{~V} \\ & V_{\text {dd }}=5 \mathrm{~V} \\ & \text { no fault condition } \end{aligned}$ |
| 6.1.14 | Logic supply reset threshold ${ }^{1)}$ | $V_{\text {dd(RESET) }}$ | - | - | 4.5 | V | $V_{\mathrm{S}}=0 \mathrm{~V}$ |
| 6.1.15 | Logic supply current $\begin{array}{r} V_{\mathrm{S}}=9 \mathrm{~V} \text { to } 16 \mathrm{~V} \\ V_{\mathrm{S}}=6 \mathrm{~V} \end{array}$ | $I_{\text {dd }}$ | - | $\begin{gathered} 50 \\ 275 \end{gathered}$ | $\begin{aligned} & 150 \\ & 800 \end{aligned}$ | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\mathrm{IN} 0}=V_{\mathrm{IN} 1}=5 \mathrm{~V} \\ & V_{\mathrm{SEN} 0}=V_{\mathrm{SEN} 1}=5 \mathrm{~V} \\ & V_{\mathrm{dd}}=5 \mathrm{~V} \end{aligned}$ |
| 6.1.16 | Operating current for whole device active | $I_{\text {GND }}$ | - | 10 | 20 | mA | $\begin{aligned} & V_{\text {IN } 0}=V_{\text {IN } 1}=5 \mathrm{~V} \\ & V_{\mathrm{SEN} 0}=V_{\mathrm{SEN} 1}=5 \mathrm{~V} \\ & V_{\mathrm{dd}}=5 \mathrm{~V}, I_{\mathrm{L}}=0 \mathrm{~A} \end{aligned}$ |

Input characteristics

| 6.1 .17 | L-input level | $V_{\mathrm{IN}(\mathrm{L})}$ | -0.3 | - | 1.0 | V | - |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- | :--- |
| 6.1 .18 | H-input level | $V_{\mathrm{IN}(\mathrm{H})}$ | 2.0 | - | 5.5 | V | - |
| 6.1 .19 | input hysteresis | $V_{\mathrm{IN}(\mathrm{hys})}$ | - | 175 | - | mV | ${ }^{1)}$ |
| 6.1 .20 | input pull down resistor | $R_{\mathrm{IN}}$ | 50 | 100 | 200 | $\mathrm{k} \Omega$ | - |

## Over-Load Protection

| 6.1 .21 | Short circuit shutdown threshold <br> $T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ <br> $T_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | $\mathrm{L}(\mathrm{SC})$ | 130 <br> 90 | 180 | 230 <br> 155 | A | - |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- | :--- |
| 6.1 .22 | Thermal shutdown temperature | $T_{\mathrm{jt}}$ | 150 | 170 <br> $1)$ | - | ${ }^{\circ} \mathrm{C}$ | - |

Smart High-Side Power Switch BTS50040-2SFA

## Electrical characteristics

$V_{\mathrm{S}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, V_{\mathrm{dd}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified) typical values: $V_{\mathrm{S}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}, V_{\mathrm{dd}}=5 \mathrm{~V}$

| Pos. |
| :--- |
| Parameter |
|  |

## Diagnosis signal



## Undervoltage shutdown and restart

| 6.1 .34 | Undervoltage restart threshold $^{V_{\mathrm{S}(\mathrm{UV}) \mathrm{ON}}}$ | - | 5.5 | 6 | V | $V_{\mathrm{INx}}=$ High |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- | :--- |
| 6.1 .35 | Undervoltage hysteresis $^{1)}$ | $\Delta V_{\mathrm{S}(\mathrm{UV})}$ | - | 10 | - | mV | $V_{\mathrm{INx}}=$ High |
| 6.1 .36 | Undervoltage restart delay time $^{1)}$ | $t_{\text {delay(UV) }}$ | 10 | 18 | 30 | ms | $V_{\text {INx }}=$ High |

1) Not subject to production test, specified by design
2) according JESD51_7, FR4 2 s 2 p board, $76.2 \times 114.3 \times 1.6 \mathrm{~mm}, 2 \times 70 \mu \mathrm{~m} \mathrm{Cu}, 2 \times 35 \mu \mathrm{~m} \mathrm{Cu}$.
3) See Figure 11.
4) In case of protective switch-off STANDBY is only reached if the fault was acknowledged by a RESET signal (SEN0\&SEN1=High). See also Chapter 5.3.1 for details.

## $7 \quad$ Application schematic

Figure 23 shows an example for an application schematic.


Figure 23 application example
Note: This is a simplified example of an application circuit. The function must be verified in the real application.

### 7.1 Hints for PCB layout

- Handling of NC pins: It is recommended to connect all NC pins on a defined potential. E.g. pin 6 and pin 36 could be connected to GND potential.
- EMC filter cap between Vs and GND, Vdd and GND: It is recommended to place the filter cap as close as possible to the device to minimize the inductance of the loop.
- GNDR pin: in case of open GNDR pin, transient voltage disturbances may lead to reduction of $t_{\text {delay(UV) }}$ to typically 1.9 ms .
- The resistors connecting $\mu \mathrm{C}$ and input pins INx, SENx, SRSx, are recommended for protection of pins against fast electrical transients.
- Ground shift: It is recommended to avoid a ground shift between $\mu \mathrm{C}$ ground and device pin GND of more than 0.3 V during normal operation.


### 7.2 Further Application Information

- Please contact us to get the Pin FMEA
- Please contact us to get a test report on short circuit robustness according to AEC Q100-012
- For further information you may contact http://www.infineon.com/


## 8 Package Outlines



Bottom View


1) Does not include plastic or metal protrusion of 0.15 max. per side
2) Does not include dambar protrusion of 0.05 max. per side

GPS01089


Figure 24 PG-DSO-36-44 (Plastic Dual Small Outline Package)

## Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb -free finish on leads and suitable for Pb -free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

## 9 Revision History

## BTS50040-2SFA

Revision History: V2.0, 2016-02-02

| Version | Date | Changes |
| :---: | :---: | :---: |
| DS V2.0 | 2016-02-02 | Introduction of undervoltage shutdown and restart delay function <br> Chapter 4.1 Absolute Maximum Ratings: <br> parameter $V_{\text {bat(SC) }}$ set to maximum 24 V for $T_{\mathrm{j}}=-40^{\circ} \mathrm{C} \ldots 150^{\circ} \mathrm{C}$, condition description improved; <br> parameter $I_{\mathrm{GND}}$ and $I_{\mathrm{dd}}$ minimum rating added; <br> parameter $V_{\text {ESD } 1}$ and $V_{\text {ESD } 2}$ "ESD susceptibility" description updated; parameter $V_{\text {ESD2 }}$ tested according JEDEC JESD22-C101 <br> Chapter 5.1 Table 1 Truth Table for Power Stages: undervoltage condition added <br> Chapter 5.3.2 Short Circuit and Overtemperature Protection reworked; note on supply voltage breakdown during shortcircuit removed. <br> Chapter 5.3.4 Undervoltage shutdown and restart reworked; desciption of undervoltage shutdown on Vs supply line added; <br> Chapter 3.2: setting of SRS0 and SRS1 corrected <br> Chapter 6.1: <br> parameter $t_{\mathrm{ON}}, t_{\mathrm{OFF}},(\mathrm{d} V / \mathrm{d} t)_{\mathrm{ON}},(\mathrm{d} V / \mathrm{d} t)_{\mathrm{OFF}}$ : setting of SRS0 and SRS1 corrected parameter $I_{\mathrm{dd}}$ : low voltage condition $\mathrm{Vs}=6 \mathrm{~V}$ added <br> parameter $I_{S(\text { idle })}$ reduced to typically 800 uA <br> parameter $V_{\mathrm{S}(\mathrm{UV}) \mathrm{ON}}, \Delta V_{\mathrm{S}(\mathrm{UV})}, t_{\text {delay }(\mathrm{UV})}$ added <br> parameter $t_{\text {sIS(LC) }}$ description of condition improved <br> Chapter 7 Application schematic: Figure 23 adding $R+L$ _supply and $R+L$ _cable, fitting to improved description of $V_{\text {bat(SC) }}$. <br> Chapter 7.1 Hints for PCB layout: Hint on open GNDR pin added. Hint on filter capacitor Vdd to GND added. |
| DS V1.2 | 2012-11-30 | Chapter 6: Specification limits for parameter $k_{\text {ILIS }}$ tightened. Figure 22 updated. |
| DS V1.1 | 2012-01-18 | Chapter 1: Typing error corrected on Page 1, parameter $I_{\mathrm{L}(\mathrm{SC})}$. |
| DS V1.0 | 2011-11-25 | Initial version of datasheet |

## Edition 2016-02-02

Published by
Infineon Technologies AG
81726 Munich, Germany
© 2016 Infineon Technologies AG

## All Rights Reserved.

## Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

## Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

## Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.
Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:
Click to view products by Infineon manufacturer:
Other Similar products are found below :
TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR U6513A MIC2012YM-TR MP5095GJ-P TPS2021IDRQ1 TPS2104DBVR TPS22958NDGKR MIC2098-1YMT-TR MIC94062YMT TR MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G FPF1504UCX TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR MIC25051YM MIC94085YFT-TR MIC94042YFL-TR MIC2005-1.2YM6-TR SIP32510DT-T1-GE3 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR MIC2008YML-TR MIC94084YFT-TR MIC2040-1YMM DIO1280WL12


[^0]:    1) All GND pins have to be connected externally. All Vs pins have to be connected externally. All OUT pins of a channel have to be connected externally.
[^1]:    1) Not subject to production test, specified by design. Resuls for $E_{\mathrm{AR}}$ from simulation of temperature swing.
[^2]:    1) The curves show the behavior based on characterization data. The marked points are described in this Datasheet in Chapter 6.1 (Position 6.1.26).
