

# SPOC - BTS5482SF

SPI Power Controller
For Advanced Front Light Control

# **Data Sheet**

Rev. 1.0, 2013-06-05

# **Automotive Power**



# **Table of Contents**

| 1                                                                | Overview                                                                                                                                                              | . 4                                                |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| <b>2</b><br>2.1                                                  | Block Diagram                                                                                                                                                         |                                                    |
| <b>3</b><br>3.1<br>3.2                                           | Pin Configuration          Pin Assignment SPOC - BTS5482SF          Pin Definitions and Functions                                                                     | . 8                                                |
| <b>4</b><br>4.1<br>4.2                                           | Electrical Characteristics  Absolute Maximum Ratings  Thermal Resistance                                                                                              | 10                                                 |
| <b>5</b><br>5.1<br>5.2<br>5.3                                    | Power Supply Power Supply Modes Reset Electrical Characteristics                                                                                                      | 13<br>14                                           |
| 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6                      | Power Stages Output ON-State Resistance Input Circuit Power Stage Output Inverse Current Behavior External Driver Control Electrical Characteristics                  | 16<br>16<br>18<br>19<br>20                         |
| 7<br>7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6<br>7.7<br>7.8<br>7.9 |                                                                                                                                                                       | 25<br>31<br>31<br>32<br>34<br>34<br>34<br>34<br>35 |
| 8<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5                             | Diagnosis  Diagnosis Word at SPI  Load Current Sense Diagnosis  Switch Bypass Diagnosis  Open Load in OFF-State  Electrical Characteristics                           | 38<br>39<br>41<br>41                               |
| 9.1<br>9.2<br>9.3<br>9.4<br>9.5<br>9.6                           | Serial Peripheral Interface (SPI)  SPI Signal Description  Daisy Chain Capability  Timing Diagrams  Electrical Characteristics  SPI Protocol 8 Bit  Register Overview | 45<br>46<br>47<br>48<br>50                         |
| 10                                                               | Application Description                                                                                                                                               | 54                                                 |

## SPOC - BTS5482SF



| 11 | Package Outlines SPOC - BTS5482SF | 55 |
|----|-----------------------------------|----|
| 12 | Revision History                  | 56 |

Data Sheet 3 Rev. 1.0, 2013-06-05



# For Advanced Front Light Control SPI Power Controller

SPOC - BTS5482SF





### 1 Overview

#### **Features**

- · 8 bit serial peripheral interface for control and diagnosis
- Integrated control for two external smart power switches
- 3.3 V and 5 V compatible logic pins
- Very low stand-by current
- Enhanced electromagnetic compatibility (EMC) for bulbs as well as LEDs with increased slew rate
- Stable behavior at under voltage
- · Device ground independent from load ground
- · Green Product (RoHS-Compliant)
- AEC Qualified



PG-DSO-36-43

#### Description

The SPOC - BTS5482SF is a four channel high-side smart power switch in PG-DSO-36-43 package providing embedded protective functions. It is especially designed to control standard exterior lighting in automotive applications. In order to use the same hardware, the device can be configured to bulb or LED mode for channel 2 and channel 3. As a result, both load types are optimized in terms of switching and diagnosis behavior.

It is specially designed to drive exterior lamps up to 65W, 27W, 10W and HIDL.

#### **Product Summary**

| Operating Voltage Power Switch                      |                              | $V_{S}$                                     | 4.5 28 V        |
|-----------------------------------------------------|------------------------------|---------------------------------------------|-----------------|
| Logic Supply Voltage                                |                              | $V_{DD}$                                    | 3.0 5.5 V       |
| Supply Voltage for Load Dump Protection             |                              | $V_{S(LD)}$                                 | 40 V            |
| Maximum Stand-By Current at 25 °C                   |                              | $I_{S(STB)}$                                | 4.5 µA          |
| Typical On-State Resistance at $T_{\rm j}$ = 25 °C  | channel 0, 1<br>channel 2, 3 | $R_{DS(ON,typ)}$                            | 4 mΩ<br>15 mΩ   |
| Maximum On-State Resistance at $T_{\rm j}$ = 150 °C | channel 0, 1<br>channel 2, 3 | $R_{\mathrm{DS}(\mathrm{ON},\mathrm{max})}$ | 8.5 mΩ<br>28 mΩ |
| SPI Access Frequency                                |                              | $f_{\sf SCLK(max)}$                         | 5 MHz           |

| Туре             | Package      | Marking   |
|------------------|--------------|-----------|
| SPOC - BTS5482SF | PG-DSO-36-43 | BTS5482SF |

Data Sheet 4 Rev. 1.0, 2013-06-05



Overview

Configuration and status diagnosis are done via SPI. The SPI is daisy chain capable. The device provides a current sense signal per channel that is multiplexed to the diagnosis pin IS. It can be enabled and disabled via SPI commands. An over load and over temperature flag is provided in the SPI diagnosis word. A multiplexed switch bypass monitor provides short-circuit to  $V_{\rm S}$  diagnosis. In OFF-state a current source can be switched to the output of one selected channel in order to detect an open load.

The device provides an external driver capability for two external devices. For each external driver there are two control outputs available: one output for controlling the input and one output for diagnosis enable input. The current sense output of the external smart power drivers can be connected to the IS pin.

The SPOC - BTS5482SF provides a fail-safe feature via limp home input pin.

The power transistors are built by N-channel vertical power MOSFETs with charge pumps.

#### **Protective Functions**

- · Reverse battery protection with external components
- Reversave<sup>™</sup> Reverse battery protection by self turn-on of channels 0, 1, 2 and 3
- · Short circuit protection
- Over load protection
- Thermal shutdown with latch and dynamic temperature protection
- Over current tripping
- · Over voltage protection
- Loss of ground protection
- Electrostatic discharge protection (ESD)

#### **Diagnostic Functions**

- Multiplexed proportional load current sense signal (IS)
- Enable function for current sense signal configurable via SPI
- · High accuracy of current sense signal at wide load current range
- Current sense ratio ( $k_{\rm ILIS}$ ) configurable for LEDs or bulbs for channel 2 and 3
- · Very fast diagnosis in LED mode
- Feedback on over temperature and over load via SPI
- Multiplexed switch bypass monitor provides short circuit to  $V_{\rm S}$  detection
- Integrated, in two steps programmable current source for open load in OFF-state detection

#### **Application Specific Functions**

- · Fail-safe activation via LHI pin
- · Control of two additional loads with external smart power switches

#### **Applications**

- High-side power switch for 12 V grounded loads in automotive applications
- Especially designed for standard exterior lighting like high beam, low beam, indicator, parking light and equivalent LED modules.
- Load type configuration via SPI (bulbs or LEDs) for optimized load control
- Replaces electromechanical relays, fuses and discrete circuits



**Block Diagram** 

# 2 Block Diagram



Figure 1 Block Diagram SPOC - BTS5482SF



**Block Diagram** 

## 2.1 Terms

Figure 2 shows all terms used in this data sheet.



Figure 2 Terms

In all tables of electrical characteristics is valid: Channel related symbols without channel number are valid for each channel separately (e.g.  $V_{\rm DS}$  specification is valid for  $V_{\rm DS0}$  ...  $V_{\rm DS3}$ ).

All SPI register bits are marked as follows: ADDR.PARAMETER (e.g. HWCR.CL). In SPI register description, the values in bold letters (e.g. 0) are default values.



**Pin Configuration** 

# 3 Pin Configuration

## 3.1 Pin Assignment SPOC - BTS5482SF



Figure 3 Pin Configuration PG-DSO-36-43



**Pin Configuration** 

## 3.2 Pin Definitions and Functions

| Pin                               | Symbol        | I/O     | Function                                                      |
|-----------------------------------|---------------|---------|---------------------------------------------------------------|
| Power Supply Pins                 | +             |         |                                                               |
| 1, 2, 9, 28, 35, 36 <sup>1)</sup> | VS            | _       | Positive power supply for high-side power switch              |
| 19                                | VDD           | _       | Logic supply (5 V)                                            |
| 15, 22                            | GND           | _       | Ground connection                                             |
| Parallel Input Pins (in           | ntegrated pul | l-dowr  | n, leave unused pins unconnected)                             |
| 16                                | IN1           | I       | Input signal of channel 1 (high active)                       |
| 17                                | IN2           | I       | Input signal of channel 2 (high active)                       |
| 18                                | IN3           | ı       | Input signal of channel 3 (high active)                       |
| Power Output Pins                 |               | •       |                                                               |
| 3, 4, 5, 6 <sup>2)</sup>          | OUT0          | 0       | Protected high-side power output of channel 0                 |
| 31, 32, 33, 34 <sup>2)</sup>      | OUT1          | 0       | Protected high-side power output of channel 1                 |
| 29, 30 <sup>2)</sup>              | OUT2          | 0       | Protected high-side power output of channel 2                 |
| 7, 8 <sup>2)</sup>                | OUT3          | 0       | Protected high-side power output of channel 3                 |
| SPI & Diagnosis Pins              | 3             | •       |                                                               |
| 14                                | CS            | I       | Chip select of SPI interface (low active); Integrated pull up |
| 13                                | SCLK          | I       | Serial clock of SPI interface                                 |
| 12                                | SI            | I       | Serial input of SPI interface (high active)                   |
| 11                                | SO            | 0       | Serial output of SPI interface                                |
| 21                                | IS            | 0       | Current sense output signal                                   |
| Limp Home Pin (inte               | grated pull-d | own, p  | ull-down resistor recommended)                                |
| 10                                | LHI           | I       | Limp home activation signal (high active)                     |
| <b>External Driver Pins</b>       | (integrated p | ull-dov | wn, leave unused external driver pins unconnected)            |
| 26                                | EDO0          | 0       | External driver output for activation of external driver 0    |
| 24                                | EDO1          | 0       | External driver output for activation of external driver 1    |
| 25                                | EDD0          | 0       | External driver diagnosis enable signal of external driver 0  |
| 23                                | EDD1          | 0       | External driver diagnosis enable signal of external driver 1  |
| Not connected Pins                | •             |         |                                                               |
| 20, 27                            | n.c.          | _       | not connected, internally not bonded                          |
| 4) 4111/6 1 1                     |               |         |                                                               |

<sup>1)</sup> All VS pins have to be connected.

<sup>2)</sup> All outputs pins of each channel have to be connected.



**Electrical Characteristics** 

# 4 Electrical Characteristics

## 4.1 Absolute Maximum Ratings

# Absolute Maximum Ratings 1)

 $T_{\rm j}$  = -40 to +150 °C; all voltages with respect to ground (unless otherwise specified)

| Pos.   | Parameter                                                    | Symbol                 | Lim   | it Values          | Unit | Conditions                                                                      |
|--------|--------------------------------------------------------------|------------------------|-------|--------------------|------|---------------------------------------------------------------------------------|
|        |                                                              |                        | min.  | max.               |      |                                                                                 |
| Suppl  | y Voltage                                                    |                        |       |                    | 1    | l .                                                                             |
| 4.1.1  | Power supply voltage                                         | $V_{S}$                | -0.3  | 28                 | V    | _                                                                               |
| 4.1.2  | Logic supply voltage                                         | $V_{DD}$               | -0.3  | 5.5                | V    | _                                                                               |
| 4.1.3  | Reverse polarity voltage according Figure 31                 | -V <sub>bat(rev)</sub> | _     | 16                 | V    | $T_{\text{jStart}} = 25 ^{\circ}\text{C}$<br>$t \le 2 ^{\circ}\text{min.}^{2)}$ |
| 4.1.4  | Supply voltage for short circuit protection (single pulse)   | $V_{\mathrm{S(SC)}}$   |       |                    | V    | $R_{\text{ECU}} = 20 \text{ m}\Omega$<br>$l = 0 \text{ or 5 m}^{3)}$            |
|        | channel 0, 1                                                 |                        | 0     | 24                 |      | $R_{\text{Cable}}$ = 6 m $\Omega$ /m $L_{\text{Cable}}$ = 1 $\mu$ H/m           |
|        | channel 2, 3                                                 |                        | 0     | 24                 |      | $R_{\text{Cable}}$ = 16 m $\Omega$ /m $L_{\text{Cable}}$ = 1 $\mu$ H/m          |
| 4.1.5  | Supply voltage for load dump protection with connected loads | $V_{\mathrm{S(LD)}}$   | _     | 40                 | V    | $R_1 = 2 \Omega^{4)}$<br>t = 400  ms                                            |
| 4.1.6  | Current through ground pin                                   | $I_{GND}$              | _     | 25                 | mA   | <i>t</i> ≤ 2 min.                                                               |
| 4.1.7  | Current through VDD pin                                      | $I_{DD}$               | -25   | 12                 | mA   | <i>t</i> ≤ 2 min.                                                               |
| Power  | r Stages                                                     | -                      | -     |                    | ·!   |                                                                                 |
| 4.1.8  | Load current                                                 | $I_{L}$                | _5)   | $I_{L(Htrip)}$     | Α    | 6)                                                                              |
| 4.1.9  | Maximum energy dissipation                                   | $E_{AS}$               |       |                    | mJ   | 7)                                                                              |
|        | single pulse                                                 |                        |       |                    |      | $T_{\rm j(0)}$ = 150 °C                                                         |
|        | channel 0, 1                                                 |                        | _     | 180                |      | $I_{L(0)} = 5 \text{ A}$                                                        |
|        | channel 2, 3                                                 |                        | _     | 45                 |      | $I_{L(0)} = 2 \text{ A}$                                                        |
| 4.1.10 | Thermal latch restart time                                   | $t_{\rm delay(CL)}$    | 50    | _                  | ms   |                                                                                 |
| Diagn  | osis Pin                                                     | •                      | ·     |                    |      | •                                                                               |
| 4.1.11 | Current through sense pin IS                                 | $I_{IS}$               | -8    | 8                  | mA   | <i>t</i> ≤ 2 min.                                                               |
| Input  | Pins                                                         |                        |       |                    |      |                                                                                 |
| 4.1.12 | Voltage at input pins                                        | $V_{IN}$               | -0.3  | 5.5                | V    | _                                                                               |
| 4.1.13 | Current through input pins                                   | $I_{IN}$               | -0.75 | 0.75               | mA   | _                                                                               |
|        |                                                              |                        | -2.0  | 2.0                |      | <i>t</i> ≤ 2 min.                                                               |
| SPI Pi | 1                                                            | T                      |       |                    | T    |                                                                                 |
| 4.1.14 |                                                              | $V_{CS}$               | -0.3  | $V_{\rm DD}$ + 0.3 | V    | _                                                                               |
| 4.1.15 |                                                              | $I_{\text{CS}}$        | -2.0  | 2.0                | mA   | <i>t</i> ≤ 2 min.                                                               |
| 4.1.16 |                                                              | $V_{SI}$               | -0.3  | $V_{\rm DD}$ + 0.3 |      | _                                                                               |
| 4.1.17 |                                                              | $I_{\mathrm{SI}}$      | -2.0  | 2.0                | mA   | <i>t</i> ≤ 2 min.                                                               |
| 4.1.18 | ,                                                            | $V_{SCLK}$             | -0.3  | $V_{\rm DD}$ + 0.3 | V    | _                                                                               |
| 4.1.19 | Current through serial clock pin                             | $I_{SCLK}$             | -2.0  | 2.0                | mA   | <i>t</i> ≤ 2 min.                                                               |



#### **Electrical Characteristics**

### Absolute Maximum Ratings (cont'd)1)

 $T_{\rm j}$  = -40 to +150 °C; all voltages with respect to ground (unless otherwise specified)

| Pos.   | Parameter                                        | Symbol             | Limi  | t Values              | Unit | Conditions        |  |
|--------|--------------------------------------------------|--------------------|-------|-----------------------|------|-------------------|--|
|        |                                                  |                    | min.  | max.                  |      |                   |  |
| 4.1.20 | Voltage at serial output pin                     | $V_{SO}$           | -0.3  | $V_{\rm DD}$ + 0.3    | V    | _                 |  |
| 4.1.21 | Current through serial output pin                | $I_{SO}$           | -2.0  | 2.0                   | mA   | <i>t</i> ≤ 2 min. |  |
| Limp F | lome Pin                                         | !                  |       |                       |      | <del> </del>      |  |
| 4.1.22 | Voltage at limp home input pin                   | $V_{LHI}$          | -0.3  | 5.5                   | V    | _                 |  |
| 4.1.23 | Current through limp home input pin              | $I_{LHI}$          | -0.75 | 0.75                  | mA   | _                 |  |
|        |                                                  |                    | -2.0  | 2.0                   |      | <i>t</i> ≤ 2 min. |  |
| Extern | al Driver Pins                                   |                    |       |                       |      |                   |  |
| 4.1.24 | Voltage at external driver output                |                    | -0.3  | $V_{\rm DD}$ + 0.3    | V    | _                 |  |
| 4.1.25 | .25 Current through external driver output       |                    | -1.0  | 1.0                   | mA   | <i>t</i> ≤ 2 min. |  |
| 4.1.26 | Voltage at external driver diagnosis enable      | $V_{EDD}$          | -0.3  | V <sub>DD</sub> + 0.3 | V    | _                 |  |
| 4.1.27 | Current through external driver diagnosis enable | $I_{EDD}$          | -1.0  | 1.0                   | mA   | <i>t</i> ≤ 2 min. |  |
| Tempe  | eratures                                         |                    |       |                       |      |                   |  |
| 4.1.28 | Junction temperature                             | $T_{\rm j}$        | -40   | 150                   | °C   | _                 |  |
| 4.1.29 | Dynamic temperature increase while switching     | $\Delta T_{\rm j}$ | _     | 60                    | K    | _                 |  |
| 4.1.30 | Storage temperature                              | $T_{stg}$          | -55   | 150                   | °C   | _                 |  |
| ESD S  | usceptibility                                    |                    |       |                       |      | 1                 |  |
| 4.1.31 | ESD susceptibility HBM                           | $V_{ESD}$          |       |                       | kV   | HBM <sup>8)</sup> |  |
|        | OUT pins vs. VS                                  |                    | -4    | 4                     |      | _                 |  |
|        | other pins incl. OUT vs. GND                     |                    | -2    | 2                     |      | _                 |  |

- 1) Not subject to production test, specified by design.
- 2) Device is mounted on an FR4 2s2p board according to Jedec JESD51-2,-5,-7 at natural convection; The product (chip+package) was simulated on a 76.4 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 μm Cu, 2 x 35 μm Cu). Where applicable, a thermal via array under the package contacted the first inner copper layer.
- 3) In accordance to AEC Q100-012 and AEC Q101-006.
- 4)  $R_1$  is the internal resistance of the load dump pulse generator.
- 5) No protection mechanism available. Inverse current needs to be limited by external circuitry to prevent overheating.
- 6) Over current protection is an integrated protection function.
- 7) Pulse shape represents inductive switch off:  $I_{D(t)} = I_{D}(0) \times (1 t / t_{pulse})$ ;  $0 < t < t_{pulse}$
- 8) ESD resistivity, HBM according to ANSI/ESDA/JEDEC JS-001-2010

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



**Electrical Characteristics** 

## 4.2 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                      | Symbol      | Limit Values |      |      | Unit | Conditions                          |  |
|-------|--------------------------------|-------------|--------------|------|------|------|-------------------------------------|--|
|       |                                |             | Min.         | Тур. | Max. |      |                                     |  |
| 4.2.1 | Junction to Soldering Point 1) | $R_{thJSP}$ | _            | -    | 20   | K/W  | measured to pin 1, 2, 9, 28, 35, 36 |  |
| 4.2.2 | Junction to Ambient 1)         | $R_{thJA}$  | _            | 35   | _    | K/W  | 2)                                  |  |

<sup>1)</sup> Not subject to production test, specified by design.

Data Sheet 12 Rev. 1.0, 2013-06-05

<sup>2)</sup> Specified R<sub>thJA</sub> values is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (chip+package) was simulated on a 76.4 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 μm Cu, 2 x 35 μm Cu). Where applicable, a thermal via array under the package contacted the first inner copper layer.



**Power Supply** 

## 5 Power Supply

The SPOC - BTS5482SF is supplied by two supply voltages  $V_{\rm S}$  and  $V_{\rm DD}$ . The  $V_{\rm S}$  supply line is used by the power switches. The  $V_{\rm DD}$  supply line is used by the SPI related circuitry and for driving the SO line. A capacitor between pins VDD and GND is recommended as shown in **Figure 31**.

There is a power-on reset function implemented for the  $V_{\rm DD}$  logic power supply. After start-up of the logic power supply, all SPI registers are reset to their default values. The SPI interface including daisy chain function is active as soon as  $V_{\rm DD}$  is provided in the specified range independent of  $V_{\rm S}$ . First SPI data are the output register values for internal channels with TER = 1.

Specified parameters are valid for the supply voltage range according  $V_{\rm S(nor)}$  or otherwise specified. For the extended supply voltage range according  $V_{\rm S(ext)}$  device functionality (switching, diagnosis and protection functions) are still given, parameter deviations are possible.

#### 5.1 Power Supply Modes

The following table shows all possible power supply modes for  $V_{\rm S}, V_{\rm DD}$  and the pin LHI.

| Power Supply Modes          | Off | Off | SPI<br>on | Reset | Off    | On via<br>INx          | Limp Home<br>mode<br>without SPI | Normal operation       | Limp Home<br>mode with<br>SPI 1) |
|-----------------------------|-----|-----|-----------|-------|--------|------------------------|----------------------------------|------------------------|----------------------------------|
| $\overline{V_{\mathtt{S}}}$ | 0 V | 0 V | 0 V       | 0 V   | 13.5 V | 13.5 V                 | 13.5 V                           | 13.5 V                 | 13.5 V                           |
| $\overline{V_{DD}}$         | 0 V | 0 V | 5 V       | 5 V   | 0 V    | 0 V                    | 0 V                              | 5 V                    | 5 V                              |
| LHI                         | 0 V | 5 V | 0 V       | 5 V   | 0 V    | 0 V                    | 5 V                              | 0 V                    | 5 V                              |
| Power stage, protection     | _   | _   | _         | _     | _      | <b>√</b> <sup>2)</sup> | <b>√</b> <sup>2)</sup>           | ✓                      | ✓ <sup>2)</sup>                  |
| Limp home                   | _   | _   | _         | _     | _      | _                      | ✓                                | _                      | ✓                                |
| SPI (logic)                 | _   | _   | ✓         | ✓     | reset  | reset                  | reset                            | ✓                      | reset <sup>3)</sup>              |
| Stand-by current            | _   | _   | _         | _     | ✓      | <b>√</b> <sup>4)</sup> | _                                | <b>√</b> <sup>5)</sup> | _                                |
| Idle current                | _   | _   | _         | _     | _      | _                      | _                                | <b>√</b> <sup>6)</sup> | _                                |
| Diagnosis                   | _   | _   | _         | _     | _      | _                      | _                                | ✓                      | <b>√</b> <sup>7)</sup>           |

- 1) SPI read only
- 2) Channel 1, 2 and/or 3 activated according to the state of INx
- 3) SPI reset only with applied  $V_{\rm S}$  voltage
- 4) When INx = 0 V
- 5) When DCR.MUX =  $111_b$  and INx = 0 V
- 6) When all channels are in OFF-state and DCR.MUX  $\neq$  111<sub>b</sub>
- 7) Current sense disabled in limp home mode

#### 5.1.1 Stand-by Mode and Device Wake-up Mechanisms

Stand-by mode is entered as soon as the current sense multiplexer (DCR.MUX) is in default (stand-by) position and all input pins are not set. All error latches are cleared automatically in stand-by mode. As soon as stand-by mode is entered, register HWCR.STB is set. To wake-up the device, the current sense multiplexer (DCR.MUX) is programmed different to default (stand-by) position. The power-on wake up time  $t_{WU(PO)}$  has to be considered.

Idle mode parameters are valid, when all channels are switched off, whereas the current sense multiplexer is not in default position, and  $V_{\rm DD}$  supply is available.

Note: A transition from operation to stand-by mode does not reset the SPI registers. So, if  $V_{\rm DD}$  is present and SPI is programmed, a changing to  ${\tt MUX}$  = 111 $_{\tt b}$  does not reset the SPI registers. An activation of the channels via the input pin INx will wake up the device with the former SPI register settings.

Data Sheet 13 Rev. 1.0, 2013-06-05



**Power Supply** 

Activating one of the outputs via the input pins (INx = high) will wake-up the device out of stand-by mode. The power stages are working without VDD supply according to the table in **Chapter 5.1**. The output turn-on time will be extended by the stand-by channel wake up time  $t_{\text{WU(STCH)}}$  as long as no other channel is active. If one channel is active already before, channel turn-on times  $t_{\text{CN}}$  (6.6.12) can be considered.

Note: In the operation with  $V_{\rm DD}$  = 0 V and INx = high a switching off of all input signals will turn the device in standby mode. In stand-by mode the error latches are cleared.

Limp home (LHI = high) applied for a time longer than  $t_{\rm LH(ac)}$  will wake-up the device out of stand-by mode after the power-on wake up time  $t_{\rm WU(PO)}$  and it is working without VDD supply. Channels 1, 2 and 3 can be activated via the input pins INx. The error latches can be cleared by a low-high transition at the according input pin.

#### 5.2 Reset

There are several reset triggers implemented in the device. They reset the SPI registers including the over temperature latches to their default values. The power stages will switch off, if they are activated via the SPI register <code>OUTL.n.</code> If the power stages are activated via the parallel input pins they are not affected by the reset signals. The ERR-flags are cleared by those reset triggers. The over temperature protection and latches are functional after a reset trigger.

Note: During a reset only the channels 1, 2 and 3 can be activated via the according input pins. The input assigned mode is not available during a reset.

The first SPI transmission after any kind of reset contains at pin SO the read information from the standard diagnosis, the transmission error bit TER is set.

#### **Power-On Reset**

The power-on reset is released, when  $V_{\rm DD}$  voltage level is higher than  $V_{\rm DD(PO)}$ . The SPI interface can be accessed after wake up time  $t_{\rm WU(PO)}$ . If one of the parallel input pins INx or the LHI pin is high, the power-on reset is not affecting the protection latches.

#### **Reset Command**

There is a reset command available to reset all register bits of the register bank and the diagnosis registers. As soon as  $\mathtt{HWCR.RST} = 1_\mathtt{b}$ , a reset, equivalent to power-on reset is executed. The SPI interface can be accessed after transfer delay time  $t_{\mathsf{CS(td)}}$ .

#### **Limp Home Mode**

The limp home mode will be activated as soon as the pin LHI is set to high for a time longer than  $t_{\rm LH(ac)}$ . The SPI write-registers are reset with applied  $V_{\rm S}$  voltage and the protection latches are cleared. The outputs OUT1 to OUT3 can be activated via the input pins also during activated limp home mode. The error latches can be cleared by a low-high transition at the according input pin. For application example see **Figure 31**. The SPI interface is operating normally, so the limp home register bit LHI as well as the error flags can be read, but any write command will be ignored.

Data Sheet 14 Rev. 1.0, 2013-06-05



**Power Supply** 

#### 5.3 Electrical Characteristics

#### **Electrical Characteristics Power Supply**

Unless otherwise specified:  $V_{\rm S}$  = 8 V to 17 V,  $V_{\rm DD}$  = 3.0 V to 5.5 V,  $T_{\rm j}$  = -40 °C to +150 °C

typical values:  $V_{\rm S}$  = 13.5 V,  $V_{\rm DD}$  = 4.3 V,  $T_{\rm i}$  = 25 °C

| Pos.   | Parameter                                                  | Symbol                         | Liı               | mit Val   | ues              | Unit | Test Conditions                                                                                                                                                                                                                                                |  |
|--------|------------------------------------------------------------|--------------------------------|-------------------|-----------|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        |                                                            |                                | min.              | typ.      | max.             |      |                                                                                                                                                                                                                                                                |  |
| 5.3.1  | Supply voltage range for normal operation power switch     | $V_{S(nor)}$                   | 8                 | _         | 17               | V    | -                                                                                                                                                                                                                                                              |  |
| 5.3.2  | 2 Extended supply voltage range for operation power switch |                                | 4.5 <sup>1)</sup> | _         | 28 <sup>2)</sup> | V    | Parameter deviations possible                                                                                                                                                                                                                                  |  |
| 5.3.3  | Undervoltage shutdown                                      | $V_{\mathrm{S(UV)}}$           | _                 | 3.7       | _                | V    |                                                                                                                                                                                                                                                                |  |
| 5.3.4  | Stand-by current for whole device with loads               |                                |                   |           | 4.5<br>28        | μΑ   | $V_{\rm DD} = 0 \text{ V}$<br>$V_{\rm LHI} = 0 \text{ V}$<br>$^{2)} T_{\rm j} = 25 ^{\circ}\text{C}$<br>$^{2)} T_{\rm i} \le 85 ^{\circ}\text{C}$                                                                                                              |  |
| 5.3.5  | Idle current for whole device with loads, all channels off | $I_{\mathrm{S(idle)}}$         | _                 | 14.5      | _                | mA   | $V_{\rm DD}$ = 5 V DCR.MUX = 110                                                                                                                                                                                                                               |  |
| 5.3.6  | Logic supply voltage                                       | $V_{DD}$                       | 3.0               | _         | 5.5              | V    | _                                                                                                                                                                                                                                                              |  |
| 5.3.7  | Logic supply current                                       | $I_{DD}$                       | -                 | 80<br>350 | 200              | μΑ   | $^{3)}V_{\mathrm{LHI}} = 0 \mathrm{~V}$ $V_{DD} = 5 \mathrm{~V}$ $V_{\mathrm{IS}} = 0 \mathrm{~V}$ Chip in Idle $f_{\mathrm{SCLK}} = 0 \mathrm{~Hz}$ $V_{\mathrm{CS}} = 5 \mathrm{~V}$ $f_{\mathrm{SCLK}} = 5 \mathrm{~MHz}$ $V_{\mathrm{CS}} = 0 \mathrm{~V}$ |  |
| 5.3.8  | Logic stand-by current                                     | $I_{\rm DD(STB)}$              | _                 | 25        | _                | μA   | $V_{\rm CS}$ = $V_{\rm DD}$<br>$f_{\rm SCLK}$ = 0 Hz<br>Chip in Stand-by                                                                                                                                                                                       |  |
| 5.3.9  | Operating current for whole device active                  | $I_{\mathrm{GND}}$             | _                 | 15        | 21               | mA   | $f_{\rm SCLK}$ = 0 Hz                                                                                                                                                                                                                                          |  |
| .HI In | put Characteristics                                        | 1                              |                   | -         |                  |      |                                                                                                                                                                                                                                                                |  |
|        | L-input level at LHI pin                                   | $V_{LHI(L)}$                   | 0                 | -         | 8.0              | V    | _                                                                                                                                                                                                                                                              |  |
|        | H-input level at LHI pin                                   | $V_{\mathrm{LHI(H)}}$          | 1.8               | -         | 5.5              | V    | _                                                                                                                                                                                                                                                              |  |
|        | L-input current through LHI pin                            | $I_{\mathrm{LHI}(\mathrm{L})}$ | 3                 | 8         | 20               | μΑ   | $^{2)} V_{LHI} = 0.6 \text{ V}$                                                                                                                                                                                                                                |  |
|        | H-input current through LHI pin                            | $I_{LHI(H)}$                   | 10                | 40        | 80               | μA   | $V_{LHI}$ = 5 V                                                                                                                                                                                                                                                |  |
| Reset  |                                                            | ı                              | 1                 | 1         |                  | 1    | T                                                                                                                                                                                                                                                              |  |
| 5.3.14 | •                                                          | $V_{\rm DD(PO)}$               | _                 | <u> -</u> | 2.4              | V    | _                                                                                                                                                                                                                                                              |  |
| 5.3.15 | •                                                          | $t_{\rm WU(PO)}$               | _                 | -         | 200              | μs   | 2)                                                                                                                                                                                                                                                             |  |
| 5.3.16 | '                                                          | $t_{\rm WU(STCH)}$             | _                 | -         | 200              | μs   | 2)                                                                                                                                                                                                                                                             |  |
| 5.3.17 | Limp home acknowledgement time                             | $t_{\mathrm{LH(ac)}}$          | 5                 | <u> -</u> | 200              | μs   | 2)                                                                                                                                                                                                                                                             |  |

<sup>1)</sup> Load current sense diagnosis is not available for  $V_{\rm S}$  < 6.0 V

Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature.

<sup>2)</sup> Not subject to production test, specified by design.

<sup>3)</sup> Device in normal operation without any temperature or overcurrent latches set



# 6 Power Stages

The high-side power stages are built by N-channel vertical power MOSFETs (DMOS) with charge pumps. There are four channels implemented in the device.

## 6.1 Output ON-State Resistance

The on-state resistance  $R_{\rm DS(ON)}$  depends on the supply voltage  $V_{\rm S}$  as well as on the junction temperature  $T_{\rm j}$ . Figure 4 shows those dependencies. The behavior in reverse polarity mode is described in Section 7.6.



Figure 4 Typical On-State Resistance

#### 6.2 Input Circuit

The outputs of the SPOC - BTS5482SF can be activated either via the SPI register <code>OUTL.OUTn</code> or via the dedicated input pins. There are two different ways to use the input pins, the direct drive mode and the assigned drive mode. The default setting is the direct drive mode. To activate the assigned drive mode the register bit <code>ICR.INCG</code> needs to be set.

Additionally, there are two ways of using the input pins in combination with the OUTL register by programming the ICR.COL parameter.

- ICR.COL =  $0_b$ : A channel is switched on either by the according OUTL register bit or the input pin.
- ICR.COL = 1<sub>b</sub>: A channel is switched on by the according OUTL register bit only, when the respective input pin is high. In this configuration, a PWM signal can be applied to the input pin and the channel is activated by the SPI register OUTL.

Data Sheet 16 Rev. 1.0, 2013-06-05



Figure 5 shows the complete input switch matrix.



Figure 5 Input Switch Matrix

The current sink to ground ensures that the input signal is low in case of an open input pin. The zener diode protects the input circuit against ESD pulses.

## 6.2.1 Input Direct Drive

This mode is the default after the device's wake up and reset. The input pins activate the channels during normal operation (with default setting of bit ICR.INCG), stand-by mode and limp home mode. Channel 0 and the external drivers can be activated only via the SPI-bit OUTx.OUTn in direct drive mode. The inputs are linked directly to the channels according to:

Table 1 Direct Drive Mode

| Input Pin | Assigned channel, if ICR.INCG = 0 <sub>b</sub> |
|-----------|------------------------------------------------|
| IN1       | Channel 1                                      |
| IN2       | Channel 2                                      |
| IN3       | Channel 3                                      |



## 6.2.2 Input Assigned Drive

To activate the assigned drive function the register bit <code>ICR.INCG</code> needs to be set. In this mode all output channels can be activated via the input pins. Channel 2, 3 and the two external drivers are assigned to only one input pin. The following mapping is used:

Table 2 Assigned Drive Mode

| Input Pin | Assigned channel, if ICR.INCG = 1 <sub>b</sub>             |
|-----------|------------------------------------------------------------|
| IN1       | Channel 0                                                  |
| IN2       | Channel 1                                                  |
| IN3       | Channel 2, channel 3, external driver 0, external driver 1 |

## 6.3 Power Stage Output

The power stages are built to be used in high side configuration (Figure 6).



Figure 6 Power Stage Output

The power DMOS switches with a dedicated slope, which is optimized in terms of electromagnetic emission (EME). Defined slew rates and edge shaping allow lowest EME during PWM operation at low switching losses.

#### 6.3.1 Bulb and LED mode

Channel 2 and channel 3 can be configured in bulb and LED mode via the SPI registers HWCR.LEDn. During LED mode following parameters are changed for an optimized functionality with LED loads: On-state resistance  $R_{\rm DS(ON)}$ , switching timings ( $t_{\rm delay(ON)}$ ,  $t_{\rm delay(OFF)}$ ,  $t_{\rm ON}$ ,  $t_{\rm OFF}$ ), slew rates dV/ d $t_{\rm ON}$  and dV/ d $t_{\rm OFF}$ , current protections  $I_{\rm L(trip)}$  and current sense ratio  $k_{\rm ILIS}$ .



## 6.3.2 Switching Resistive Loads

When switching resistive loads the following switching times and slew rates can be considered.



Figure 7 Switching a resistive Load

## 6.3.3 Switching Inductive Loads

When switching off inductive loads with high-side switches, the voltage  $V_{\rm OUT}$  drops below ground potential, because the inductance intends to continue driving the current. To prevent the destruction of the device due to high voltages, there is a voltage clamp mechanism implemented, which limits that negative output voltage to a certain level ( $V_{\rm DS(CL)}$  (6.6.2)). See **Figure 6** for details. The device provides SmartClamp functionality. To increase the energy capability, the clamp voltage  $V_{\rm DS(CL)}$  increases with the junction temperature  $T_{\rm j}$  and load current  $I_{\rm L}$ . Please refer also to **Section 7.7**. When switching inductive loads, it has to be ensured that the clamp mechanism of the device is not activated.

#### 6.3.4 Switching high inrush loads

When switching loads with high inrush currents like e.g. high capacitive loads, it has to be ensured that in normal operating range the maximum load current is below the current trip level of the device. If the current trip level is touched, the device would operate under fault conditions that are considered as outside normal operating range. In this case absolute maximum ratings are exceeded (see 4.1.8). Please refer to Section 4 and Section 7 for further information.

#### 6.4 Inverse Current Behavior

During inverse currents ( $V_{\rm OUT}$  >  $V_{\rm S}$ ) the affected channel stays in ON- or in OFF-state. Furthermore, during applied inverse currents no ERR-flag is set.

The functionality of unaffected channels is not influenced by inverse currents applied to other channels (except effects due to junction temperature increase). Influences on the diagnostic function of unaffected channels are possible only for the current sense ratio, please refer to  $\Delta k_{\text{ILIS}(IC)}$  (8.5.3).

Note: No protection mechanism like temperature protection or current protection is active during applied inverse currents. Inverse currents cause power losses inside the DMOS, which increase the overall device temperature, which could lead to a switch off of the unaffected channels due to over temperature.



#### 6.5 External Driver Control

Two external smart power drivers can be driven by the SPOC - BTS5482SF via the external driver control block. For each external driver there are two control outputs available: one output for controlling the input (EDOx) and one output for diagnosis enable input (EDDx). The current sense output of the external smart power drivers can be connected to the IS pin. For details please refer to **Figure 31**.

The external driver outputs can be used only with applied  $V_{\rm DD}$  voltage. The external driver outputs are internally pulled down. The external drivers can be activated via SPI-bits <code>OUTH.OUT4</code> and <code>OUTH.OUT5</code> or via the input pin IN3 in assigned drive mode. The external drivers' diagnostic enable signals can be activated via the SPI register <code>DCR.MUX</code>. For being compliant to PROFET+ diagnostic functions, it is possible to configure pin EDD0 as DEN and EDD1 as DSEL. Therefore, the bit <code>OUTH.PRO+</code> needs to be set. The DSEL will be set in accordance to the multiplexer setting <code>DCR.MUX</code>.

Table 3 PROFET+ Compliancy

| MUX Setting      | EDD0 used as DEN | EDD1 used as DSEL |
|------------------|------------------|-------------------|
| DCR.MUX          |                  |                   |
| 100 <sub>b</sub> | 1                | 0                 |
| 101 <sub>b</sub> | 1                | 1                 |

Note: The usable duty cycle range and diagnostic timings for the external drivers depend on the external driver's characteristics.



#### 6.6 **Electrical Characteristics**

#### **Electrical Characteristics Power Stages**

| Pos.  | Parameter                             | Symbol               | Lin  | nit Va | lues | Unit                                | Test Conditions                            |
|-------|---------------------------------------|----------------------|------|--------|------|-------------------------------------|--------------------------------------------|
|       |                                       |                      | min. | typ.   | max. |                                     |                                            |
| Outp  | ut Characteristics                    | "                    |      | 1      |      |                                     |                                            |
| 6.6.1 | On-state resistance                   | $R_{DS(ON)}$         |      |        |      | $\boldsymbol{m}\boldsymbol{\Omega}$ |                                            |
|       | channel 0, 1                          |                      |      |        |      |                                     | $I_{\rm L}$ = 7.5 A                        |
|       |                                       |                      | _    | 4      | _    |                                     | $^{1)} T_{j} = 25  ^{\circ}\text{C}$       |
|       |                                       |                      | _    | 6      | 8.5  |                                     | $T_{\rm j}$ = 150 °C                       |
|       | channel 2, 3                          | 1                    |      |        |      |                                     | HWCR.LEDn = 0                              |
|       |                                       |                      |      |        |      |                                     | $I_{\rm L}$ = 2.6 A                        |
|       |                                       |                      | _    | 15     | -    |                                     | $T_{\rm j} = 25  ^{\circ}{\rm C}$          |
|       |                                       |                      | _    | 21     | 28   |                                     | $T_{\rm j}$ = 150 °C                       |
|       |                                       |                      |      |        |      |                                     | HWCR.LEDn = 1 $I_L = 0.6 \text{ A}$        |
|       |                                       |                      | _    | 45     | _    |                                     | $T_{\rm i} = 0.0 \text{A}$                 |
|       |                                       |                      | _    | 70     | 100  |                                     | $T_{\rm i} = 150  ^{\circ}{\rm C}$         |
| 6.6.2 | Output clamp                          | $V_{DS(CL)}$         |      |        |      | V                                   | J                                          |
|       | channel 0, 1                          |                      | 32   | _      | 54   |                                     | T <sub>j</sub> = 25 °C                     |
|       |                                       |                      |      |        |      |                                     | $I_{\rm I}$ = 20 mA                        |
|       |                                       |                      | 40   | _      | 55   |                                     | $^{1)} T_{i} = 150  ^{\circ}\text{C}$      |
|       |                                       |                      |      |        |      |                                     | $I_{L}$ = 6 A                              |
|       | channel 2, 3                          | 1                    | 32   | _      | 54   |                                     | $T_{\rm j}$ = 25 °C                        |
|       |                                       |                      | 40   |        |      |                                     | $I_{L} = 20 \text{ mA}$                    |
|       |                                       |                      | 40   | _      | 55   |                                     | $I_{\rm L}^{(1)} = 150  ^{\circ}{\rm C}$   |
| 6.6.3 | Output leakage current per channel in | $I_{L(OFFSTB)}$      |      |        |      | μA                                  | OUTL.OUTn = 0                              |
| 0.0.0 | stand-by                              | *L(OFFSTB)           |      |        |      | μ, τ                                | DCR.MUX = 111                              |
|       | channel 0, 1                          |                      | _    | _      | 2    |                                     | T <sub>i</sub> = 25 °C                     |
|       |                                       |                      | _    | _      | 10   |                                     | $^{1)}T_{i} = 85 ^{\circ}\text{C}$         |
|       |                                       |                      | _    | _      | 50   |                                     | $T_{\rm i}^{\rm J} = 105  ^{\circ}{\rm C}$ |
|       | channel 2, 3                          | 1                    | _    | _      | 1    |                                     | $T_{\rm i}$ = 25 °C                        |
|       |                                       |                      | _    | _      | 4    |                                     | $1)^{j}T_{j} = 85  ^{\circ}\text{C}$       |
|       |                                       |                      | _    | _      | 20   |                                     | <sup>1)</sup> $T_{\rm j}$ = 105 °C         |
| 6.6.4 |                                       | $I_{\rm L(OFFidle)}$ |      |        |      | μΑ                                  | OUTL.OUTn = 0                              |
|       | mode                                  |                      |      |        |      |                                     | DCR.MUX ≠ 111                              |
|       | channel 0, 1                          |                      | -    | -      | 60   |                                     | $T_{j} = 85  ^{\circ}\text{C}$             |
|       |                                       |                      | -    | -      | 80   |                                     | $T_{j}^{(1)} = 105  ^{\circ}\text{C}$      |
|       |                                       |                      | _    | -      | 530  |                                     | $T_{\rm j}$ = 150 °C                       |
|       | channel 2, 3                          |                      | -    | -      | 45   |                                     | <sup>1)</sup> $T_{\rm j}$ = 85 °C          |
|       |                                       |                      | -    | -      | 50   |                                     | $T_{\rm j} = 105  ^{\circ}{\rm C}$         |
|       |                                       |                      | _    | _      | 230  |                                     | T <sub>j</sub> = 150 °C                    |



## **Electrical Characteristics Power Stages** (cont'd)

| Pos.  | Parameter                              | Symbol       | Lin  | Limit Values |      | Limit Values Unit |                                                                                           | Unit | it Test Conditions |  |
|-------|----------------------------------------|--------------|------|--------------|------|-------------------|-------------------------------------------------------------------------------------------|------|--------------------|--|
|       |                                        |              | min. | typ.         | max. |                   |                                                                                           |      |                    |  |
| 6.6.5 | Inverse current capability per channel | $-I_{L(IC)}$ |      |              |      | Α                 | 1) No influences on                                                                       |      |                    |  |
|       | channel 0, 1                           |              | 6    | _            | _    |                   | switching functionality of                                                                |      |                    |  |
|       | channel 2, 3                           |              | 2    | _            | _    |                   | unaffected channels, $k_{\rm ILIS}$ influence according $\Delta k_{\rm ILIS(IC)}$ (8.5.3) |      |                    |  |
| Input | Characteristics                        |              |      | 1            |      |                   | TEIS(IC) (12 12 7)                                                                        |      |                    |  |
| 6.6.6 | L-input level                          | $V_{IN(L)}$  | 0    | _            | 8.0  | V                 | _                                                                                         |      |                    |  |
| 6.6.7 | H-input level                          | $V_{IN(H)}$  | 1.8  | _            | 5.5  | V                 | _                                                                                         |      |                    |  |
| 6.6.8 | L-input current                        | $I_{IN(L)}$  | 3    | 8            | 20   | μΑ                | $^{1)} V_{IN} = 0.6 \text{ V}$                                                            |      |                    |  |
|       |                                        |              |      |              |      |                   | DCR.MUX ≠ 111                                                                             |      |                    |  |
| 6.6.9 | H-input current                        | $I_{IN(H)}$  | 10   | 40           | 80   | μΑ                | V <sub>IN</sub> = 5 V                                                                     |      |                    |  |



## **Electrical Characteristics Power Stages** (cont'd)

| Pos.   | Parameter                                      | Symbol                  | Limit Values |      | lues | Unit | Test Conditions                       |
|--------|------------------------------------------------|-------------------------|--------------|------|------|------|---------------------------------------|
|        |                                                |                         | min.         | typ. | max. |      |                                       |
| Timin  | gs                                             | 1                       |              |      |      |      |                                       |
| 6.6.10 | Turn-ON delay to 10% $V_{ m S}$                | $t_{\rm delay(ON)}$     |              |      |      | μs   | $^{1)}$ $V_{\rm S}$ = 13.5 V          |
|        | channel 0, 1                                   | ,                       | _            | 35   | _    |      | _                                     |
|        | channel 2, 3                                   |                         | _            | 25   | _    |      | HWCR.LEDn = 0                         |
|        | , , ,                                          |                         | _            | 8    | _    |      | HWCR.LEDn = 1                         |
| 6.6.11 | Turn-OFF delay to 90% $V_{ m S}$               | $t_{\text{delay(OFF)}}$ |              |      |      | μs   | <sup>1)</sup> V <sub>S</sub> = 13.5 V |
|        | channel 0, 1                                   | dolay(O11)              | _            | 45   | _    |      | _                                     |
|        | channel 2, 3                                   |                         | _            | 30   | _    |      | HWCR.LEDn = 0                         |
|        | 3.1d.1.116. 2, 0                               |                         | _            | 10   | _    |      | HWCR.LEDn = 1                         |
| 6.6.12 | Turn-ON time to                                | $t_{\sf ON}$            |              |      |      | μs   | V <sub>S</sub> = 13.5 V               |
|        | 90% $V_{\rm S}$ including turn-ON delay        | ON                      |              |      |      | •    | DCR.MUX ≠111                          |
|        | channel 0, 1                                   |                         | _            | _    | 100  |      | $R_1 = 2.2 \Omega$                    |
|        | channel 2, 3                                   |                         | _            | _    | 100  |      | HWCR.LEDn = 0                         |
|        |                                                |                         |              |      |      |      | $R_{\rm L}$ = 6.8 $\Omega$            |
|        |                                                |                         | _            | _    | 50   |      | HWCR.LEDn = 1                         |
|        |                                                |                         |              |      |      |      | $R_{\rm L}$ = 33 $\Omega$             |
| 6.6.13 |                                                | $t_{OFF}$               |              |      |      | μs   | $V_{\rm S}$ = 13.5 V                  |
|        | 10% $V_{ m S}$ including turn-OFF delay        |                         |              |      |      |      |                                       |
|        | channel 0, 1                                   |                         | _            | _    | 150  |      | $R_{L}$ = 2.2 $\Omega$                |
|        | channel 2, 3                                   |                         | _            | _    | 110  |      | HWCR.LEDn = 0                         |
|        |                                                |                         |              |      | 50   |      | $R_{\rm L}$ = 6.8 $\Omega$            |
|        |                                                |                         | _            | _    | 30   |      | HWCR.LEDn = 1 $R_L = 33 \Omega$       |
| 6.6.14 | Turn-ON rise time from 10% to                  | <i>t</i>                |              |      |      | μs   | $V_{\rm S} = 13.5 \rm V$              |
| 0.0.14 | 90% $V_{\rm S}$                                | t <sub>ON(rise)</sub>   |              |      |      | μο   | DCR.MUX ≠ 111                         |
|        | channel 0, 1                                   |                         | _            | _    | 45   |      | $R_1 = 2.2 \Omega$                    |
|        | channel 2, 3                                   |                         | _            | _    | 40   |      | HWCR.LEDn = 0                         |
|        | 3.13.1.113. <u>_</u> , 3                       |                         |              |      |      |      | $R_1 = 6.8 \Omega$                    |
|        |                                                |                         | _            | _    | 11   |      | HWCR.LEDn = 1                         |
|        |                                                |                         |              |      |      |      | $R_{\rm L}$ = 33 $\Omega$             |
| 6.6.15 | Turn-OFF fall time from 90% to 10% $V_{\rm S}$ | $t_{OFF(fall)}$         |              |      |      | μs   | V <sub>S</sub> = 13.5 V               |
|        | channel 0, 1                                   |                         | _            | _    | 45   |      | $R_{\rm L}$ = 2.2 $\Omega$            |
|        | channel 2, 3                                   |                         | _            | _    | 40   |      | HWCR.LEDn = 0                         |
|        |                                                |                         |              |      |      |      | $R_{\rm L}$ = 6.8 $\Omega$            |
|        |                                                |                         | _            | -    | 11   |      | HWCR.LEDn = 1                         |
|        |                                                |                         |              |      |      |      | $R_{\rm L}$ = 33 $\Omega$             |



## **Electrical Characteristics Power Stages** (cont'd)

| Pos.   | Parameter                                        | Symbol                             | Limit Values              |      |          | Unit | <b>Test Conditions</b>                                            |
|--------|--------------------------------------------------|------------------------------------|---------------------------|------|----------|------|-------------------------------------------------------------------|
|        |                                                  |                                    | min.                      | typ. | max.     |      |                                                                   |
| 6.6.16 | Turn-ON/OFF matching                             | $ t_{\text{ON}} - t_{\text{OFF}} $ |                           |      |          | μs   | V <sub>S</sub> = 13.5 V                                           |
|        | channel 0, 1                                     |                                    | _                         | _    | 90       |      | $R_{L}$ = 2.2 $\Omega$                                            |
|        | channel 2, 3                                     |                                    | _                         | _    | 70       |      | HWCR.LEDn = 0 $R_{\rm L}$ = 6.8 $\Omega$                          |
|        |                                                  |                                    | _                         | _    | 50       |      | HWCR.LEDn = 1 $R_L = 33 \Omega$                                   |
| 6.6.17 | Turn-ON slew rate 30% to 70% $V_{\rm S}$         | $dV/dt_{ON}$                       |                           |      |          | V/µs | $V_{\rm S}$ = 13.5 V                                              |
|        | channel 0, 1                                     |                                    | _                         | 0.7  | 2.0      |      | $R_{L}$ = 2.2 $\Omega$                                            |
|        | channel 2, 3                                     |                                    | _                         | 0.9  | 2.5      |      | HWCR.LEDn = 0 $R_{\rm L}$ = 6.8 $\Omega$                          |
|        |                                                  |                                    | _                         | 2.5  | 6.0      |      | HWCR.LEDn = 1 $R_L = 33 \Omega$                                   |
| 6.6.18 | Turn-OFF slew rate 70% to 30% $V_{\rm S}$        | $-dV/$ $dt_{OFF}$                  |                           |      |          | V/µs | V <sub>S</sub> = 13.5 V                                           |
|        | channel 0, 1                                     |                                    | _                         | 0.7  | 2.0      |      | $R_{L}$ = 2.2 $\Omega$                                            |
|        | channel 2, 3                                     |                                    | -                         | 0.9  | 2.5      |      | HWCR.LEDn = 0 $R_{\rm L}$ = 6.8 $\Omega$                          |
|        |                                                  |                                    | _                         | 2.5  | 6.0      |      | HWCR.LEDn = 1 $R_L = 33 \Omega$                                   |
| Exter  | nal Driver Control                               |                                    |                           |      |          |      |                                                                   |
| 6.6.19 | L level external driver output voltage           | $V_{\rm EDO(L)}$                   | 0                         | _    | 0.4      | V    | $I_{\rm EDO}$ = -0.5 mA                                           |
| 6.6.20 | H level external driver output voltage           | $V_{\rm EDO(H)}$                   | V <sub>DD</sub> -<br>0.4V | _    | $V_{DD}$ | V    | $I_{\rm EDO}$ = 0.5 mA $V_{\rm DD}$ = 4.3 V                       |
| 6.6.21 | External driver output enable time               | $t_{\rm EDO(en)}$                  | _                         | _    | 4        | μs   | $^{1)}$ $C_{\rm L}$ = 20 pF                                       |
| 6.6.22 | External driver output disable time              | $t_{\sf EDO(dis)}$                 | _                         | _    | 4        | μs   | $^{1)}$ $C_{\rm L}$ = 20 pF                                       |
| 6.6.23 | L level external driver diagnosis enable voltage | $V_{EDD(L)}$                       | 0                         |      | 0.4      | V    | $I_{\rm EDD}$ = -0.5 mA                                           |
| 6.6.24 | H level external driver diagnosis enable voltage | $V_{EDD(H)}$                       | V <sub>DD</sub> -<br>0.4V | _    | $V_{DD}$ | V    | $I_{\rm EDD} = 0.5 \ \mathrm{mA}$ $V_{\rm DD} = 4.3 \ \mathrm{V}$ |
| 6.6.25 | External driver diagnosis enable enable time     | t <sub>EDD(en)</sub>               | _                         | _    | 4        | μs   | $^{1)}$ $C_{\rm L}$ = 20 pF                                       |
| 6.6.26 | External driver diagnosis enable disable time    | $t_{\rm EDD(dis)}$                 | _                         | _    | 4        | μs   | $^{1)}$ $C_{\rm L}$ = 20 pF                                       |

<sup>1)</sup> Not subject to production test, specified by design.



#### 7 Protection Functions

SPOC - BTS5482SF provides embedded protective functions, which are designed to prevent IC destruction under fault conditions described in this data sheet. Fault conditions are considered as "outside" normal operating range. Protective functions are neither designed for continuous nor for repetitive operation. To provide high switching capability and robustness, the device is managed by a state machine (Figure 8).



Figure 8 BTS5482SF state diagram

Each internal channel of BTS5482SF has its own state machine to manage the protection mechanisms. Device is starting-up in Inrush state and depending on different conditions it will change to Operative state (normal condition) or to Fault state (overload condition).

#### 7.1 Inrush State

After start-up the device enters Inrush state providing high current trip level  $I_{\text{L(Htrip)}}$  (7.10.1) with a limited number of retries (see **Figure 11**). After the respective channel is in ON-state for  $t > t_{\text{delay(Ltrip)}}$  (7.10.2), the channel changes to Operative state (see **Chapter 7.2**). In case the channels are driven in PWM (pulse width modulation) the ON-time is cumulated until  $t_{\text{delay(Ltrip)}}$  is reached. For a detailed description of the timers see **Chapter 7.4**. If a latch off condition occurs, the device will change to Fault state (see **Chapter 7.3**).

#### 7.1.1 Over Current Protection in Inrush State

The maximum load current  $I_{\rm L}$  is switched off in case of exceeding the over current trip level  $I_{\rm L(Htrip)}$  by the device itself. Depending on the total short circuit impedance higher current over shoots may occur. A limited auto-restart function is implemented. Please refer to following figures for details.





Figure 9 Over current protection with latch due to reaching maximum number of retries  $n_{\rm retry}$ 

In PWM operation the number of retries is cumulated over PWM cycles until  $n_{\text{retry}}$  is reached. Please refer to Figure 10 for a more detailed view.



Figure 10 Over current protection with latch due to reaching maximum number of retries  $n_{\mathrm{retry}}$  in PWM



The ERR-flag will be set during over current shut down. It can be reset by reading the ERR-flag, unless Fault state is reached by exceeding  $n_{\text{retry}}$ . It will be set again with the next over current event. See figures above.

The number of restarts  $n_{\text{retry}}$  is depending on the  $V_{\text{DS}}$  voltage according to the following figure and **Chapter 7.1.2**.



Figure 11 Number of retries and trip levels dependent of  $V_{
m DS}$ 

The retry latch is cleared by SPI command HWCR.CL =  $1_b$ . If the input pin or the bit in the SPI register OUTL is still set, the channel will be turned-on immediately after the command HWCR.CL =  $1_b$ . To prevent degradation of the device, channel is restarting in Operative state (Chapter 7.2).

## 7.1.2 Over Current Protection at high $V_{DS}$

The SPOC - BTS5482SF provides an over current protection at high  $V_{\rm DS}$  (7.10.6). For  $V_{\rm DS} > V_{\rm DS(Vtrip)}$  and  $I_{\rm L} > I_{\rm L(Vtrip)}$  during turn-on the channel switches off and latches immediately. For details please refer to parameter  $I_{\rm L(VTRIP)}$  (7.10.5).

The current trip level  $I_{L(Vtrip)}$  is below the current trip level  $I_{L(Htrip)}$  at  $V_{DS}$  = 7V.

The over current latch is cleared by SPI command  $\mathtt{HWCR.CL} = 1_{\mathtt{b}}$ . If the input pin or the bit in the SPI register  $\mathtt{OUTL}$  is still set, the channel will be turned-on immediately after the command  $\mathtt{HWCR.CL} = 1_{\mathtt{b}}$ . To prevent degradation of the device it is recommended to wait  $t_{\mathtt{delay(CL)}}$  (4.1.10) until resetting the latch and restarting in Operative state.



Figure 12 Over current protection in case of high  $V_{
m DS}$  voltages



## 7.1.3 Over Temperature Protection

Each channel has its own temperature sensor. If the temperature at the channel exceeds the thermal shutdown temperature  $T_{\rm j(SC)}$ , the channel will switch off and latch to prevent destruction (also in case of  $V_{\rm DD}$  = 0V). After an overcurrent event the threshold  $T_{\rm j(SC)}$  will be decreased by the thermal hysteresis  $\Delta T_{\rm j}$  (7.10.11). In order to reactivate the channel, the temperature must drop by at least the thermal hysteresis  $\Delta T_{\rm j}$  and the over temperature latch must be cleared by SPI command HWCR.CL =  $1_{\rm b}$ . When channel restarts the overtemperature threshold is reset to  $T_{\rm j(SC)}$ . If the input pin or the bit in the SPI register OUTL is still set, the channel will be turned-on immediately after the command HWCR.CL =  $1_{\rm b}$ .To prevent degradation of the device it is recommended to wait  $t_{\rm delay(CL)}$  (4.1.10) until resetting the latch and restarting in Operative state.



Figure 13 Over current protection with latch due to reaching over temperature  $T_{i(SC)}$ 





Figure 14 Shut Down by Over Temperature



## 7.1.4 Dynamic Temperature Protection

Additionally, each channel has its own dynamic temperature protection to improve short circuit robustness when channels are doing automatic retries. The dynamic temperature protection will check the junction temperature of each channel after an overcurrent event. When the junction temperature  $(T_j)$  compared to the temperature of the reference sensor  $(T_{\rm Ref})$  is below the dynamic temperature threshold  $\Delta T_{\rm j(res)}$  the channel is restarting  $(t_1$  in Figure 15). As soon as  $T_j > T_{\rm Ref} + \Delta T_{\rm j(res)}$  the channel will be latched off and the ERR-flag will be set  $(t_2$  in Figure 15). The latch is cleared by SPI command HWCR.CL =  $1_{\rm b}$ . If the input pin or the bit in the SPI register OUTL is still set, the channel will be turned-on immediately after the command HWCR.CL =  $1_{\rm b}$ . To prevent degradation of the device it is recommended to wait  $t_{\rm delay(CL)}$  (4.1.10) until resetting the latch and restarting in Operative state.



Figure 15 Dynamic Temperature Protection with latch



## 7.2 Operative State

In this state the device allows only low current trip level  $I_{L(Ltrip)}$  (7.10.4). Channel switches off and latches immediately in case the trip level is reached. To change from Operative State to Inrush State the respective channel has to be in OFF-state for  $t_{delav(Htrip)}$ . For a detailed description see **Chapter 7.4**.

## 7.2.1 Over Current Protection in Operative State

In case of a short circuit to GND event with  $I_L > I_{L(Ltrip)}$  (7.10.4), the channel is latched off immediately and it will change to Fault State. For more details, please refer to the figure **Figure 16**.

The over current latch is cleared by SPI command  $HWCR.CL = 1_b$ . If the input pin or the bit in the SPI register OUTL is still set, the channel will be turned-on immediately after the command  $HWCR.CL = 1_b$ . Depending on the state of the TimerInrush ( $t_{delay(Htrip)}$ ) the device will either restart in Inrush or Operative state.



Figure 16 Shut Down by Over Current in Operative State

## 7.2.2 Over Temperature Protection in Operative State

If the junction temperature exceeds the thermal shutdown temperature  $T_{\rm j(SC)}$ , the channel will switch off and latch to prevent destruction (also in case of  $V_{\rm DD}$  = 0V). In order to reactivate the channel, the temperature must drop below  $T_{\rm j(SC)}$  and the over temperature latch must be cleared by SPI command HWCR.CL =  $1_{\rm b}$ . If the input pin or the bit in the SPI register OUTL is still set, the channel will be turned-on immediately after the command HWCR.CL =  $1_{\rm b}$ . To prevent degradation of the device it is recommended to wait  $t_{\rm delay(CL)}$  (4.1.10) until resetting the latch and restarting in Operative state. See Figure 14 for a detailed view.

#### 7.2.3 Dynamic Temperature Protection in Operative State

In this State the dynamic temperature protection is not needed to protect the device. For an improved EMI performance this function is disabled.

#### 7.3 Fault State

In this State the respective channel is in a latched off condition due to an overload event occurred in Inrush or Operative State. To reactivate the channel the command  $\mathtt{HWCR.CL} = 1_{\mathtt{b}}$  has to be sent over SPI. After the clear latch command the channel will change to Operative State. To restart in Inrush State the respective channel has to be OFF for  $t > t_{\mathtt{delay(Htrip)}}$ . See **Figure 16** and **Chapter 7.4** for further details.



## 7.4 Timers and $n_{\text{retry}}$ counter

Each state machine uses two different timers (TimerOn and TimerInrush) to control the state transitions. A counter is used to limit the maximum number of automatic restarts ( $n_{\text{retry}}$ ).

The TimerOn controls the automatic state transition from Inrush to Operative. As soon the channel is activated in Inrush State (SPI or IN) the TimerOn (7.10.2) is running. The behavior of this timer is shown in the table below.

Table 4 TimerOn behavior

| TimerOn                 | ОС     | / DT / OT = 0 | 0      | C / DT / OT = 1 |
|-------------------------|--------|---------------|--------|-----------------|
|                         | ON = 0 | ON = 1        | ON = 0 | ON = 1          |
| Inrush State            | hold   | running       | n.a.   | reset           |
| Operative / Fault State | reset  | reset         | reset  | reset           |

In case of an overload event the TimerOn is reset to provide a higher inrush capability. **Figure 17** shows the TimerOn behavior when switching on a high inrush load. After the last overcurrent event the TimerOn is restarted. When the timer expires  $(t > t_{delav(Ltrip)})$  the Operative State is entered.



Figure 17 Timer-ON behavior with high inrush load

In case of PWM operation the TimerOn is cumulating the ON-state time of the channel. As soon as  $\Sigma t_{\rm on} > t_{\rm delay(Ltrip)}$  the channel is entering Operative State. **Figure 18** shows a high ohmic short circuit in PWM operation, where the load current does not reach  $I_{\rm L(Htrip)}$ . When  $\Sigma t_{\rm on} > t_{\rm delay(Ltrip)}$  the Operative state is entered. Due to the lower current trip level  $I_{\rm L(Ltrip)}$  the channel is latched off and the Fault State is entered.





Figure 18 TimerOn and TimerInrush behavior in high ohmic short condition

To reactivate the channel in Operative State the command  $HWCR.CL = 1_b$  has to be sent. In case the device needs to be restarted in Inrush State the TimerInrush has to be expired. See **Figure 18**. **Table 5** shows the behavior of the TimerInrush in the different states of the state machine.

Table 5 TimerInrush

| TimerInrush             |         | ITCx = 0 |         | ITCx = 1 |
|-------------------------|---------|----------|---------|----------|
|                         | ON = 0  | ON = 1   | ON = 0  | ON = 1   |
| Inrush State            | running | reset    | running | reset    |
| Operative / Fault State | running | reset    | running | running  |

TimerInrush is needed to change from Operative or Fault to Inrush state. In standard configuration (ITCx = 0) the TimerInrush is only running when the respective channel is deactivated. To provide some more flexibility in software, it is possible to have the TimerInrush running when the channel is activated or in PWM operation (ITCx = 1). When Limp Home mode is activated the TimerInrush is running independent of the state of the channels. The bit ITCx and TimerInrush are reset at every state transition from Inrush to Operative or Inrush to Fault. See **Figure 8**.

To limit the number of automatic retries each channel has its own retry counter. As soon the counter reaches the maximum value ( $n_{\text{retry}}$ ), the device changes to Fault state. The value of this counter is frozen when the channel is switched off for  $t < t_{\text{delay(Htrip)}}$ . The behavior of this counter is shown in **Table 6**.

Table 6  $n_{\text{retry}}$  counter

| n <sub>retry</sub> counter | TimerInrush not expired |         | TimerInru | sh expired |
|----------------------------|-------------------------|---------|-----------|------------|
|                            | ON = 0                  | ON = 1  | ON = 0    | ON = 1     |
| Inrush State               | frozen                  | running | reset     | n.a.       |
| Operative / Fault State    | reset                   | reset   | reset     | reset      |



## 7.5 Undervoltage restarts

To increase the device robustness at low  $V_{\rm S}$  condition, the device provides  $V_{\rm S}$  monitoring functionality. In case  $V_{\rm S} < V_{\rm S(mon)}$  the load current trip level is reduced to  $I_{\rm L(Ltrip)}$ . In case  $I_{\rm L} > I_{\rm L(Ltrip)}$  the channel will restart until the maximum number of retries  $(n_{\rm retry(LV)})$  is reached. It has to be ensured that  $V_{\rm S}$  does not drop below  $V_{\rm S(ext)}$ , otherwise the undervoltage shutdown could be entered (see **5.3.3**). If this occurs before current trip level is reached, the protection mechanisms are reset and the channels are restarting with low current trip level  $I_{\rm L(Ltrip)}$ . If this occurs after over current detection (e.g. due to oscillations on battery) the protection mechanisms are reset and the channels are restarting with high current trip level  $I_{\rm L(Htrip)}$ . To mitigate oscillations on the battery a good filtering on VS is recommended.



Figure 19 Behavior of current trip level in VS undervoltage condition

## 7.6 Reverse Polarity Protection

To reduce power losses during reverse polarity Reversave<sup>TM</sup> functionality is implemented for all internal channels. They are turned-on to almost forward condition in reverse polarity condition, see parameter  $R_{\rm DS(REV)}$ . In reverse polarity mode, power dissipation is caused by the reverse ON-state resistance  $R_{\rm DS(REV)}$  of each channel as well as each ESD diode of the logic pins. The reverse current through the channels has to be limited by the connected loads. The current through the ground pin, sense pin IS, the logic power supply pin VDD, the SPI pins, input pins, external driver pins and the limp home input pin has to be limited as well (please refer to the maximum ratings listed on Page 10).

Note: No protection mechanism like temperature protection or current protection is active during reverse polarity.

## 7.7 Over Voltage Protection

In the case of supply voltages between  $V_{S(SC)max}$  and  $V_{S(CL)}$  the output transistors are still operational and follow the input or the OUTL register. Parameters are not warranted and lifetime is reduced compared to normal mode. In addition to the output clamp for inductive loads as described in **Section 6.3**, there is a clamp mechanism

available for over voltage protection of the internal circuits.

#### 7.8 Loss of Ground

In case of complete loss of the device ground connections, but connected load ground, the SPOC - BTS5482SF securely changes to or stays in OFF-state.

#### 7.9 Loss of $V_s$

In case of loss of  $V_{\rm S}$  connection in ON-state, all inductances of the loads have to be demagnetized through the ground connection or through an additional path from VS to GND. For example, a suppressor diode is recommended between VS and GND.

Data Sheet 34 Rev. 1.0, 2013-06-05



## 7.10 Electrical Characteristics

#### **Electrical Characteristics Protection Functions**

| Pos.   | Parameter                                                   | Symbol                   | Li   | imit Val | ues  | Unit | Test Conditions                                           |
|--------|-------------------------------------------------------------|--------------------------|------|----------|------|------|-----------------------------------------------------------|
|        |                                                             |                          | min. | typ.     | max. |      |                                                           |
| Over   | Current Protection                                          |                          |      |          |      |      |                                                           |
| 7.10.1 | Load current trip level                                     | $I_{\mathrm{L(Htrip)}}$  |      |          |      | Α    | $V_{\rm DS}$ < 7 V                                        |
|        | channel 0, 1                                                | ,                        | 71   | _        | 120  |      | $T_{\rm i}$ = -40 °C                                      |
|        |                                                             |                          | _    | 90       | _    |      | $T_{\rm j}$ = -40 °C<br><sup>1)</sup> $T_{\rm j}$ = 25 °C |
|        |                                                             |                          | 67   | _        | 100  |      | $T_{\rm j}$ = 150 °C                                      |
|        | channel 2, 3                                                |                          |      |          |      |      | HWCR.LEDn = 0                                             |
|        |                                                             |                          | 29   | _        | 44   |      | $T_{\rm j}$ = -40 °C                                      |
|        |                                                             |                          | -    | 30       | _    |      | $T_{\rm j} = 25  ^{\circ}{\rm C}$                         |
|        |                                                             |                          | 23   | _        | 39   |      | $T_{\rm j}$ = 150 °C                                      |
|        |                                                             |                          |      |          |      |      | HWCR.LEDn = 1                                             |
|        |                                                             |                          | 7    | _        | 12   |      | $T_{\rm j}$ = -40 °C                                      |
|        |                                                             |                          | -    | 8.5      | _    |      | $T_{\rm j} = 25  ^{\circ}{\rm C}$                         |
|        |                                                             |                          | 5.5  | _        | 11   |      | $T_{\rm j}$ = 150 °C                                      |
| 7.10.2 | Operative State activation time                             | $t_{ m delay(Ltrip)}$    | 7    | 10       | 14   | ms   | 1)                                                        |
|        | Inrush State re-activation time                             | $t_{ m delay(Htrip)}$    | -    | 160      | 250  | ms   | 1)                                                        |
| 7.10.4 | Load current trip level after $t_{\text{delay(Ltrip)}}$     | $I_{L(Ltrip)}$           |      |          |      | Α    |                                                           |
|        | channel 0, 1                                                |                          | 40   | _        | 78   |      | $T_{\rm i}$ = -40 °C                                      |
|        |                                                             |                          | 35   | _        | 70   |      | $T_{\rm j}$ = -40 °C<br>$T_{\rm j}$ = 150 °C              |
|        | channel 2, 3                                                |                          |      |          |      |      | HWCR.LEDn = 0                                             |
|        |                                                             |                          | 17   | _        | 35   |      | $T_{\rm j}$ = -40 °C                                      |
|        |                                                             |                          | 15.5 | -        | 30   |      | $T_{\rm j}$ = 150 °C                                      |
|        |                                                             |                          |      |          |      |      | HWCR.LEDn = 1                                             |
|        |                                                             |                          | 3.8  | _        | 9    |      | $T_{\rm i}$ = -40 °C                                      |
|        |                                                             |                          | 3.8  | -        | 8    |      | $T_{\rm j}$ = 150 °C                                      |
| 7.10.5 | Load current trip level at high $V_{\mathrm{DS}}$           | $I_{L(Vtrip)}$           |      |          |      | Α    | 1)                                                        |
|        | channel 0, 1                                                | , ,,                     | 40   | _        | 78   |      | T <sub>i</sub> = -40 °C                                   |
|        |                                                             |                          | 35   | _        | 70   |      | $T_{\rm i}$ = 150 °C                                      |
|        | channel 2, 3                                                |                          |      |          |      |      | HWCR.LEDn = 0                                             |
|        |                                                             |                          | 17   | _        | 35   |      | $T_{\rm i}$ = -40 °C                                      |
|        |                                                             |                          | 15.5 | -        | 30   |      | $T_{\rm j}$ = 150 °C                                      |
|        |                                                             |                          |      |          |      |      | HWCR.LEDn = 1                                             |
|        |                                                             |                          | 3.8  | _        | 9    |      | $T_{\rm i}$ = -40 °C                                      |
|        |                                                             |                          | 3.8  | -        | 8    |      | $T_{\rm j}$ = 150 °C                                      |
| 7.10.6 | Over current tripping at high $V_{\rm DS}$ activation level | $V_{\mathrm{DS(Vtrip)}}$ | 15   | 20       | _    | V    | 1)                                                        |
| 7.10.7 | $V_{ m S}$ monitoring threshold                             | $V_{S(mon)}$             | _    | 5.7      | _    | V    | 1)                                                        |



## **Electrical Characteristics Protection Functions** (cont'd)

| Pos.    | Parameter                                                                                               | Symbol                  | Limit Values         |                    |                      | Unit | <b>Test Conditions</b>                                                                                                                                                      |
|---------|---------------------------------------------------------------------------------------------------------|-------------------------|----------------------|--------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                                                                                         |                         | min.                 | typ.               | max.                 |      |                                                                                                                                                                             |
| Over    | Temperature Protection                                                                                  |                         |                      |                    | •                    |      |                                                                                                                                                                             |
| 7.10.8  | Number of automatic retries at over current or dynamic temperature sensor shut down at low $V_{\rm DS}$ | n <sub>retry(LV)</sub>  | -                    | _                  | 32                   |      | <sup>1)</sup> V <sub>DS</sub> = 9 V                                                                                                                                         |
| 7.10.9  |                                                                                                         |                         | _                    | _                  | 8                    |      | <sup>1)</sup> V <sub>DS</sub> = 13 V                                                                                                                                        |
| 7.10.10 | Thermal shut down temperature                                                                           | $T_{j(SC)}$             | 150                  | 180                | 210                  | °C   | 1)                                                                                                                                                                          |
| 7.10.11 | Thermal hysteresis of thermal shutdow                                                                   |                         | _                    | 15                 | _                    | K    | 1)                                                                                                                                                                          |
| 7.10.12 | Dynamic temperature sensor restart                                                                      | $\Delta T_{\rm j(res)}$ | _                    | 35                 | _                    | K    | 1)                                                                                                                                                                          |
| Rever   | se Battery                                                                                              |                         |                      |                    | 1                    | 1    |                                                                                                                                                                             |
|         | On-state resistance channel 0, channel 2,                                                               |                         | -<br> -<br> -<br> -  | 4<br>6<br>15<br>21 | -<br>-<br>-          | mΩ   | $^{1)}$ $V_{\rm S}$ = -13.5 V<br>$I_{\rm L}$ = -7.5 A<br>$T_{\rm j}$ = 25 °C<br>$T_{\rm j}$ = 150 °C<br>$I_{\rm L}$ = -2.6 A<br>$T_{\rm j}$ = 25 °C<br>$T_{\rm j}$ = 150 °C |
|         | Voltage                                                                                                 | 1                       | 1                    |                    |                      | 1    | 1                                                                                                                                                                           |
| 7.10.14 | Over voltage protection  VS to GNI channel 0,  channel 2,                                               | 1                       | 40<br>32<br>40<br>32 | 60                 | 71<br>54<br>55<br>54 | V    | $I_{\rm GND}$ = 5 mA<br>$T_{\rm j}$ = 25 °C<br>$I_{\rm L}$ = 20 mA<br><sup>1)</sup> $T_{\rm j}$ = 150 °C<br>$I_{\rm L}$ = 6 A<br>$T_{\rm j}$ = 25 °C                        |
|         |                                                                                                         |                         | 40                   | _                  | 55                   |      | $I_{\rm L}$ = 20 mA<br><sup>1)</sup> $T_{\rm j}$ = 150 °C<br>$I_{\rm L}$ = 2 A                                                                                              |

<sup>1)</sup> Not subject to production test, specified by design.



# 8 Diagnosis

For diagnosis purpose, the SPOC - BTS5482SF provides a current sense signal at pin IS and the diagnosis word via SPI. There is a current sense multiplexer implemented that is controlled via SPI. The sense signal can also be disabled by SPI command. A switch bypass monitor allows to detect a short circuit between the output pin and the battery voltage.

In OFF-state a current source is able to be switched on for a selected channel with the DCR.CSOL bit. This allows open load / short circuit detection to  $V_S$  in OFF-state. The current value can be configured to a low or a high value by programming the bit ICR.CSL. Please refer to parameter  $I_{L(OL)}$  (8.5.16).

Note: All parameters and functions stated below are valid for the internal channels. The behavior of the current sense of the two external channel is restricted to the behavior of the external drivers.

Please refer to Figure 20 for details on diagnosis function:



Figure 20 Block diagram: Diagnosis



For diagnosis feedback at different operation modes, please see following table.

Table 7 Operation Modes 1)

| Operation Mode                       | Input Level | Output           | Current                    | Error Flag         | SBM     |
|--------------------------------------|-------------|------------------|----------------------------|--------------------|---------|
|                                      | OUTL.OUTn   | Level $V_{OUT}$  | Sense $I_{\rm IS}$         | ERRn <sup>2)</sup> | DCR.SBM |
| Normal Operation (OFF)               | L/0         | GND              | Z                          | 0                  | 1       |
| Short Circuit to GND                 | (OFF-state) | GND              | Z                          | 0                  | 1       |
| Thermal shut down                    |             | Z                | Z                          | 0                  | х       |
| Short Circuit to V <sub>S</sub>      |             | $V_{S}$          | Z                          | 0                  | 0       |
| Open Load                            |             | Z                | Z                          | 0                  | 03)     |
| Inverse Current                      |             | > V <sub>S</sub> | Z                          | 0                  | 04)     |
| Normal Operation (ON)                | H/1         | ~ V <sub>S</sub> | $I_{\rm L} / k_{\rm ILIS}$ | 0                  | 0       |
| Short Circuit to GND                 | (ON-state)  | ~ GND            | Z                          | 1                  | 1       |
| Dynamic Temperature Sensor shut down |             | Z                | Z                          | 1                  | х       |
| Over Current shut down               |             | Z                | Z                          | 1 <sup>5)</sup>    | х       |
| Thermal shut down                    |             | Z                | Z                          | 1 <sup>6)</sup>    | х       |
| Short Circuit to V <sub>S</sub>      |             | $V_{S}$          | $< I_{L} / k_{ILIS}$       | 0                  | 0       |
| Open Load                            |             | $V_{S}$          | Z                          | 0                  | 0       |
| Inverse Current                      |             | > V <sub>S</sub> | Z                          | 0                  | 0       |

- 1) L = low level, H = high level, Z = high impedance, potential depends on leakage currents and external circuit x = undefined
- 2) The error flags are latched until they are transmitted in the standard diagnosis word via SPI
- 3) If the current sense multiplexer is set to Channel 0 to 3 and DCR.CSOL bit set
- 4) If the current sense multiplexer is set to Channel 0 to 3
- 5) The over current latch off flag is set latched and can be cleared by SPI command HWCR.CL
- 6) The over temperature flag is set latched and can be cleared by SPI command HWCR.CL

#### 8.1 Diagnosis Word at SPI

The standard diagnosis at the SPI interface provides information about each channel. The error flags, an OR combination of the over temperature flags and the over load monitoring signals are provided in the SPI standard diagnosis bits ERRn.

The over load monitoring signals are latched in the error flags and cleared each time the standard diagnosis is transmitted via SPI. In detail, they are cleared between the second and third raising edge of the SCLK signal.

The over temperature flags, which cause an overheated channel to latch off, are latched directly at the gate control block. The over current flags, which cause a channel driving a too high current to switch off, are latched like the over temperature flags. Those latches are cleared by SPI command HWCR.CL.

Note: The over temperature and over current information is latched twice. When transmitting a clear latch command (HWCR.CL), the error flag is cleared during command transmission of the next SPI frame and ready for latching after the third raising edge of the SCLK signal. As a result, the first standard diagnosis information after a clear latch command will indicate a failure mode at the previously affected channels although the thermal latches have been cleared already. In case of continuous over load, the error flags are set again immediately because of the over load monitoring signal.



# 8.2 Load Current Sense Diagnosis

There is a current sense signal available at pin IS which provides a current proportional to the load current of one selected channel. The selection is done by a multiplexer which is configured via SPI.

#### **Current Sense Signal**

The current sense signal (ratio  $k_{\rm ILIS} = I_{\rm L} / I_{\rm S}$ ) is provided during on-state as long as no failure mode occurs. The ratio  $k_{\rm ILIS}$  can be adjusted to the load type (LED or bulb) via SPI register HWCR for channel 2 and 3. The accuracy of the ratio  $k_{\rm ILIS}$  depends on the load current. Usually a resistor  $R_{\rm IS}$  is connected to the current sense pin. It is recommended to use resistors 1.5 k $\Omega$  <  $R_{\rm IS}$  < 5 k $\Omega$ . A typical value is 2.7 k $\Omega$ .



Figure 21 Current Sense Ratio  $k_{\rm ILIS}$  Channel 0, 1 1)



Figure 22 Current Sense Ratio  $k_{\rm ILIS}$  Channel 2, 3 (bulb) 1)

<sup>1)</sup> The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in **Section 8.5** (Position **8.5.1** and **8.5.2**).





Figure 23 Current Sense Ratio  $k_{\rm ILIS}$  Channel 2, 3 (LED) <sup>1)</sup>

In case of OFF-state, over current, dynamic temperature sensor latch as well as over temperature, the current sense signal of the affected channel is switched off. To distinguish between a latched and non latched flag, the SPI diagnosis word can be used. The over current shut down flag ( $n < n_{\text{retry}}$ ) is cleared every time the diagnosis is transmitted, whereas the over temperature latch, dynamic temperature protection latch and over current latch is cleared by a dedicated SPI command (HWCR.CL).

Details about timings between the current sense signal  $I_{\rm IS}$  and the output voltage  $V_{\rm OUT}$  and the load current  $I_{\rm L}$  can be found in **Figure 24**.



Figure 24 Timing of Current Sense Signal

#### **Current Sense Multiplexer**

There is a current sense multiplexer implemented in the SPOC - BTS5482SF that routes the sense current of the selected channel to the diagnosis pin IS. The channel is selected via SPI register DCR.MUX. The sense current also can be disabled by SPI register DCR.MUX. For details on timing of the current sense multiplexer, please refer to Figure 25.

The current sense diagnosis enable signal for the external smart power drivers also can be selected via the SPI register DCR.MUX. For being compliant to PROFET+ diagnostic functions, it is possible to configure pin EDD0 as DEN and EDD1 as DSEL. Therefore, the bit OUTH.PRO+ needs to be set.





Figure 25 Timing of Current Sense Multiplexer

#### **Current Sense Offset Trimming**

To increase the current sense accuracy of SPOC - BTS5482SF, a circuitry to measure and trim the sense offset current is implemented. This so called calibration mode is activated by the SPI command  ${\tt ICR.CAL}=1_{\tt b}.$  In calibration mode, a current proportional to the positive offset of the operational amplifier is provided on the IS pin. To increase the accuracy of the calibration this current is amplified when calibration mode is entered (see **8.5.4**). The offset of the operational amplifier can be trimmed by 15 steps which are selected by the bits KILIS.OSTn. (see. **Chapter 9.6** for detailed information). To exit the calibration mode  ${\tt ICR.CAL}$  is set to  $0_{\tt b}.$  During calibration the state of the current sense multiplexer should not be changed, otherwise the measured current could be affected. If  ${\tt DCR.MUX}=111$  the device exits calibration mode and stand-by mode is entered. In general the calibration mode does not have any effect on other SPI registers or functions of the device. In case of calibration during operation switching transients on the supply line must be considered.

# 8.3 Switch Bypass Diagnosis

To detect short circuit to  $V_{\rm S}$ , there is a switch bypass monitor implemented for all internal channels. In case of short circuit between the output pin OUT and  $V_{\rm S}$  in ON-state, the current will flow through the power transistor as well as through the short circuit (bypass) with undefined ratio. As a result, the current sense signal will show lower values than expected by the load current. In OFF-state, the output voltage will stay close to  $V_{\rm S}$  potential which means a small  $V_{\rm DS}$ . The time for the output voltage to reach a steady state condition depends on the time constant of the respective output pin which is affected by the resistance and capacitance introduced by external components and the board layout.

The switch bypass monitor compares the voltage  $V_{\rm DS}$  across the power transistor of that channel, which is selected by the current sense multiplexer (DCR.MUX) with threshold  $V_{\rm DS(SB)}$ . The result of the comparison can be read in SPI register DCR.SBM or in the standard diagnosis.

# 8.4 Open Load in OFF-State

For performing a dedicated open load in OFF-state detection a current source can be switched in parallel to the DMOS according to the Figure 20. The current source current can be programmed in two steps by the bit ICR.CSL.

The following procedure is recommended to use:

- Select the dedicated channel with the multiplexer
- Enable the open load current with the DCR.CSOL bit
- Read the DCR.SBM or the standard diagnosis
- Disable the open load current with the DCR.CSOL bit

Note: To distinguish between a short circuit to  $V_{\rm S}$  and an open load in OFF-state, a pull-down resistor at the output would be needed to compensate the output leakage of the channel.



# 8.5 Electrical Characteristics

#### **Electrical Characteristics Diagnosis**

| Pos. | Parameter            | Symbol     | Li   | mit Val       | ues   | Unit | <b>Test Conditions</b>       |  |
|------|----------------------|------------|------|---------------|-------|------|------------------------------|--|
|      |                      |            | min. | in. typ. max. |       |      |                              |  |
| .oad | Current Sense        |            |      |               |       |      |                              |  |
| .5.1 | Current sense ratio  | $k_{ILIS}$ |      |               |       |      | T <sub>j</sub> = -40 °C      |  |
|      | channel 0, 1:        |            |      |               |       |      |                              |  |
|      | 0.456 A              |            | 1800 | 6900          | 29000 |      | _                            |  |
|      | 0.600 A              |            | 2200 | 6700          | 20000 |      | _                            |  |
|      | 1.3 A                |            | 4100 | 6400          | 10500 |      | _                            |  |
|      | 2.6 A                |            | 5030 | 6400          | 8200  |      | _                            |  |
|      | 4.0 A                |            | 5300 | 6450          | 7800  |      | _                            |  |
|      | 7.5 A                |            | 5600 | 6450          | 7300  |      | _                            |  |
|      | channel 2, 3 (bulb): |            |      |               |       |      | HWCR.LEDn = 0                |  |
|      | 0.115 A              |            | 585  | 2000          | 13000 |      | _                            |  |
|      | 0.300 A              |            | 1000 | 1830          | 3630  |      | _                            |  |
|      | 0.600 A              |            | 1300 | 1830          | 2600  |      | _                            |  |
|      | 1.3 A                |            | 1500 | 1830          | 2100  |      | _                            |  |
|      | 2.6 A                |            | 1600 | 1840          | 2080  |      | _                            |  |
|      | 4.0 A                |            | 1600 | 1840          | 2080  |      | _                            |  |
|      | channel 2, 3 (LED):  |            |      |               |       |      | HWCR.LEDn = 1                |  |
|      | 0.050 A              |            | 170  | 400           | 1300  |      | _                            |  |
|      | 0.150 A              |            | 300  | 440           | 675   |      | _                            |  |
|      | 0.300 A              |            | 350  | 450           | 580   |      | _                            |  |
|      | 0.600 A              |            | 400  | 460           | 555   |      | _                            |  |
|      | 1.0 A                |            | 400  | 500           | 555   |      | _                            |  |
| .5.2 | Current sense ratio  | $k_{ILIS}$ |      |               |       |      | $T_{\rm j}$ = 25 °C to 150 ° |  |
|      | channel 0, 1:        |            |      |               |       |      |                              |  |
|      | 0.456 A              |            | 2700 | 6000          | 15000 |      | _                            |  |
|      | 0.600 A              |            | 3200 | 6100          | 10500 |      | _                            |  |
|      | 1.3 A                |            | 4500 | 6350          | 9100  |      | _                            |  |
|      | 2.6 A                |            | 5030 | 6400          | 8200  |      | _                            |  |
|      | 4.0 A                |            | 5300 | 6450          | 7800  |      | _                            |  |
|      | 7.5 A                |            | 5600 | 6450          | 7300  |      | _                            |  |
|      | channel 2, 3 (bulb): |            |      |               |       |      | HWCR.LEDn = 0                |  |
|      | 0,115                |            | 600  | 1750          | 7000  |      | _                            |  |
|      | 0.300 A              |            | 1000 | 1790          | 2600  |      | _                            |  |
|      | 0.600 A              |            | 1300 | 1810          | 2300  |      | _                            |  |
|      | 1.3 A                |            | 1500 | 1830          | 2100  |      | _                            |  |
|      | 2.6 A                |            | 1600 | 1840          | 2080  |      | _                            |  |
|      | 4.0 A                |            | 1600 | 1840          | 2080  |      | _                            |  |



# Electrical Characteristics Diagnosis (cont'd)

| Pos. | Parameter                                 | Symbol                    | Lit   | mit Val | ues   | Unit | <b>Test Conditions</b>                   |  |
|------|-------------------------------------------|---------------------------|-------|---------|-------|------|------------------------------------------|--|
|      |                                           |                           | min.  | typ.    | max.  |      |                                          |  |
|      | channel 2, 3 (LED):                       |                           |       |         |       |      | HWCR.LEDn = 1                            |  |
|      | 0.050 A                                   |                           | 170   | 400     | 800   |      | _                                        |  |
|      | 0.150 A                                   |                           | 300   | 440     | 640   |      | _                                        |  |
|      | 0.300 A                                   |                           | 350   | 450     | 580   |      | _                                        |  |
|      | 0.600 A                                   |                           | 400   | 460     | 555   |      | _                                        |  |
|      | 1.0 A                                     |                           | 400   | 500     | 555   |      | _                                        |  |
| .5.3 | Current sense drift of unaffected channel | $\Delta k_{\rm ILIS(IC)}$ |       |         |       |      | 1)                                       |  |
|      | during inverse current of other channels  | , ,                       |       |         |       |      | DCR.MUX ≠ 111                            |  |
|      | channel 0, 1                              |                           |       |         |       |      | $I_{L0, 1}$ = 7.5 A                      |  |
|      |                                           |                           | -20 % |         | 20 %  |      | $I_{L1, 0 \text{ (IC)}} = 7.5 \text{ A}$ |  |
|      |                                           |                           | -20 % | -       | 20 %  |      | $I_{L2, 3 \text{ (IC)}} = 2.6 \text{ A}$ |  |
|      | channel 2, 3 (bulb)                       |                           |       |         |       |      | HWCR.LEDn = 0                            |  |
|      |                                           |                           |       |         |       |      | $I_{L2, 3} = 2.6 \text{ A}$              |  |
|      |                                           |                           | -20 % |         | 20 %  |      | $I_{L0, 1 (IC)} = 7.5 A$                 |  |
|      |                                           |                           | -20 % | -       | 20 %  |      | $I_{L3, 2 (IC)} = 2.6 A$                 |  |
|      | channel 2, 3 (LED)                        |                           |       |         |       |      | HWCR.LEDn = 1                            |  |
|      |                                           |                           | 00.0/ |         | 00.0/ |      | $I_{L2, 3} = 0.6 A$                      |  |
|      |                                           |                           | -20 % |         | 20 %  |      | $I_{\text{L0, 1 (IC)}} = 7.5 \text{ A}$  |  |
|      |                                           |                           | -20 % | _       | 20 %  |      | $I_{L3, 2 (IC)} = 2.6 A$                 |  |
| .5.4 | Calibration step                          | $I_{IS(CAL)}$             |       | _       |       | μA   | $^{1)} T_{j} = 25  ^{\circ} \text{C}$    |  |
|      |                                           |                           | _     | 5       | -     |      | ICR.CAL = 0                              |  |
|      |                                           |                           | _     | 75      | _     |      | ICR.CAL = 1                              |  |
| 5.5  | Current sense voltage limitation          | $V_{IS(LIM)}$             | 8     | 9.5     | 11    | V    | $^{1)2)}I_{IS} = 3mA$                    |  |
| .5.6 | Maximum steady state current sense        | $I_{IS(MAX)}$             | 5.5   | _       | 20    | mA   | $^{1)} V_{IS} = 0 V$                     |  |
|      | output current                            |                           |       |         |       |      |                                          |  |
| 5.7  | Current sense leakage / offset current    | $I_{\rm IS(en)}$          |       |         |       | μA   | $I_{L} = 0 \; A$                         |  |
|      |                                           |                           |       |         |       |      | DCR.MUX ≠ 111                            |  |
|      |                                           |                           |       |         |       |      | ICR.CAL = 0                              |  |
|      |                                           |                           |       |         |       |      | KILIS.OSTn =                             |  |
|      | -h 10 4                                   |                           |       |         | 70    |      | 1000                                     |  |
|      | channel 0, 1                              |                           | -     | _       | 70    |      |                                          |  |
|      | channel 2, 3                              | -                         | _     | _       | 70    |      |                                          |  |
| .5.8 | Current sense leakage, while diagnosis    | $I_{IS(dis)}$             | -     | _       | 1     | μA   | DCR.MUX = 110                            |  |
|      | disabled                                  |                           |       |         |       |      | ICR.CAL = 0                              |  |



# Electrical Characteristics Diagnosis (cont'd)

| Pos.   | Parameter                                                    | Symbol                | Li   | imit Va        | lues     | Unit | <b>Test Conditions</b>                                                                                               |  |
|--------|--------------------------------------------------------------|-----------------------|------|----------------|----------|------|----------------------------------------------------------------------------------------------------------------------|--|
|        |                                                              |                       | min. | min. typ. max. |          |      |                                                                                                                      |  |
| 8.5.9  | Current sense settling time after channel activation         | $t_{\rm sIS(ON)}$     |      |                |          | μs   | $V_{\rm S}$ = 13.5 V $R_{\rm IS}$ = 2.7 k $\Omega$                                                                   |  |
|        | channel 0, 1                                                 |                       | _    | -              | 150      |      | $R_{L}$ = 2.2 $\Omega$                                                                                               |  |
|        | channel 2, 3                                                 |                       | _    | _              | 150      |      | HWCR.LEDn = 0 $R_{L} = 6.8 \Omega$ HWCR.LEDn = 1                                                                     |  |
|        |                                                              |                       | _    | _              | 100      |      | $R_{\rm L}$ = 33 $\Omega$                                                                                            |  |
| 8.5.10 | Current sense desettling time after channel deactivation     | $t_{\sf dIS(OFF)}$    |      |                | 25<br>25 | μs   | $^{1)}$ $V_{\rm S}$ = 13.5 V $R_{\rm IS}$ = 2.7 k $\Omega$ HWCR.LEDn = 0 HWCR.LEDn = 1                               |  |
| 8.5.11 |                                                              | $t_{\sf sIS(LC)}$     |      |                |          | μs   | <sup>1)</sup> V <sub>S</sub> = 13.5 V                                                                                |  |
|        | of load current channel 0, 1 channel 2, 3                    |                       | _    | _              | 30       |      | $R_{\rm IS}$ = 2.7 k $\Omega$<br>$I_{\rm L}$ = 7.5 A to 4.0 A<br>HWCR. LEDn = 0                                      |  |
|        | Charmer 2, 3                                                 |                       | _    | _              | 30       |      | $I_{L}$ = 2.6 A to 1.3 A<br>HWCR. LEDn = 1                                                                           |  |
|        |                                                              |                       | _    | _              | 30       |      | $I_{\rm L}$ = 0.6 A to 0.3 A                                                                                         |  |
| 8.5.12 | Current sense settling time after current sense activation   | $t_{\sf sIS(EN)}$     | _    | _              | 25       | μs   | $R_{\rm IS}$ = 2.7 k $\Omega$<br>DCR.MUX:<br>110 -> 000                                                              |  |
| 8.5.13 | Current sense settling time after multiplexer channel change | t <sub>sIS(MUX)</sub> | _    | _              | 30       | μs   | $R_{\rm IS}$ = 2.7 k $\Omega$<br>$R_{\rm L0}$ = 2.2 $\Omega$<br>$R_{\rm L2}$ = 33 $\Omega$<br>DCR.MUX:<br>010 -> 000 |  |
| 8.5.14 | Current sense deactivation time                              | $t_{\sf dIS(MUX)}$    | _    | _              | 25       | μs   | $^{1)}R_{IS} = 2.7 kΩ$ DCR.MUX: 000 -> 110                                                                           |  |
| Switc  | h Bypass Monitor                                             | I                     | 1    |                |          |      |                                                                                                                      |  |
| 8.5.15 | Switch bypass monitor threshold                              | $V_{DS(SB)}$          | 1.5  | _              | 4        | V    | _                                                                                                                    |  |
|        |                                                              | - (==)                | 1    | 1              | -1       | 1    | 1                                                                                                                    |  |
| Open   | load in off current source                                   |                       |      |                |          |      |                                                                                                                      |  |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> Voltage clamp at current sense pin has to be considered as a protection feature.



# 9 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) is a full duplex synchronous serial slave interface, which uses four lines:  $\underline{SO}$ ,  $\underline{SI}$ ,  $\underline{SCLK}$  and  $\underline{CS}$ . Data is transferred by the lines  $\underline{SI}$  and  $\underline{SO}$  at the rate given by  $\underline{SCLK}$ . The falling edge of  $\underline{CS}$  indicates the beginning of an access. Data is sampled in on line  $\underline{SI}$  at the falling edge of  $\underline{SCLK}$  and shifted out on line  $\underline{SO}$  at the rising edge of  $\underline{SCLK}$ . Each access must be terminated by a rising edge of  $\underline{CS}$ . A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. The interface provides daisy chain capability.



Figure 26 Serial Peripheral Interface

# 9.1 SPI Signal Description

# CS - Chip Select:

The system micro controller selects the SPOC - BTS5482SF by means of the  $\overline{CS}$  pin. Whenever the pin is in low state, data transfer can take place. When  $\overline{CS}$  is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.

#### CS High to Low transition:

- The requested information is transferred into the shift register.
- SO changes from high impedance state to high or low state depending on the logic OR combination between
  the transmission error flag (TER) and the signal level at pin SI. As a result, even in daisy chain configuration,
  a high signal indicates a faulty transmission. This information stays available to the first rising edge of SCLK.



Figure 27 Combinatorial Logic for TER Flag



#### CS Low to High transition:

- Command decoding is only done, when after the falling edge of  $\overline{CS}$  exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected. In case of faulty transmission, the transmission error flag (TER) is set and the command is ignored.
- Data from shift register is transferred into the addressed register.

#### **SCLK - Serial Clock:**

This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select  $\overline{CS}$  makes any transition.

#### SI - Serial Input:

Serial input data bits are shift-in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The input data consists of two parts, control bits followed by data bits. Please refer to **Section 9.5** for further information.

#### **SO Serial Output:**

Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the CS pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Section 9.5** for further information.

# 9.2 Daisy Chain Capability

The SPI of SPOC - BTS5482SF provides daisy chain capability. In this configuration several devices are activated by the same  $\overline{\text{CS}}$  signal  $\overline{\text{MCS}}$ . The SI line of one device is connected with the SO line of another device (see Figure 28), in order to build a chain. The ends of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK which is connected to the SCLK line of each device in the chain.



Figure 28 Daisy Chain Configuration

Data Sheet 46 Rev. 1.0, 2013-06-05



In the SPI block of each device, there is one shift register where one bit from SI line is shifted in each SCLK. The bit shifted out occurs at the SO pin. After eight SCLK cycles, the data transfer for one device has been finished. In single chip configuration, the  $\overline{\text{CS}}$  line must turn high to make the device accept the transferred data. In daisy chain configuration, the data shifted out at device 1 has been shifted in to device 2. When using three devices in daisy chain, three times eight bits have to be shifted through the devices. After that, the  $\overline{\text{MCS}}$  line must turn high (see Figure 29).



Figure 29 Data Transfer in Daisy Chain Configuration

# 9.3 Timing Diagrams



Figure 30 Timing Diagram SPI Access



#### **Electrical Characteristics** 9.4

# **Electrical Characteristics Serial Peripheral Interface (SPI)**

| Pos.   | Parameter                                    | Symbol                                      | Lir                            | nit Val | ues                     | Unit | <b>Test Conditions</b>                                                   |  |
|--------|----------------------------------------------|---------------------------------------------|--------------------------------|---------|-------------------------|------|--------------------------------------------------------------------------|--|
|        |                                              |                                             | min.                           | typ.    | max.                    |      |                                                                          |  |
| Input  | Characteristics (CS, SCLK, SI)               |                                             | I.                             |         |                         |      |                                                                          |  |
| 9.4.1  | CS<br>SCLK                                   | US(L)                                       | 0                              | _       | 0.2*<br>V <sub>DD</sub> | V    | V <sub>DD</sub> = 4.3 V                                                  |  |
| 9.4.2  |                                              | $V_{\mathrm{CS(H)}} \ V_{\mathrm{SCLK(H)}}$ | 0.4*<br><i>V</i> <sub>DD</sub> | -       | $V_{DD}$                | V    | V <sub>DD</sub> = 4.3 V                                                  |  |
| 9.4.3  | Pull-up resistor at CS pin                   | $R_{CS}$                                    | 50                             | 120     | 180                     | kΩ   | 1)                                                                       |  |
| 9.4.4  | SCLK                                         | $R_{ m SCLK}$                               | 50                             | 120     | 180                     | kΩ   | 1)                                                                       |  |
| Outp   | ut Characteristics (SO)                      |                                             |                                |         |                         |      |                                                                          |  |
| 9.4.5  | L level output voltage                       | $V_{\rm SO(L)}$                             | 0                              | _       | 0.4                     | V    | $I_{\rm SO}$ = -0.5 mA                                                   |  |
| 9.4.6  | H level output voltage                       | $V_{\rm SO(H)}$                             | V <sub>DD</sub> - 0.4 V        | _       | $V_{DD}$                | V    | $I_{\rm SO}$ = 0.5 mA $V_{\rm DD}$ = 4.3 V                               |  |
| 9.4.7  | Output tristate leakage current              | $I_{\mathrm{SO(OFF)}}$                      | -10                            | _       | 10                      | μΑ   | $V_{\rm CS} = V_{\rm DD}$                                                |  |
| imin   | gs                                           | ( - /                                       | I                              |         |                         |      |                                                                          |  |
| 9.4.8  | Serial clock frequency                       | $f_{\sf SCLK}$                              | 0                              |         | 5<br>3                  | MHz  | $^{1)}$ $V_{\rm DD}$ = 4.3 V $^{2)}$ $V_{\rm DD}$ = 3.0 V                |  |
| 9.4.9  | Serial clock period                          | t <sub>SCLK(P)</sub>                        | 200<br>333                     | _<br>_  |                         | ns   | $^{1)}$ $V_{\rm DD}$ = 4.3 V $^{2)}$ $V_{\rm DD}$ = 3.0 V                |  |
| 9.4.10 | Serial clock high time                       | t <sub>SCLK(H)</sub>                        | 100<br>166                     | _<br>_  |                         | ns   | $^{1)}$ $V_{\rm DD}$ = 4.3 V $^{2)}$ $V_{\rm DD}$ = 3.0 V                |  |
| 9.4.11 | Serial clock low time                        | t <sub>SCLK(L)</sub>                        | 100<br>166                     |         |                         | ns   | <sup>1)</sup> $V_{\rm DD}$ = 4.3 V<br><sup>2)</sup> $V_{\rm DD}$ = 3.0 V |  |
| 9.4.12 | Enable lead time (falling CS to rising SCLK) | $t_{\rm CS(lead)}$                          | 200<br>333                     | _<br>_  |                         | ns   | $^{1)}V_{\rm DD}$ = 4.3 V $^{2)}V_{\rm DD}$ = 3.0 V                      |  |
| 9.4.13 | Enable lag time (falling SCLK to rising CS)  | $t_{\mathrm{CS}(lag)}$                      | 200<br>333                     | _<br>_  |                         | ns   | $^{1)}V_{DD} = 4.3 \text{ V}$ $^{2)}V_{DD} = 3.0 \text{ V}$              |  |
| 9.4.14 | <u> </u>                                     | $t_{\mathrm{CS(td)}}$                       | 200<br>333                     | _       | -<br> -                 | ns   | <sup>1)</sup> $V_{\rm DD}$ = 4.3 V<br><sup>2)</sup> $V_{\rm DD}$ = 3.0 V |  |
| 9.4.15 |                                              | $t_{\rm SI(su)}$                            | 20<br>33                       | _       | -<br> -                 | ns   | $^{1)}V_{\rm DD}$ = 4.3 V $^{2)}V_{\rm DD}$ = 3.0 V                      |  |
| 9.4.16 | ,                                            | t <sub>SI(h)</sub>                          | 20<br>33                       |         | _                       | ns   | $^{1)}V_{DD} = 4.3 \text{ V}$ $^{2)}V_{DD} = 3.0 \text{ V}$              |  |



# Electrical Characteristics Serial Peripheral Interface (SPI) (cont'd)

| Pos.   | Parameter                              | Symbol              | Li   | mit Val | ues  | Unit | Test Conditions             |  |
|--------|----------------------------------------|---------------------|------|---------|------|------|-----------------------------|--|
|        |                                        |                     | min. | typ.    | max. |      |                             |  |
| 9.4.17 | Output enable time (falling CS to SO   | t <sub>SO(en)</sub> |      |         |      | ns   | $^{2)}$ $C_{\rm L}$ = 20 pF |  |
|        | valid)                                 | ,                   | _    | _       | 200  |      | $V_{\rm DD}$ = 4.3 V        |  |
|        |                                        |                     | _    | _       | 333  |      | $V_{\rm DD}$ = 3.0 V        |  |
| 9.4.18 | Output disable time (rising CS to SO   | $t_{\rm SO(dis)}$   |      |         |      | ns   | $^{2)}$ $C_{\rm L}$ = 20 pF |  |
|        | tri-state)                             |                     | _    | _       | 200  |      | $V_{\rm DD}$ = 4.3 V        |  |
|        |                                        |                     | _    | _       | 333  |      | $V_{\rm DD}$ = 3.0 V        |  |
| 9.4.19 | Output data valid time with capacitive | $t_{\rm SO(v)}$     |      |         |      | ns   | $^{2)}$ $C_{L}$ = 20 pF     |  |
|        | load                                   |                     | _    | _       | 100  |      | $V_{\rm DD}$ = 4.3 V        |  |
|        |                                        |                     | _    | _       | 166  |      | $V_{\rm DD}$ = 3.0 V        |  |

<sup>1)</sup> Not subject to production test, specified by design. SPI functional test is performed at  $f_{\rm SCLK}$  = 5 MHz.

<sup>2)</sup> Not subject to production test, specified by design.



# 9.5 SPI Protocol 8 Bit

|    | CS <sup>1)</sup>                          | 7           | 6           | 5                       | 4    | 3    | 2    | 1    | 0    |  |  |
|----|-------------------------------------------|-------------|-------------|-------------------------|------|------|------|------|------|--|--|
|    | Write OUTL, OUTH and KILIS Register       |             |             |                         |      |      |      |      |      |  |  |
| SI |                                           | 1           | 0           | AD                      | DR   | DATA |      |      |      |  |  |
|    |                                           | Read OUTL   | , OUTH and  | OUTH and KILIS Register |      |      |      |      |      |  |  |
| SI |                                           | 0           | 0           | AD                      | DR   | х    | Х    | х    | 0    |  |  |
|    | Write Configuration and Control Registers |             |             |                         |      |      |      |      |      |  |  |
| SI |                                           | 1           | 1           | AD                      | DR   |      | DATA |      |      |  |  |
|    | Read Configuration and Control Registers  |             |             |                         |      |      |      |      |      |  |  |
| SI |                                           | 0           | 1           | AD                      | DR   | х    | Х    | х    | 0    |  |  |
|    |                                           | Read Stand  | ard Diagnos | sis                     |      |      |      |      |      |  |  |
| SI |                                           | 0           | Х           | х                       | х    | х    | Х    | х    | 1    |  |  |
|    |                                           | Standard Di | agnosis     |                         |      |      |      |      |      |  |  |
| SO | TER                                       | 0           | LHI         | SBM                     | Х    | ERR3 | ERR2 | ERR1 | ERR0 |  |  |
|    | Second Frame of Read Command              |             |             |                         |      |      |      |      |      |  |  |
| SO | TER                                       | 1           | 0           | OUT5                    | OUT4 | OUT3 | OUT2 | OUT1 | OUT0 |  |  |
| SO | TER                                       | 1           | 1           | ADDR DATA               |      |      |      |      |      |  |  |

<sup>1)</sup> The SO pin shows this information between  $\overline{\text{CS}}$  hi -> lo and first SCLK lo -> hi transition.

Note: Reading a register needs two SPI frames. In the first frame the RD command is sent. In the second frame the output at SPI signal SO will contain the requested information. A new command can be executed in the second frame. The standard diagnosis can be accessed either by sending the standard diagnosis read command or it is transmitted after each write command.

| Field      | Bits | Type | Description                                                      |
|------------|------|------|------------------------------------------------------------------|
| W/R        | 7    | w    | 0 Read                                                           |
|            |      |      | 1 Write                                                          |
| RB         | 6    | r    | Register Bank                                                    |
|            |      |      | Read / write to OUTL, OUTH and KILIS register                    |
|            |      |      | 1 Read / write to the other register                             |
| TER        | CS   | r    | Transmission Error                                               |
|            |      |      | Previous transmission was successful (modulo 8 clocks received)  |
|            |      |      | 1 Previous transmission failed or first transmission after reset |
| ADDR       | 6:5  | rw   | Address                                                          |
|            |      |      | Pointer to register for read and write command                   |
| DATA       | 4:0  | rw   | Data                                                             |
|            |      |      | Data written to or read from register selected by address ADDR   |
| ERRn       | n    | r    | Diagnosis of Channel n 1)                                        |
| n = 3 to 0 |      |      | No failure                                                       |
|            |      |      | 1 Over temperature, over current, over load or short circuit for |
|            |      |      | channel 0 to 3                                                   |
| SBM        | 5    | r    | Switch Bypass Monitor <sup>2)</sup>                              |
|            |      |      | $0 	 V_{\rm DS} < V_{\rm DS(SB)}$                                |
|            |      |      | $1 	 V_{\rm DS} > V_{\rm DS(SB)}$                                |



| Field      | Bits | Type | Description                    |
|------------|------|------|--------------------------------|
| OUTn       | n    | r    | Output Status for Channel n    |
| n = 5 to 0 |      |      | Channel is switched off        |
|            |      |      | 1 Channel is switched on       |
| LHI        | 6    | r    | Limp Home Enable <sup>3)</sup> |
|            |      |      | 0 H-input signal at LHI pin    |
|            |      |      | 1 L-input signal at LHI pin    |

- 1) No ERR-flags available for external drivers
- 2) Invalid in stand-by mode
- 3) Not latching information, read of LHI-status during falling CS

# 9.6 Register Overview

| RB | Add | Address Name |       | Description                                     |
|----|-----|--------------|-------|-------------------------------------------------|
| 0  | 0   | 0            | OUTL  | Output Configuration Register Low               |
| 0  | 0   | 1            | OUTH  | Output Configuration Register High              |
| 0  | 1   | 0            | KILIS | Current Sense Offset Calibration Register       |
| 0  | 1   | 1            | SCCR  | Short Circuit Configuration Register            |
| 1  | 0   | 1            | ICR   | Input and Current Source Configuration Register |
| 1  | 1   | 0            | HWCR  | Hardware Configuration Register                 |
| 1  | 1   | 1            | DCR   | Diagnosis Control Register                      |

| Bit   | 7   | 6  | 5  | 4   | 3    | 2    | 1    | 0    |                 |  |
|-------|-----|----|----|-----|------|------|------|------|-----------------|--|
| Name  | W/R | RB | ΑI | DDR |      | DATA |      |      |                 |  |
| OUTL  | W/R | 0  | 0  | 0   | OUT3 | OUT2 | OUT1 | OUT0 | 80 <sub>H</sub> |  |
| OUTH  | W/R | 0  | 0  | 1   | PRO+ | res. | OUT5 | OUT4 | 90 <sub>H</sub> |  |
| KILIS | W/R | 0  | 1  | 0   | OST3 | OST2 | OST1 | OST0 | A8 <sub>H</sub> |  |
| SCCR  | W/R | 0  | 1  | 1   | ITC3 | ITC2 | ITC1 | ITC0 | B0 <sub>H</sub> |  |
| ICR   | W/R | 1  | 0  | 1   | COL  | INCG | CSL  | CAL  | D0 <sub>H</sub> |  |
| HWCR  | R   | 1  | 1  | 0   | LED3 | LED2 | STB  | CL   | E2 <sub>H</sub> |  |
|       | W   | 1  | 1  | 0   | LED3 | LED2 | RST  | CL   | -               |  |
| DCR   | R   | 1  | 1  | 1   | SBM  |      | MUX  | i.   | F7 <sub>H</sub> |  |
|       | W   | 1  | 1  | 1   | CSOL |      | MUX  |      | -               |  |

<sup>1)</sup> The default values are set after reset.

Note: A readout of an unused register will return the standard diagnosis.



| Field        | Bits | Type | Description                                                                          |
|--------------|------|------|--------------------------------------------------------------------------------------|
| OUTL         | n    | rw   | Output Control Register for Channel 0 to 3                                           |
| n = 3  to  0 |      |      | 0 OFF                                                                                |
|              |      |      | 1 ON                                                                                 |
| OUTH         | n    | rw   | Output Control Register for Channel 4, 5 and PRO+ bit                                |
| n = 3  to  0 |      |      | 0 OFF                                                                                |
|              |      |      | 1 ON                                                                                 |
| PRO+         | 0    | rw   | Configuration of EDD0 and EDD1 to be Compliant to PROFET+ Concept                    |
|              |      |      | 0 Normal mode                                                                        |
|              |      |      | 1 EDD0=DEN, EDD1=DSEL                                                                |
| OSTn         | n    | rw   | IS Offset Trimming                                                                   |
| n = 3  to  0 |      |      | $I_{\rm IS(EN)}$ - 8 x $I_{\rm IS(CAL)}$                                             |
|              |      |      | $I_{\rm IS(EN)} - 7 \times I_{\rm IS(CAL)}$                                          |
|              |      |      | $I_{\rm IS(EN)}$ - 6 x $I_{\rm IS(CAL)}$                                             |
|              |      |      | $0011 	 I_{IS(EN)} - 5 \times I_{IS(CAL)}$                                           |
|              |      |      | 0100 $I_{IS(EN)}$ - 4 x $I_{IS(CAL)}$                                                |
|              |      |      | 0101 $I_{IS(EN)}$ - 3 x $I_{IS(CAL)}$                                                |
|              |      |      | $I_{\rm IS(EN)} - 2 \times I_{\rm IS(CAL)}$                                          |
|              |      |      | 0111 $I_{IS(EN)}$ - 1 x $I_{IS(CAL)}$                                                |
|              |      |      | 1000 $I_{\text{IS(EN)}}$ without Offset calibration                                  |
|              |      |      | 1001 $I_{IS(EN)} + 1 \times I_{IS(CAL)}$<br>1010 $I_{IS(EN)} + 2 \times I_{IS(CAL)}$ |
|              |      |      | 13(LN) 13(OAL)                                                                       |
|              |      |      | IO(LIV) IO(OAL)                                                                      |
|              |      |      | 1100 $I_{IS(EN)}$ + 4x $I_{IS(CAL)}$<br>1101 $I_{IS(EN)}$ + 5 x $I_{IS(CAL)}$        |
|              |      |      | 1110 $I_{IS(EN)} + 6 \times I_{IS(CAL)}$                                             |
|              |      |      | 1111 $I_{IS(EN)} + 7 \times I_{IS(CAL)}$                                             |
| ITCn         | n    | rw   | Inrush Timer Control                                                                 |
| n = 3 to 0   | "    | IVV  | Timer t <sub>delav(Htrip)</sub> will run only in OFF state of respective channel     |
| 11 – 3 to 0  |      |      | Timer t <sub>delay(Htrip)</sub> will run in ON and OFF state of respective channel   |
| CAL          | 0    | rw   | IS Offset Calibration                                                                |
| OAL          | U    | I VV | Calibration mode is deactivated                                                      |
|              |      |      | 1 Calibration mode is activated                                                      |
| CSL          | 1    | rw   | Level for Current Source for Open Load Detection                                     |
| COL          | Į.   | I VV | 0 Low level                                                                          |
|              |      |      | 1 High level                                                                         |
| INCG         | 2    | rw   | Input Drive Configuration                                                            |
| INCG         | 2    | IVV  | 0 Direct drive mode                                                                  |
|              |      |      | 1 Assigned drive mode                                                                |
| COL          | 3    | rw   | Input Combinatorial Logic Configuration                                              |
| OOL          | 3    | I VV | Input signal OR-combined with according OUTL register bit                            |
|              |      |      | 1 Input signal AND-combined with according OUTL register bit                         |
| CTD          | 1    | r    |                                                                                      |
| STB          | 1    | r    | Standby Mode 0 Device is awake                                                       |
|              |      |      |                                                                                      |
|              |      |      | 1 Device is in Standby mode                                                          |



| Field      | Bits | Type | Description                                                               |
|------------|------|------|---------------------------------------------------------------------------|
| LEDn       | n    | rw   | Set LED Mode for Channel n                                                |
| n = 3 to 2 |      |      | Channel n is in bulb mode                                                 |
|            |      |      | 1 Channel n is in LED mode                                                |
| CL         | 0    | rw   | Clear Latch                                                               |
|            |      |      | Thermal and over current latches are untouched                            |
|            |      |      | 1 Command: Clear all thermal and over current latches                     |
| RST        | 1    | w    | Reset Command                                                             |
|            |      |      | Normal operation                                                          |
|            |      |      | 1 Execute reset command                                                   |
| MUX        | 2:0  | rw   | Set Current Sense Multiplexer Configuration in OFF-state                  |
|            |      |      | 000 IS pin is high impedance                                              |
|            |      |      | 001 IS pin is high impedance                                              |
|            |      |      | 010 IS pin is high impedance                                              |
|            |      |      | 011 IS pin is high impedance                                              |
|            |      |      | 100 OUTH.PRO+ = 0: Diagnosis enable of external driver 0 activated (EDD0  |
|            |      |      | = 1)                                                                      |
|            |      |      | 101 OUTH.PRO+ = 0: Diagnosis enable of external driver 1 activated (EDD1  |
|            |      |      | = 1)                                                                      |
|            |      |      | 100 OUTH.PRO+ = 1: EDD0 = 1, EDD1 = 0                                     |
|            |      |      | 101 OUTH.PRO+ = 1: EDD0 = 1, EDD1 = 1                                     |
|            |      |      | 110 IS pin is high impedance                                              |
|            |      |      | 111 Stand-by mode (IS pin is high impedance)                              |
|            |      |      | Set Multiplexer Configuration in ON-state                                 |
|            |      |      | 000 Current sense of channel 0 is routed to IS pin                        |
|            |      |      | 001 Current sense of channel 1 is routed to IS pin                        |
|            |      |      | 010 Current sense of channel 2 is routed to IS pin                        |
|            |      |      | 011 Current sense of channel 3 is routed to IS pin                        |
|            |      |      | 100 OUTH.PRO+ = 0: Diagnosis enable of external driver 0 activated (EDD0  |
|            |      |      | = 1)                                                                      |
|            |      |      | 101 OUTH. PRO+ = 0: Diagnosis enable of external driver 1 activated (EDD1 |
|            |      |      | = 1)                                                                      |
|            |      |      | 100 OUTH.PRO+ = 1: EDD0 = 1, EDD1 = 0                                     |
|            |      |      | 101 OUTH.PRO+ = 1: EDD0 = 1, EDD1 = 1                                     |
|            |      |      | 110 IS pin is high impedance                                              |
|            |      |      | 111 Stand-by mode (IS pin is high impedance))                             |
| SBM        | 3    | r    | Switch Bypass Monitor 1)                                                  |
|            |      |      | $0 	 V_{\rm DS} < V_{\rm DS(SB)}$                                         |
|            |      |      | $1 	 V_{\rm DS} > V_{\rm DS(SB)}$                                         |
| CSOL       | 3    | w    | Current Source Switch for Open Load Detection                             |
|            |      |      | 0 OFF                                                                     |
|            |      |      | 1 ON                                                                      |

<sup>1)</sup> Invalid in stand-by mode



**Application Description** 

# 10 Application Description



Figure 31 Application Circuit Example



Package Outlines SPOC - BTS5482SF

# 11 Package Outlines SPOC - BTS5482SF



Figure 32 PG-DSO-36-43 (Plastic Dual Small Outline Package)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

# 12 Revision History

| Revision | Date       | Changes    |
|----------|------------|------------|
| 1.0      | 2013-06-05 | Data Sheet |

#### Trademarks of Infineon Technologies AG

AURIXTM, C166TM, Canpaktm, CIPOSTM, CIPURSETM, EconoPacktm, CoolMostm, CoolSettm, Corecontroltm, Crossavetm, Davetm, DI-Poltm, EasyPIMTM, EconoBridgetm, EconoDualtm, EconoPimtm, EconoPacktm, Eicedrivertm, eupectm, Fcostm, Hitfettm, HybridPacktm, I²rftm, Isofacetm, Isopacktm, Mipaqtm, Modstacktm, my-dtm, NovalithIctm, OptiMostm, Origatm, Powercodetm; Primariontm, PrimePacktm, PrimeStacktm, Pro-Siltm, Profettm, Rasictm, Reversavetm, Satrictm, Siegettm, Sindriontm, Sipmostm, Smartlewistm, Solid Flashtm, Tempfettm, thinQ!tm, Trenchstoptm, Tricoretm.

#### Other Trademarks

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2011-11-11

#### Edition 2013-06-05

Published by Infineon Technologies AG 81726 Munich, Germany © 2013 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR U6513A MIC2012YM-TR MP5095GJ-P TPS2021IDRQ1 TPS2104DBVR TPS22958NDGKR MIC2098-1YMT-TR MIC94062YMT TR MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR MIC2505-1YM MIC94085YFT-TR MIC94042YFL-TR MIC2005-1.2YM6-TR SIP32510DT-T1-GE3 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR MIC2008YML-TR MIC94084YFT-TR MIC2040-1YMM DIO1280WL12 AP22814ASN-7