## **BTS7120-2EPA** PROFET™+2 12V Smart High-Side Power Switch 2x 120 mΩ | Package | PG-TSDSO-14 | |---------|-------------| | Marking | 7120-2A | ## 1 Overview ## **Potential Applications** - Suitable for resistive, inductive and capacitive loads - Replaces electromechanical relays, fuses and discrete circuits - Driving capability suitable for 2 A loads (including relays) and high inrush current loads such as R10W lamps or equivalent electronic loads (e.g. LED modules) Figure 1 BTS7120-2EPA Application Diagram. Further information in Chapter 10 ## **BTS7120-2EPA** PROFET™+2 12V ## Overview ## **Basic Features** - High-Side Switch with Diagnosis and Embedded Protection - Part of PROFET™+2 12V Family - Switch ON capability while Inverse Current condition (InverseON) - Green Product (RoHS compliant) ## **Protection Features** - Absolute and dynamic temperature limitation with controlled restart - Overcurrent protection (tripping) with Intelligent Restart Control - Undervoltage shutdown - Overvoltage protection with external components ## **Diagnostic Features** - Proportional load current sense - Open Load in ON and OFF state - Short circuit to ground and battery ## **Product Validation** Qualified for automotive applications. Product validation according to AEC-Q100 Grade 1. ## **Description** The BTS7120-2EPA is a Smart High-Side Power Switch, providing protection functions and diagnosis. The device is integrated in SMART7 technology. Table 1 **Product Summary** | Parameter | Symbol | Values | |-----------------------------------------------------------------|---------------------------|--------| | Minimum Operating voltage (at switch ON) | $V_{S(OP)}$ | 4.1 V | | Minimum Operating voltage (cranking) | $V_{S(UV)}$ | 3.1 V | | Maximum Operating voltage | V <sub>S</sub> | 28 V | | Minimum Overvoltage protection ( <i>T</i> <sub>J</sub> ≥ 25 °C) | V <sub>DS(CLAMP)_25</sub> | 35 V | | Maximum current in Sleep mode ( <i>T</i> <sub>J</sub> ≤ 85 °C) | I <sub>VS(SLEEP)_85</sub> | 0.5 μΑ | | Maximum operative current | I <sub>GND(ACTIVE)</sub> | 4 mA | | Maximum ON-state resistance ( $T_J = 150 ^{\circ}\text{C}$ ) | R <sub>DS(ON)_150</sub> | 110 mΩ | | Nominal load current (T <sub>A</sub> = 85 °C) | I <sub>L(NOM)</sub> | 2 A | | Typical current sense ratio at $I_L = I_{L(NOM)}$ | <b>k</b> <sub>ILIS</sub> | 1075 | ## **Block Diagram and Terms** ### **Block Diagram and Terms** 2 #### **Block Diagram** 2.1 Figure 2 **Block Diagram of BTS7120-2EPA** ## PROFET™+2 12V ## **Block Diagram and Terms** #### 2.2 **Terms** Figure 3 shows all terms used in this data sheet, with associated convention for positive values. Figure 3 **Voltage and Current Convention** **Pin Configuration** ### **Pin Configuration** 3 #### **Pin Assignment** 3.1 Pin Configuration Figure 4 # infineon ## **Pin Configuration** ## 3.2 Pin Definitions and Functions Table 2 Pin Definition | Pin | Symbol | Function | |-----------|---------------|-----------------------------------------------------------------------------------------| | EP | VS | | | EP | (exposed pad) | Supply Voltage Battery voltage | | | | , , | | 1 | GND | Ground | | | | Signal ground | | 2, 6 | INn | Input Channel n | | | | Digital signal to switch ON channel n ("high" active) | | | | If not used: connect with a 10 $k\Omega$ resistor either to GND pin or to module ground | | 3 | DEN | Diagnostic Enable | | | | Digital signal to enable device diagnosis ("high" active) and to clear the | | | | protection counter of channel selected with DSEL pin | | | | If not used: connect with a 10 $k\Omega$ resistor either to GND pin or to module ground | | 4 | IS | SENSE current output | | | | Analog/digital signal for diagnosis | | | | If not used: left open | | 5 | DSEL | Diagnosis Selection | | | | Digital signal to select one channel to perform ON and OFF state diagnosis | | | | ("high" active) | | | | If not used: connect with a 10 k $\Omega$ resistor either to GND pin or to module | | | | ground | | 7, 11 | n.c. | Not connected, internally not bonded | | 8-10, 12- | OUTn | Output n | | 14 | | Protected high-side power output channel n <sup>1)</sup> | <sup>1)</sup> All output pins of the channel must be connected together on the PCB. All pins of the output are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow. # infineon ## **General Product Characteristics** ## 4 General Product Characteristics ## 4.1 Absolute Maximum Ratings - General Table 3 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm J}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note or | Number | |------------------------------------------------------|------------------------|------|----------|------------------------|------|--------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Supply pins | • | | * | | | | • | | Power Supply Voltage | $V_{S}$ | -0.3 | - | 28 | V | - | P_4.1.0.1 | | Load Dump Voltage | $V_{\mathrm{BAT(LD)}}$ | _ | - | 35 | V | suppressed<br>Load Dump<br>acc. to<br>ISO16750-2<br>(2010).<br>$R_i = 2 \Omega$ | P_4.1.0.3 | | Supply Voltage for Short Circuit Protection | $V_{BAT(SC)}$ | 0 | - | 24 | V | Setup acc. to<br>AEC-Q100-012 | P_4.1.0.25 | | Reverse Polarity Voltage | -V <sub>BAT(REV)</sub> | _ | _ | 16 | V | $t \le 2 \text{ min}$<br>$T_A = +25 ^{\circ}\text{C}$<br>Setup as<br>described in<br><b>Chapter 10</b> | P_4.1.0.5 | | Current through GND Pin | $I_{GND}$ | -50 | _ | 50 | mA | _ | P_4.1.0.9 | | Logic & control pins (Digital In DI = INn, DEN, DSEL | put = DI) | | <u>'</u> | , | | | | | Current through DI Pin | I <sub>DI</sub> | -1 | - | 2 | mA | 2) | P_4.1.0.14 | | Current through DI Pin<br>Reverse Battery Condition | I <sub>DI(REV)</sub> | -1 | - | 10 | mA | <sup>2)</sup> t ≤ 2 min | P_4.1.0.36 | | IS pin | | | | | | | | | Voltage at IS Pin | $V_{IS}$ | -1.5 | - | $V_{S}$ | ٧ | $I_{IS} = 10 \mu A$ | P_4.1.0.16 | | Current through IS Pin | I <sub>IS</sub> | -25 | - | I <sub>IS(SAT),M</sub> | mA | _ | P_4.1.0.18 | | Temperatures | | | | | | | | | Junction Temperature | $T_{J}$ | -40 | _ | 150 | °C | _ | P_4.1.0.19 | | Storage Temperature | $T_{\rm STG}$ | -55 | - | 150 | °C | - | P_4.1.0.20 | | ESD Susceptibility | 1 | | l . | 1 | 1 | <u>'</u> | 1 | | ESD Susceptibility all Pins (HBM) | $V_{\rm ESD(HBM)}$ | -2 | _ | 2 | kV | HBM <sup>3)</sup> | P_4.1.0.21 | ## BTS7120-2EPA ## PROFET™+2 12V ## **General Product Characteristics** #### Absolute Maximum Ratings<sup>1)</sup> (continued) Table 3 $T_1$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | Unit | Note or | Number | |---------------------------------------------------------|--------------------------|------|--------|------|------|-----------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | ESD Susceptibility OUTn vs GND and VS connected (HBM) | V <sub>ESD(HBM)_OU</sub> | -4 | _ | 4 | kV | HBM <sup>3)</sup> | P_4.1.0.22 | | ESD Susceptibility all Pins (CDM) | V <sub>ESD(CDM)</sub> | -500 | _ | 500 | V | CDM <sup>4)</sup> | P_4.1.0.23 | | ESD Susceptibility Corner Pins (CDM) (pins 1, 7, 8, 14) | V <sub>ESD(CDM)_CR</sub> | -750 | - | 750 | V | CDM <sup>4)</sup> | P_4.1.0.24 | - 1) Not subject to production test specified by design. - 2) Maximum $V_{DI}$ to be considered for Latch-Up tests: 5.5 V. - 3) ESD susceptibility, Human Body Model "HBM", according to AEC Q100-002. - 4) ESD susceptibility, Charged Device Model "CDM", according to AEC Q100-011. ## **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. #### 4.2 **Absolute Maximum Ratings - Power Stages** #### 4.2.1 Power Stage - 120 m $\Omega$ #### Absolute Maximum Ratings1) Table 4 $T_{\rm J}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | ol Values Un | | Unit Note or | Note or | Number | | |------------------------------------------------|-----------------|--------------|------|--------------|---------|----------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | Test Condition | | | Maximum Energy Dissipation<br>Single Pulse | E <sub>AS</sub> | _ | - | 13.5 | mJ | $I_{L} = 2*I_{L(NOM)}$<br>$T_{J(0)} = 150 ^{\circ}\text{C}$<br>$V_{S} = 28 ^{\circ}\text{V}$ | P_4.2.8.1 | | Maximum Energy Dissipation<br>Repetitive Pulse | E <sub>AR</sub> | _ | - | 4 | mJ | $I_{L} = I_{L(NOM)}$<br>$T_{J(0)} = 85 ^{\circ}\text{C}$<br>$V_{S} = 13.5 ^{\circ}\text{V}$<br>1M cycles | P_4.2.8.2 | ## **General Product Characteristics** ## Table 4 Absolute Maximum Ratings<sup>1)</sup> (continued) $T_J$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Symbol Values | | | Unit | Note or | Number | |--------------------------------------------------------|------------------------|---------------|------|-----------------------|------|---------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Maximum Energy Dissipation<br>Repetitive Pulse - Relay | E <sub>AR(RELAY)</sub> | - | - | 10 | mJ | $I_L$ = 220 mA<br>$T_{J(0)}$ = 85 °C<br>$V_S$ = 13.5 V<br>2M cycles | P_4.2.8.4 | | Load Current | / <sub>L</sub> | - | - | I <sub>L(OVL),M</sub> | A | - | P_4.2.8.3 | <sup>1)</sup> Not subject to production test - specified by design. ## 4.3 Functional Range Table 5 Functional Range - Supply Voltage and Temperature<sup>1)</sup> | Parameter | Symbol | | Values | | | Note or | Number | |-----------------------------------------------------------------------------------------------------------------------|-------------------------|------|--------|------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Supply Voltage Range for Normal Operation | $V_{S(NOR)}$ | 6 | 13.5 | 18 | V | - | P_4.3.0.1 | | Lower Extended Supply<br>Voltage Range for Operation | V <sub>S(EXT,LOW)</sub> | 3.1 | - | 6 | V | (parameter deviations possible) | P_4.3.0.2 | | Supply Voltage Range reached after Overload Protection activation leading to "Undervoltage on $V_{\rm S}$ " condition | V <sub>S(EXT,CVG)</sub> | | - | 3.1 | V | C <sub>VSGND</sub> is required when the Overload Protection is triggered (see <b>Chapter 8.2</b> ) and the observed number of retries is different from what specified in <b>Chapter 8.3.1</b> | P_4.3.0.7 | | Upper Extended Supply<br>Voltage Range for Operation | V <sub>S(EXT,UP)</sub> | 18 | - | 28 | V | (parameter deviations possible) | P_4.3.0.3 | | Junction Temperature | $T_{J}$ | -40 | _ | 150 | °C | - | P_4.3.0.5 | <sup>1)</sup> Not subject to production test - specified by design. Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics tables. <sup>2)</sup> In case of $V_S$ voltage decreasing: $V_{S(EXT,LOW),MIN} = 3.1 \text{ V}$ . In case of $V_S$ voltage increasing: $V_{S(EXT,LOW),MIN} = 4.1 \text{ V}$ . <sup>3)</sup> Protection functions still operative. ## **General Product Characteristics** #### **Thermal Resistance** 4.4 Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Thermal Resistance<sup>1)</sup> Table 6 | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-------------------------------------------------|-------------------|------|-------|------|------|--------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Thermal Characterization Parameter Junction-Top | $\Psi_{JTOP}$ | - | 3.8 | 6.4 | K/W | 2) | P_4.4.0.1 | | Thermal Resistance<br>Junction-to-Case | R <sub>thJC</sub> | - | 3.3 | 5.5 | K/W | simulated at exposed pad | P_4.4.0.2 | | Thermal Resistance Junction-to-Ambient | $R_{thJA}$ | - | 34.6 | - | K/W | 2) | P_4.4.0.3 | <sup>1)</sup> Not subject to production test - specified by design. #### 4.4.1 **PCB Setup** Figure 5 **1s0p PCB Cross Section** Figure 6 2s2p PCB Cross Section <sup>2)</sup> According to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the Product (Chip + Package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 μm Cu, 2 × 35 μm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at $T_A = 105^{\circ}$ C, $P_{\text{DISSIPATION}} = 1 \text{ W}.$ ## PROFET™+2 12V ## **General Product Characteristics** Figure 7 PCB setup for thermal simulations Figure 8 Thermal vias on PCB for 2s2p PCB setup ## 4.4.2 Thermal Impedance ## **General Product Characteristics** Figure 9 Typical Thermal Impedance. PCB setup according Chapter 4.4.1 Figure 10 Thermal Resistance on 1s0p PCB with various cooling surfaces **Logic Pins** ## 5 Logic Pins The device has 4 digital pins for direct control. ## 5.1 Input Pins (INn) The input pins IN0, IN1 activate the corresponding output channel. The input circuitry is compatible with 3.3V and 5V microcontroller (see **Chapter 10** for the complete application setup overview). The electrical equivalent of the input circuitry is shown in **Figure 11**. In case the pin is not used, it must be connected with a $10 \text{ k}\Omega$ resistor either to GND pin or to module ground. Figure 11 Input circuitry The logic thresholds for "low" and "high" states are defined by parameters $V_{\rm DI(TH)}$ and $V_{\rm DI(HYS)}$ . The relationship between these two values is shown in **Figure 12**. The voltage $V_{\rm IN}$ needed to ensure a "high" state is always higher than the voltage needed to ensure a "low" state. Figure 12 Input Threshold voltages and hysteresis **Logic Pins** ## 5.2 Diagnosis Pin The Diagnosis Enable (DEN) pin controls the diagnosis circuitry and the protection circuitry. When DEN pin is set to "high", the diagnosis is enabled (see **Chapter 9.2** for more details). When it is set to "low", the diagnosis is disabled (IS pin is set to high impedance). The Diagnosis Selection (DSEL) pin selects the channel where diagnosis is performed (see Chapter 9.1.1). The transition from "high" to "low" of DEN pin clears the protection latch of the channel selected with DSEL pin depending on the logic state of IN pin and DEN pulse length (see **Chapter 8.3** for more details). The internal structure of diagnosis pins is the same as the one of input pins. See **Figure 11** for more details. ## 5.3 Electrical Characteristics Logic Pins $V_S$ = 6 V to 18 V, $T_J$ = -40 °C to +150 °C Typical values: $V_S$ = 13.5 V, $T_J$ = 25 °C Digital Input (DI) pins = IN, DEN, DSEL Table 7 Electrical Characteristics: Logic Pins - General | Parameter | Symbol | | Value | S | Unit | Note or | Number | |------------------------------------|-------------------------|------|-------|------|------|------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Digital Input Voltage<br>Threshold | $V_{\text{DI(TH)}}$ | 0.8 | 1.3 | 2 | V | See Figure 11 and Figure 12 | P_5.4.0.1 | | Digital Input Clamping<br>Voltage | V <sub>DI(CLAMP1)</sub> | - | 7 | - | V | I) I <sub>DI</sub> = 1 mA See Figure 11 and Figure 12 | P_5.4.0.2 | | Digital Input Clamping<br>Voltage | V <sub>DI(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>DI</sub> = 2 mA<br>See <b>Figure 11</b> and<br><b>Figure 12</b> | P_5.4.0.3 | | Digital Input Hysteresis | V <sub>DI(HYS)</sub> | - | 0.25 | - | V | See Figure 11 and Figure 12 | P_5.4.0.4 | | Digital Input Current<br>("high") | I <sub>DI(H)</sub> | 2 | 10 | 25 | μА | V <sub>DI</sub> = 2 V<br>See <b>Figure 11</b> and <b>Figure 12</b> | P_5.4.0.5 | | Digital Input Current ("low") | I <sub>DI(L)</sub> | 2 | 10 | 25 | μА | V <sub>DI</sub> = 0.8 V<br>See <b>Figure 11</b> and <b>Figure 12</b> | P_5.4.0.6 | <sup>1)</sup> Not subject to production test - specified by design. ## 6 Power Supply The BTS7120-2EPA is supplied by $V_s$ , which is used for the internal logic as well as supply for the power output stages. $V_s$ has an undervoltage detection circuit, which prevents the activation of the power output stages and diagnosis in case the applied voltage is below the undervoltage threshold. ## 6.1 Operation Modes BTS7120-2EPA has the following operation modes: - Sleep mode - Active mode - · Stand-by mode The transition between operation modes is determined according to these variables: - Logic level at INn pins - Logic level at DEN pin The state diagram including the possible transitions is shown in **Figure 13**. The behavior of BTS7120-2EPA as well as some parameters may change in dependence from the operation mode of the device. Furthermore, due to the undervoltage detection circuitry which monitors $V_S$ supply voltage, some changes within the same operation mode can be seen accordingly. There are three parameters describing each operation mode of BTS7120-2EPA: - · Status of the output channels - · Status of the diagnosis - Current consumption at VS pin (measured by $I_{VS}$ in Sleep mode, $I_{GND}$ in all other operative modes) **Table 8** shows the correlation between operation modes, $V_S$ supply voltage, and the state of the most important functions (channel status, diagnosis). Figure 13 Operation Mode State Diagram Table 8 Device function in relation to operation modes and V<sub>s</sub> voltage | <b>Operative Mode</b> | Function | $V_{\rm S}$ in undervoltage | V <sub>s</sub> not in undervoltage | |-----------------------|-----------|-----------------------------|------------------------------------| | Sleep | Channels | OFF | OFF | | | Diagnosis | OFF | OFF | | Active | Channels | OFF | available | | | Diagnosis | OFF | available in OFF and ON states | | Stand-by | Channels | OFF | OFF | | | Diagnosis | OFF | available in OFF state | ## 6.1.1 Unsupplied In this state, the device is either unsupplied (no voltage applied to VS pin) or the supply voltage is below the undervoltage threshold. ## **6.1.2** Power-up The Power-up condition is entered when the supply voltage $(V_S)$ is applied to the device. The supply is rising until it is above the undervoltage threshold $V_{S(OP)}$ therefore the internal Power-On signals are set. ## 6.1.3 Sleep mode The device is in Sleep mode when all Digital Input pins (INn, DEN, DSEL) are set to "low". When BTS7120-2EPA is in Sleep mode, all outputs are OFF. The current consumption is minimum (see parameter $I_{VS(SLEEP)}$ ). No Overtemperature or Overload protection mechanism is active when the device is in Sleep mode. The device can go in Sleep mode only if the protection is not active (counter = 0, see **Chapter 8.3.1** for further details). ## 6.1.4 Stand-by mode The device is in Stand-by mode as long as DEN pin is set to "high" while input pins are set to "low". All channels are OFF therefore only Open Load in OFF diagnosis is possible. Depending on the load condition, either a fault current $I_{\rm IS(FAULT)}$ or an Open Load in OFF current $I_{\rm IS(OLOFF)}$ may be present at IS pin. In such situation, the current consumption of the device is increased. ## 6.1.5 Active mode Active mode is the normal operation mode of BTS7120-2EPA. The device enters Active mode as soon as one IN pin is set to "high". Device current consumption is specified with $I_{\text{GND(ACTIVE)}}$ (measured at GND pin because the current at VS pin includes the load current). Overload, Overtemperature and Overvoltage protections are active. Diagnosis is available. ## 6.2 Undervoltage on $V_s$ Between $V_{S(OP)}$ and $V_{S(UV)}$ the undervoltage mechanism is triggered. If the device is operative (in Active mode) and the supply voltage drops below the undervoltage threshold $V_{S(UV)}$ , the internal logic switches OFF the output channels. As soon as the supply voltage $V_S$ is above the operative threshold $V_{S(OP)}$ , the channels having the corresponding input pin set to "high" are switched ON again. The restart is delayed with a time $t_{DELAY(UV)}$ which protects the device in case the undervoltage condition is caused by a short circuit event (according to AEC-Q100-012), as shown in **Figure 14**. If the device is in Sleep mode and one input is set to "high", the corresponding channel is switched ON if $V_S > V_{S(OP)}$ without waiting for $t_{DELAY(UV)}$ . Figure 14 V<sub>s</sub> undervoltage behavior #### **Electrical Characteristics Power Supply** 6.3 $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 5.6 \Omega$ Table 9 **Electrical Characteristics: Power Supply - General** | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |--------------------------------------------------------------------|------------------------|-------------|-------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | VS pin | , | <del></del> | | <del>!</del> | ' | | | | Power Supply Undervoltage<br>Shutdown | V <sub>S(UV)</sub> | 1.8 | 2.3 | 3.1 | V | $V_{\rm S}$ decreasing<br>IN = "high"<br>From $V_{\rm DS} \le 0.5$ V to<br>$V_{\rm DS} = V_{\rm S}$<br>See <b>Figure 14</b> | P_6.4.0.1 | | Power Supply Minimum Operating Voltage | $V_{S(OP)}$ | 2.0 | 3.0 | 4.1 | V | $V_S$ increasing IN = "high" From $V_{DS} = V_S$ to $V_{DS} \le 0.5 \text{ V}$ See <b>Figure 14</b> | P_6.4.0.3 | | Power Supply Undervoltage<br>Shutdown Hysteresis | V <sub>S(HYS)</sub> | - | 0.7 | - | V | V <sub>S(OP)</sub> - V <sub>S(UV)</sub><br>See <b>Figure 14</b> | P_6.4.0.6 | | Power Supply Undervoltage<br>Recovery Time | t <sub>DELAY(UV)</sub> | 2.5 | 5 | 7.5 | ms | $dV_S/dt \le 0.5 \text{ V/}\mu\text{s}$<br>$V_S \ge -1 \text{ V}$<br>See <b>Figure 14</b> | P_6.4.0.7 | | Breakdown Voltage<br>between GND and VS Pins in<br>Reverse Battery | -V <sub>S(REV)</sub> | 16 | - | 30 | V | $I_{\text{GND(REV)}} = 7 \text{ mA}$ $T_{\text{J}} = 150 ^{\circ}\text{C}$ | P_6.4.0.9 | <sup>1)</sup> Not subject to production test - specified by design. #### **Electrical Characteristics Power Supply - Product Specific** 6.4 $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_S = 13.5 \text{ V}$ , $T_1 = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 5.6 \Omega$ ## 6.4.1 BTS7120-2EPA Table 10 Electrical Characteristics: Power Supply BTS7120-2EPA | Parameter | Symbol Values | | | | Unit | Note or | Number | |-----------------------------------------------------------------------------------|----------------------------|------|------|------|------|---------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Power Supply Current Consumption in Sleep Mode with Loads at $T_J \le 85$ °C | I <sub>VS(SLEEP)_85</sub> | _ | 0.01 | 0.5 | μΑ | $V_S = 18 \text{ V}$ $V_{OUT} = 0 \text{ V}$ $IN = DEN = \text{"low"}$ $T_J \le 85 \text{ °C}$ | P_6.5.8.1 | | Power Supply Current<br>Consumption in Sleep Mode<br>with Loads at $T_J$ = 150 °C | I <sub>VS(SLEEP)_150</sub> | _ | 1 | 8 | μА | $V_{\rm S} = 18 \text{V}$ $V_{\rm OUT} = 0 \text{V}$ $IN = DEN = \text{"low"}$ $T_{\rm J} = 150 \text{°C}$ | P_6.5.8.2 | | Operating Current in Active<br>Mode (all Channels ON) | I <sub>GND(ACTIVE)</sub> | - | 2 | 4 | mA | V <sub>S</sub> = 18 V<br>IN = DEN = "high" | P_6.5.8.3 | | Operating Current in Stand-<br>by Mode | I <sub>GND(STBY)</sub> | - | 1.2 | 1.8 | mA | V <sub>S</sub> = 18 V<br>IN = "low"<br>DEN = "high" | P_6.5.8.5 | <sup>1)</sup> Not subject to production test - specified by design. ## 7 Power Stages The high-side power stages are built using a N-channel vertical Power MOSFET with charge pump. ## 7.1 Output ON-State Resistance The ON-state resistance $R_{\rm DS(ON)}$ depends mainly on junction temperature $T_{\rm J}$ . **Figure 15** shows the variation of $R_{\rm DS(ON)}$ across the whole $T_{\rm J}$ range. The value "2" on the y-axis corresponds to the maximum $R_{\rm DS(ON)}$ measured at $T_{\rm J} = 150$ °C. Figure 15 $R_{DS(ON)}$ variation factor The behavior in Reverse Polarity is described in **Chapter 8.4.1**. ## 7.2 Switching loads ## 7.2.1 Switching Resistive Loads When switching resistive loads, the switching times and slew rates shown in **Figure 16** can be considered. The switch energy values $E_{ON}$ and $E_{OFF}$ are proportional to load resistance and times $t_{ON}$ and $t_{OFF}$ . # infineon ## **Power Stages** Figure 16 Switching a Resistive Load ## 7.2.2 Switching Inductive Loads When switching OFF inductive loads with high-side switches, the voltage $V_{\text{OUT}}$ drops below ground potential, because the inductance intends to continue driving the current. To prevent the destruction of the device due to overvoltage, a voltage clamp mechanism is implemented. The clamping structure limits the negative output voltage so that $V_{\text{DS}} = V_{\text{DS(CLAMP)}}$ . **Figure 17** shows a concept drawing of the implementation. The clamping structure protects the device in all operation modes listed in **Chapter 6.1**. Figure 17 Output Clamp concept During demagnetization of inductive loads, energy has to be dissipated in BTS7120-2EPA. The energy can be calculated with **Equation (7.1)**: $$E = V_{DS(CLAMP)} \cdot \left[ \frac{V_S - V_{DS(CLAMP)}}{R_L} \cdot ln \left( 1 - \frac{R_L \cdot I_L}{V_S - V_{DS(CLAMP)}} \right) + I_L \right] \cdot \frac{L}{R_L}$$ (7.1) The maximum energy, therefore the maximum inductance for a given current, is limited by the thermal design of the component. ## 7.2.3 Output Voltage Limitation To increase the current sense accuracy, $V_{\rm DS}$ voltage is monitored. When the output current $I_{\rm L}$ decreases while the channel is diagnosed (DEN pin set to "high", channel selected with DSEL pins - see **Figure 18**) bringing $V_{\rm DS}$ equal or lower than $V_{\rm DS(SLC)}$ , the output DMOS gate is partially discharged. This increases the output resistance so that $V_{\rm DS} = V_{\rm DS(SLC)}$ even for very small output currents. The $V_{\rm DS}$ increase allows the current sensing circuitry to work more efficiently, providing better $k_{\rm ILIS}$ accuracy for output current in the low range. Figure 18 Output Voltage Limitation activation during diagnosis ## 7.3 Advanced Switching Characteristics ## 7.3.1 Inverse Current behavior When $V_{\text{OUT}} > V_{\text{S}}$ , a current $I_{\text{INV}}$ flows into the power output transistor (see **Figure 19**). This condition is known as "Inverse Current". If the channel is in OFF state, the current flows through the intrinsic body diode generating high power losses therefore an increase of overall device temperature. This may lead to a switch OFF of unaffected channels due to Overtemperature. If the channel is in ON state, $R_{\rm DS(INV)}$ can be expected and power dissipation in the output stage is comparable to normal operation in $R_{\rm DS(ON)}$ . During Inverse Current condition, the channel remains in ON or OFF state as long as $I_{\text{INV}} < I_{\text{L(INV)}}$ . If one channel has inverse current applied, the neighbor channel is not influenced, meaning that switching ON and OFF timings, protection (Overcurrent, Overtemperature) and current sensing ( $k_{\text{ILIS}}$ ) are still within specified limits. With InverseON, it is possible to switch ON the channel during Inverse Current condition as long as $I_{\text{INV}} < I_{\text{L(INV)}}$ (see Figure 20). Figure 19 **Inverse Current Circuitry** InverseON - Channel behavior in case of applied Inverse Current Note: No protection mechanism like Overtemperature or Overload protection is active during applied Inverse Currents. ## 7.3.2 Switching Channels in Parallel In case of appearance of a short circuit with connected in parallel to drive a single load, it may happen that the two channels switch OFF asynchronously, therefore bringing an additional thermal stress to the channel that switches OFF last. For this reason it is not recommended to use the device with channels in parallel. ## 7.3.3 Cross Current robustness with H-Bridge configuration When BTS7120-2EPA is used as high-side switch e.g. in a bridge configuration (therefore paired with a low-side switch as shown in **Figure 21**), the maximum slew rate applied to the output by the low-side switch must be lower than $|dV_{OUT}/dt|$ . Figure 21 High-Side switch used in Bridge configuration ## 7.4 Electrical Characteristics Power Stages $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_{\rm S}$ = 13.5 V, $T_{\rm J}$ = 25 °C Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_{\rm L}$ = 5.6 $\Omega$ Table 11 Electrical Characteristics: Power Stages - General | Parameter | Symbol | Values | | | Unit | Note or | Number | |------------------------------------------------------------------|---------------------------|--------|------|------|--------------|-----------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Voltages | - | * | * | • | <del>.</del> | | | | Drain to Source Clamping Voltage at $T_J = -40 ^{\circ}\text{C}$ | V <sub>DS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_L = 5 \text{ mA}$<br>$T_J = -40^{\circ}\text{C}$<br>See <b>Figure 17</b> | P_7.4.0.1 | | Drain to Source Clamping<br>Voltage at $T_J \ge 25$ °C | V <sub>DS(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_L = 5 \text{ mA}$ $T_J \ge 25^{\circ}\text{C}$ See <b>Figure 17</b> | P_7.4.0.2 | <sup>1)</sup> Tested at $T_J = 150$ °C. ## 7.4.1 Electrical Characteristics Power Stages - PROFET™ Table 12 Electrical Characteristics: Power Stages - PROFET™ | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |-----------------------------------------------------|-------------------------|------|-------|------|------|------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Timings | | - | | | | | - | | Switch-ON Delay | t <sub>ON(DELAY)</sub> | 10 | 35 | 60 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 10\% V_{\rm S}$<br>See <b>Figure 16</b> | P_7.4.1.1 | | Switch-OFF Delay | t <sub>OFF(DELAY)</sub> | 10 | 25 | 50 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 90\% V_{\rm S}$<br>See <b>Figure 16</b> | P_7.4.1.2 | | Switch-ON Time | t <sub>on</sub> | 30 | 60 | 110 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 90\% V_{\rm S}$<br>See <b>Figure 16</b> | P_7.4.1.3 | | Switch-OFF Time | t <sub>OFF</sub> | 15 | 50 | 100 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 10\% V_{\rm S}$<br>See <b>Figure 16</b> | P_7.4.1.4 | | Switch-ON/OFF Matching $t_{\rm ON}$ - $t_{\rm OFF}$ | $\Delta t_{\sf SW}$ | -20 | 20 | 60 | μs | V <sub>S</sub> = 13.5 V | P_7.4.1.5 | Table 12 Electrical Characteristics: Power Stages - PROFET™ (continued) | Parameter | Symbol | Values | | | Unit | Note or | Number | |----------------------------------------------------------------------|-------------------------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Switch-ON Slew Rate | $(dV/dt)_{ON}$ | 0.3 | 0.6 | 0.9 | V/µs | $V_{\rm S} = 13.5 \text{ V}$<br>$V_{\rm OUT} = 30\% \text{ to } 70\%$<br>of $V_{\rm S}$<br>See <b>Figure 16</b> | P_7.4.1.6 | | Switch-OFF Slew Rate | -(d <i>V</i> /d <i>t</i> ) <sub>OFF</sub> | 0.3 | 0.6 | 0.9 | V/µs | $V_{\rm S} = 13.5 \text{ V}$<br>$V_{\rm OUT} = 70\% \text{ to } 30\%$<br>of $V_{\rm S}$<br>See <b>Figure 16</b> | P_7.4.1.7 | | Slew Rate Matching<br>(dV/dt) <sub>ON</sub> - (dV/dt) <sub>OFF</sub> | $\Delta (dV/dt)_{SW}$ | -0.15 | 0 | 0.15 | V/µs | V <sub>S</sub> = 13.5 V | P_7.4.1.8 | | Voltages | | | | | | | | | Output Voltage Drop<br>Limitation at Small Load<br>Currents | V <sub>DS(SLC)</sub> | 2 | 7 | 18 | mV | DEN = "high"<br>channel selected<br>with DSEL pin<br>$I_L = I_{L(OL)} = 20$ mA<br>See <b>Figure 18</b> | P_7.4.1.9 | <sup>1)</sup> Not subject to production test - specified by design. ## 7.5 Electrical Characteristics - Power Output Stages $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 \text{ °C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 5.6 \Omega$ ## 7.5.1 Power Output Stage - 120 m $\Omega$ Table 13 Electrical Characteristics: Power Stages - 120 $m\Omega$ | Parameter | Symbol | Values | | | Unit | Note or | Number | |-----------------------------------------------------|----------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Output characteristics | | | 1 | | | | | | ON-State Resistance at $T_J = 25$ °C | R <sub>DS(ON)_25</sub> | _ | 61 | - | mΩ | 1)<br>T <sub>J</sub> = 25 °C | P_7.5.8.1 | | ON-State Resistance at $T_J = 150 ^{\circ}\text{C}$ | R <sub>DS(ON)_150</sub> | _ | - | 110 | mΩ | T <sub>J</sub> = 150 °C<br>I <sub>L</sub> = 1 A | P_7.5.8.2 | | ON-State Resistance in<br>Cranking | R <sub>DS(ON)_CRAN</sub> K | - | - | 138 | mΩ | $T_{\rm J} = 150 ^{\circ}{\rm C}$<br>$V_{\rm S} = 3.1 ^{\circ}{\rm V}$<br>$I_{\rm L} = 0.4 ^{\circ}{\rm A}$ | P_7.5.8.3 | Table 13 Electrical Characteristics: Power Stages - 120 m $\Omega$ (continued) | Parameter | Symbol | Values | | | Unit | Note or | Number | |--------------------------------------------------------------|--------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | ON-State Resistance in Inverse Current at $T_J$ = 25 °C | R <sub>DS(INV)_25</sub> | - | 67.5 | - | mΩ | $T_J = 25 ^{\circ}\text{C}$ $V_S = 13.5 ^{\circ}\text{V}$ $I_L = -1 ^{\circ}\text{A}$ DEN = "low" See Figure 19 | P_7.5.8.4 | | ON-State Resistance in Inverse Current at $T_J$ = 150 °C | R <sub>DS(INV)_150</sub> | - | - | 138 | mΩ | $T_J = 150 ^{\circ}\text{C}$<br>$V_S = 13.5 ^{\circ}\text{V}$<br>$I_L = -1 ^{\circ}\text{A}$<br>DEN = "low"<br>See <b>Figure 19</b> | P_7.5.8.5 | | Nominal Load Current per<br>Channel (all Channels<br>Active) | I <sub>L(NOM)</sub> | - | 2 | - | A | $T_A = 85 ^{\circ}\text{C}$ $T_J \le 150 ^{\circ}\text{C}$ | P_7.5.8.8 | | Output Leakage Current at<br>T <sub>J</sub> ≤ 85 °C | I <sub>L(OFF)_85</sub> | _ | 0.01 | 0.5 | μΑ | 1) $V_{\text{OUT}} = 0 \text{ V}$ $V_{\text{IN}} = \text{``low''}$ $T_{\text{A}} \le 85 \text{``C}$ | P_7.5.8.9 | | Output Leakage Current at $T_J = 150 ^{\circ}\text{C}$ | I <sub>L(OFF)_150</sub> | _ | 1.2 | 4 | μΑ | $V_{\text{OUT}} = 0 \text{ V}$<br>$V_{\text{IN}} = \text{"low"}$<br>$T_{\text{A}} = 150 \text{ °C}$ | P_7.5.8.10 | | Inverse Current Capability | I <sub>L(INV)</sub> | - | 2 | - | A | I) V <sub>S</sub> < V <sub>OUT</sub> IN = "high" See <b>Figure 19</b> | P_7.5.8.11 | | Voltage Slope | | | · | | | | | | Passive Slew Rate (e.g. for Half Bridge Configuration) | $ dV_{OUT}/dt $ | - | _ | 10 | V/µs | 1) V <sub>S</sub> = 13.5 V See <b>Figure 21</b> | P_7.5.8.12 | | Voltages | 1 | | | | | | | | Drain Source Diode Voltage | $ V_{\rm DS(DIODE)} $ | _ | 650 | 700 | mV | $I_{\rm L} = -190 \text{ mA}$<br>$T_{\rm J} = 150 ^{\circ}\text{C}$ | P_7.5.8.13 | | Switching Energy | | | | | | | | | Switch-ON Energy | E <sub>ON</sub> | _ | 0.22 | - | mJ | 1) V <sub>S</sub> = 18 V See <b>Figure 16</b> | P_7.5.8.14 | | Switch-OFF Energy | E <sub>OFF</sub> | - | 0.26 | - | mJ | 1)<br>V <sub>S</sub> = 18 V<br>See <b>Figure 16</b> | P_7.5.8.15 | <sup>1)</sup> Not subject to production test - specified by design. ## 8 Protection The BTS7120-2EPA is protected against Overtemperature, Overload, Reverse Battery and Overvoltage. Overtemperature and Overload protections are working when the device is not in Sleep mode. Overvoltage protection works in all operation modes. Reverse Battery protection works when the GND and VS pins are reverse supplied. ## 8.1 Overtemperature Protection The device incorporates both an absolute $(T_{J(ABS)})$ and a dynamic $(T_{J(DYN)})$ temperature protection circuitry for each channel. An increase of junction temperature $T_J$ above either one of the two thresholds $(T_{J(ABS)})$ or $T_{J(DYN)}$ switches OFF the overheated channel to prevent destruction. The channel remains switched OFF until junction temperature has reached the "Restart" condition described in **Table 14**. The behavior is shown in **Figure 22** (absolute Overtemperature Protection) and **Figure 23** (dynamic Overtemperature Protection). $T_{J(REF)}$ is the reference temperature used for dynamic temperature protection. Figure 22 Overtemperature Protection (Absolute) Figure 23 Overtemperature Protection (Dynamic) When the Overtemperature protection circuitry allows the channel to be switched ON again, the retry strategy described in **Chapter 8.3** is followed. ## 8.2 Overload Protection The BTS7120-2EPA is protected in case of Overload or short circuit to ground. Two Overload thresholds are defined (see **Figure 24**) and selected automatically depending on the voltage $V_{\rm DS}$ across the power DMOS: - I<sub>L(OVL0)</sub> when V<sub>DS</sub> < 13 V</li> - $I_{L(OVL1)}$ when $V_{DS} > 22 \text{ V}$ Figure 24 Overload Current Thresholds variation with V<sub>DS</sub> In order to allow a higher load inrush at low ambient temperature, Overload threshold is maximum at low temperature and decreases when $T_J$ increases (see **Figure 25**). $I_{L(OVL0)}$ typical value remains constant up to a junction temperature of +75 °C. # infineon ## **Protection** Figure 25 Overload Current Thresholds variation with $T_{\rm J}$ Power supply voltage $V_S$ can increase above 18 V for short time, for instance in Load Dump or in Jump Start condition. Whenever $V_S \ge V_{S(JS)}$ , the overload detection current is set to $I_{L(OVL-JS)}$ as shown in **Figure 26**. Figure 26 Overload Detection Current variation with $V_S$ voltage When $I_L \ge I_{L(OVL)}$ (either $I_{L(OVL0)}$ or $I_{L(OVL1)}$ ), the channel is switched OFF. The channel is allowed to restart according to the retry strategy described in **Chapter 8.3**. ## 8.3 Protection and Diagnosis in case of Fault Any event that triggers a protection mechanism (either Overtemperature or Overload) has 2 consequences: - The affected channel switches OFF and the internal counter is incremented - If the diagnosis is active for the affected channel, a current I<sub>IS(FAULT)</sub> is provided by IS pin (see Chapter 9.2.2 for further details) The channel can be switched ON again if all the protection mechanisms fulfill the "restart" conditions described in **Table 14**. Furthermore, the device has an internal retry counter (one for each channel) to maximize the robustness in case of fault. **Table 14** Protection "Restart" Condition | Fault condition | Switch OFF event | "Restart" Condition | |-----------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | Overtemperature | $T_{\rm J} \ge T_{\rm J(ABS)} \text{ or } (T_{\rm J} - T_{\rm J(REF)}) \ge T_{\rm J(DYN)}$ | $T_J < T_{J(ABS)}$ and $(T_J - T_{J(REF)}) < T_{J(DYN)}$ (including hysteresis) | | Overload | $I_{L} \ge I_{L(OVL)}$ | $I_{\rm L}$ < 50 mA<br>$T_{\rm J}$ within $T_{\rm J(ABS)}$ and $T_{\rm J(DYN)}$ ranges<br>(including hysteresis) | ## 8.3.1 Retry Strategy When IN is set to "high", the channel is switched ON. In case of fault condition the output stage is switched OFF. The channel can be allowed to restart only if the "restart" conditions for the protection mechanisms are fulfilled (see **Table 14**). The channel is allowed to switch ON for $n_{\mathsf{RETRY}(\mathsf{CR})}$ times before switching OFF. After a time $t_{\mathsf{RETRY}}$ , if the input pin is set to "high", the channel switches ON again for $n_{\mathsf{RETRY}(\mathsf{NT})}$ times before switching OFF again ("retry" cycle). After $n_{\mathsf{RETRY}(\mathsf{CYC})}$ consecutive "retry" cycles, the channel latches OFF. It is necessary to set the input pin to "low" for a time longer than $t_{\mathsf{DELAY}(\mathsf{CR})}$ to de-latch the channel ("counter reset delay" time) and to reset the internal counter to the default value. During the "counter reset delay" time, if the input is set to "high" the channel remains switched OFF and the timer counting $t_{\rm DELAY(CR)}$ is reset, starting to count again as soon as the input pin is set to "low" again. If the input pin remains "low" for a time longer than $t_{\rm DELAY(CR)}$ the internal retry counter is reset to the default value, allowing $n_{\rm RETRY(CR)}$ retries at the next channel activation. The retry strategy is shown in **Figure 29** (flowchart), **Figure 27** (timing diagram - input pin always "high") and **Figure 28** (timing diagram - channel controlled in PWM). Figure 27 Retry Strategy Timing Diagram Figure 28 Retry Strategy Timing Diagram - Channel operated in PWM ## infineon ## **Protection** Figure 29 **Retry Strategy Flowchart** It is possible to "force" a reset of the internal counter without waiting for $t_{\rm DELAY(CR)}$ by applying a pulse (rising edge followed by a falling edge) to the DEN pin while IN pin is "low". The pulse applied to DEN pin must have a duration longer than $t_{\rm DEN(CR)}$ to ensure a reset of the internal counter. The DSEL pin must select the channel that has to be de-latched and keep the same logic value while DEN pin toggles twice (rising edge followed by a falling edge). The timings are shown in Figure 30. Figure 30 Retry Strategy Timing Diagram with Forced Reset ## 8.4 Additional protections ## 8.4.1 Reverse Polarity Protection In Reverse Polarity condition (also known as Reverse Battery), power dissipation is caused by the intrinsic body diode of the DMOS channel. Each ESD diode of the logic contributes to total power dissipation. The reverse current through the output stages must be limited by the connected loads. The current through digital input pins has to be limited as well by an external resistor (please refer to the Absolute Maximum Ratings listed in **Chapter 4.1** and to Application Information in **Chapter 10**). ## 8.4.2 Overvoltage Protection In the case of supply voltages between $V_{S(EXT,UP)}$ and $V_{BAT(LD)}$ , the output transistors are still operational and follow the input pin. In addition to the output clamp for inductive loads as described in **Chapter 7.2.2**, there is a clamp mechanism available for Overvoltage protection for the logic and the output channels, monitoring the voltage between VS and GND pins ( $V_{S(CLAMP)}$ ). ## 8.5 Protection against loss of connection ## BTS7120-2EPA PROFET™+2 12V ## infineon ## **Protection** ## 8.5.1 Loss of Battery and Loss of Load The loss of connection to battery or to the load has no influence on device robustness when load and wire harness are purely resistive. In case of driving an inductive load, the energy stored in the inductance must be handled. PROFET<sup>TM</sup>+2 12V devices can handle the inductivity of the wire harness up to 10 $\mu$ H with $I_{L(NOM)}$ . In case of applications where currents and/or the aforementioned inductivity are exceeded, an external suppressor diode (like diode $D_{Z2}$ shown in **Chapter 10**) is recommended to handle the energy and to provide a well-defined path to the load current. ## 8.5.2 Loss of Ground In case of loss of device ground, it is recommended to have a resistor connected between any Digital Input pin and the microcontroller to ensure a channel switch OFF (as described in **Chapter 10**). Note: In case any Digital Input pin is pulled to ground (either by a resistor or active) a parasitic ground path is available, which could keep the device operational during loss of device ground. ## **Protection** # 8.6 Electrical Characteristics Protection $V_{\rm S} = 6$ V to 18 V, $T_{\rm J} = -40$ °C to +150 °C Typical values: $V_{\rm S} = 13.5$ V, $T_{\rm J} = 25$ °C Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 5.6 \Omega$ **Table 15 Electrical Characteristics: Protection - General** | Parameter | Symbol | | Values | | | Note or | Number | |------------------------------------------------------------------------------------------------------|--------------------------|------|--------|------|----|-----------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Thermal Shutdown Temperature (Absolute) | $T_{J(ABS)}$ | 150 | 175 | 200 | °C | See <b>Figure 22</b> | P_8.6.0.1 | | Thermal Shutdown<br>Hysteresis (Absolute) | $T_{HYS(ABS)}$ | _ | 30 | - | К | 3)<br>See <b>Figure 22</b> | P_8.6.0.2 | | Thermal Shutdown Temperature (Dynamic) | $T_{J(DYN)}$ | - | 80 | - | К | 3)<br>See <b>Figure 23</b> | P_8.6.0.3 | | Power Supply Clamping Voltage at $T_J = -40 ^{\circ}\text{C}$ | V <sub>S(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{VS} = 5 \text{ mA}$<br>$T_{J} = -40 ^{\circ}\text{C}$<br>See <b>Figure 17</b> | P_8.6.0.6 | | Power Supply Clamping Voltage at $T_J \ge 25$ °C | V <sub>S(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{VS} = 5 \text{ mA}$ $T_{J} \ge 25 \text{ °C}$ See <b>Figure 17</b> | P_8.6.0.7 | | Power Supply Voltage<br>Threshold for Overcurrent<br>Threshold Reduction in case<br>of Short Circuit | $V_{S(JS)}$ | 20.5 | 22.5 | 24.5 | V | Setup acc. to AEC-Q100-012 | P_8.6.0.8 | <sup>1)</sup> Functional test only. # 8.6.1 Electrical Characteristics Protection - PROFET™ Table 16 Electrical Characteristics: Protection - PROFET™ | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |-------------------------------------------------------------------------------|-------------------------|------|-------|------|------|-----------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Automatic Retries in Case of Fault after a Counter Reset | n <sub>RETRY(CR)</sub> | - | 5 | - | | See Figure 27 and Figure 28 | P_8.6.1.1 | | Automatic Retries in Case of Fault after the First $t_{\rm RETRY}$ Activation | n <sub>RETRY(NT)</sub> | - | 1 | - | | See Figure 27 and Figure 28 | P_8.6.1.3 | | Maximum "Retry" Cycles<br>allowed before Channel<br>Latch OFF | n <sub>RETRY(CYC)</sub> | - | 2 | - | | See Figure 27 and Figure 28 | P_8.6.1.4 | <sup>2)</sup> Tested at $T_{J} = 150^{\circ}$ C only. <sup>3)</sup> Not subject to production test - specified by design. # infineon ### **Protection** **Table 16 Electrical Characteristics: Protection - PROFET™** (continued) | Parameter | Symbol | Values | | | Unit | Note or | Number | |------------------------------------------------|------------------------|--------|------|------|------|-----------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Auto Retry Time after Fault<br>Condition | $t_{RETRY}$ | 40 | 70 | 100 | ms | See Figure 27 and Figure 28 | P_8.6.1.5 | | Counter Reset Delay Time after Fault Condition | t <sub>DELAY(CR)</sub> | 40 | 70 | 100 | ms | See Figure 27 and Figure 28 | P_8.6.1.6 | | Minimum DEN Pulse Duration for Counter Reset | $t_{DEN(CR)}$ | 50 | 100 | 150 | μs | 2)<br>See <b>Figure 30</b> | P_8.6.1.7 | <sup>1)</sup> Functional test only. # 8.7 Electrical Characteristics Protection - Power Output Stages $V_S = 6 \text{ V to } 18 \text{ V}, T_J = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Typical values: $V_S = 13.5 \text{ V}, T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 5.6 \Omega$ # 8.7.1 Protection Power Output Stage - 120 m $\Omega$ Table 17 Electrical Characteristics: Protection - 120 m $\Omega$ | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |----------------------------------------------|--------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Overload Detection Current at $T_J$ = -40 °C | I <sub>L(OVL0)40</sub> | 16 | 18.5 | 21 | A | $T_{J} = -40 ^{\circ}\text{C}$<br>$dI/dt = 0.1 \text{A/}\mu\text{S}$<br>see <b>Figure 24</b> and<br><b>Figure 25</b> | P_8.7.8.1 | | Overload Detection Current at $T_J$ = 25 °C | I <sub>L(OVL0)_25</sub> | 16 | 18.2 | 21 | А | $T_J = 25 ^{\circ}\text{C}$<br>$dI/dt = 0.1 \text{A/}\mu\text{s}$<br>see <b>Figure 24</b> and<br><b>Figure 25</b> | P_8.7.8.7 | | Overload Detection Current at $T_J$ = 150 °C | I <sub>L(OVL0)_150</sub> | 12.5 | 15.5 | 18 | А | $T_{\rm J} = 150^{\circ}\text{C}$<br>$dI/dt = 0.1\text{A/}\mu\text{s}$<br>see <b>Figure 24</b> and <b>Figure 25</b> | P_8.7.8.8 | <sup>2)</sup> Not subject to production test - specified by design. # **BTS7120-2EPA** # PROFET™+2 12V ### **Protection** Electrical Characteristics: Protection - 120 $m\Omega$ (continued) Table 17 | Parameter | Symbol | | Values | | | Note or | Number | |----------------------------------------------------|------------------------|------|--------|------|---|----------------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Overload Detection Current at High $V_{\rm DS}$ | I <sub>L(OVL1)</sub> | - | 11 | - | A | $dI/dt = 0.1 \text{ A/}\mu\text{s}$ see <b>Figure 24</b> | P_8.7.8.5 | | Overload Detection Current<br>Jump Start Condition | I <sub>L(OVL_JS)</sub> | - | 11 | - | А | $V_S > V_{S(JS)}$<br>$dI/dt = 0.1 \text{ A/}\mu\text{S}$<br>see <b>Figure 26</b> | P_8.7.8.6 | <sup>1)</sup> Functional test only. <sup>2)</sup> Not subject to production test - specified by design. # 9 Diagnosis For diagnosis purpose, the BTS7120-2EPA provides a combination of digital and analog signals at pin IS. These signals are generically named SENSE and written $I_{\rm IS}$ . In case of disabled diagnostic (DEN pin set to "low"), IS pin becomes high impedance. A sense resistor $R_{\text{SENSE}}$ must be connected between IS pin and module ground if the current sense diagnosis is used. $R_{\text{SENSE}}$ value has to be higher than 820 $\Omega$ (or 400 $\Omega$ when a central Reverse Battery protection is present on the battery feed) to limit the power losses in the sense circuitry. A typical value is $R_{\text{SENSE}} = 1.2 \text{ k}\Omega$ . Due to the internal connection between IS pin and $V_S$ supply voltage, it is not recommended to connect the IS pin to the sense current output of other devices, if they are supplied by a different battery feed. See Figure 31 for details as an overview. Figure 31 Diagnosis Block Diagram ## 9.1 Overview Table 18 gives a quick reference to the state of the IS pin during BTS7120-2EPA operation. Table 18 SENSE Signal, Function of Application Condition | Application Condition | Input level | <b>DEN</b> level | $V_{OUT}$ | <b>Diagnostic Output</b> | |---------------------------------|-------------|------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------| | Normal operation | "low" | "high" | ~ GND | Z | | | | | | I <sub>IS(FAULT)</sub> if counter > 0 | | Short circuit to GND | | | ~ GND | Z | | | | | | I <sub>IS(FAULT)</sub> if counter > 0 | | Overtemperature | | | Z | I <sub>IS(FAULT)</sub> | | Short circuit to $V_{\rm S}$ | | | $V_{S}$ | I <sub>IS(OLOFF)</sub> | | | | | | (I <sub>IS(FAULT)</sub> if counter > 0) | | Open Load | | | $< V_{\rm S} - V_{\rm DS(OLOFF)}$<br>$> V_{\rm S} - V_{\rm DS(OLOFF)}^{1)}$ | Z | | | | | $> V_{\rm S} - V_{\rm DS(OLOFF)}^{1}$ | I <sub>IS(OLOFF)</sub> | | | | | | (in both cases $I_{IS(FAULT)}$ if counter > 0) | | Investor current | | | 1/ =1/ >1/ | 1. | | Inverse current | | | $\sim V_{\rm INV} = V_{\rm OUT} > V_{\rm S}$ | $I_{IS(OLOFF)}$<br>$(I_{IS(FAULT)}$ if counter > 0) | | Normal operation | "high" | | ~ V <sub>S</sub> | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | | | Iligii | | | | | Overcurrent | | | < V <sub>S</sub> | / <sub>IS(FAULT)</sub> | | Short circuit to GND | | | ~ GND | I <sub>IS(FAULT)</sub> | | Overtemperature | | | Z | I <sub>IS(FAULT)</sub> | | Short circuit to V <sub>S</sub> | | | $V_{S}$ | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$ | | Open Load | | | ~ V <sub>S</sub> <sup>2)</sup> | $I_{\rm IS} = I_{\rm IS(EN)}$ | | Under load (e.g. Output Voltage | | | ~ V <sub>S</sub> <sup>3)</sup> | $I_{\rm IS(EN)} < I_{\rm IS} < I_{\rm L(NOM)} / k_{\rm ILIS}$ | | Limitation condition) | | | | | | Inverse current | | | $\sim V_{\rm INV} = V_{\rm OUT} > V_{\rm S}$ | $I_{\rm IS} = I_{\rm IS(EN)}$ | | All conditions | n.a. | "low" | n.a. | Z | <sup>1)</sup> With additional pull-up resistor. # 9.1.1 SENSE signal truth table In case DEN is set to "high", the SENSE for the selected channel is enabled or disabled using DSEL pin. **Table 19** gives the truth table. Table 19 Diagnostic Truth Table | DEN | DSEL | IS | |--------|--------------|----------------| | "low" | not relevant | Z | | "high" | "low" | SENSE output 0 | | "high" | "high" | SENSE output 1 | # 9.2 Diagnosis in ON state A current proportional to the load current (ratio $k_{\rm ILIS} = I_{\rm L}/I_{\rm IS}$ ) is provided at pin IS when the following conditions are fulfilled: <sup>2)</sup> The output current has to be smaller than $I_{L(OL)}$ . <sup>3)</sup> The output current has to be higher than $I_{L(OL)}$ . - The power output stage is switched ON with $V_{\rm DS} < V_{\rm DS(OLOFF)}$ - The diagnosis is enabled for that channel - No fault (as described in Chapter 8.3) is present or was present and not cleared yet (see Chapter 9.2.2 for further details) If a "hard" failure mode is present or was present and not cleared yet a current $I_{IS(FAULT)}$ is provided at IS pin. # 9.2.1 Current Sense $(k_{ILIS})$ The accuracy of the sense current depends on temperature and load current. $I_{\rm IS}$ increases linearly with $I_{\rm L}$ output current until it reaches the saturation current $I_{\rm IS(SAT)}$ . In case of Open Load at the output stage ( $I_{\rm L}$ close to 0 A), the maximum sense current $I_{\rm IS(EN)}$ (no load, diagnosis enabled) is specified. This condition is shown in **Figure 33**. The blue line represents the ideal $k_{\rm ILIS}$ line, while the red lines show the behavior of a typical product. An external RC filter between IS pin and microcontroller ADC input pin is recommended to reduce signal ripple and oscillations (a minimum time constant of 1 $\mu$ s for the RC filter is recommended). The $k_{\rm ILIS}$ factor is specified with limits that take into account effects due to temperature, supply voltage and manufacturing process. Tighter limits are possible (within a defined current window) with calibration: - A well-defined and precise current $(I_{L(CAL)})$ is applied at the output during End of Line test at customer side - The corresponding current at IS pin is measured and the $k_{ILIS}$ is calculated ( $k_{ILIS} \otimes l_{L(CAL)}$ ) - Within the current range going from $I_{L(CAL)_{L}}$ to $I_{L(CAL)_{L}}$ the $k_{ILIS}$ is equal to $k_{ILIS}$ @ $I_{L(CAL)}$ with limits defined by $\Delta k_{ILIS}$ The derating of $k_{\rm ILIS}$ after calibration is calculated using the formulas in **Figure 32** and it is specified by $\Delta k_{\rm ILIS}$ $$\Delta k_{ILIS,MAX} = 100 \cdot MAX \left( \frac{k_{ILIS}@I_{L(CAL)\_L}}{k_{ILIS}@I_{L(CAL)}} - 1, \frac{k_{ILIS}@I_{L(CAL)\_H}}{k_{ILIS}@I_{L(CAL)}} - 1 \right)$$ $$\Delta k_{ILIS,MIN} = 100 \cdot MIN \left( \frac{k_{ILIS}@I_{L(CAL)\_L}}{k_{ILIS}@I_{L(CAL)}} - 1, \frac{k_{ILIS}@I_{L(CAL)\_H}}{k_{ILIS}@I_{L(CAL)}} - 1 \right)$$ $$\sum_{\text{Dispersion}} k_{ILIS} = 100 \cdot MIN \left( \frac{k_{ILIS}@I_{L(CAL)\_L}}{k_{ILIS}@I_{L(CAL)}} - 1, \frac{k_{ILIS}@I_{L(CAL)\_H}}{k_{ILIS}@I_{L(CAL)}} - 1 \right)$$ Figure 32 $\Delta k_{\text{HIS}}$ calculation formulas The calibration is intended to be performed at $T_{A(CAL)} = 25$ °C. The parameter $\Delta k_{ILIS}$ includes the drift overtemperature as well as the drift over the current range from $I_{L(CAL)}$ to $I_{L(CAL)}$ . Figure 33 Current Sense Ratio in Open Load at ON condition # 9.2.2 Fault Current (I<sub>IS(FAULT)</sub>) As soon a protection event occurs, changing the value of the internal retry counter (see **Chapter 8.3** for more details) from its reset state, a current $I_{\text{IS(FAULT)}}$ is provided by pin IS when DEN is set to "high" and the affected channel is selected. The following 3 situations may occur: - If the channel is ON and the number of retries is lower than " $n_{\text{RETRY(CR)}} + n_{\text{RETRY(CYC)}}$ ", the current $I_{\text{IS(FAULT)}}$ is provided for a time $t_{\text{IS(FAULT)}}$ after the channel is allowed to restart, after which $I_{\text{IS}} = I_{\text{L}} / k_{\text{ILIS}}$ (as shown in **Figure 34**). During a retry cycle (while timer $t_{\text{RETRY}}$ is running) the current $I_{\text{IS(FAULT)}}$ is provided each time the channel diagnosis is checked - If the channel is ON and the number of retries is equal than " $n_{\text{RETRY(CR)}} + n_{\text{RETRY(CYC)}}$ ", the current $I_{\text{IS(FAULT)}}$ is provided until the internal counter is reset (either by expiring of $t_{\text{DELAY(CR)}}$ time or by DEN pin pulse, as described in **Chapter 8.3.1**) - If the channel is OFF and the internal counter is not in the reset state, the current $I_{\mathsf{IS}(\mathsf{FAULT})}$ is provided each time the channel diagnosis is checked Figure 34 $I_{IS(FAULT)}$ at Load Switching **Figure 35** adds the behavior of SENSE signal to the timing diagram seen in **Figure 28**, while **Figure 36** shows the relation between $I_{IS} = I_L / k_{ILIS}$ , $I_{IS(SAT)}$ and $I_{IS(FAULT)}$ . Figure 35 SENSE behavior in Fault condition Figure 36 SENSE behavior - overview # 9.3 Diagnosis in OFF state When a power output stage is in OFF state, the BTS7120-2EPA can measure the output voltage and compare it with a threshold voltage. In this way, using some additional external components (a pull-down resistor and a switchable pull-up current source), it is possible to detect if the load is missing or if there is a short circuit to battery. If a Fault condition was detected by the device (the internal counter has a value different from the reset value, as described in **Chapter 9.2.2**) a current $I_{\text{IS(FAULT)}}$ is provided by IS pin each time the channel diagnosis is checked also in OFF state. # infineon **Diagnosis** # 9.3.1 Open Load current (I<sub>IS(OLOFF)</sub>) In OFF state, when DEN pin is set to "high" and a channel is selected using DSEL pin, the $V_{\rm DS}$ voltage is compared with a threshold voltage $V_{\rm DS(OLOFF)}$ . If the load is properly connected and there is no short circuit to battery, $V_{\rm DS} \sim V_{\rm S}$ therefore $V_{\rm DS} > V_{\rm DS(OLOFF)}$ . When the diagnosis is active and $V_{\rm DS} \leq V_{\rm DS(OLOFF)}$ , a current $I_{\rm IS(OLOFF)}$ is provided by IS pin. **Figure 37** shows the relationship between $I_{\rm IS(OLOFF)}$ and $I_{\rm IS(FAULT)}$ as functions of $V_{\rm DS}$ . The two currents do not overlap making it always possible to differentiate between Open Load in OFF and Fault condition. Figure 37 I<sub>IS</sub> in OFF State It is necessary to wait a time $t_{\rm IS(OLOFF)\_D}$ between the falling edge of the input pin and the sensing at pin IS for Open Load in OFF diagnosis to allow the internal comparator to settle. In **Figure 38** the timings for an Open Load detection are shown - the load is always disconnected. Figure 38 Open Load in OFF Timings - load disconnected # 9.4 SENSE Timings **Figure 39** and **Figure 41** show the timing during settling $t_{\rm sIS(ON)}$ and disabling $t_{\rm sIS(OFF)}$ of the SENSE (including the case of load change). As a proper signal cannot be established before the load current is stable (therefore before $t_{\rm ON}$ ), $t_{\rm sIS(DIAG)} = t_{\rm sIS(ON)} + t_{\rm ON}$ . Figure 39 SENSE Settling / Disabling Timing Figure 40 SENSE Timing with Small Load Current Figure 41 SENSE Settling Timing - Channel Change # infineon # **Diagnosis** # 9.5 Electrical Characteristics Diagnosis $V_S$ = 6 V to 18 V, $T_J$ = -40 °C to +150 °C Typical values: $V_S$ = 13.5 V, $T_J$ = 25 °C Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_{\rm L}$ = 5.6 $\Omega$ Table 20 Electrical Characteristics: Diagnosis - General | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-------------------------------------------------------------------------------|-------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | SENSE Saturation Current | I <sub>IS(SAT)</sub> | 4.4 | - | 15 | mA | $V_S = 8 \text{ V to } 18 \text{ V}$ $R_{SENSE} = 1.2 \text{ k}\Omega$ See Figure 36 | P_9.6.0.13 | | SENSE Saturation Current | I <sub>IS(SAT)</sub> | 4.1 | - | 15 | mA | $V_S = 6$ V to 18 V<br>$R_{SENSE} = 1.2$ kΩ<br>See <b>Figure 36</b> | P_9.6.0.14 | | SENSE Leakage Current when Disabled | I <sub>IS(OFF)</sub> | - | 0.01 | 0.5 | μΑ | DEN = "low" $I_{L} \ge I_{L(NOM)}$ $V_{IS} = 0 \text{ V}$ | P_9.6.0.2 | | SENSE Leakage Current when Enabled at $T_J \le 85$ °C | I <sub>IS(EN)_85</sub> | - | 0.2 | 1 | μΑ | $T_{J} \le 85 ^{\circ}\text{C}$ DEN = "high" $I_{L} = 0 \text{A}$ See <b>Figure 33</b> | P_9.6.0.3 | | SENSE Leakage Current when Enabled at $T_J = 150 ^{\circ}\text{C}$ | I <sub>IS(EN)_150</sub> | _ | 0.2 | 1 | μА | $T_J = 150 ^{\circ}\text{C}$<br>DEN = "high"<br>$I_L = 0 ^{\circ}\text{A}$<br>See Figure 33 | P_9.6.0.4 | | SENSE Operative Range for $k_{\rm ILIS}$ Operation $(V_{\rm S} - V_{\rm IS})$ | V <sub>SIS_k</sub> | - | 0.5 | 1 | V | I) $V_S = 6 \text{ V}$ $IN = DEN = \text{"high"}$ $I_L \le 1.2 * I_{L(NOM)}$ | P_9.6.0.6 | | SENSE Operative Range for Open Load at OFF Diagnosis $(V_S - V_{IS})$ | V <sub>SIS_OL</sub> | - | 0.5 | 1 | V | 1) V <sub>S</sub> = 6 V IN = "low" DEN = "high" | P_9.6.0.7 | | SENSE Operative Range for Fault Diagnosis $(V_S - V_{IS})$ | V <sub>SIS_F</sub> | _ | 0.5 | 1 | V | V <sub>S</sub> = 6 V<br>IN = "low"<br>DEN = "high"<br>counter > 0 | P_9.6.0.8 | **Electrical Characteristics: Diagnosis - General (continued)** Table 20 | Parameter | Symbol | Values | | | Unit | Note or | Number | |-------------------------------------------------------------------------|----------------------------|--------|------|------|------|--------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | Test Condition | | | Power Supply to IS Pin Clamping Voltage at $T_J = -40 ^{\circ}\text{C}$ | V <sub>SIS(CLAMP)</sub> 40 | 33 | 36.5 | 42 | V | $I_{IS} = 1 \text{ mA}$<br>$T_{J} = -40 \text{ °C}$<br>See <b>Figure 17</b> | P_9.6.0.9 | | Power Supply to IS Pin Clamping Voltage at $T_J \ge 25$ °C | V <sub>SIS(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{\rm IS} = 1 \text{ mA}$ $T_{\rm J} \ge 25 ^{\circ}\text{C}$ See <b>Figure 17</b> | P_9.6.0.10 | <sup>1)</sup> Not subject to production test - specified by design. #### **Electrical Characteristics Diagnosis - PROFET™** 9.5.1 Table 21 **Electrical Characteristics: Diagnosis - PROFET™** | Parameter | Symbol | | Values | | | Note or | Number | |------------------------------------------------------------------------|--------------------------|------|--------|------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | SENSE Fault Current | I <sub>IS(FAULT)</sub> | 4.4 | 5.5 | 10 | mA | See Figure 36 and Figure 37 | P_9.6.1.1 | | SENSE Open Load in OFF<br>Current | I <sub>IS(OLOFF)</sub> | 1.9 | 2.5 | 3.5 | mA | See Figure 36 and Figure 37 | P_9.6.1.2 | | SENSE Delay Time at<br>Channel Switch ON after<br>Last Fault Condition | $t_{IS(FAULT)_D}$ | - | 500 | - | μs | See <b>Figure 34</b> | P_9.6.1.3 | | SENSE Open Load in OFF<br>Delay Time | t <sub>IS(OLOFF)_D</sub> | 30 | 70 | 120 | μs | $V_{\rm DS} < V_{\rm OL(OFF)}$<br>from IN falling<br>edge to $I_{\rm IS} =$<br>$I_{\rm S(OLOFF),MIN} * 0.9$<br>DEN = "high"<br>counter = 0<br>See <b>Figure 38</b> | P_9.6.1.4 | | Open Load $V_{\rm DS}$ Detection Threshold in OFF State | V <sub>DS(OLOFF)</sub> | 1.3 | 1.8 | 2.3 | V | See Figure 37 | P_9.6.1.5 | | SENSE Settling Time with<br>Nominal Load Current<br>Stable | t <sub>sIS(ON)</sub> | - | 5 | 20 | μs | $I_L = I_{L(CAL)}$<br>from DEN rising<br>edge to $I_{IS} = I_L /$<br>$(k_{ILIS,MAX} @ I_L) * 0.9$<br>See <b>Figure 39</b> | P_9.6.1.6 | | SENSE Settling Time with<br>Small Load Current Stable | $t_{ m sIS(ON)\_SLC}$ | _ | _ | 60 | μs | I) $I_{L} = I_{L(CAL)\_OL}$ from DEN rising edge to $I_{IS} = I_{L} / (k_{ILIS,MAX} @ I_{L}) * 0.9$ | P_9.6.1.13 | <sup>2)</sup> Tested at $T_J = 150$ °C. #### **Electrical Characteristics: Diagnosis - PROFET™** (continued) Table 21 | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |------------------------------------------------------------------------|--------------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | | | | SENSE Disable Time | t <sub>sIS(OFF)</sub> | - | 5 | 20 | μs | From DEN falling edge to $I_{\rm IS} = I_{\rm IS(OFF)}$<br>See <b>Figure 39</b> | P_9.6.1.8 | | SENSE Settling Time after<br>Load Change | t <sub>sIS(LC)</sub> | - | 5 | 20 | μs | from $I_L = I_{L(CAL)_L}$ to $I_L = I_{L(CAL)}$ (see $\Delta k_{ILIS(NOM)}$ )<br>See <b>Figure 39</b> | P_9.6.1.9 | | SENSE Settling Time after<br>Load Change with Small<br>Load Current | t <sub>sIS(LC)_SLC</sub> | - | 250 | 400 | μs | DEN = "high"<br>from Load Change<br>to $I_{IS} = I_{L} / (k_{ILIS} @ I_{L})$<br>from $I_{L(CAL)}$ to<br>$I_{L(CAL)}$ | P_9.6.1.14 | | SENSE Settling Time after<br>Channel Change | t <sub>sIS(CC)</sub> | - | 5 | 20 | μs | Start channel:<br>$I_L = I_{L(CAL)}$<br>End channel:<br>$I_L = I_{L(CAL)_L}$<br>(see $\Delta k_{ILIS(NOM)}$ )<br>See <b>Figure 41</b> | P_9.6.1.10 | | SENSE Settling Time after<br>Channel Change with Small<br>Load Current | t <sub>sIS(CC)_SLC</sub> | - | - | 60 | μs | DEN = "high"<br>from DSEL toggling<br>to $I_{IS} = I_{L} /$<br>$(k_{ILIS,MIN} @ I_{L}) * 1.1$<br>Start channel:<br>$I_{L} = I_{L(CAL)}$<br>End Channel:<br>$I_{L} = I_{L(CAL)-OL}$<br>(see $\Delta k_{ILIS(NOM)}$ and $\Delta k_{ILIS(OL)}$ ) | P_9.6.1.15 | <sup>1)</sup> Not subject to production test - specified by design. #### **Electrical Characteristics Diagnosis - Power Output Stages** 9.6 $V_{\rm S}$ = 6 V to 18 V, $T_{\rm J}$ = -40 °C to +150 °C Typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 5.6 \Omega$ # 9.6.1 Diagnosis Power Output Stage - 120 m $\Omega$ Table 22 Electrical Characteristics: Diagnosis - 120 $m\Omega$ | Parameter | Symbol | | Value | s | Unit | Note or | Number | |---------------------------------------------------------|----------------------------|--------|-------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Open Load Output Current at $I_{IS} = 4 \mu A$ | I <sub>L(OL)_4u</sub> | 1 | 3.5 | 6 | mA | $I_{IS} = I_{IS(OL)} = 4 \mu A$<br>See <b>Figure 33</b> | P_9.7.8.1 | | Current Sense Ratio at $I_L = I_{L01}$ | k <sub>ILIS01</sub> | -27.0% | 1075 | +27.0% | | $I_{L01} = 10 \text{ mA}$ | P_9.7.8.5 | | Current Sense Ratio at $I_L = I_{L02}$ | k <sub>ILIS02</sub> | -25.5% | 1075 | +25.5% | | I <sub>L02</sub> = 20 mA | P_9.7.8.6 | | Current Sense Ratio at $I_L = I_{L04}$ | k <sub>ILIS04</sub> | -24.0% | 1075 | +24.0% | | I <sub>L04</sub> = 50 mA | P_9.7.8.8 | | Current Sense Ratio at $I_L = I_{L08}$ | k <sub>ILIS08</sub> | -12.5% | 1075 | +12.5% | | I <sub>L08</sub> = 250 mA | P_9.7.8.12 | | Current Sense Ratio at $I_L = I_{L09}$ | k <sub>ILIS09</sub> | -8.8% | 1075 | +8.8% | | I <sub>L09</sub> = 450 mA | P_9.7.8.13 | | Current Sense Ratio at $I_L = I_{L11}$ | k <sub>ILIS11</sub> | -6.0% | 1075 | +6.0% | | I <sub>L11</sub> = 1 A | P_9.7.8.15 | | Current Sense Ratio at $I_L = I_{L13}$ | k <sub>ILIS13</sub> | -5.0% | 1075 | +5.0% | | I <sub>L13</sub> = 2 A | P_9.7.8.17 | | SENSE Current Derating with Low Current Calibration | $\Delta k_{ILIS(OL)}$ | -30 | 0 | +30 | % | 1) $I_{L(CAL)_OL} = I_{L02}$<br>$I_{L(CAL)_OL_H} = I_{L04}$<br>$I_{L(CAL)_OL_L} = I_{L01}$<br>$T_{A(CAL)} = 25 ^{\circ}C$<br>See Figure 32 | P_9.7.8.27 | | SENSE Current Derating with Nominal Current Calibration | $\Delta k_{\rm ILIS(NOM)}$ | -5 | 0 | +5 | % | 1) $I_{L(CAL)} = I_{L11}$ $I_{L(CAL)_{-H}} = I_{L13}$ $I_{L(CAL)_{-L}} = I_{L09}$ $T_{A(CAL)} = 25 ^{\circ}\text{C}$ See Figure 32 | P_9.7.8.29 | <sup>1)</sup> Not subject to production test - specified by design. # **Application Information** # 10 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. # 10.1 Application Setup Figure 42 BTS7120-2EPA Application Diagram Note: This is a very simplified example of an application circuit. The function must be verified in the real application. Table 23 Loads considered for Reverse Polarity setup (see P\_4.1.0.5) | Output | $R_{\rm DS(ON),max}$ @ $T_{\rm J}$ = 150 °C | Load connected | |--------|---------------------------------------------|----------------| | 120 mΩ | 110 mΩ | R10W | # **Application Information** # 10.2 External Components Table 24 Suggested Component values | Reference | Value | Purpose | | |----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | R <sub>IN</sub> | 4.7 kΩ | Protection of the microcontroller during Overvoltage and Reverse Polarity Necessary to switch OFF BTS7120-2EPA output during Loss of Ground | | | $R_{DEN}$ | 4.7 kΩ | Protection of the microcontroller during Overvoltage and Reverse Polarity<br>Necessary to switch OFF BTS7120-2EPA output during Loss of Ground | | | R <sub>DSEL</sub> | 4.7 kΩ | Protection of the microcontroller during Overvoltage and Reverse Polarity Necessary to switch OFF BTS7120-2EPA output during Loss of Ground | | | R <sub>PD</sub> | 47 kΩ | Output polarization (pull-down)<br>Ensures polarization of BTS7120-2EPA outputs to distinguish between<br>Open Load and Short to $V_{\rm S}$ in OFF Diagnosis | | | R <sub>OL</sub> | 1.5 kΩ | Output polarization (pull-up) Ensures polarization of BTS7120-2EPA output during Open Load in OFF diagnosis | | | $C_{OUT}$ | 10 nF | Protection of BTS7120-2EPA output during ESD events and BCI | | | $T_1$ | BC 807 | Switch the battery voltage for Open Load in OFF diagnosis | | | $C_{\text{VS}}$ | 100 nF | Filtering of voltage spikes on the battery line | | | $C_{\text{VSGND}}$ | 47 nF | Buffer capacitor for fast transient See <b>Table 5</b> (P_4.3.0.7) for the boundary conditions A placeholder on PCB layout is recommended | | | $D_{Z2}$ | 33 V TVS Diode | Transient Voltage Suppressor diode Protection during Overvoltage and in case of Loss of Battery while driving an inductive load | | | $C_{VS2}$ | _ | Filtering / buffer capacitor located at V <sub>BAT</sub> connector | | | R <sub>SENSE</sub> | 1.2 kΩ | SENSE resistor | | | R <sub>IS_PROT</sub> | 4.7 kΩ | Protection during Overvoltage, Reverse Polarity, Loss of Ground Value to be tuned according to microcontroller specifications | | | $D_{Z1}$ | 7 V Z-Diode | Protection of microcontroller during Overvoltage | | | R <sub>ADC</sub> | 4.7 kΩ | Protection of microcontroller ADC input during Overvoltage, Reverse Polarity, Loss of Ground Value to be tuned according to microcontroller specifications | | | C <sub>SENSE</sub> | 220 pF | Sense signal filtering A time constant ( $R_{ADC} * C_{SENSE}$ ) longer than 1 $\mu s$ is recommended | | | $R_{GND}$ | 47 Ω | Protection in case of Overvoltage and Loss of Battery while driving inductive loads | | # 10.3 Further Application Information Please contact us for information regarding the Pin FMEA # BTS7120-2EPA PROFET™+2 12V # **Application Information** • For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a> # **Package Outlines** # 11 Package Outlines Figure 43 PG-TSDSO-14 (Thin (Slim) Dual Small Outline 14 pins) Package Outline Figure 44 PG-TSDSO-14 (Thin (Slim) Dual Small Outline 14 pins) Package pads and stencil # **BTS7120-2EPA** PROFET™+2 12V # **Package Outlines** # **Green product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). # **Further information on packages** https://www.infineon.com/packages # **Revision History** # 12 Revision History Table 25 BTS7120-2EPA - List of changes | Changes | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P_8.7.8.1, P_8.7.8.7, P_8.7.8.8 updated (added in Note or Test Condition: link to <b>Figure 25</b> ) P_7.5.8.4, P_7.5.8.5 updated (added in Note or Test Condition: DEN = "low"; link to <b>Figure 19</b> ) | | P_7.5.8.12 updated (added in Note or Test Condition: See <b>Figure 21</b> ; deleted unnecessary space in Symbol: $ dVOUT / dt \rightarrow dVOUT / dt $ ) | | P_8.7.8.6 updated (added in Note or Test Condition: see <b>Figure 26</b> ) P_9.7.8.1 updated (added in Note or Test Condition: see <b>Figure 33</b> ) | | P_9.7.8.5 updated (Min./Max.: -45%/+45% $\rightarrow$ -27.0%/+27.0%) | | P_9.7.8.6 updated (Min./Max.: -36%/+36% → -25.5%/+25.5%) | | P_9.7.8.8 updated (Min./Max.: $-30\%/+30\% \rightarrow -24.0\%/+24.0\%$ ) | | P_9.7.8.12 updated (Min./Max.: -14%/+14% $\rightarrow$ -12.5%/+12.5%) | | P_9.7.8.13 updated (Min./Max.: -11%/+11% $\rightarrow$ -8.8%/+8.8%) | | P_9.7.8.15 updated (Min./Max.: -6%/+6% → -6.0%/+6.0%) | | P_9.7.8.17 updated (Min./Max.: -5%/+5% → -5.0%/+5.0%) | | P_7.5.8.11 updated (added in Note or Test Condition: See <b>Figure 19</b> ) <b>Figure 1</b> , <b>Figure 42</b> updated | | Chapter 1 updated (or LED equivalent → or equivalent electronic loads (e.g. LED modules)) | | P_4.3.0.7 added | | Table 24 updated | | Chapter 5.1 updated (added: see Chapter 10 for the complete application setup | | overview) | | <b>Chapter 9.2</b> updated $(2 \text{ V} \rightarrow V_{DS(OLOFF)})$ | | <b>Chapter 1</b> updated ((inserted headline "Product Validation"), (Qualified in accordance with AEC Q100 grade 1 → Qualified for automotive applications. Product validation | | according to AEC-Q100 Grade 1.)) | | General: updated Product Name (PROFET™+2 → PROFET™+2 12V) | | Page 1: updated figure product | | Table 24 updated punctuation | | Chapter 9.3.1 updated (typo) Page 1: updated (Package PG-TSDSO-14-22 → Package PG-TSDSO-14) | | Figure 29 updated | | Figure 43 updated (PG-TSDSO-14-22 (Thin (Slim) Dual Small Outline 14 pins) Package | | Outline → PG-TSDSO-14 (Thin (Slim) Dual Small Outline 14 pins) Package Outline) | | Figure 44 updated (PG-TSDSO-14-22 (Thin (Slim) Dual Small Outline 14 pins) Package pads | | and stencil → PG-TSDSO-14 (Thin (Slim) Dual Small Outline 14 pins) Package pads and stencil) | | <b>Table 1</b> updated ((Symbol: $I_{VS(SLEEP)} \rightarrow I_{VS(SLEEP) 85}$ ), (Parameter: Minimum Overvoltage | | protection ( $T_J = 25 ^{\circ}\text{C}$ ) $\rightarrow$ Minimum Overvoltage protection ( $T_J \ge 25 ^{\circ}\text{C}$ )) | | P_9.6.0.6 updated (Note or Test Condition: removed unnecessary line-break) | | | # BTS7120-2EPA # PROFET™+2 12V # **Revision History** Table 25 BTS7120-2EPA - List of changes | Revision | Changes | |--------------------------|------------------------------------------------------------------------------------------------------------------| | <b>1.01</b> , 2018-05-23 | P_9.7.8.13 updated (min/max: -11/11 → -11%/11%) | | | <b>Chapter 7.4.1</b> updated chapter title (PROFET → PROFET <sup>™</sup> ) | | | <b>Table 12</b> updated table title (PROFET → PROFET <sup>™</sup> ) | | | <b>Chapter 8.6.1</b> updated chapter title (PROFET → PROFET <sup>™</sup> ) | | | <b>Table 16</b> updated table title (PROFET → PROFET <sup>™</sup> ) | | | <b>Chapter 9.5.1</b> updated chapter title (PROFET → PROFET <sup>™</sup> ) | | | <b>Table 21</b> updated table title (PROFET → PROFET <sup>™</sup> ) | | | P_4.1.0.21, P_4.1.0.22, P_4.1.0.23, P_4.1.0.24 updated (footnote ESD standards) | | | <b>Table 1</b> updated $(R_{DS(ON)} \rightarrow R_{DS(ON)\_150}), (V_{DS(CLAMP)} \rightarrow V_{DS(CLAMP)\_25})$ | | | Chapter 8.5.2 updated phrasing | | <b>1.00</b> , 2018-05-11 | Data Sheet available | # **BTS7120-2EPA** PROFET™+2 12V # **Table of Contents** # **Table of Contents** | 1 | Overview | 1 | |-------|------------------------------------------------------------|------| | 2 | Block Diagram and Terms | 3 | | 2.1 | Block Diagram | 3 | | 2.2 | Terms | 4 | | 3 | Pin Configuration | 5 | | 3.1 | Pin Assignment | | | 3.2 | Pin Definitions and Functions | | | | | | | 4 | General Product Characteristics | | | 4.1 | Absolute Maximum Ratings - General | | | 4.2 | Absolute Maximum Ratings - Power Stages | | | 4.2.1 | Power Stage - 120 m $\Omega$ | | | 4.3 | Functional Range | | | 4.4 | Thermal Resistance | | | 4.4.1 | PCB Setup | | | 4.4.2 | Thermal Impedance | | | 5 | Logic Pins | | | 5.1 | Input Pins (INn) | | | 5.2 | Diagnosis Pin | | | 5.3 | Electrical Characteristics Logic Pins | . 14 | | 6 | Power Supply | . 15 | | 6.1 | Operation Modes | . 15 | | 6.1.1 | Unsupplied | . 16 | | 6.1.2 | Power-up | . 16 | | 6.1.3 | Sleep mode | . 16 | | 6.1.4 | Stand-by mode | . 16 | | 6.1.5 | Active mode | . 16 | | 6.2 | Undervoltage on V <sub>S</sub> | . 16 | | 6.3 | Electrical Characteristics Power Supply | . 18 | | 6.4 | Electrical Characteristics Power Supply - Product Specific | . 18 | | 6.4.1 | BTS7120-2EPA | . 19 | | 7 | Power Stages | . 20 | | 7.1 | Output ON-State Resistance | . 20 | | 7.2 | Switching loads | . 20 | | 7.2.1 | Switching Resistive Loads | . 20 | | 7.2.2 | Switching Inductive Loads | . 21 | | 7.2.3 | Output Voltage Limitation | . 22 | | 7.3 | Advanced Switching Characteristics | . 22 | | 7.3.1 | Inverse Current behavior | . 22 | | 7.3.2 | Switching Channels in Parallel | . 24 | | 7.3.3 | Cross Current robustness with H-Bridge configuration | . 24 | | 7.4 | Electrical Characteristics Power Stages | . 25 | | 7.4.1 | Electrical Characteristics Power Stages - PROFET™ | . 25 | | 7.5 | Electrical Characteristics - Power Output Stages | . 26 | | 7.5.1 | Power Output Stage - 120 m $\Omega$ | . 26 | # **BTS7120-2EPA** PROFET™+2 12V # **Table of Contents** | 8 | Protection | 3 | |-------|-------------------------------------------------------------|----------| | 8.1 | Overtemperature Protection | 3 | | 8.2 | Overload Protection | ) | | 8.3 | Protection and Diagnosis in case of Fault | <u>)</u> | | 8.3.1 | Retry Strategy 32 | <u>)</u> | | 8.4 | Additional protections | | | 8.4.1 | Reverse Polarity Protection | 5 | | 8.4.2 | Overvoltage Protection | | | 8.5 | Protection against loss of connection | | | 8.5.1 | Loss of Battery and Loss of Load | | | 8.5.2 | Loss of Ground | | | 8.6 | Electrical Characteristics Protection | | | 8.6.1 | Electrical Characteristics Protection - PROFET™ | | | 8.7 | Electrical Characteristics Protection - Power Output Stages | | | 8.7.1 | Protection Power Output Stage - 120 m $\Omega$ | 3 | | 9 | Diagnosis | ) | | 9.1 | Overview 40 | ) | | 9.1.1 | SENSE signal truth table 41 | L | | 9.2 | Diagnosis in ON state | L | | 9.2.1 | Current Sense ( <i>k</i> <sub>ILIS</sub> ) | <u>)</u> | | 9.2.2 | Fault Current (I <sub>IS(FAULT)</sub> ) 43 | 3 | | 9.3 | Diagnosis in OFF state 44 | ļ | | 9.3.1 | Open Load current (I <sub>IS(OLOFF)</sub> ) | 5 | | 9.4 | SENSE Timings | 5 | | 9.5 | Electrical Characteristics Diagnosis | 3 | | 9.5.1 | Electrical Characteristics Diagnosis - PROFET™ | | | 9.6 | Electrical Characteristics Diagnosis - Power Output Stages | | | 9.6.1 | Diagnosis Power Output Stage - 120 m $\Omega$ | Ĺ | | 10 | Application Information 52 | <u>)</u> | | 10.1 | Application Setup | <u>)</u> | | 10.2 | External Components 53 | 3 | | 10.3 | Further Application Information 53 | 3 | | 11 | Package Outlines 55 | j | | 12 | Revision History | 7 | | | Table of Contents | ) | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2019-10-15 Published by Infineon Technologies AG 81726 Munich, Germany © 2019 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference Z8F65710360 ### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Power Switch ICs - Power Distribution category: Click to view products by Infineon manufacturer: Other Similar products are found below: TLE6232GP NCP45520IMNTWG-L FPF1018 DS1222 NCV380HMUAJAATBG TCK2065G,LF SZNCP3712ASNT3G NCP45520IMNTWG-H VND5004ATR-E ITS5215LXT AP22811BW5-7 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1640QGDV-TR KTS1641QGDV-TR NCV459MNWTBG NCP4545IMNTWG-L FPF2260ATMX SLG5NT1765V SLG5NT1757V NCP45780IMN24RTWG AP2151AMP-13 NCP45540IMNTWG-L TPS2022P FPF2495BUCX NCP45650IMNTWG NCV8412ADDR2G DK5V100R20S JW7111SSOTB#TRPBF RY2121 TPNTGD1100LT1G TPS27081ADDCR-TP FDC6331L-TP FDC6329L-TP FDC6323L TP SI3865DDV TPS2116DRLR U3213 BTS7020-2EPA BTT6100-2ERA BTS71220-4ESA RS2588CYF5 RS2580XTDE8 LP5308B6F ME1502AM5G SGM2576YN5G/TR DK5V100R15M SY6287CDEC BSP75N