

# CCM-PFC ICF3PCS02G

# **Standalone Power Factor Correction** (PFC) Controller in Continuous **Conduction Mode (CCM)**

## **Product Highlights**

- High efficiency over the whole load range
- Lowest count of external components
- Accurate and adjustable switching frequency
- Integrated digital voltage loop compensation
- Fast output dynamic response during load jump
- External synchronization
- Low peak current limitation



#### **Features**

- Continuous current operation mode PFC
- Wide input range of Vcc up to 25V
- distortion
- External current loop compensation for greater user flexibility
- Open loop protection
- Second over bulk voltage protection
- Maximum duty cycle of 95% (typical)

#### Description

The ICE3PCS02G is a 8-pins wide input range controller IC for active power factor correction converters. It is de-Enhanced dynamic response without input current signed for converters in boost topology, and requires few external components. Its power supply is recommended to be provided by an external auxiliary supply which will switch on and off the IC.



| Туре       | Package  |
|------------|----------|
| ICE3PCS02G | PG-DSO-8 |



| 1              | Pin Configuration and Functionality            | .3 |
|----------------|------------------------------------------------|----|
| 1.1            | Pin Configuration                              | .3 |
| 1.2            | Pin Functionality                              | .3 |
| 2              | Block Diagram                                  | .4 |
| 3              | Functional Description                         | .6 |
| 3.1            | General                                        |    |
| 3.2            | Power Supply                                   | .6 |
| 3.3            | Start-up                                       |    |
| 3.4            | Frequency Setting and External Synchronization |    |
| 3.4.1          | Frequency Setting                              |    |
| 3.4.2          | External Synchronization                       |    |
| 3.5            | Voltage Loop                                   |    |
| 3.5.1          | Notch Filter                                   |    |
| 3.5.2          | Voltage Loop Compensation                      |    |
| 3.6            | Average Current Control                        |    |
| 3.6.1          | Complete Current Loop                          |    |
| 3.6.2          | Current Loop Compensation                      |    |
| 3.6.3          | Pulse Width Modulation (PWM)                   |    |
| 3.7            | PWM Logic                                      |    |
| 3.8            | System Protection                              |    |
| 3.8.1          | Peak Current Limit (PCL)                       |    |
| 3.8.2          | Open Loop Protection (OLP)                     |    |
| 3.8.3          | First Over-Voltage Protection (OVP1)           |    |
| 3.8.4          | Second Over Voltage Protection (OVP2)          |    |
| 3.9            | Output Gate Driver                             |    |
| 3.10           | Protection Function                            |    |
| 4              | Electrical Characteristics                     |    |
| 4.1            | Absolute Maximum Ratings                       |    |
| 4.2            | Operating Range                                |    |
| 4.3            | Characteristics                                |    |
| 4.3.1          | Supply Section                                 |    |
| 4.3.2          | Variable Frequency Section                     |    |
| 4.3.3          | PWM Section                                    |    |
| 4.3.4          | External Synchronization                       |    |
| 4.3.5          | System Protection Section                      |    |
| 4.3.6          | Current Loop Section                           |    |
| 4.3.7<br>4.3.8 | Voltage Loop Section                           |    |
| 4.3.8<br>4.3.9 | Driver Section                                 |    |
| +.3.9          | Gale Dilve Section                             | 10 |
| 5              | Outline Dimension                              | 17 |



# Pin Configuration and Functionality

# 1 Pin Configuration and Functionality

#### 1.1 Pin Configuration

| Pin | Symbol | Function                    |
|-----|--------|-----------------------------|
| 1   | ISENSE | Current Sense Input         |
| 2   | GND    | IC Ground                   |
| 3   | ICOMP  | Current Loop Compensation   |
| 4   | FREQ   | Switching Frequency Setting |
| 5   | OVP    | Over Voltage Protection     |
| 6   | VSENSE | Bulk Voltage Sense          |
| 7   | VCC    | IC Supply Voltage           |
| 8   | GATE   | Gate Drive                  |



Figure 1 Pin Configuration (top view)

# 1.2 Pin Functionality

#### ISENSE (Current Sense Input)

The ISENSE Pin senses the voltage drop at the external sense resistor (R<sub>SHUNT</sub>). This is the input signal for the average current regulation in the current loop. It is also fed to the peak current limitation block.

During power up time, high inrush currents cause high negative voltage drop at R<sub>SHUNT</sub>, driving currents out of pin 1 which could be beyond the absolute maximum

ratings. Therefore a series resistor ( $R_{CS}$ ) of around  $50\Omega$  is recommended in order to limit this current into the IC.

#### **GND (IC Ground)**

The ground potential of the IC.

#### **ICOMP (Current Loop Compensation)**

Low pass filter and compensation of the current control loop. The capacitor which is connected at this pin integrates the output current of OTA6 and averages the current sense signal.

#### FREQ (Frequency Setting)

This pin allows the setting of the operating switching frequency by connecting a resistor to ground. The frequency range is from 21kHz to 100kHz.

#### OVP

A resistive voltage divider from bulk voltage to GND can set the over voltage protection threshold. This additional OVP is able to ensure system safety operation.

#### **VSENSE**

VSENSE is connected via a resistive divider to the bulk voltage. The voltage of VSENSE relative to GND represents the output voltage. The bulk voltage is monitored for voltage regulation, over voltage protection and open loop protection.

#### VCC

VCC provides the power supply of the ground related to IC section.

#### GATE

GATE is the output for driving the PFC MOSFET.Its gate drive voltage is clamped at 15V (typically).



## **Block Diagram**

# 2 Block Diagram

A functional block diagram is given in Figure 2. Note that the figure only shows the brief functional block and does not represent the implementation of the IC.



Figure 2 Block Diagram



# **Block Diagram**

# Table 1 Bill Of Material

| Component           | Parameters    |
|---------------------|---------------|
| Rectifier Bridge    | GBU8J         |
| C <sub>E</sub>      | 100nF/X2/275V |
| L <sub>Boost</sub>  | 750uH         |
| $Q_B$               | IPP60R199CP   |
| D <sub>BYP</sub>    | MUR360        |
| $D_B$               | IDT04S60C     |
| C <sub>B</sub>      | 220µF/450V    |
| R <sub>shunt</sub>  | 60mΩ          |
| C <sub>isense</sub> | 1nF           |
| R <sub>CS</sub>     | 50Ω           |
| R <sub>GATE</sub>   | 3.3Ω          |
| R <sub>FREQ</sub>   | 67kΩ          |
| C <sub>ICOMP</sub>  | 4.7nF/25V     |
| R <sub>BVS12</sub>  | 1.5ΜΩ         |
| R <sub>BVS3</sub>   | 18.85kΩ       |
| R <sub>BVS45</sub>  | 2ΜΩ           |
| R <sub>BVS6</sub>   | 23kΩ          |



# 3 Functional Description

#### 3.1 General

The ICE3PCS02G is a 8-pins control IC for power factor correction converters. It is suitable for wide range line input applications from 85 to 265 VAC with overall efficiency above 90%. The IC supports converters in boost topology and it operates in continuous conduction mode (CCM) with average current control. The IC operates with a cascaded control; the inner current loop and the outer voltage loop. The inner current loop of the IC controls the sinusoidal profile for the average input current. It uses the dependency of the PWM duty cycle on the line input voltage to determine the corresponding input current. This means the average input current follows the input voltage as long as the device operates in CCM. Under light load condition, depending on the choke inductance, the system may enter into discontinuous conduction mode (DCM) resulting in a higher harmonics but still meeting the Class D requirement of IEC 1000-3-2.

The outer voltage loop controls the output bulk voltage, integrated digitally within the IC. Depending on the load condition, internal PI compensation output is converted to an appropriate DC voltage which controls the amplitude of the average input current.

The IC is equipped with various protection features to ensure safe operating condition for both the system and device.

#### 3.2 Power Supply

An internal under voltage lockout (UVLO) block monitors the VCC power supply. As soon as it exceeds 12.0V and voltage at pin 6 (VSENSE) >0.5V, the IC begins operating its gate drive and performs its startup as shown in Figure 3.

If VCC drops below 11V, the IC is off. The IC will then be consuming typically 1.4mA, whereas consuming 6.4mA during normal operation

The IC can be turned off and forced into standby mode by pulling down the voltage at pin 6 (VSENSE) below 0.5V.



Figure 3 State of Operation respect to VCC

#### 3.3 Start-up

During power up when the Vout is less than 95% of the rated level, internal voltage loop output increases from initial voltage under the soft-start control. This results in a controlled linear increase of the input current from 0A thus reducing the stress in the external components.

Once Vout has reached 95% of the rated level, the softstart control is released to achieve good regulation and dynamic response in normal operation.

# 3.4 Frequency Setting and External Synchronization

The IC can provide external switching frequency setting by an external resistor  $R_{\rm FREQ}$  and the online synchronization by external pulse signal at FREQ pin.

#### 3.4.1 Frequency Setting

The switching frequency of the PFC converter can be set with an external resistor  $R_{\rm FREQ}$  at FREQ pin as shown Figure 2. The pin voltage at  $V_{\rm FREQ}$  is typical 1V. The corresponding capacitor for the oscillator is integrated in the device and the  $R_{\rm FREQ}$ /frequency is given in Figure 4. The recommended operating frequency range is from 21kHz to 100kHz. As an example, a  $R_{\rm FREQ}$  of 67k $\Omega$  at pin FREQ will set a switching frequency  $F_{\rm SW}$  of 65kHz typically.



# 

Figure 4 Frequency Versus R<sub>FRFO</sub>

#### 3.4.2 External Synchronization

The switching frequency can be synchronized to the external pulse signal after 6 external pulses delay once the voltage at the FREQ pin is higher than 2.5V. The synchronization means two points. Firstly, the PFC switching frequency is tracking the external pulse signal frequency. Secondly, the falling edge of the PFC signal is triggered by the rising edge of the external pulse signal. Figure 5 shows the blocks of frequency setting and synchronization. The external R<sub>SYN</sub> combined with R<sub>ERFO</sub> and the external diode D<sub>SYN</sub> can ensure pin voltage to be kept between 1.0V (clamped externally) and 5V (maximum pin voltage). If the external pulse signal has disappeared longer than 108µs (typical) the switching frequency will be synchronized to internal clock set by the external resistor R<sub>EREO</sub>.



Figure 5 Frequency Setting and Synchronization

#### Functional Description

## 3.5 Voltage Loop

The voltage loop is the outer loop of the cascaded control scheme which controls the PFC output bus voltage  $V_{\text{OUT}}$ . This loop is closed by the feedback sensing voltage at VSENSE which is a resistive divider tapping from  $V_{\text{OUT}}$ . The pin VSENSE is the input of sigma-delta ADC which has an internal reference of 2.5V and sampling rate of 3.55kHz (typical). The voltage loop compensation is integrated digitally for better dynamic response and saving design effort. Figure 6 shows the important blocks of this voltage loop.



Figure 6 Voltage Loop

#### 3.5.1 Notch Filter

In the PFC converter, an averaged current through the output diode of rectified sine waveform charges the output capacitor and results in a ripple voltage at the output capacitor with a frequency two times of the line frequency. In this digital PFC, a notch filter is used to remove the ripple of the sensed output voltage while keeping the rest of the signal almost uninfluenced. In this way, an accurate and fast output voltage regulation without influence of the output voltage ripple is achieved.

#### 3.5.2 Voltage Loop Compensation

The Proportion-Integration (PI) compensation of the voltage loop is integrated digitally inside the IC. The digital data out of the PI compensator is converted to analog voltage for current loop control.



The nonlinear gain block controls the amplitude of the regulated inductor current. The input of this block is the output voltage of integrated PI compensator. This block has been designed to reduce the voltage loop dependency on the input voltage in order to support the wide input voltage range (85VAC-265VAC). Figure 7 gives the relative output power transfer curve versus the digital word from the integrated PI compensator. The output power at the input voltage of 85VAC and maximum digital word of 256 from PI compensator is set as the normative power and the power curves at different input voltage present the relative power to the normative one.



Figure 7 Power Transfer Curve

### 3.6 Average Current Control

The choke current is sensed through the voltage across the shunt resistor and averaged by the ICOMP pin capacitor so that the IC can control the choke current to track the instant variation of the input voltage.

#### 3.6.1 Complete Current Loop

The complete system current loop is shown in Figure 8. It consists of the current loop block which averages the voltage at ISENSE pin resulted from the inductor current flowing across  $R_{\rm shunt}.$  The averaged waveform is compared with an internal ramp in the ramp generator and PWM block. Once the ramp crosses the average waveform, the comparator C10 turns on the driver stage through the PWM logic block. The Nonlinear Gain block defines the amplitude of the inductor current. The following sections describe the functionality of each individual blocks.



Figure 8 Complete System Current Loop

#### 3.6.2 Current Loop Compensation

The compensation of the current loop is implemented at the ICOMP pin. This is OTA6 output and a capacitor  $C_{\rm ICOMP}$  has to be installed at this node to ground (see Figure 8). Under normal mode of the operation, this pin gives a voltage which is proportional to the averaged inductor current. This pin is internally shorted to 5V in the event of standby mode.

#### 3.6.3 Pulse Width Modulation (PWM)

The IC employs an average current control scheme in continuous mode (CCM) to achieve the power factor correction. Assuming the loop voltage is working and output voltage is kept constant, the off duty cycle  $D_{\mathsf{OFF}}$  for a CCM PFC system is given as:

$$\mathsf{D}_{\mathsf{OFF}} \text{=} \mathsf{V}_{\mathsf{IN}} / \mathsf{V}_{\mathsf{OUT}}$$

From the above equation,  $D_{OFF}$  is proportional to  $V_{IN}$ . The objective of the current loop is to regulate the average inductor current such that it is proportional to the off duty cycle  $D_{OFF}$ , and thus to the input voltage  $V_{IN}$ . Figure 9 shows the scheme to achieve the objective.



# immediately and maintained in off state for the current



Figure 9 Average Current Control in CCM

The PWM is performed by the intersection of a ramp signal with the averaged inductor current at pin 3 (ICOMP). The PWM cycles starts with the Gate turn of or a duration of  $T_{\rm OFFMIN}$  (600ns typ.) and the ramp is kept discharged. The ramp is allowed to rise after the  $T_{\rm OFFMIN}$  expires. The off time of the boost transistor ends at the intersection of the ramp signal and the averaged current waveform. This results in the proportional relationship between the average current and the off duty cycle  $D_{\rm OFF}$ .

Figure 10 shows the timing diagrams of the  $\rm T_{\rm OFFMIN}$  and the gate waveforms.



Figure 10 Ramp and PWM waveforms

# 3.7 PWM Logic

The PWM logic block prioritizes the control input signal and generates the final logic signal to turn on the driver stage. The speed of the logic gates in this block, together with the width of the reset pulse  $T_{\text{OFFMIN}}$ , are designed to meet a maximum duty cycle  $D_{\text{MAX}}$  of 95% at the GATE output under 65kHz of operation.

In case of high input currents which results in Peak Current Limitation, the GATE will be turned off

PWM cycle. The signal T<sub>OFFMIN</sub> resets (highest priority, overriding other input signals) both the current limit latch and the PWM on latch as illustrated in Figure 11.



Figure 11 PWM LOGIC

#### 3.8 System Protection

The IC provides numerous protection features in order to ensure the PFC system in safe operation.

#### 3.8.1 Peak Current Limit (PCL)

The IC provides a cycle by cycle peak current limitation (PCL). It is active when the voltage at pin 1 (ISENSE) reaches -0.4V. This voltage is amplified by a factor of -2.5 and connected to comparator with a reference voltage of 1.0V as shown in Figure 12. A deglitcher with 200ns after the comparator improves noise immunity to the activation of this protection.



Figure 12 Peak Current Limit (PCL)

#### 3.8.2 Open Loop Protection (OLP)

Whenever VSENSE voltage falls below 0.5V, or equivalently  $V_{\rm OUT}$  falls below 20% of its rated value, it indicates an open loop condition (i.e. VSENSE pin not connected) or an insufficient input voltage  $V_{\rm IN}$  for normal operation. It is implemented using comparator



C2a with a threshold of 0.5V as shown in the IC block diagram in Figure 6.

#### 3.8.3 First Over-Voltage Protection (OVP1)

Whenever V<sub>OUT</sub> exceeds the rated value by 8%, the over-voltage protection OVP1 is active as shown in Figure 6. This is implemented by sensing the voltage at VSENSE pin with respect to a reference voltage of 2.7V. A VSENSE voltage higher than 2.7V will immediately turn off the gate, thereby preventing damage to bus capacitor. After bulk voltage falls below the rated value, gate drive resumes switching again.

#### 3.8.4 Second Over Voltage Protection (OVP2)

The second OVP is provided in case that the first one fails due to the aging or incorrect resistors connected to the VSENSE pin. This is implemented by sensing the voltage at pin OVP with respect to a reference voltage of 2.5V. When voltage at OVP pin is higher than 2.5V, the IC will immediately turn off the gate, thereby preventing damage to bus capacitor.

When the bulk voltage drops out of the hysteresis the IC will begin auto soft-start.

In normal operation the trigger level of second OVP should be designed higher than the first OVP. However in the condition of mains transient overshoot the bulk voltage may be pulled up to the peak value of mains that is higher than the threshold of OVP1 and OVP2. In this case the OVP1 and OVP2 are triggered in the same time the IC will shut down the gate drive until bulk voltage falls out of the two protection hysteresis, then resume the gate drive again.

#### 3.9 Output Gate Driver

The output gate driver is a fast totem pole gate drive. It has an in-built cross conduction currents protection and a Zener diode Z1 (see Figure 13) to protect the external transistor switch against undesirable over voltages. The maximum voltage at pin 8 (GATE) is typically clamped at 15V.

The output is active HIGH and at VCC voltages below the under voltage lockout threshold  $V_{\text{CCUVLO}}$ , the gate drive is internally pull low to maintain the off state.



Figure 13 Gate Driver



# 3.10 Protection Function

| Description of Fault                                                            | Fault-Type                         | Min. Duration of Effect | Consequence                                                                   |
|---------------------------------------------------------------------------------|------------------------------------|-------------------------|-------------------------------------------------------------------------------|
| Voltage at Pin ISENSE < -400mV                                                  | PCL                                | 200 ns                  | Gate Driver is turned off immediately during current switching cycle          |
| Voltage at Pin VSENSE < 0.5V                                                    | OLP                                | 1 μs                    | Power down. Soft-restart after VSENSE voltage > 0.5V                          |
| Voltage at Pin VSENSE > 108% of rated level                                     | OVP1                               | 12 μs                   | Gate Driver is turned off until VSENSE voltage < 2.5V.                        |
| Voltage at Pin OVP > 2.5V and<br>Voltage at Pin VSENSE ><br>108% of rated level | OVP1 and<br>OVP2                   | 12 μs                   | Gate Driver is turned off until bulk voltage drops out of both OVP hysteresis |
| Voltage at Pin OVP > 2.5V                                                       | OVP2<br>(auto-<br>restart<br>mode) | 12 μs                   | Gate Driver is turned off. Soft-restart after OVP voltage < 2.3V              |



## 4 Electrical Characteristics

All voltages are measured with respect to ground (pin 2). The voltage levels are valid if other ratings are not violated.

# 4.1 Absolute Maximum Ratings

Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 7 (VCC) is discharged before assembling the application circuit.

| Parameter             | Symbol              | Values |      |      | Unit | Note / Test Condition                |
|-----------------------|---------------------|--------|------|------|------|--------------------------------------|
|                       |                     | Min.   | Тур. | Max. |      |                                      |
| VCC Supply Voltage    | V <sub>VCC</sub>    | -0.3   |      | 26   | V    |                                      |
| GATE Voltage          | $V_{GATE}$          | -0.3   |      | 17   | V    | Clamped at 15V if driven internally. |
| ISENSE Voltage        | V <sub>ISENSE</sub> | -20    |      | 5.3  | V    | 1)                                   |
| ISENSE Current        | I <sub>ISENSE</sub> | -1     |      | 1    | mA   |                                      |
| VSENSE Voltage        | V <sub>VSENSE</sub> | -0.3   |      | 5.3  | V    |                                      |
| VSENSE Current        | I <sub>VSENSE</sub> | -1     |      | 1    | mA   |                                      |
| ICOMP Voltage         | $V_{ICOMP}$         | -0.3   |      | 5.3  | V    |                                      |
| FREQ Voltage          | $V_{FREQ}$          | -0.3   |      | 5.3  | V    |                                      |
| OVP Voltage           | V <sub>OVP</sub>    | -0.3   |      | 5.3  | V    |                                      |
| Junction Temperature  | TJ                  | -40    |      | 150  | °C   |                                      |
| Storage Temperature   | T <sub>A,STO</sub>  | -55    |      | 150  | °C   |                                      |
| Thermal Resistance    | R <sub>THJA</sub>   |        |      | 185  | K/W  | Junction to Air                      |
| Soldering Temperature | T <sub>SLD</sub>    |        |      | 260  | °C   | Wave Soldering <sup>2)</sup>         |
| ESD Capability        | V <sub>ESD</sub>    |        |      | 2    | kV   | Human Body Model <sup>3)</sup>       |

<sup>1)</sup> Absolute ISENSE current should not be exceeded

Version 3.0 12 03 April 2017

<sup>2)</sup> According to JESD22A111

According to EIA/JESD22-A114-B (discharging an 100 pF capacitor through an 1.5kΩ series resistor)



# 4.2 Operating Range

Note: Within the operating range the IC operates as described in the functional description.

| Parameter                 | Symbol           | Values        |      |      | Unit | Note / Test Condition |
|---------------------------|------------------|---------------|------|------|------|-----------------------|
|                           |                  | Min.          | Тур. | Max. |      |                       |
| VCC Supply Voltage @ 25°C | V <sub>vcc</sub> | $V_{VCC,OFF}$ |      | 25   | V    | T <sub>J</sub> =25°C  |
| Junction Temperature      | TJ               | -25           |      | 125  | °C   |                       |
| PFC switching frequency   | F <sub>PFC</sub> | 21            |      | 100  | kHz  |                       |

#### 4.3 Characteristics

Note: The electrical Characteristics involve the spread of values given within the specified supply voltage and junction temperature range T<sub>J</sub> from -25 °C to 125 °C. Typical values represent the median values, which are related to 25 °C. If not otherwise stated, a supply voltage of V<sub>VCC</sub> = 18V, a typical switching frequency of f<sub>req</sub>=65kHz are assumed and the IC operates in active mode. Furthermore, all voltages are referring to GND if not otherwise mentioned.

#### 4.3.1 Supply Section

| Parameter                                         | Symbol                | Symbol Limit Values |      |      |    | Note/Test Condition                                   |  |
|---------------------------------------------------|-----------------------|---------------------|------|------|----|-------------------------------------------------------|--|
|                                                   |                       | Min.                | Тур. | Max. |    |                                                       |  |
| VCC Turn-On Threshold                             | V <sub>CCon</sub>     | 11.5                | 12   | 12.9 | V  |                                                       |  |
| VCC Turn-Off Threshold/<br>Under Voltage Lock Out | V <sub>CCUVLO</sub>   | 10.5                | 11.0 | 11.9 | V  |                                                       |  |
| VCC Turn-On/Off Hysteresis                        | V <sub>CChy</sub>     | 0.7                 | 1    | 1.45 | ٧  |                                                       |  |
| Start Up Current<br>Before V <sub>CCon</sub>      | I <sub>CCstart1</sub> | -                   | 380  | 680  | μА | V <sub>CCon</sub> -1.2V                               |  |
| Start Up Current<br>Before V <sub>CCon</sub>      | I <sub>CCstart2</sub> | -                   | 1.4  | 2.4  | mA | V <sub>CCon</sub> -0.2V                               |  |
| Operating Current with active GATE                | $I_{\text{CCHG}}$     | -                   | 6.4  | 8.5  | mA | C <sub>L</sub> = 1nF                                  |  |
| Operating Current during Standby                  | $I_{CCStdby}$         | -                   | 3.5  | 4.7  | mA | V <sub>VSENSE</sub> = 0.4V<br>V <sub>ICOMP</sub> = 4V |  |

Version 3.0 13 03 April 2017



#### 4.3.2 Variable Frequency Section

| Parameter                     | Symbol               | Limit Values |      | Unit | Test Condition |                                               |
|-------------------------------|----------------------|--------------|------|------|----------------|-----------------------------------------------|
|                               |                      | Min.         | Тур. | Max. |                |                                               |
| Switching Frequency (Typical) | $F_{\mathit{SWnom}}$ | 62.5         | 65   | 67.5 | kHz            | R5 = 67kΩ                                     |
| Switching Frequency (Min.)    | $F_{\mathrm{SWmin}}$ | -            | 21   | -    | kHz            | R5 = 212kΩ                                    |
| Switching Frequency (Max.)    | $F_{\sf SWmax}$      | -            | 100  | -    | kHz            | R5 = 43kΩ                                     |
| Voltage at FREQ pin           | $V_{FREQ}$           | -            | 1    | -    | V              |                                               |
| Max. Duty Cycle               | Dmax                 | 93           | 95   | 98.5 | %              | $f_{SW} = f_{SWnom} \ (R_{FREQ} = 67k\Omega)$ |

#### 4.3.3 PWM Section

| Parameter       | Symbol           | Limit Values |      |      | Unit | Test Condition                                                   |
|-----------------|------------------|--------------|------|------|------|------------------------------------------------------------------|
|                 |                  | Min.         | Тур. | Max. |      |                                                                  |
| Min. Duty Cycle | D <sub>MIN</sub> |              |      | 0    | %    | V <sub>VSENSE</sub> = 2.5V<br>V <sub>ICOMP</sub> = 4.3V          |
| Min. Off Time   | $T_{OFFMIN}$     | 310          | 600  | 920  | ns   | $V_{VSENSE}$ = 2.5V<br>$V_{ISENSE}$ = 0V<br>(R5 = 67k $\Omega$ ) |

#### 4.3.4 External Synchronization

| Parameter                                                                              | Symbol                             | Values |      | Unit | Note / Test Condition |                         |
|----------------------------------------------------------------------------------------|------------------------------------|--------|------|------|-----------------------|-------------------------|
|                                                                                        |                                    | Min.   | Тур. | Max. |                       |                         |
| Detection threshold of external clock                                                  | V <sub>thr_EXT</sub>               |        | 2.5  |      | V                     |                         |
| Synchronization range                                                                  | f <sub>EXT_range</sub>             | 50     |      | 100  | kHz                   |                         |
| Synchronization frequency ratio                                                        | f <sub>EXT</sub> :f <sub>PFC</sub> |        | 1:1  |      |                       |                         |
| propagation delay from rising edge of external clock to falling edge of PFC gate drive | T <sub>EXT2GATE</sub>              |        |      | 500  | ns                    | f <sub>EXT</sub> =65kHz |
| Allowable external duty on time                                                        | T <sub>D_on</sub>                  | 10     |      | 70   | %                     |                         |



#### 4.3.5 System Protection Section

| Parameter                                            | Symbol                 |      | Values |      | Unit | Note / Test Condition       |
|------------------------------------------------------|------------------------|------|--------|------|------|-----------------------------|
|                                                      |                        | Min. | Тур.   | Max. |      |                             |
| Over Voltage Protection (OVP1) Low to High           | V <sub>OVP1_L2H</sub>  | 2.65 | 2.7    | 2.77 | V    | 108%V <sub>BULKRated</sub>  |
| Over Voltage Protection (OVP1) High to Low           | V <sub>OVP1_H2L</sub>  | 2.45 | 2.5    | 2.55 | V    |                             |
| Over Voltage Protection (OVP1)<br>Hysteresis         | V <sub>OVP1_HYS</sub>  | 150  | 200    | 270  | mV   |                             |
| Blanking time for OVP1                               | T <sub>OVP1</sub>      |      | 12     |      | μS   |                             |
| Over Voltage Protection (OVP2) Low to High           | V <sub>OVP2_L2H</sub>  | 2.45 | 2.5    | 2.55 | V    |                             |
| Over Voltage Protection (OVP2) High to Low           | I <sub>OVP2_H2L</sub>  | 2.25 | 2.3    | 2.35 | V    |                             |
| Blanking time for OVP2                               | T <sub>OVP2</sub>      |      | 12     |      | μS   |                             |
| OVP2 mode detection threshold                        | V <sub>OVP2_mode</sub> |      | 0.5    |      | V    | comparator at VBTHL pin     |
| Current source for OVP2 mode detection <sup>1)</sup> | I <sub>OVP2_mode</sub> | 4    | 5      | 6    | μА   | current source at VBTHL pin |
| Peak Current Limitation (PCL) ISENSE Threshold       | V <sub>PCL</sub>       | -365 | -400   | -435 | mV   |                             |
| Blanking time for PCL turn_on                        | T <sub>PCLon</sub>     |      | 200    |      | ns   |                             |

<sup>1)</sup> The parameter is not subject to production test - verified by design/characterization

#### 4.3.6 Current Loop Section

| Parameter                              | Symbol              | Values |      |      | Unit | Note / Test Condition      |
|----------------------------------------|---------------------|--------|------|------|------|----------------------------|
|                                        |                     | Min.   | Тур. | Max. |      |                            |
| OTA6 Transconductance Gain             | Gm <sub>OTA6</sub>  | 3.5    | 5.0  | 6.35 | mS   | At Temp = 25°C             |
| OTA6 Output Linear Range <sup>1)</sup> | I <sub>OTA6</sub>   |        | ± 50 |      | μА   |                            |
| ICOMP Voltage during OLP               | V <sub>ICOMPF</sub> | 4.8    | 5.0  | 5.2  | V    | V <sub>VSENSE</sub> = 0.4V |

The parameter is not subject to production test - verified by design/characterization

#### 4.3.7 Voltage Loop Section

| Parameter                                   | Symbol              | Values |      |      | Unit | Note / Test Condition      |
|---------------------------------------------|---------------------|--------|------|------|------|----------------------------|
|                                             |                     | Min.   | Тур. | Max. |      |                            |
| Trimmed Reference Voltage                   | $V_{VSREF}$         | 2.47   | 2.5  | 2.53 | V    | ±1.2%                      |
| Open Loop Protection (OLP) VSENSE Threshold | V <sub>VS_OLP</sub> | 0.45   | 0.5  | 0.55 | ٧    |                            |
| VSENSE Input Bias Current                   | I <sub>VSENSE</sub> | -1     | -    | 1    | μΑ   | V <sub>VSENSE</sub> = 2.5V |



#### 4.3.8 Driver Section

| Parameter         | Symbol             | Values |      |      | Unit | Note / Test Condition                                             |
|-------------------|--------------------|--------|------|------|------|-------------------------------------------------------------------|
|                   |                    | Min.   | Тур. | Max. |      |                                                                   |
| GATE Low Voltage  | V <sub>GATEL</sub> | -      | -    | 1.2  | V    | V <sub>CC</sub> =10V<br>I <sub>GATE</sub> = 5 mA                  |
|                   |                    | -      | 0.4  | -    | V    | I <sub>GATE</sub> = 0 A                                           |
|                   |                    | -      | -    | 1.4  | V    | I <sub>GATE</sub> = 20 mA                                         |
|                   |                    | -0.2   | 8.0  | -    | V    | I <sub>GATE</sub> = -20 mA                                        |
| GATE High Voltage | $V_{GATEH}$        | -      | 15   | -    | V    | V <sub>CC</sub> = 25V<br>C <sub>L</sub> = 1nF                     |
|                   |                    | -      | 12.4 | -    | V    | V <sub>CC</sub> = 15V<br>C <sub>L</sub> = 1nF                     |
|                   |                    | 8.0    | -    | -    | V    | $V_{\rm CC} = V_{\rm VCCoff} + 0.2V$<br>$C_{\rm L} = 1 \text{nF}$ |

#### 4.3.9 Gate Drive Section

| Parameter      | eter Symbol Values |      |      |      | Unit | Note / Test Condition                                                           |
|----------------|--------------------|------|------|------|------|---------------------------------------------------------------------------------|
|                |                    | Min. | Тур. | Max. |      |                                                                                 |
| GATE Rise Time | t <sub>r</sub>     | -    | 30   | -    | ns   | $V_{\text{Gate}} = 20\% - 80\%$<br>$V_{\text{GATEH}} C_{\text{L}} = 1\text{nF}$ |
| GATE Fall Time | t <sub>f</sub>     | -    | 25   | -    | ns   | $V_{\text{Gate}} = 80\% - 20\%$<br>$V_{\text{GATEH}} C_{\text{L}} = 1\text{nF}$ |



#### **Outline Dimension**

# 5 Outline Dimension

#### **PG-DSO-8 Outline Dimension**



<sup>1)</sup> Does not include plastic or metal protrusion of 0.15 max. per side

## Notes:

- 1. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.
- 2. Dimensions in mm.

Version 3.0 17 03 April 2017

#### CCM-PFC

| Revision History: | Datasheet |
|-------------------|-----------|
|-------------------|-----------|

| Page 3/6/13/<br>14 | Maximum switching frequency was changed to 100kHz       |
|--------------------|---------------------------------------------------------|
| Figure 4           | Maximum switching frequency was changed to 100kHz       |
| Page 14            | Maximum synchronization frequency was changed to 100kHz |
|                    |                                                         |

Edition 2017-04-03
Published by
Infineon Technologies AG
81726 Munich, Germany
© Infineon Technologies AG 05/05/10.
All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Factor Correction - PFC category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

L6564TD FAN7930MX L4984D NCP1612A1DR2G NCP1618ADR2G TDA4863GXUMA2 ICE2PCS06GXUMA1 PFS7624C-TL
TDA48632GXUMA2 UCC29910APWR UCC2818AQDRQ1 TDA4862GGEGXUMA2 L6561D013TR L6566B ICE3PCS03G
LT1249CN8#PBF NCP1616A1DR2G LT1248IN#PBF LT1509CN#PBF BR6000-R12 ICE3PCS02GXUMA1 DCRL5 B44066R6012E230
ICE2PCS01GXUMA1 ADP1048ARQZ-R7 LT1249IS8#PBF LT1249CS8#PBF FAN4801SMY AL6562AS-13 ICE1PCS01G
NCP1652DR2G ICE2PCS05GXUMA1 ICE2PCS01G ICE2PCS06G ICE3PCS01G TDA4863 TDA4863-2 TDA4863-2G
XDPL8210XUMA1 AP1682EMTR-G1 ISL6731BFBZ L6563A L6563TR NCP1615A1DR2G NCP1605DR2G LT1509CSW#PBF
IRS2505LTRPBF TEA1761T/N2/DG,118 TEA1791T/N1,118 NCP1653DR2G