## HIGH VOLTAGE SYNCHRONOUS PWM BUCK CONTROLLER

## Features

- High Voltage Operating up to 100 V
- Programmable Switching Frequency up to 400 kHz
- 1A Output Drive Capability
- Precision Reference Voltage (1.25V)
- Programmable Soft-Start
- Programmable Over Current Protection
- Hiccup Current Limit Using MOSFET $\mathrm{R}_{\mathrm{DS}(o n)}$ sensing
- External Frequency Synchronization
- 14-pin SOIC Package


## Applications

- 48 V non-isolated DC to DC Converter
- Embedded Telecom Systems
- Networking and Computing Voltage Regulator
- Distributed Point of Load Power Architectures
- General high voltage DC/DC Converters


## Description

The IR3651 is a high voltage PWM controller designed for high performance synchronous Buck DC/DC applications. The IR3651 drives a pair of external N-MOSFETs using a programmable switching frequency up to 400 kHz allows flexibility to tune the operation of the IC to meet system level requirements, and synchronization allows the simplification of system level filter design. The output voltage can be precisely regulated using the internal 1.25 V reference voltage for low voltage applications. Protection such as under voltage lockout and hiccup current limit are provided to give required system level security in the event of fault conditions.


Typical application Circuit

| ORDERING INFORMATION |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|l\|} \hline \text { PKG } \\ \text { DESIG } \\ \hline \end{array}$ | PACKAGE DESCRIPTION | PIN COUNT | PARTS PER TUBE | PARTS PER REEL | T\&R ORIANTAION |
| S | IR3651SPBF | 14 | 55 | ------- |  |
| S | IR3651STRPBF | 14 | -------- | 2500 | Fig A |

## ABSOLUTE MAXIMUM RATINGS

(Voltages referenced to GND)

- Vcc, DRVcc Supply Voltage .................................... -0.3V to 20 V
- Vs Supply Voltage ............................................ -0.3 V to 150 V
- Vb Supply Voltage ............................................ -0.3V to Vs+20V
- OCset ............................................................ 10mA
- Storage Temperature Range ................................... $-65^{\circ} \mathrm{C}$ To $150^{\circ} \mathrm{C}$
- Operating Junction Temperature Range ................... $-40^{\circ} \mathrm{C}$ To $150^{\circ} \mathrm{C}$
- ESD Classification

JEDEC, JESD22-A114 (1K)

- Moisture Sensitivity Level

JEDEC Level 2 @ $260^{\circ} \mathrm{C}$
CAUTION: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.

## Package Information

14-Pin SOIC NB (S)


$$
\begin{aligned}
& \Theta_{J A}=88.2^{\circ} \mathrm{C} / W \\
& \Theta_{J C}=37^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$



Fig. 1: Simplified block diagram of the IR3651

## Pin Description

| Pin |  | Name |
| :---: | :---: | :--- |
| 1 | Fb | Inverting input to the error amplifier. This pin is connected directly to the <br> output of the regulator via resistor divider to set the output voltage and <br> provide feedback to the error amplifier. |
| 2 | Comp | Output of error amplifier. An external resistor and capacitor network is <br> typically connected from this pin to ground to provide loop compensation. |
| 3 | SS/SD | Soft start / shutdown. This pin provides user programmable soft-start <br> function. Connect an external capacitor from this pin to ground to set the <br> start up time of the output voltage. The converter can be shutdown by <br> pulling this pin below 0.3V. |
| 4 | SYNC | The internal oscillator can be synchronized to an external clock via this <br> pin. |
| 5 | PGnd | Power Ground. This pin serves as a separate ground for the MOSFET <br> driver and should be connected to the system's power ground plane. |
| 6 | LDrv | Output driver for low side MOSFET. <br> 7 <br> DRVccThis pin provides biasing for the internal low side driver. A minimum of <br> 0.1uF, high frequency capacitor must be connected from this pin to power <br> ground. |
| 8 | Vb | This pin powers the high side driver and must be connected to a voltage <br> higher than bus voltage. A minimum of 0.1uF, high frequency capacitor <br> must be connected from this pin to switch node. |
| 9 | HDrv | Output driver for high side MOSFET |
| 10 | Vs | Switch node. Connect this pin to the source of the upper MOSFET and <br> the drain of the lower MOSFET. This pin is return path for the upper gate <br> driver. |
| 11 | Vcc | This pin provides power for the internal blocks of the IC. A minimum of <br> $0.1 u F, ~ h i g h ~ f r e q u e n c y ~ c a p a c i t o r ~ m u s t ~ b e ~ c o n n e c t e d ~ f r o m ~ t h i s ~ p i n ~ t o ~$ |
| ground. |  |  |

Recommended Operating Conditions

| Symbol | Definition | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {bus }}$ | Converting Voltage | 12 | 100 | V |
| $\mathrm{~V}_{\mathrm{cc}}$ | Supply Voltage | 4.5 | 13.2 | V |
| $\mathrm{DRV}_{\mathrm{cc}}$ | Supply Voltage | 10 | 16 | V |
| $\mathrm{~V}_{\mathrm{b}}$ to $\mathrm{V}_{\mathrm{s}}$ | Supply Voltage | 10 | 16 | V |
| $\mathrm{~F}_{\mathrm{s}}$ | Operating Frequency | 100 | 400 | kHz |
| $\mathrm{T}_{\mathrm{j}}$ | Junction Temperature | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Specifications

Unless otherwise specified, these specifications apply over $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$; $\mathrm{DRV}_{\mathrm{cc}}=\mathrm{Vb}=12 \mathrm{~V}, 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<125^{\circ} \mathrm{C}$

| Parameter | SYM | Test Condition | Min | TYP | MAX | Unit s |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage |  |  |  |  |  |  |
| Feedback Voltage | $V_{\text {FB }}$ |  |  | 1.25 |  | V |
| Accuracy |  | $0^{\circ} \mathrm{C}<\mathrm{Tj}<125^{\circ} \mathrm{C}$ | -1.5 |  | +1.5 | \% |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{Tj}<125^{\circ} \mathrm{C}$, Note 1 | -3 |  | +1.5 | \% |
| Fb Voltage Line Regulation | LREG | $5 \mathrm{~V}<\mathrm{Vcc}<12 \mathrm{~V}$ |  |  | 2.0 | mV |
| Supply Current |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{Cc}}$ Supply Current (Stat) | $\mathrm{I}_{\mathrm{CC} \text { (Static) }}$ | SS=0V, No Switching |  | 6 | 7 | mA |
| $\mathrm{V}_{\text {cc }}$ Supply Current (Dyn) | $\mathrm{I}_{\text {CC(Dynamic) }}$ | $\mathrm{F}_{\mathrm{s}}=200 \mathrm{kHz}, \mathrm{C}_{\text {LOAD }}=1.5 \mathrm{nF}$ |  | 6 | 7 | mA |
| $\mathrm{DRV}_{\text {cc }}$ Supply Current (Stat) | $\mathrm{I}_{\text {(Static) }}$ | SS=0V, No Switching |  | 0.3 | 0.5 | mA |
| $\mathrm{DRV}_{\text {cc }}$ Supply Current (Dyn) | $\mathrm{I}_{\text {(Dynamic) }}$ | $\mathrm{F}_{\mathrm{s}}=200 \mathrm{kHz}, \mathrm{C}_{\text {LOAD }}=1.5 \mathrm{nF}$ |  | 4 | 5 | mA |
| Vb Supply Current (Stat) | $\mathrm{l}_{\mathrm{b} \text { (Static) }}$ | SS=0V, No Switching |  | 0.3 | 0.5 | mA |
| Vb Supply Current (Dyn) | $\mathrm{l}_{\text {b(Dynamic) }}$ | $\mathrm{F}_{\mathrm{s}}=200 \mathrm{kHz}, \mathrm{C}_{\text {LOAD }}=1.5 \mathrm{nF}$ |  | 4.5 | 5.5 | mA |
| Under Voltage Lockout |  |  |  |  |  |  |
| $\mathrm{V}_{\text {cc }}$-Start-Threshold | $\mathrm{V}_{\text {cc_ }}$ UVLO(R) | Supply ramping up | 4.0 | 4.17 | 4.35 | V |
| $\mathrm{V}_{\text {cc }}$-Stop-Threshold | Vcc_UVLO(F) | Supply ramping down | 3.75 |  | 4.1 | V |
| $\mathrm{V}_{\text {cc }}$-Hysteresis |  | Supply ramping up and down | 0.15 | 0.25 | 0.3 | V |
| DRV ${ }_{\text {cc }}$-Start-Threshold | DR ${ }_{\text {cc__ }}$ UVLO(R) | Supply ramping up | 8.3 | 9 | 9.7 | V |
| DRV cc -Stop-Threshold | DRV ${ }_{\text {cc_ }}$ UVLO(F) | Supply ramping down | 7.5 | 8.2 | 8.9 | V |
| DRV ${ }_{\text {cc }}$-Hysteresis |  | Supply ramping up and down | 0.6 |  | 0.9 | V |
| $\mathrm{V}_{\mathrm{b}}$-Start-Threshold | $\mathrm{V}_{\mathrm{b}}$ UVLO(R) | Supply ramping up | 8.3 | 9 | 9.7 | V |
| $\mathrm{V}_{\mathrm{b}}$-Stop-Threshold | $\mathrm{V}_{\mathrm{b}}$ UVLO(F) | Supply ramping down | 7.5 | 8.2 | 8.9 | V |
| $\mathrm{V}_{\mathrm{b}}$-Hysteresis |  | Supply ramping up and down | 0.6 |  | 0.9 | V |
| Oscillator |  |  |  |  |  |  |
| Frequency | $\mathrm{F}_{\mathrm{S}}$ | $\begin{aligned} & \mathrm{Rt}=120 \mathrm{~K} \\ & \mathrm{Rt}=51 \mathrm{~K} \\ & \hline \end{aligned}$ | $\begin{aligned} & 170 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 230 \\ & 460 \\ & \hline \end{aligned}$ | kHz |
| Ramp Amplitude | $\mathrm{V}_{\text {ramp }}$ | Note2 |  | 1.25 |  | V |
| Min Duty Cycle | $\mathrm{D}_{\text {min }}$ | $\mathrm{Fb}=2 \mathrm{~V}$ |  |  | 0 | \% |
| Min Pulse Width | $\mathrm{D}_{\text {min(ctrl) }}$ | $\mathrm{F}_{\mathrm{s}}=200 \mathrm{kHz}$, Note2 |  |  | 200 | ns |
| Max Duty Cycle | $\mathrm{D}_{\text {max }}$ | $\begin{aligned} & \mathrm{F}_{\mathrm{s}}=200 \mathrm{kHz}, \mathrm{Fb}=1.2 \mathrm{~V} \\ & \mathrm{~F}_{\mathrm{s}}=400 \mathrm{kHz}, \mathrm{Fb}=1.2 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 70 \\ & \hline \end{aligned}$ |  |  | \% |
| Sync Frequency Range | Sync(Fs) | 20\% above free running freq |  |  | 480 | kHz |
| Sync Pulse Duratin | Sync(puls) |  | 200 |  |  | ns |
| Sync high Level Threshold | Sync(H) |  | 2 |  |  | V |
| Sync Low Level Threshold | Sync(L) |  |  |  | 0.8 | V |


| Parameter | SYM | Test Condition | Min | TYP | MAX | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Error Amplifier |  |  |  |  |  |  |
| Input Bias Current | $\mathrm{I}_{\text {FB }}$ | SS=3V, Fb=1V |  | -0.1 | -0.4 | $\mu \mathrm{A}$ |
| Source/Sink Current | I(source/Sink) |  | 50 | 85 | 120 | $\mu \mathrm{A}$ |
| Transconductance | gm |  | 1500 | 2400 | 3000 | $\mu \mathrm{mho}$ |
| Soft Start/SD |  |  |  |  |  |  |
| Soft Start Current | $\mathrm{I}_{\text {ss }}$ | SS=0V | 15 | 20 | 25 | $\mu \mathrm{A}$ |
| Shutdown Output Threshold | SD |  |  |  | 0.25 | V |
| Over Current Protection |  |  |  |  |  |  |
| OCSET Current | locset |  | 7.5 | 10 | 12.5 | $\mu \mathrm{A}$ |
| Hiccup Current | $\mathrm{I}_{\text {Hiccup }}$ | Note2 |  | 3 |  | $\mu \mathrm{A}$ |
| Hiccup Duty Cycle | Hiccup(duty) | $\mathrm{I}_{\text {Hiccup }} / \mathrm{I}_{\text {Ss }}$, Note2 |  |  | 5 | \% |
| Output Drivers |  |  |  |  |  |  |
| LO, Drive Rise Time | Tr(Lo) | $\begin{aligned} & \hline \text { CL=1.5nF } \\ & \text { See Fig 2, Note2 } \end{aligned}$ |  | 10 | 20 | ns |
| HI Drive Rise Time | Tr(Hi) | CL=1.5nF, <br> See Fig 2, Note2 |  | 10 | 20 | ns |
| LO Drive Fall Time | Tf(Lo) | $\begin{aligned} & \hline \text { CL=1.5nF } \\ & \text { See Fig 2,Note2 } \end{aligned}$ |  | 10 | 20 | ns |
| HI Drive Fall Time | Tf(Hi) | $\begin{aligned} & \hline \text { CL=1.5nF, } \\ & \text { See Fig 2,Note2 } \end{aligned}$ |  | 10 | 20 | ns |
| Dead Band Time | Tdead | See Fig 2 | 30 | 45 | 100 | ns |
| Upper Driver Source Current | $\mathrm{I}_{\text {upper(source) }}$ | HDrv short circuit pulsed current. PW<10us |  | 1.0 |  | A |
| Upper Driver Sink Curret | $\mathrm{I}_{\text {upper(sink) }}$ | HDrv short circuit pulsed current. PW<10us |  | 1.0 |  | A |
| Lower Driver Source Current | $\mathrm{l}_{\text {lower(source) }}$ | LDrv short circuit pulsed current. PW<10us |  | 1.0 |  | A |
| Lower Driver Sink Current | $I_{\text {ower(sink) }}$ | LDrv short circuit pulsed current. PW<10us |  | 1.0 |  | A |

Note1: Cold temperature performance is guaranteed via correlation using statistical quality control. Not tested in production. Note2: Guaranteed by Design but not tested in production.


Fig. 2: Definition of Rise/Fall time and Deadband Time

TYPICAL OPERATING CHRACTERISTICS $\left(-40^{\circ} \mathrm{C}\right.$ TO $\left.+125^{\circ} \mathrm{C}\right)$









TYPICAL OPERATING CHRACTERISTICS $\left(-40^{\circ} \mathrm{C}\right.$ TO $\left.+125^{\circ} \mathrm{C}\right)$







## Circuit Description

## THEORY OF OPERATION

## Introduction

The IR3651 is a voltage mode PWM synchronous controller. The output voltage is set by feedback pin ( Fb ) and the internal reference voltage ( 1.25 V ). These are two inputs to error amplifier. The error signal between these two inputs is compared to a fixed frequency linear sawtooth ramp and generates fixed frequency pulses of variable duty-cycle (D) which drivers N channel external MOSFETs.
The timing of the IC is controlled by an internal oscillator circuit that can be externally programmed up to 400 kHz .
The IR3651 operates with a wide input voltage from 12 V to 100 V allowing an extended operating input voltage range.
The current limit is programmable and uses onresistance of the low-side MOSFET, eliminating the need for an external current sense resistor.

## Under-Voltage Lockout

The under-voltage lockout circuit monitors the Vcc supply and assures that the IC doesn't starts until the Vcc reaches the set threshold. Lockout occurs if Vcc falls below 4.1V. Normal operation resumes once Vcc rises above the set value.

## Shutdown

The output can be shutdown by pulling the softstart pin below 0.3 V . This can be easily done by using an external small signal transistor. During shutdown both MOSFET drivers will be turned off. Normal operation will resume by cycling soft start pin.

## Error Amplifier

The IR3651 is a voltage mode controller. The error amplifier is of transconductance type. The amplifier is capable of operating with Type III compensation control scheme using low ESR output capacitance.

## Operating Frequency Selection

The switching frequency is determined by connecting an external resistor ( Rt ) to ground. Figure 3 provides a graph of oscillator frequency versus Rt .


Fig. 3: Switching Frequency vs. Rt

## Frequency Synchronization

The IR3651 is capable of accepting an external digital synchronization signal. Synchronization will be enabled by the rising edge at an external clock. Switching frequency is set by external resistor (Rt). During synchronization, Rt is selected such that the free running frequency is $20 \%$ below the synchronization frequency. When unused, the sync pin will remain floating and is noise immune.

## Pre-Bias Startup

IR3651 is able to start up into pre-charged output, which prevents oscillation and disturbances of the output voltage.
The output starts in asynchronous fashion and keeps the synchronous MOSFET off until the first gate signal for control MOSFET is generated. Below figure shows a typical PreBias condition at start up.
Depends on system configuration, specific amount of output capacitors may be required to prevent discharging the output voltage


## Soft-Start

The IR3651 has programmable soft-start to control the output voltage rise and limit the inrush current during start-up.

To ensure correct start-up, the soft-start sequence initiates when Vcc rises above its threshold and generate the Power On Ready (POR) signal. The soft-start function operates by sourcing current to charge an external capacitor to about 3V.

Initially, the soft-start function clamps the output of error amplifier by injecting a current (64uA) into the Fb pin and generates a voltage about 1.6 V (64ux25K) across the negative input of error amplifier (see figure 4).
The magnitude of the injected current is inversely proportional to the voltage at the soft-start pin. As the soft-start voltage ramps up, the injected current decreases linearly and so does the voltage at negative input of error amplifier.
When the soft-start capacitor is around 1 V , the voltage at the positive input of the error amplifier is approximately 1.25 V .

The output of error amplifier will start increasing and generating the first PWM signal. As the softstart capacitor voltage continues to go up, the current flowing into the Fb pin will keep decreasing.

The feedback voltage increases linearly as the soft start voltage ramps up. When soft-start voltage is around 2 V the output voltage is reached the steady state and the injected current is zero.

Figure 5 shows the theoretical operational waveforms during soft-start.
The output voltage start-up time is the time period when soft-start capacitor voltage increases from 1 V to 2 V .

The start-up time will be dependent on the size of the external soft-start capacitor and can be estimate by:

$$
20 \mu A * \frac{T_{\text {start }}}{C_{s s}}=2 \mathrm{~V}-1 \mathrm{~V}
$$

For a given start-up time, the soft-start capacitor (nF) can be estimated as:

$$
C_{s s} \cong 20 \mu A * T_{\text {start }}(m s) \quad--(1)
$$



Fig. 4: Soft-Start circuit for IR3651


Fig. 5: Theoretical operation waveforms during soft-start

## Over-Current Protection

The over current protection is performed by sensing current through the $\mathrm{R}_{\mathrm{DS}(o n)}$ of low side MOSFET. This method enhances the converter's efficiency and reduce cost by eliminating a current sense resistor. As shown in figure 6, an external resistor ( $\mathrm{R}_{\text {SET }}$ ) is connected between OCSet pin and the drain of low side MOSFET (Q2) which sets the current limit set point.

The internal current source develops a voltage across $\mathrm{R}_{\text {SET }}$. When the low side MOSFET is turned on, the inductor current flows through the Q2 and results a voltage which is given by:

$$
V_{\text {ocset }}=\left(I_{\text {ocset }} * R_{\text {ocsese) }}\right)-\left(R_{\text {os(on) }} * I_{L}\right) \quad--(2)
$$



Fig. 6: Connection of over current sensing resistor

The critical inductor current can be calculated by setting:

$$
\begin{align*}
& V_{\text {ocset }}=\left(I_{\text {ocset }} * R_{\text {ocseet }}\right)-\left(R_{\text {DS(on) }} * I_{L}\right)=0 \\
& I_{\text {SET }}=I_{L \text { Coritical }}=\frac{R_{\text {ocseter }} * I_{\text {ocsot }}}{R_{\text {DS(on) }}}--(3)  \tag{3}\\
& I_{\text {SET }}=I_{L \text { L(ritical }}=1.5 * I_{o}+\frac{\Delta \dot{L}_{L}}{2}
\end{align*}
$$

An over current is detected if the OCSet pin goes below ground. This trips the OCP comparator and cycles the soft start function in hiccup mode.

The hiccup is performed by charging and discharging the soft-start capacitor in certain slope rate. As shown in figure 7 a 3uA current source is used to discharge the soft-start capacitor.

The OCP comparator resets after every soft start cycles, the converter stays in this mode until the overload or short circuit is removed. The converter will automatically recover.


Fig. 7: 3uA current source for discharging soft-start capacitor during hiccup

The OCP circuit starts sampling current approximately 200 ns before the low gate drive turns off. The OCSet pin is internally clamped to about 1.5 V during deadtime to prevent false trigging, figure 8 shows the OCSet pin during one switching cycle.


Fig. 8: OCset pin during normal condition Ch1: Inductor point, Ch2:Ldrv, Ch3:OCSet

The value of $\mathrm{R}_{\text {SET }}$ should be checked in an actual circuit to ensure that the over current protection circuit activates as expected. The IR3651 current limit is designed primarily as disaster preventing, "no blow up" circuit, and doesn't operate as a precision current regulator.

## Application Information

## Output Voltage Programming

Output voltage is programmed by reference voltage and external voltage divider. The Fb pin is the inverting input of the error amplifier, which is internally referenced to 1.25 V . The divider is ratioed to provide 1.25 V at the Fb pin when the output is at its desired value. The output voltage is defined by using the following equation:
When an external resistor divider is connected to the output as shown in figure 9.

$$
V_{o}=V_{\text {ref }} *\left(1+\frac{R_{8}}{R_{9}}\right) \quad-(4)
$$

## Soft-Start Programming

The soft-start timing can be programmed by selecting the soft-start capacitance value. The start-up time of the converter can be calculated by using:

$$
C_{s s} \cong 20 \mu A * T_{\text {start }}
$$

Where $\mathrm{T}_{\text {start }}$ is the desired start-up time (ms) For a start-up time of 5 ms , the soft-start capacitor will be 0.1uF. Choose a ceramic capacitor at $0.1 u F$.

Equation (4) can be rewritten as:

$$
R_{9}=R_{8} *\left(\frac{V_{\text {ref }}}{V_{o}-V_{\text {ref }}}\right) \quad-(5)
$$

For the calculated values of $R_{8}$ and $R_{9}$ see feedback compensation section.


Fig. 9: Typical application of the IR3651 for programming the output voltage

## Input Capacitor Selection

The input filter capacitor should be selected based on how much ripple the supply can tolerate on the DC input line. The ripple current generated during the on time of upper MOSFET should be provided by input capacitor. The RMS value of this ripple is expressed by:

$$
I_{R M S}=I_{0} * \sqrt{D *(1-D)} \quad--(7) \quad D=\frac{V_{0}}{V_{i n}}
$$

Where:
D is the Duty Cycle
$\mathrm{I}_{\text {RMS }}$ is the RMS value of the input capacitor current.
lo is the output current.
For applications with input supplies above 30 V , choice of input capacitor type is limited to ceramics or aluminum electrolytics. Ceramic capacitors offer high peak current capabilities, they also feature low ESR and ESL at higher frequency which enhance better efficiency, however high voltage ceramic capacitors are available with only in low value capacitance. A combination of ceramic capacitors and electrolytic capacitors are recommended.

## Inductor Selection

The inductor is selected based on output power, operating frequency and efficiency requirements. Low inductor value causes large ripple current, resulting in the smaller size, faster response to a load transient but poor efficiency and high output noise. Generally, the selection of inductor value can be reduced to desired maximum ripple current in the inductor ( $\Delta i$ ). The optimum point is usually found between $20 \%$ and $50 \%$ ripple of the output current.
For the buck converter, the inductor value for desired operating ripple current can be determined using the following relation:

$$
V_{i n}-V_{o}=L * \frac{\Delta i}{\Delta t} ; \Delta t=D * \frac{1}{F_{s}}
$$

$L=\left(V_{i n}-V_{o}\right) * \frac{V_{o}}{V_{i n} * \Delta i * F_{s}} \quad-(8)$
Where:
$V_{\text {in }}=$ Maximum input voltage
$V_{0}=$ Output Voltage
$\Delta i=$ Inductor ripple current
$F_{s}=$ Switching frequency
$\Delta t=$ Turn on time
D = Duty cycle

## Output Capacitor Selection

The voltage ripple and transient requirements determine the output capacitors types and values. The criteria is normally based on the value of the Effective Series Resistance (ESR). However the actual capacitance value and the Equivalent Series Inductance (ESL) are other contributing components, these components can be described as:

$$
\begin{aligned}
& \Delta V_{o}=\Delta V_{o(E S R)}+\Delta V_{o(E S L)}+\Delta V_{o(C)} \\
& \Delta V_{o(E S R)}=\Delta I_{L}{ }^{\star} E S R \quad--(9) \\
& \Delta V_{o(E S L)}=\left(\frac{V_{\text {in }}}{L}\right)^{\star} E S L \\
& \Delta V_{o(C)}=\frac{\Delta I_{L}}{8 * C_{o}{ }^{*} F_{s}} \\
& \Delta V_{o}=\text { Output voltage ripple } \\
& \Delta I_{L}=\text { Inductor ripple current }
\end{aligned}
$$

Since the output capacitor has major role in overall performance of converter and determines the result of transient response, selection of capacitor is critical. The IR3651 can perform well with all types of capacitors.
As a rule the capacitor must have low enough ESR to meet output ripple and load transient requirements, yet have high enough ESR to satisfy stability requirements.
The goal for this design is to meet the voltage ripple requirement in smallest possible capacitor size. Therefore ceramic capacitor is selected due to low ESR and small size.
In the case of tantalum or low ESR electrolytic capacitors, the ESR dominates the output voltage ripple, equation (9) can be used to calculate the required ESR for the specific voltage ripple.

## Power MOSFET Selection

The IR3651 uses two N-Channel MOSFETs. The selections criteria to meet power transfer requirements is based on maximum drain-source voltage ( $\mathrm{V}_{\mathrm{DSS}}$ ), gate-source drive voltage ( $\mathrm{V}_{\mathrm{gs}}$ ), maximum output current, On-resistance $R_{D S}$ (on) and thermal management.

The MOSFET must have a maximum operating voltage ( $\mathrm{V}_{\mathrm{DSS}}$ ) exceeding the maximum input voltage $\left(\mathrm{V}_{\text {in }}\right)$.
The gate drive requirement is almost the same for both MOSFETs. Logic-level transistor can be used and caution should be taken with devices at very low $\mathrm{V}_{\text {gs }}$ to prevent undesired turn-on of the complementary MOSFET, which results in shootthrough current.
The total power dissipation for MOSFETs includes conduction and switching losses. For the Buck converter the average inductor current is equal to the DC load current. The conduction loss is defined as:
$P_{\text {cond }}=($ upperswitch $)=I_{\text {load }}^{2} * R_{\text {ds(on) }} * D * \vartheta$
$P_{\text {cond }}=($ lowerswitch $)=I_{\text {load }}^{2} * R_{d s(o n)} *(1-D) * \vartheta$
$\vartheta=R_{d s(0 n)}$ temperature dependency
The $R_{\text {DS(on) }}$ temperature dependency should be considered for the worst case operation. This is typically given in the MOSFET data sheet. Ensure that the conduction losses and switching losses do not exceed the package ratings or violate the overall thermal budget.

The switching loss is more difficult to calculate, even though the switching transition is well understood. The reason is the effect of the parasitic components and switching times during the switching procedures such as turn-on / turnoff delays and rise and fall times. The control MOSFET contributes to the majority of the
switching losses in synchronous Buck converter. The synchronous MOSFET turns on under zero voltage conditions, therefore, the turn on losses for synchronous MOSFET can be neglected. With a linear approximation, the total switching loss can be expressed as:

$$
P_{s w}=\frac{V_{d s(\text { off })}}{2} * \frac{t_{r}+t_{f}}{T} * I_{\text {load }}--(10)
$$

Where:
$\mathrm{V}_{\mathrm{ds} \text { (off) }}=$ Drain to source voltage at the off time
$\mathrm{t}_{\mathrm{r}}=$ Rise time
$\mathrm{t}_{\mathrm{f}}=$ Fall time
T = Switching period
$I_{\text {load }}=$ Load current
The switching time waveforms is shown in figure10.


Fig. 10: switching time waveforms

## Feedback Compensation

The IR3651 is a voltage mode controller; the control loop is a single voltage feedback path including error amplifier and error comparator. To achieve fast transient response and accurate output regulation, a compensation circuit is necessary. The goal of the compensation network is to provide a closed loop transfer function with the highest OdB crossing frequency and adequate phase margin (greater than $45^{\circ}$ ).

The output LC filter introduces a double pole, 40dB/decade gain slope above its corner resonant frequency, and a total phase lag of $180^{\circ}$ (see figure 11). The resonant frequency of the LC filter expressed as follows:

$$
F_{L C}=\frac{1}{2 * \pi \sqrt{L_{o} * C_{o}}}--(11)
$$

Figure 11 shows gain and phase of the LC filter. Since we already have $180^{\circ}$ phase shift just from the output filter, the system risks being unstable.


Fig. 11: Gain and Phase of LC filter
The IR3651's error amplifier is a differential-input transconductance amplifier. The output is available for DC gain control or AC phase compensation.

The error amplifier can be compensated either in typell or typelll compensation. When it is used in typell compensation the transconductance properties of the error amplifier become evident and can be used to cancel one of the output filter poles. This will be accomplished with a series RC circuit from Comp pin to ground as shown in figure 12.
This method requires that the output capacitor should have enough ESR to satisfy stability requirements. In general the output capacitor's ESR generates a zero typically at 5 kHz to 50 kHz which is essential for an acceptable phase margin.

The ESR zero of the output capacitor is expressed as follows:

$$
F_{E S R}=\frac{1}{2 * \pi^{*} E S R^{*} C_{0}}--(12)
$$




Fig. 12: Typell compensation network and its asymptotic gain plot

The transfer function (Ve/Vo) is given by:

$$
\begin{equation*}
H(s)=\left(g_{m} * \frac{R_{9}}{R_{9}+R_{8}}\right) * \frac{1+s R_{3} C_{4}}{s C_{4}}- \tag{13}
\end{equation*}
$$

The (s) indicates that the transfer function varies as a function of frequency. This configuration introduces a gain and zero, expressed by:

$$
\begin{aligned}
& {[H(s)]=\left(g_{m} * \frac{R_{g}}{R_{9}+R_{8}}\right) * R_{3}} \\
& F_{z}=\frac{1}{2 \pi * R_{3}^{*} C_{4}} \quad--(14)
\end{aligned}
$$

The gain is determined by the voltage divider and error amplifier's transconductance gain.
First select the desired zero-crossover frequency (Fo):

$$
F_{o}>F_{E S R} \text { and } F_{o} \leq(1 / 5 \sim 1 / 10) * F_{s}
$$

Use the following equation to calculate R4:

$$
\begin{equation*}
R_{3}=\frac{V_{o s c}^{*} F_{o}^{*} F_{E S R}^{*}\left(R_{8}+R_{g}\right)}{V_{i n}^{*} F_{L C}^{2} * R_{9}^{*} g_{m}} \tag{15}
\end{equation*}
$$

Where:
$\mathrm{V}_{\text {in }}=$ Maximum Input Voltage
$\mathrm{V}_{\text {osc }}=$ Oscillator Ramp Voltage
$F_{0}=$ Crossover Frequency
$\mathrm{F}_{\mathrm{ESR}}=$ Zero Frequency of the Output Capacitor
$F_{L C}=$ Resonant Frequency of the Output Filter
$\mathrm{R}_{8}$ and $\mathrm{R}_{9}=$ Feedback Resistor Dividers
$\mathrm{g}_{\mathrm{m}}=$ Error Amplifier Transconductance

To cancel one of the LC filter poles, place the zero before the LC filter resonant frequency pole:

$$
\begin{aligned}
& F_{z}=75 \% F_{L C} \\
& F_{z}=0.75 * \frac{1}{2 \pi \sqrt{L_{o} * C_{o}}}--(16)
\end{aligned}
$$

Using equations (15) and (16) to calculate $C_{4}$.
One more capacitor is sometimes added in parallel with $\mathrm{C}_{4}$ and $\mathrm{R}_{3}$. This introduces one more pole which is mainly used to suppress the switching noise.
The additional pole is given by:

$$
F_{P}=\frac{1}{2 \pi * R_{3} * \frac{C_{4} * C_{P O L E}}{C_{4}+C_{P O L E}}}
$$

The pole sets to one half of switching frequency which results in the capacitor $\mathrm{C}_{\text {POLE }}$ :

$$
\begin{aligned}
& C_{\text {POLE }}=\frac{1}{\pi * R_{3} * F_{s}-\frac{1}{C_{4}}} \cong \frac{1}{\pi * R_{3} * F_{s}} \\
& \text { FOr } F_{P} \ll \frac{F_{s}}{2}
\end{aligned}
$$

For a general solution for unconditionally stability for any type of output capacitors, in a wide range of ESR values we should implement local feedback with a compensation network (typellI). The typically used compensation network for voltage-mode controller is shown in figure 15.

In such configuration, the transfer function is given by:

$$
\frac{V_{e}}{V_{o}}=\frac{1-g_{m} Z_{f}}{1+g_{m} Z_{I N}}
$$

The error amplifier gain is independent of the transconductance under the following condition:

$$
g_{m} * Z_{f} \gg 1 \text { and } g_{m}^{*} Z_{i n} \gg 1 \quad--(17)
$$

By replacing $Z_{\text {in }}$ and $Z_{f}$ according to figure 15 , the transformer function can be expressed as:
$H(s)=\frac{1}{s R_{8}\left(C_{4}+C_{3}\right)} * \frac{\left(1+s R_{3} C_{4}\right) *\left[1+s C_{7}\left(R_{8}+R_{10}\right)\right]}{\left[1+s R_{3}\left(\frac{C_{4} * C_{3}}{C_{4}+C_{3}}\right)\right] *\left(1+s R_{10} C_{7}\right)}$


Fig.15: Compensation network with local feedback and its asymptotic gain plot

As known, transconductance amplifier has high impedance (current source) output, therefore, consideration should be taken when loading the error amplifier output. It may exceed its source/sink output current capability, so that the amplifier will not be able to swing its output voltage over the necessary range.

The compensation network has three poles and two zeros and they are expressed as follows:

$$
\begin{aligned}
& F_{P 1}=0 \\
& F_{P 2}=\frac{1}{2 \pi * R_{10} * C_{7}} \\
& F_{P 3}=\frac{1}{2 \pi * R_{3}\left(\frac{C_{4} * C_{3}}{C_{4}+C_{3}}\right)} \cong \frac{1}{2 \pi * R_{3} * C_{3}} \\
& F_{z 1}=\frac{1}{2 \pi * R_{3} * C_{4}} \\
& F_{z 2}=\frac{1}{2 \pi * C_{7} *\left(R_{8}+R_{10}\right)} \cong \frac{1}{2 \pi * C_{7} * R_{8}}
\end{aligned}
$$

Cross over frequency is expressed as:

$$
F_{o}=R_{3} * C_{7} * \frac{V_{i n}}{V_{o s c}} * \frac{1}{2 \pi * L_{o} * C_{o}}
$$

Based on the frequency of the zero generated by output capacitor and its ESR versus crossover frequency, the compensation type can be different. The table below shows the compensation types and location of crossover frequency.

| Compensator <br> type | $\mathrm{F}_{\mathrm{ESR}}$ vs. $\mathrm{F}_{\mathrm{o}}$ | Output <br> capacitor |
| :---: | :---: | :---: |
| TypII(PI) | $\mathrm{F}_{\mathrm{LC}}<\mathrm{F}_{\mathrm{ESR}}<\mathrm{F}_{\mathrm{o}}<\mathrm{F}_{\mathrm{S} / 2}$ | Electrolytic <br> , Tantalum |
| TypellI(PID) <br> Method A | $\mathrm{F}_{\mathrm{LC}}<\mathrm{F}_{\mathrm{o}}<\mathrm{F}_{\mathrm{ESR}}<\mathrm{F}_{\mathrm{s} / 2}$ | Tantalum, <br> ceramic |
| TypeIII(PID) <br> Method B | $\mathrm{F}_{\mathrm{LC}}<\mathrm{F}_{\mathrm{o}}<\mathrm{F}_{\mathrm{S} / 2}<\mathrm{F}_{\mathrm{ESR}}$ | Ceramic |

Table1- The compensation type and location of $F_{E S R}$ versus $F_{o}$

The details of these compensation types are discussed in application note AN-1043 which can be downloaded from IR Web-Site.

For $F_{L C}<F_{o}<F_{s / 2}<F_{E S R}$
typelll method $B$ is selected to place the pole and zeros.

$$
\begin{aligned}
& F_{o}<F_{E S R} \text { and } F_{o} \leq(1 / 5 \sim 1 / 10) * F_{s} \\
& F_{z 2}=F_{o} * \sqrt{\frac{1-\operatorname{Sin} \Theta}{1+\operatorname{Sin} \Theta}} \\
& F_{P 2}=F_{o} * \sqrt{\frac{1+\operatorname{Sin} \Theta}{1-\operatorname{Sin} \Theta}}
\end{aligned}
$$

Select: $F_{z 1}=0.5^{*} F_{z 2}$ and $F_{P 3}=0.5^{*} F_{s}$
$R_{3} \geq \frac{2}{g_{m}} ;$

The following design rules will give a crossover frequency approximately one-tenth of the switching frequency. The higher the band width, the potentially faster the load transient response. The DC gain will be large enough to provide high DC-regulation accuracy (typically -5 dB to -12 dB ). The phase margin should be greater than $45^{\circ}$ for overall stability.

Desired Phase Margin: $\quad \Theta_{\max }=\frac{\pi}{3}$

Calculate $C_{4}, C_{3}$ and $C_{7}$ :
$C_{4}=\frac{1}{2 \pi^{*} F_{z 1}{ }^{*} R_{3}} ;$
$C_{3}=\frac{1}{2 \pi * F_{P 3}{ }^{*} R_{3}} ;$
$C_{7}=\frac{2 \pi * F_{0}^{*} L_{0} * C_{0} * V_{\text {osc }}}{R_{3} * V_{\text {in }}} ;$

Calculate $R_{10}, R_{8}$ and $R_{9}$ :
$R_{10}=\frac{1}{2 \pi{ }^{*} C_{7}{ }^{*} F_{P 2}} ;$
$R_{8}=\frac{1}{2 \pi{ }^{*} C_{7}{ }^{*} F_{\mathrm{z} 2}}-R_{10} ;$
$R_{9}=\frac{V_{\text {ref }}}{V_{o}-V_{\text {ref }}} * R_{8} ;$

## Programming the Current-Limit

The Current-Limit threshold can be set by connecting a resistor ( $\mathrm{R}_{\mathrm{SET}}$ ) from drain of low side MOSFET to the OCSet pin. The resistor can be calculated by using equation (3).
The $R_{D S}$ (on) has a positive temperature coefficient and it should be considered for the worse case operation. This resistor must be placed close to the IC, place a small ceramic capacitor from this pin to ground for noise rejection purposes.

$$
\begin{equation*}
I_{S E T}=I_{L(\text { critican }}=\frac{R_{\text {OCSet }} * I_{\text {OCSet }}}{R_{D S(o n)}} \tag{3}
\end{equation*}
$$

## Layout Consideration

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.
Start to place the power components, make all the connection in the top layer with wide, copper filled areas.
The inductor, output capacitor and the MOSFET should be close to each other as possible. This helps to reduce the EMI radiated by the power traces due to the high switching currents through them. Place input capacitor directly to the drain of the high-side MOSFET, to reduce the ESR replace the single input capacitor with two parallel units

The feedback part of the system should be kept away from the inductor and other noise sources. The critical bypass components such as capacitors for Vcc, DRVc and Vb should be close to respective pins. It is important to place the feedback components including feedback resistors and compensation components close to Fb and Comp pins.
In multilayer PCB use one layer as power ground plane and have a control circuit ground (analog ground), to which all signals are referenced. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function. These two grounds must be connected together on the PC board layout at a single point.

## Part Marking Information


(S) SOIC Package

14-Pin Surface Mount, Narrow Body


| 14-PIN |  |  |
| :---: | :---: | :---: |
| SYMBOL | MIN | MAX |
| A | 8.56 | 8.74 |
| B | 1.27 BSC |  |
| C | 0.51 REF |  |
| D | 0.36 | 0.46 |
| E | 3.81 | 3.99 |
| F | 1.52 | 1.72 |
| G | 0.10 | 0.25 |
| H | $7^{\circ}$ BSC |  |
| I | 0.19 | 0.25 |
| J | 5.80 | 6.20 |
| K | $0^{\circ}$ | $8^{\circ}$ |
| L | 0.41 | 1.27 |
| T | 1.37 | 1.57 |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.


Figure $A$

# International <br> IORRectifier 

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105
This product has been designed and qualified for the Industrial market
Visit us at www.irf.com for sales contact information
Data and specifications subject to change without notice

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Controllers category:
Click to view products by Infineon manufacturer:

Other Similar products are found below :
AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81205MNTXG
SJE6600 SMBV1061LT1G SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81203MNTXG
NCP81206MNTXG NX2155HCUPTR UBA2051C MAX8778ETJ+ NTBV30N20T4G NCP1240AD065R2G NCP1240FD065R2G
NCP1361BABAYSNT1G NTC6600NF TC105333ECTTR NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M NCP81101MNTXG IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1251FSN65T1G NCP1246BLD065R2G LTC7852IUFD-1\#PBF LTC7852EUFD-1\#PBF MB39A136PFT-G-BND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG NCV1397ADR2G AZ494AP-E1 UTC3843D XDPL8219XUMA1 NCP4205MNTXG LM2576HVS-12

