

#### **About this document**

#### **Scope and purpose**

This document provides the REF\_1KW\_PSU\_5G\_GaN reference board, which is a complete system solution for a 1000 W power supply unit (PSU) from Infineon targeting the new 5G specifications for outdoor small-cell telecom rectifiers.

This document also describes the converter system architecture and hardware with a summary of the experimental results.

#### **Intended audience**

This document is intended for design engineers who use the REF\_1KW\_PSU\_5G\_GaN reference board for developing the 1000 W PSU for 5G outdoor small-cell telecom rectifiers.

#### **Reference Board**

Product(s) embedded on a PCB, with focus on specific applications and defined use cases that can include software. PCB and auxiliary circuits are optimized for the requirements of the target application.

*Note: Boards do not necessarily meet safety, EMI, and quality standards (for example UL, CE) requirements.*



**Important notice**

#### **Important notice**

**"Evaluation Boards and Reference Boards" shall mean products embedded on a printed circuit board (PCB) for demonstration and/or evaluation purposes, which include, without limitation, demonstration, reference and evaluation boards, kits and design (collectively referred to as "Reference Board").** 

**Environmental conditions have been considered in the design of the Evaluation Boards and Reference Boards provided by Infineon Technologies. The design of the Evaluation Boards and Reference Boards has been tested by Infineon Technologies only as described in this document. The design is not qualified in terms of safety requirements, manufacturing, and operation over the entire operating temperature range or lifetime.**

**The Evaluation Boards and Reference Boards provided by Infineon Technologies are subject to functional testing only under typical load conditions. Evaluation Boards and Reference Boards are not subject to the same procedures as regular products regarding returned material analysis (RMA), process change notification (PCN) and product discontinuation (PD).**

**Evaluation Boards and Reference Boards are not commercialized products, and are solely intended for evaluation and testing purposes. In particular, they shall not be used for reliability testing or production. The Evaluation Boards and Reference Boards may therefore not comply with CE or similar standards (including but not limited to the EMC Directive 2004/EC/108 and the EMC Act) and may not fulfill other requirements of the country in which they are operated by the customer. The customer shall ensure that all Evaluation Boards and Reference Boards will be handled in a way, which is compliant with the relevant requirements and standards of the country in which they are operated.**

**The Evaluation Boards and Reference Boards as well as the information provided in this document are addressed only to qualified and skilled technical staff, for laboratory usage, and shall be used and managed according to the terms and conditions set forth in this document and in other related documentation supplied with the respective Evaluation Board or Reference Board.** 

**It is the responsibility of the customer's technical departments to evaluate the suitability of the Evaluation Boards and Reference Boards for the intended application, and to evaluate the completeness and correctness of the information provided in this document with respect to such application.**

**The customer is obliged to ensure that the use of the Evaluation Boards and Reference Boards does not cause any harm to persons or third-party property.** 

**The Evaluation Boards and Reference Boards and any information in this document is provided "as is" and Infineon Technologies disclaims any warranties, express or implied, including but not limited to warranties of noninfringement of third-party rights and implied warranties of fitness for any purpose, or for merchantability.** 

**Infineon Technologies shall not be responsible for any damages resulting from the use of the Evaluation Boards and Reference Boards and/or from any information provided in this document. The customer is obliged to defend, indemnify, and hold Infineon Technologies harmless from and against any claims or damages arising out of or resulting from any use thereof.**

**Infineon Technologies reserves the right to modify this document and/or any information provided herein at any time without further notice.**



**Safety precautions**

# **Safety precautions**

*Note: Please note the following warnings regarding the hazards associated with development systems.*





Table of contents

## **Table of contents**





**Introduction**

# **1 Introduction**

## **1.1 Edge computing application**

In the context of the upcoming 5G technology era, the development of the new generation of communications networks (5G networks, satellite networks, etc.) addresses important challenges, attempting to provide a wide variety of services and applications with unseen data rates.

5G and edge computing are two linked key elements of the modern information and communications technology (ICT) ecosystem. They both aim to significantly improve the performance of applications and enable huge amounts of data to be processed in real time. 5G increases speeds by up to ten times more than 4G, whereas mobile edge computing reduces latency by bringing compute capabilities into the network and closer to the end user.

The main focus of the present work is the edge computing. Edge computing is a distributed open platform integrating the core capabilities of network such as, computing, storage, and application, which provides intelligent services at the network edge close to devices/terminals or data sources. In other words, it directly analyzes data collected from the terminals at (or near) the device where data is generated. This eliminates the need to transmit every time data to the cloud data processing center. Edge computing then features "realtime" data processing and quicker response and therefore is ideal to support the Internet of Things (IoT) architecture.

The typical edge computing architecture (Figure 1) can be described as follows:

- **Terminal:** The terminal layer consists of various IoT devices, such as sensors, cameras, and smartphones, which collect and report raw data. At this layer, the IoT devices need to provide only sensing capabilities but not computational ones.
- **Edge computing node:** Edge computing nodes enable the response to basic services by deploying and allocating the computing and storage capabilities at the network edge.
- **Network node:** A network node uploads useful data obtained through edge computing nodes to cloud computing nodes for analysis and processing.
- **Cloud computing node:** The data reported by the edge computing layer is permanently stored on cloud computing node.



**Figure 1 Edge computing architecture**



#### **Introduction**

Typically, edge computing is deployed through highly scalable and compact micro datacenters with extremely variable sizes, from the "shoebox- like" one (≤1 kW needed power) to containerized solutions up to 500 kW.

In recent signal tower installations, the edge system includes an IP65 enclosure, which can be assembled either at the telecom radio access network (RAN) tower, on buildings, or on lighting infrastructure, similar to the latest generation of 5G outdoor small cell base stations.

The success of edge computing then depends on the availability of suitable hardware, systems that can economically provide the necessary processing speed and power that can survive in the less-regulated and more unpredictable environments encountered away from the conventional datacenter. The edge computing hardware must comprise compact, energy-efficient solutions that can be widely deployed, even in spaceconstrained and harsh environments, to locate computing as closer as possible to sensors and other data sources. This will have an impact on the needed AC-DC power supply requirements. Compact and thin form factor is the first key feature of a PSU for this application. Efficiency must also be high, because of the ubiquitous micro-datacenters installation, either in remote locations or in areas with high population density: in both these cases, due to different reasons, the cost of the kWh is not cheap.

Also due to the ubiquitous installation, the maintenance cost of such a micro-datacenter is a significant portion of the operating expense sustained by the operator companies. The intensive use of convection cooling is an excellent way to reduce the need of maintenance (no fans and filters replacement required). In general, the outdoor operation, even though inside an IP65 enclosure, has several implications on the environmental conditions of the PSU, which is required to operate in a wide AC input voltage (typically 85–305 V AC) and ambient temperature range (–40°C/+85°C). Therefore, heat dissipation and thermal management are indeed key aspects of such a SMPS design. To conclude that a PSU for outdoor edge servers has to fulfill most of the typical requirements of a telecom rectifier, e.g., for outdoor small cells, including the compliance to standards like Telcordia GR-3108 and GR-487. The present work addresses the main challenges in the design of a compact and efficient 1 kW AC-DC power supply for edge computing outdoor applications.

All these requirements have been translated in a power supply specification for edge computing and outdoor small-cell application that has driven the design of REF\_1KW\_PSU\_5G\_GaN. The full specification is described in the following section.



**Introduction**

#### **1.2 REF\_1KW\_PSU\_5G\_GaN introduction**



**Figure 2 1000 W fanless power supply with CoolGaN™ in TOLL package**

- This design is developed to meet the demand for high efficiency in power supply units for modern applications.
- The power supply unit (PSU) consists of two converters:
	- − An interleaved totem pole power factor correction (PFC) converter.
	- − A DC-DC isolated half-bridge (HB) LLC converter.
- The front-end converter (Figure 3) provides PFC and total harmonic distortion (THD) control, and use as an interleaved totem-pole topology to achieve high efficiency.
- The back-end converter (Figure 3) is a DC-DC isolated half-bridge LLC converter, which provides safety isolation and a tightly regulated output voltage of 12 V DC.
- The PSU design and control system have been optimized to achieve high efficiency, with peak efficiency measured at 96.32% at 230 V AC and 95.5% at 115 V AC.
- The overall dimensions of the PSU are 150 mm x 80 mm x 27 mm, yielding a power density in the range of 50 W/inch $3$ .

The main Infineon components used in the REF\_1KW\_PSU\_5G\_GaN are:

- CoolGaN™ 600 V, 70 mΩ in TOLL package (IGT60R070D1) in the PFC high-frequency power transistors
- CoolMOS<sup>™</sup> 600 V, S7 22 mΩ in TOLL package (IPT60R022S7) in the PFC line-rectification MOSFETs
- CoolMOS™ 600 V, CFD7 55 mΩ in TOLL package (IPT60R055CFD7) in the DC-DC primary-side HB
- OptiMOS™ 6 40 V, 0.9 mΩ in PG-WSON-8 package (BSC009N04LSSC) in the DC-DC secondary-side bridge
- EiceDRIVER™ 1EDF5673K and 1EDN8550B gate drivers for driving the PFC high- and low-side CoolGaN™, respectively



#### **Introduction**

- EiceDRIVER™ 1EDB8275F and 1EDN8511B gate drivers for driving the PFC high- and low-side CoolMOS™ MOSFETs, respectively
- EiceDRIVER<sup>™</sup> 2EDS8265H for driving the DC-DC primary-side CoolMOS™ MOSFET
- EiceDRIVER<sup>™</sup> 1EDN7511B for driving the DC-DC secondary-side OptiMOS<sup>™</sup> MOSFET
- XMC4200 MCU for the PFC control implementation
- XMC4402 MCU for the DC-DC control implementation
- ICE2QR2280G switching controller for the bias supply implementation

## **1.3 Features for REF\_1KW\_PSU\_5G\_GaN for edge computing application**

This application note provides a detailed description of the design considerations and experimental results of a high-efficiency, high-power-density, ultra-compact telecom rectifier for 5G small-cell and edge computing applications.

The key features of this reference board are:

- Attractive **compact design** in 50 W/in<sup>3</sup> form factor for a 1000 W PSU
- **Low profile** 27 mm maximum PSU height
- Very **high efficiency** for 12 V output PSU above 96 percent from 45 percent of the rated load upward when  $V_{in}$  is equal to 230 V AC, and above 95 percent from 35 percent of the rated load upward when  $V_{in}$  is equal to 115 V AC
- **Fanless** design with the possibility of attaching the reference board to a heatsink
- **Fully digital control** implementation using XMC™ MCU
- **High thermal performance** achieved by using best-in-class devices in TOLL package from Infineon
- **Robust and reliable** operation under different abnormal conditions:
	- − Load-jump reaction and output regulation
	- − Inrush current during start-up
- **Relay replacement with static switch** because of CoolMOS™ S7 MOSFET

Table 2 shows a summary of the main specifications and requirements of the telecom rectifier.







#### **Introduction**





# **2 System description**

Figure 3 shows the simplified circuit diagram of the REF\_1KW\_PSU\_5G\_GaN reference board.



#### **Figure 3 Simplified schematic of REF\_1KW\_PSU\_5G\_GaN reference board with Infineon components used**

The PSU comprises a front-end AC-DC bridgeless interleaved totem-pole converter followed by a back-end DC-DC isolated LLC converter. The front-end converter provides power factor correction (PFC) and control of the total harmonic distortion (THD). The LLC converter provides safety isolation and a tightly regulated output voltage at 12 V DC.

The control of the interleaved totem-pole AC-DC converter is implemented with a dedicated control card PCB based on XMC4200 MCU from Infineon that includes PFC, THD, voltage regulation, input overcurrent protection (OCP), overvoltage protection (OVP), and undervoltage protection (UVP), and start up.

Furthermore, to increase power density, the standard inrush current relay has been replaced with CoolMOS™ S7 MOSFET that is placed on the DC-link capacitor PCB as shown by the implementation view of Figure 4a. Benefits of relay replacement with a static switch MOSFETs have been described in detail in [1].

The PFC is operated in both high-line (230 V AC) and low-line (115 V AC) in continuous conduction mode (CCM) with 65 kHz of switching frequency. The bulk capacitance is designed to comply with 10 ms hold-up time at full load.

The control of the LLC is implemented with another dedicated control card PCB based on XMC4400 MCU from Infineon that includes open-loop/overload protection with extended blanking time, two levels of OCP: frequency shift and latch off, mains input UVP with adjustable hysteresis, adjustable minimum switching frequency with high accuracy, built-in digital and non-linear soft start, and burst-mode operation.

Figure 4b/c shows the placement of the different sections of the REF\_1KW\_PSU\_5G\_GaN telecom PSU with TOLL packages from Infineon. The board shown is 150 mm long with a width of 80 mm and a height of 27 mm.



Figure 4 shows the PSU with the leftmost component being the AC connector. Adjacent to the AC connector is the single-stage EMI filter. Above the filter, two PFC chokes are strategically placed on a PCB cutout to facilitate thermal connection to the metal baseplate using thermal interface material. Similar placement and thermal management techniques have been employed for the LLC main transformer, which is located on the centerright side of the PSU board.

Moving to the middle of the board, a daughter card is installed containing the bulk capacitors, the NTC, and the static switch. This compact arrangement aims to optimize the use of space and enhance the overall efficiency of the PSU. Lastly, the main switches for both stages of the PSU are found on the top-side layer of the main PCB, along with all the drivers. Additionally, the bias supply circuit and the two controllers are implemented in a daughter card. This design ensures that all crucial components are strategically placed for optimal performance and to minimize thermal issues.



**Figure 4 PSU implementation with main PCBs and magnetic components – a) device placement view, b) top, and c) bottom sides**



#### **System description**

The Infineon devices used in the implementation of REF\_1KW\_PSU\_5G\_GAN interleaved PFC are listed as follows:

- CoolGaN™ 600 V, 70 mΩ (IGT60R070D1) in TOLL package, as totem-pole PFC high frequency switches.
- CoolMOS<sup>™</sup> S7 600 V, 22 mΩ (IPT60R022S7) in TOLL package, for the totem-pole PFC return path (low frequency bridge) as well as relay replacement.
- EiceDRIVER™ 1EDF5673K, 1EDN8550B, 1EDB8275F, and 1EDN8511B gate drivers.
- XMC42 MCU in QFN 48-pin package for PFC control implementation.

Figure 5 shows a simplified block diagram of the bridgeless topology with the mentioned devices from the Infineon portfolio. The diodes in front of the PFC choke are meant to be a current path for startup or surge conditions and it is not part of the current path during the steady-state converter operation.



**Figure 5 Bridgeless interleaved totem-pole PFC of 1 kW fanless PSU board (REF\_1KW\_PSU\_5G\_GAN) with the Infineon components used**

This document will describe the REF\_1KW\_PSU\_5G\_GAN board implementation, as well as the specifications and main test results. For further information on Infineon devices, visit the Infineon website, the Infineon evaluation board search, and the different websites for the different implemented components:

- CoolGaN™ power transistor
- CoolMOS™ power MOSFET
- Gate driver ICs
- **XMC™ MCU**



## **2.1 Signal conditioning for digital control of totem-pole CCM PFC**

The interleaved PFC of REF\_1KW\_PSU\_5G\_GaN implements CCM average current mode control with duty feed-forward (DFF). Unlike the classic PFC, in which the AC voltage is rectified by the diode bridge in the bridgeless totem-pole PFC converter, the inductor current is both positive and negative. In addition, isolation or common mode rejection is required to measure the inductor current if the control ground in place in the negative rail of the bulk voltage, as it has been traditionally done in classic PFC. Therefore, a Hall-effect sensor is a good solution for this type of system.

The output of the Hall-effect sensor matches very well the analog-to-digital converter (ADC) inputs when supplied with the same voltage: positive and negative current are measured with the span of the ADC and a shift to half of the ADC range for zero current. If a sensor with proper bandwitdth is selected, also the high frequency ripple can be sensed and the signal can be used for peak current limitation as well. In case of lower bandwidth (BW), the Hall-effect sensor typically offers an overcurrent detection signal which could be used for the same purpose.

Because of the control reference location, the bulk voltage sense is as simple as a resistive partition as shown in Figure 6. In the case of the of AC voltage sense, to avoid issues during AC zero crossing if no current is flowing into the PFC, both lines are sensed against ground and then added. As the total AC sensing signal is rectified, a comparison of both line and neutral sensing voltages provide the polarity signal.



**Figure 6 Block diagram of the sensing circuitry required for bidirectional totem-pole control with XMC™ MCU and control reference in the AC rail in series with the PFC choke**

As the AC voltage is used for the current reference generation in the selected average current mode structure, the current reference is a full wave rectified sinusoidal sequence. However, the current sense after the ADC is a sinusoidal sequence with offset at half of the ADC span. Therefore, the ADC result from the current sense requires first the offset to be removed and then rectified according to the AC polarity signal. These two steps, together with extra gain, are implemented by software in the XMC™ controller.



#### **System description**



#### **Figure 7 Current loop structure with duty cycle feed-forward and the required current manipulation**

Application note  $14$  V 1.0



### **2.2 Interleaved totem-pole PFC: Estimated efficiency**

This section will analyze the interleaved PFC converter with 115 V and 230 V AC RMS input and operating with a switching frequency of 65 kHz.

In particular, Figure 8 presents a comparison between the estimated design efficiency of the PFC (blue plot) and the actual measured efficiency (red plot) at an input voltage of 230 V AC. The data indicates a close alignment at full-load condition, with some variances observed at light and middle load conditions.

Despite these discrepancies, the estimation provides valuable insights into the behavior of the PFC across the entire load range, offering a comprehensive understanding from light to full load conditions.

Note that the PFC unit demonstrates high peak efficiency of 99% at nearly 1000 W of output power.



**Figure 8 Comparison between estimated and real efficiency of the interleaved PFC converter**

Figure 9 illustrates the distribution of losses across various devices at different operating points for the PFC. The bar plot shows the distribution of losses across the PFC components, highlighting that the majority of losses are concentrated in the main PFC inductor.



#### **System description**



**Figure 9 Estimated distribution losses of the interleaved PFC**



## **2.2.1 PFC magnetics**

The other main contributors to the losses to consider in the design of the dual-boost AC-DC converter are the main inductor and the EMI filter. The PFC choke design is based on a toroidal high-performance magnetic powder core. Toroidal chokes have a large surface area and allow a good balance, minimizing core and winding losses, and achieving a homogeneous heat distribution without hot spots. For this reason, they are suitable for systems that are targeting the highest power density; very small choke sizes are feasible. The chosen core material CH270060GTE18 is high flux from Chang Sung Corporation (CSC), which has an excellent DC bias and good core loss behavior. The outer diameter of the core is 27 mm with a height of 19 mm. The winding was implemented using enameled AWG 18 (1.1 mm diameter) copper wire. The winding covers approximately two layers represented in Figure 11. This arrangement allows a good copper fill factor, while still having good AC characteristics, and is a preferred fill form factor for high-power toroidal inductors. There are 90 turns, taking advantage of the high permitted DC bias. The resulting small-signal bias inductance is 1 mH. The effective inductance with current bias is determined by the core material B-H characteristics, illustrated in Figure 10.



**Figure 10 Angle of input current depending on the PFC choke inductance value**



**Figure 11 Image of PFC choke**



### **2.2.2 Driving CoolGaN™ and CoolMOS™ in the interleaved totem-pole PFC**

To ensure the proper functioning of the PFC converter, the driving stage plays a critical role. In accordance with the recommended driving voltage for CoolGaN™ devices, an 8 V/0 V unipolar driving voltage is used. The bias supplies are initially created by the 12 V output flyback to the 8 V with the help of the 1EDB8511B gate driver used as an oscillator plus with the help of a transformer for creating the isolation.

The gallium nitride (GaN) MOSFET cannot be driven like a conventional MOSFET because of the need for a steady-state "on" current and a negative "off" voltage. So, to avoid a dedicated driver with two separate "on" paths and bipolar supply voltage, the solution shown in Figure 12 is chosen.

Combining the 1EDF5673K gate driver and a passive RC circuit, it is easy to supply a certain amount of current during the steady-state "on" state and a negative "off" voltage for turn off the CoolGaN™.

This selected approach is both uncomplicated and cost-efficient, making it an excellent solution for implementation.



**Figure 12 Driving CoolGaN™ with 1EDF5673K and 1EDN8550 gate drivers**



Figure 13 shows the switching sequence utilized by the 1EDF5673K gate driver. The oscilloscope image showcases the sequence applied to the Vgs of the high-side MOSFET.

- Orange color waveform represents the low-side Vds.
- Red color waveform shows the inductor current.
- Green color line corresponds to the Vgs of the totem-pole low-side CoolGaN™.
- Yellow color line representing the Vgs signal applied to the high-side CoolGaN™.

During 't0', the high-side CoolGaN™ power transistor is in the "on" state. At the start of 't1', a turn-off event occurs, where the driver applies a negative voltage to the Vgs of the device for a specified dead-time, which can be configured by an external resistor in the driver. This negative voltage ensures the proper turn-off of the MOSFET. Subsequently, during 't2', the driver applies zero volts to the gate of the MOSFET, effectively reducing the driver losses. Concurrently, the green color line, the Vgs of the low-side is turned on. Finally, during 't3', the dead-time is applied by the microcontroller.



**Figure 13 Vgs voltages of CoolGaN™ in the high frequency leg of a totem-pole PFC**

Figure 14 shows the driving of the CoolMOS™ MOSFET. A hybrid driving approach with an isolated high-side and non-isolated low-side switch has been adopted. Additionally, for the four CoolMOS™ MOSFETs synchronous rectification legs that are switching at 50 Hz, a bootstrap approach has been adopted to minimize costs. In this case, proper capacitor dimensioning is required to discharge and avoid hitting the UVLO threshold of the driver.





#### **Figure 14 Driving CoolMoS™ with hybrid driving (1EDB8275F + 1EDN8511B gate drivers)**

#### **2.3 Experimental results: Interleaved PFC steady state-operation**

This section provides a summary of the experimental results pertaining to the steady-state operation of the interleaved PFC, with a specific focus on the steady-state waveforms at 115 V RMS and 230 V RMS AC. It will showcase the behavior of the PFC during full load operation and the efficiency of the PFC at 115 V and 230 V AC RMS.

### **2.3.1 Steady-state operation**

Figure 15 shows the main steady-state waveforms of the PFC for a 115 V AC at 50 Hz and Figure 16 for a 230 V AC at 50 Hz under nominal load conditions. These figures show the interleaved totem-pole PFC in a steady-state condition. The top of both figures shows the AC input voltage (Ch1), while the second channel (Ch2) represents the input current. Ch3 and Ch4 exhibit the inductor current in the first and second PFC chokes, respectively, followed by the bulk voltage (Ch5) at the end.

Figure 17 shows the benefit of the interleaving PFC of the AC input current of the converter.



**System description**



**Figure 15 PFC steady-state waveforms at 115 V AC and at full load condition**



**Figure 16 PFC steady-state waveforms at 230 V AC and at full load condition**



**Cinfineon** 

## **1000 W telecom power supply for 5G edge computing and small cells using CoolGaN™ 600 V and CoolMOS™ 600 V CDF7 in TOLL package**

**System description**



**Figure 17 Interleaving effect in the input current of the PFC**



#### **2.3.2 Interleaved PFC efficiency**

The efficiency of the single PFC stage is determined at ambient temperature, following 30 minutes of operation at full-load condition to attain a stable temperature of the PSU. Figure 18 shows the efficiency outcomes obtained at both low- and high-line conditions. In particular, the PFC is running in interleaving mode in both cases.

As shown in Figure 18, the efficiency peak is 98.86% at nearly 1000 W of output power. At 115 V AC, the efficiency level reaches a peak value of 98.01% at approximately 500 W.



**Figure 18 Measured PFC efficiency in interleaving mode at 230 V and 115 V RMS AC** 



## **2.4 Half-bridge LLC**

The efficiency of the LLC converter with 400 V input and 12 V output considering a variable switching frequency ranging from 90 kHz to 135 kHz. The resonant tank values are 132 nF for the resonant capacitor and a 15 µH for the resonant inductor for an equivalent resonance frequency of 113 kHz.



**Figure 19 Simplified schematic of the LLC HB DC-DC converter**

Figure 20 shows a comparison between the estimated efficiency of the LLC (orange plot) and the actual measured efficiency (yellow plot). The data indicates a close alignment at mid-load, with some variances observed at light and full-load conditions. Despite these discrepancies, the tool provides valuable insights into the behavior of the LLC converter across the entire load range, offering a comprehensive understanding from light to full load conditions.

It is worth mentioning the high peak efficiency, nearly 97.3 percent at 50 percent of the rated load condition. Note that the overall efficiency of the complete PSU is the result of multiplying the separate efficiencies of the conforming blocks and is necessarily lower than any of them separately. However, some of the loss contributions are shared between the two blocks (e.g., auxiliary bias) and therefore, the resulting overall efficiency is still expected to fall within the target specifications.



#### **System description**



**Figure 20 Estimated efficiency of the LLC DC-DC converter at 400 V DC input and 12 V DC output**

Figure 21 shows the distribution of losses across various devices at different operating points for the LLC. It is evident that the majority of losses are primarily concentrated on the LLC transformer, aligning with expectations.



**Figure 21 Estimated distribution losses of the LLC at different loads**



## **2.4.1 LLC magnetics**

The resonant tank of the LLC series-parallel resonant converter comprises two equivalent inductors and one equivalent capacitor.

One of the advantages of this topology is that it is possible to realize the series resonant inductor (L<sub>r</sub>) by the leakage of the main transformer, and the parallel resonant inductor  $(L_m)$  by the magnetizing inductance of the main transformer.

Nevertheless, the full integration approach constrains the design and compromises the performance of the converter. Therefore, in the LLC the series inductor (L<sub>r</sub>) has been realized as discrete components, although L<sub>r</sub> is integrated within the same magnetic structure of the main transformer.

Figure 22 shows a simplified view of the construction of the resonant inductor (Lr) and the main transformer. The resonant inductor is built with a 3C95 PQ38/8/25 core from Ferroxcube, while the main transformer is built with two pieces of the same core and material. The Lr is stacked on the top of the main transformer and wound in the same direction as the primary-side winding. As a result of this, the flux in part of the volume is effectively canceled and the total core loss is partly reduced.

The main transformer is characterized by a 16:1 turn ratio, with the primary windings spread across four PCBs aimed at minimizing the equivalent series resistance (ESR) and optimizing efficiency. On the secondary side, 12 interleaved copper plates, arranged in a center-tapped mode as shown in Figure 22, serve two specific purposes: to accommodate high circulating currents and minimize losses while enhancing thermal dissipation. Additionally, the winding of Lr is constructed using Litz wire, comprising 512 strands of 0.05 mm diameter.



**Figure 22 Simplified structure of the LLC transformer**

Because of the height limitation of the PSU (27 mm), cur the main board to accommodate the height of the integrated  $L_r$  plus the main transformer structure (approximately 25 mm). The cut out helps at the same time with the thermal management due to a direct thermal connection of the magnetic core with the aluminum baseplate, by using a thermal interface.



#### **System description**

Figure 24 displays the mechanical internal construction of the LLC main transformer. The detailed figure helps to visualize the internal composition of the transformer and enhances the comprehension of its structure.



**Figure 23 Detailed view of the fully assembled LLC transformer**



**Figure 24 Mechanical drawing of LLC main transformer winding arrangement**



#### **2.5 Driving CoolMOS™ in the LLC converter**

The LLC converter primary side employs two CoolMOS™ 55 mΩ devices in TOLL package (CoolMOS™ IPT60R055CFD7).

XMC4400 MCU ground pertains to the LLC converter's secondary side so for controlling the LLC half-bridge and ensuring isolation between the primary and secondary sides, a EiceDRIVER™ 2EDB8265H driver has been used as shown in Figure 25.



**Figure 25 Driving LLC half-bridge CoolMoS™ (using EiceDRIVER™ 2EDS8265H)**

## **2.6 Primary side: LLC steady-state operation**

The LLC steady-state waveforms are shown in Figure 26 and Figure 27 for both 100% and 50% load conditions.

These figures showcase the resonant current waveform (Ch4), half-bridge low-side MOSFET drain-to-source voltages (Ch3), and half-bridge MOSFETs gate-to-source voltages (Ch1 and Ch2) at nominal input/output voltages. These waveforms provide a visual representation of the behavior of the LLC in steady-state operation under different load conditions.



**System description**



**Figure 26 Primary side steady-state operation at 50% of the load**



**Figure 27 Primary side steady-state operation at 100% of the load**



### **2.7 Secondary side: LLC steady-state operation**

Figure 27 and Figure 28 provide a comprehensive view of the LLC converter's steady-state performance at 100% and 50% load from a secondary side perspective.

The middle of the picture displays the resonant current waveform (Ch4), while the output voltage waveform of the converter is shown at the bottom of the figure (Ch3).

Across the figures, it is evident that the maximum peak for the drain-source voltage of the synchronous secondary MOSFETs is consistently below 27 V.



**Figure 28 LLC in steady-state condition when running at full load condition**



**System description**



**Figure 29 LLC in steady-state condition when running at 50 percent load**



### **2.7.1 LLC efficiency**

The efficiency of the only LLC stage has been measured at ambient temperature after running the converter for 60 minutes at full load condition to reach steady-state temperature of the integrated transformer. In Figure 30, the efficiency results are displayed.

The LLC efficiency reaches an outstanding peak of almost 97.35 percent near 600 W of output power in the case of 400 V input voltage.



**Figure 30 Measured LLC efficiency at 400 V input and 12 V output**



## **3 Full power supply unit**

This section provides a summary of experimental results of the complete power supply.

#### **3.1.1 Efficiency**

The efficiency of the complete power supply is measured following a 60-minute run of the converter at full load condition.

In Figure 31, the efficiency results for 115 V and 230 V AC RMS input and 12 V DC output are presented together with the efficiency target.

Under high-line input voltage, the REF\_1KW\_PSU\_5G\_GaN board demonstrates a peak efficiency of nearly 96.32% at approximately 800 W at 230 V AC and a peak efficiency of 95.5% at 115 V AC at 600 W. The PSU fully complies with the initial specification, maintaining an efficiency above 96% from around 50% of the load to full load condition.

Similarly, when supplied with 115 V AC the PSU operates at an efficiency level above 95% from approximately 35% of the load up to full load at 115 V AC.



**Figure 31 Measured efficiency of the complete PSU at 115 V and 230 V AC RMS**



## **3.1.2 Start up**

Figure 32 and Figure 33 show the PSU startup sequence at 100 V AC and 230 V AC respectively. These figures demonstrate the startup condition of the full power supply at full load conditions. The top portion of both figures displays the different parameters being measured, which includes PFC input voltage (Ch1), PFC input current (Ch2), current in the first PFC choke (Ch3), current in the second PFC choke (Ch4), LLC resonant current (Ch5), and the LLC output voltage (Ch6). At an input voltage of 100 V AC, the input current peaks at 20 A and the sharing of this current in both PFC chokes is evident in Ch3 and Ch4 channels. The last two channels, Ch5 and Ch6, show the LLC resonant current and output voltage, respectively.



**Figure 32 Startup sequence of the full PSU at full load at 100 V AC**







**Figure 33 Startup sequence of the full PSU at full load at 230 V AC**

The power factor (PF) and the THD have been measured at both low- and high-line V AC, as shown in Figure 34 and Figure 35.The PF is higher than 95% from 18% of the load at 230 V AC and always above 99% at 115 V AC.



**Figure 34 Measured PF of the complete power supply** 



#### **Full power supply unit**



**Figure 35 Measured current THD of the complete power supply** 

## **3.1.3 Hold-up time**

The PFC response and output voltage of the PSU during a 10 ms hold-up time at 100 percent load and an input voltage of 230 V AC is captured in Figure 36, with the event repeated for ten times every 100 ms. The bulk voltage drops to a minimum of approximately 328 V DC, while the output voltage complies with the specification, exhibiting a peak-to-peak variation of 1.2 V DC.

Furthermore, Figure 37 shows the same event as Figure 36, but with a line cycle drop-out applied at 45 degrees of the input voltage.

Moreover, Figure 38 and Figure 39 exhibit the same events as depicted in Figure 36 through Figure 37 Figure 38, but with an input voltage of 115 V AC.



**Full power supply unit**



**Figure 36 10 ms 230 V AC 50Hz line cycle drop out at 0° and 100% load**



**Figure 37 10 ms 230 V AC 50Hz line cycle drop out at 45° and 100% load**



**Full power supply unit**



**Figure 38 10 ms, 115 V AC 50Hz line cycle drop out at 0° and 100% load**



**Figure 39 10 ms, 115 V AC 50Hz line cycle drop out at 45° and 100% load**



## **3.1.4 Load-jump**

These graphs show the output of the PSU, which is subjected to a load increase from 0 A to 83 A (Figure 40) and then to a load decrease from 83 A back to 0 A (Figure 41). These load jump tests demonstrate the PSU ability to handle sudden changes in current load and maintain a well-regulated output. The PSU is reliable even under challenging conditions.



**Figure 40 Load-jump of the complete PSU from 0% to 100% of load**







**Figure 41 Load-jump of the complete PSU from 100% to 0% of load**



## **3.1.5 Thermal characterization**

The PSU has been thermally characterized by operating it at 100% load for 30 minutes and at 230 V AC and 115 V AC. The thermal behavior of the PSU is analyzed and is shown in Figure 42, providing a detailed overview of the PSU's behavior after a warm-up period of 30 minutes at 100% load at 230 V AC.



**Figure 42 Total PSU thermal characterization at 230 V AC at 100% of the load**

The thermal behavior of the PSU after a warm-up period of 30 minutes at 100% load and with an input voltage of 115 V is analyzed and is shown in Figure 43.



**Full power supply unit**



**Figure 43 Total PSU thermal characterization at 115 V AC at 100% of the load**

76.1°C 78.0°C 69.7°C 64.5°C

Figure 44 shows a detailed overview of the temperature for the LLC transformer stack.

**Figure 44 Thermal camera acquisition of the LLC main transformer at full load**







#### **3.1.6 EMI**

The electromagnetic interference (EMI) generated by the converter has been measured. Note that the setup used for the measurements is not a certified setup, but it still provides a valuable insight into the behavior of the board. The laboratory set up includes an AC system, specifically a Chroma model 6560 as the power source, a Rohde & Schwarz line impedance stabilization network (LISN) model ENV216, and a RIGOL spectrum analyzer model DSA832E. In this configuration, the AC source, in conjunction with the LISN, powers the board, while the output of the 1 kW reference board is connected to a resistive load. The selection of a resistive load is deliberate to minimize potential interactions between the board and the control of an active load. The output of the LISN is linked to the RIGOL spectrum analyzer for comprehensive analysis of the interference.



**Figure 45 EMI setup**



#### **Full power supply unit**

Figure 46 and Figure 47 show the results of the average and the positive peak measurements at 115 V AC and 230 V AC, respectively.

As seen, the PSU is fully compliant with Class A limits in both peak and average. Furthermore, positive peak measurements represent a worst case compared to the quasi-peak of the standard. A margin of 6 dB is always achieved.



**Figure 46 Measured EMI spectrum of the complete power supply prototype at 115 V AC**



**Figure 47 Measured EMI spectrum of the complete power supply prototype at 230 V AC**



**Summary**

## **4 Summary**

This document provides the fanless system solution from Infineon designed for 5G edge computing and small cells. The solution incorporates a bridgeless interleaved totem-pole PFC converter and a DC-DC isolated halfbridge (HB) LLC converter, achieving efficiency levels of 96.35% at 230 V AC and 95.5% at 115 V AC, along with a power density of 50 W/in<sup>3</sup>.

REF\_1KW\_PSU\_5G\_GaN reference board utilizes CoolGaN™ 600 V power transistor, CoolMOS™ 600 V MOSFET in TOLL package, and the OptiMOS™ 6 in WSON package. This combination of CoolGaN™, CoolMOS™, and OptiMOS™ enables high performance within a compact form factor, as detailed in this application note.

The bridgeless PFC topology and the half-bridge LLC incorporate full digital control through an XMC™ 4000 MCU series from Infineon.

Note that the PSU's performance excels not only in steady-state conditions, offering high efficiency, but also meets power line disturbance and hold-up time requirements.

Furthermore, the REF\_1KW\_PSU\_5G\_GaN board has been tested using a programmable AC source and electronic load. Efficiency, THD, and PF results are obtained using the WT3000 power analyzer from Yokogawa, alongside waveform analysis with the MSO58 (1 GHz; 6.25 GS/s) oscilloscope from Tektronix.





# **5 Schematics**





**Figure 48 Main board**



**Schematics**

#### **5.2 Control cards**

### **5.2.1 PFC controller card**



**Figure 49 PFC controller card**



## **5.2.2 LLC controller card**



**Figure 50 LLC controller card**



#### **Schematics**

#### **5.2.3 Bias board**



**Figure 51 Bias board**





# **5.2.4 Capacitor card**



**Figure 52 Capacitor card**





## **5.2.5 EMI filter card**

| $1\,$           | $\overline{2}$                                                                            | $_{3}$ $\,$                                                                                        | $\overline{4}$                                                                                                                                                                                                                            |
|-----------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\mathbf A$     |                                                                                           |                                                                                                    | $\mathbf{A}$                                                                                                                                                                                                                              |
| $\,$ B          | $\frac{L}{710}$ -890324025045CS<br>CI.<br>$\frac{1}{N}$                                   | $_{\rm B}$                                                                                         |                                                                                                                                                                                                                                           |
| $\rm{c}$        | $\begin{array}{ c c }\n\hline\n&2&N \\ \hline\n&3&L \\ \hline\n&4&Lemi \\ X1&\end{array}$ |                                                                                                    | $\mathbf C$                                                                                                                                                                                                                               |
| $\,$ D<br>$\!1$ | $\,2\,$                                                                                   | Title<br>$\operatorname{Size}$<br>Number<br>${\rm A}4$<br>$\frac{\text{Date:}}{\text{File:}}$<br>3 | $\,$ D<br><b>EMI</b> filter board<br>Revision<br>$\begin{tabular}{l c c c} \hline 10.11.2023 & \hline & Sheet of \\ C:\n    Users\&\n    .\&\n    M1100002981.SchDoc-revH EMAxwwD90.tmp.SchDoc \\ \hline \end{tabular}$<br>$\overline{4}$ |

**Figure 53 EMI filter card**





 $\blacksquare$ 

# **5.2.6 Assembling view**

|                                     |                                  | <b>PARTS LIST</b>                                                                         |                                                               |                    |
|-------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------|
| <b>ITEM</b>                         | <b>QTY</b>                       | <b>PART NUMBER</b>                                                                        | <b>DESCRIPTION</b>                                            |                    |
| $\mathbf{1}$                        | $\overline{1}$                   | MP100002987 SiC                                                                           | Aluminium chassis                                             |                    |
| $\overline{2}$                      | $\overline{1}$                   | IS100002986                                                                               | <b>Isolation foil</b>                                         |                    |
| 3                                   | $\mathbf{1}$                     | H0100002981 acrylic glass cover<br>M100002985 SiC                                         | Acrylic glass cover                                           |                    |
| $\frac{1}{2}$<br>5                  | $\overline{1}$<br>$\overline{2}$ |                                                                                           | Mainboard assembly<br>Must be made of non-conductive plastic! |                    |
|                                     |                                  | M5x30 flat countersunk head screw<br>M3x6 flat countersunk head                           | only one side pictured                                        | $\Omega$           |
| $6 \overline{6}$<br>$7\overline{ }$ | $6\phantom{.}6$<br>$\frac{1}{2}$ | M3 x 8mm cylinderhead screw                                                               |                                                               | $\left(6\right)$   |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               | ▷                  |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               | $\mathcal{D}$<br>o |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               | o.                 |
|                                     |                                  |                                                                                           | 5                                                             |                    |
|                                     |                                  |                                                                                           |                                                               | అ                  |
|                                     |                                  |                                                                                           | $\mathcal{D}$                                                 | ம                  |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           | $\mathfrak{l}_*$                                              |                    |
|                                     |                                  |                                                                                           | G                                                             |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           | $\ensuremath{\mathsf{4}}$                                     |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           | $\circ$                                                       | $\circ$            |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           | $\circ$                                                       |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           | $\left( \begin{matrix} 2 \end{matrix} \right)$<br>$\circ$     | C<br>1             |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  | Apply thermal putty/ interface material on elevated areas.<br>See attached documentation. |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           | $\bullet$                                                     |                    |
|                                     |                                  |                                                                                           | g                                                             |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |
|                                     |                                  |                                                                                           |                                                               |                    |

**Figure 54 Assembling view**



**Bill of materials**

# **6 Bill of materials**

The complete bill of materials (BOM) is available from the downloads section of the Infineon website. A log-in is required to download this material.





#### **Bill of materials**





#### **Bill of materials**



#### **Table 4 BOM of PFC controller card**







#### **Bill of materials**



#### **Table 5 BOM of the LLC control card**





#### **Bill of materials**



## **Table 6 BOM of the bias board Quantity** Ref. designator **Part number/value Part number/value Part number**  $\vert$  Description **Alter Manufacturer 1 IC1 ICE2QR2280G Integrated circuit Infineon** 2  $\begin{array}{|c|c|c|c|c|c|}\n\hline\n2 & \begin{array}{|c|c|c|c|}\n\hline\n2 & \begin{array}{|c|c|c|c|}\n\hline\n2 & \begin{array}{|c|c|c|}\n\hline\n2 & \begin{array}{|c|c$ 1 C6 100 pF Capacitor ceramic  $\vert$  -1 c7 1nF capacitor ceramic  $\vert$  -1 C8 33 µF Capacitor polarized Farnell 2  $|$  D1, D2  $|$  DFLS1200  $|$  Diode  $|$  Farnell 1 | D3 | LGT67K-H2K1-24-Z | LED | Mouser 1 | D4 | BZX384-B10 | Zener 10 V | RS Components 1 | D5 | BAT165 | Schottky-diode | Infineon 1 D6 NRVBSS14HE Schottky-diode Mouser 1 | Q1 | BSS138N | NMOSFET | Farnell 1 | R2 | 1k4 | Resistor | – 1 R3 15k Resistor – 1 | R4 | 4R7 | Resistor | – 1 R5 15k Resistor –

#### **Table 7 BOM of the bias board**



#### **Table 8 BOM of the EMI board**





#### **References**

#### **References**

- [1] Infineon Technologies AG: R. Garcia Mora, *AN\_201708\_PL52\_025 High efficiency 3 kW bridgeless dual-boost PFC demo board*, September 2017; Available online
- [2] Infineon Technologies AG: *XMC4100/XMC4200 reference manual*, July 2016; Available online
- [3] Infineon Technologies AG: *XMC1400 AA-step reference manual*, August 2016; Available online



**Acronyms/abbreviations**

# **Acronyms/abbreviations**





**Revision history**

# **Revision history**



#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

**Edition 2024-05-31 Published by**

**Infineon Technologies AG 81726 Munich, Germany**

**© 2024 Infineon Technologies AG. All Rights Reserved.**

**Do you have a question about this document? Email:** erratum@infineon.com

**Document reference AN155848**

#### **Important notice Warnings**

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [Power Management IC Development Tools](https://www.xonelec.com/category/embedded-solutions/engineering-tools/analog-digital-ic-development-tools/power-management-ic-development-tools) *category:*

*Click to view products by* [Infineon](https://www.xonelec.com/manufacturer/infineon) *manufacturer:* 

Other Similar products are found below :

[EVB-EP5348UI](https://www.xonelec.com/mpn/enpirion/evbep5348ui) [BQ25010EVM](https://www.xonelec.com/mpn/texasinstruments/bq25010evm) [ISL80019AEVAL1Z](https://www.xonelec.com/mpn/renesas/isl80019aeval1z) [ISLUSBI2CKIT1Z](https://www.xonelec.com/mpn/renesas/islusbi2ckit1z) [ISL8002AEVAL1Z](https://www.xonelec.com/mpn/renesas/isl8002aeval1z) [ISL91108IIA-EVZ](https://www.xonelec.com/mpn/renesas/isl91108iiaevz) [MAX8556EVKIT](https://www.xonelec.com/mpn/analogdevices/max8556evkit) [MAX15005AEVKIT+](https://www.xonelec.com/mpn/analogdevices/max15005aevkit) [ISL28022EVKIT1Z](https://www.xonelec.com/mpn/renesas/isl28022evkit1z) [STEVAL-ISA008V1](https://www.xonelec.com/mpn/stmicroelectronics/stevalisa008v1) [DRI0043](https://www.xonelec.com/mpn/dfrobot/dri0043) [KITPF8100FRDMEVM](https://www.xonelec.com/mpn/nxp/kitpf8100frdmevm) [EVB-EN6337QA](https://www.xonelec.com/mpn/intel/evben6337qa) [SAMPLEBOXILD8150TOBO1](https://www.xonelec.com/mpn/infineon/sampleboxild8150tobo1) [MAX18066EVKIT#](https://www.xonelec.com/mpn/analogdevices/max18066evkit) [AP62300WU-EVM](https://www.xonelec.com/mpn/diodesincorporated/ap62300wuevm) [KITA2GTC387MOTORCTRTOBO1](https://www.xonelec.com/mpn/infineon/kita2gtc387motorctrtobo1) [AEK-MOT-TK200G1](https://www.xonelec.com/mpn/stmicroelectronics/aekmottk200g1) [EVLONE65W](https://www.xonelec.com/mpn/stmicroelectronics/evlone65w) [STEVAL-ILH006V1](https://www.xonelec.com/mpn/stmicroelectronics/stevalilh006v1) [STEVAL-IPE008V2](https://www.xonelec.com/mpn/stmicroelectronics/stevalipe008v2) [STEVAL-IPP001V2](https://www.xonelec.com/mpn/stmicroelectronics/stevalipp001v2) [STEVAL-ISA013V1](https://www.xonelec.com/mpn/stmicroelectronics/stevalisa013v1) [STEVAL-ISA067V1](https://www.xonelec.com/mpn/stmicroelectronics/stevalisa067v1) [STEVAL-](https://www.xonelec.com/mpn/stmicroelectronics/stevalisq002v1)[ISQ002V1](https://www.xonelec.com/mpn/stmicroelectronics/stevalisq002v1) [TPS2306EVM-001](https://www.xonelec.com/mpn/texasinstruments/tps2306evm001) [TPS2330EVM-185](https://www.xonelec.com/mpn/texasinstruments/tps2330evm185) [TPS40001EVM-001](https://www.xonelec.com/mpn/texasinstruments/tps40001evm001) [SECO-HVDCDC1362-15W-GEVB](https://www.xonelec.com/mpn/onsemiconductor/secohvdcdc136215wgevb) [BTS7030-2EPA](https://www.xonelec.com/mpn/infineon/bts70302epa) [LT8638SJV#WPBF](https://www.xonelec.com/mpn/analogdevices/lt8638sjvwpbf) [LTC3308AIV#WTRPBF](https://www.xonelec.com/mpn/analogdevices/ltc3308aivwtrpbf) [TLT807B0EPV](https://www.xonelec.com/mpn/infineon/tlt807b0epv) [BTS71033-6ESA](https://www.xonelec.com/mpn/infineon/bts710336esa) [EV13N91A](https://www.xonelec.com/mpn/microchip/ev13n91a) [EASYPIC V8 OVER USB-C](https://www.xonelec.com/mpn/mikroelektronika/easypicv8overusbc) [EV55W64A](https://www.xonelec.com/mpn/microchip/ev55w64a) [CLICKER 4 FOR STM32F4](https://www.xonelec.com/mpn/mikroelektronika/clicker4forstm32f4) [EASYMX PRO V7A FOR STM32](https://www.xonelec.com/mpn/mikroelektronika/easymxprov7aforstm32) [CLICKER 4 FOR PIC18F](https://www.xonelec.com/mpn/mikroelektronika/clicker4forpic18f) [Si8285\\_86v2-KIT](https://www.xonelec.com/mpn/skyworks/si828586v2kit) [PAC52700EVK1](https://www.xonelec.com/mpn/qorvo/pac52700evk1) [NCP-](https://www.xonelec.com/mpn/onsemiconductor/ncpncv51752d2pak3lgevb)[NCV51752D2PAK3LGEVB](https://www.xonelec.com/mpn/onsemiconductor/ncpncv51752d2pak3lgevb) [ISL81807EVAL1Z](https://www.xonelec.com/mpn/renesas/isl81807eval1z) [AP33772S-EVB](https://www.xonelec.com/mpn/diodesincorporated/ap33772sevb) [EVALM7HVIGBTPFCINV4TOBO1](https://www.xonelec.com/mpn/infineon/evalm7hvigbtpfcinv4tobo1) [903-0300-000](https://www.xonelec.com/mpn/robotis/9030300000) [902-0173-000](https://www.xonelec.com/mpn/robotis/9020173000) [903-](https://www.xonelec.com/mpn/robotis/9030301000) [0301-000](https://www.xonelec.com/mpn/robotis/9030301000) [ROA1286023/1](https://www.xonelec.com/mpn/flexpowermodules/roa12860231)