

## **TDA21472**

# 1 Description

- High frequency, low profile dc-dc converters
- Voltage Regulators for CPUs, GPUs, and DDR memory arrays

The TDA21472 power stage contains a low quiescent-current synchronous buck gate-driver IC co-packaged with Schottky diode, and high-side and low-side MOSFETs. The package is optimized for PCB layout, heat transfer, driver/MOSFET control timing, and minimal switch node ringing when layout guidelines are followed. The gate driver and MOSFET combination enables higher efficiency at the lower output voltages required by cutting edge CPU, GPU and DDR memory designs.

The TDA21472 internal MOSFET current sense algorithm with temperature compensation achieves superior current sense accuracy versus best-in-class controller-based inductor DCR sense methods. Protection includes cycle-by-cycle over current protection with programmable threshold, VCC/VDRV UVLO protection, phase fault detection, IC temperature reporting and thermal shutdown. The TDA21472 also features auto-replenishment of the bootstrap capacitor to prevent over-discharging. The TDA21472 features a deep-sleep power saving mode, which greatly reduces the power consumption when the multiphase system enters PS3/PS4 mode.

Operation at switching frequency as high as 1.5 MHz enables high performance transient response, allowing reduction of output inductance and output capacitance while maintaining industry leading efficiency.

The TDA21472 is optimized for CPU core power delivery in server applications. The ability to meet the stringent requirements of the server market also makes it ideally suited for powering GPU and DDR memory designs.

## 2 Features

- Co-packaged driver, Schottky diode, and high-side and low-side MOSFETs
- 5-mV/A on-chip MOSFET current sensing with temperature compensated reporting
- Input voltage (VIN) range of 4.25 V to 16 V
- VCC and VDRV supply of 4.25 V to 5.5 V
- Output voltage range from 0.25 V up to 5.5 V
- 80A Output Over-Current Protection (OCP) capability
- Operation up to 1.5 MHz
- VCC/VDRV under voltage lockout (UVLO)
- 8-mV/°C temperature analog output
- Thermal shutdown and fault flag
- Cycle-by-cycle over current protection with programmable threshold and fault flag
- MOSFET phase fault detection and flag
- Auto-replenishment of bootstrap capacitor
- Deep-sleep mode for power saving
- Compatible with 3.3-V tri-state PWM input
- Body-Braking load transient support
- Small 5 mm x 6 mm x 1 mm PQFN package
- Lead free RoHS compliant package

## **Description**



Table 1 Product Identification

| Part Number | Temp Range     | Package          | Marking  |
|-------------|----------------|------------------|----------|
| TDA21472    | -40°C to 125°C | PQFN 5 mm x 6 mm | TDA21472 |



Figure 1 Picture of the Product

# 3 Description

## 3.1 Pinout



Figure 2 Pinout, Numbering and Name of Pins (transparent top view)

## **Block Diagram**

# infineon

# 4 Block Diagram



Figure 3 Block Diagram

# TDA21472

# **Block Diagram**

# Table 2 I/O Signals



| Pin No. | Name     | Pin Type | <b>Buffer Type</b> | Function                                                                                                                                                                                                                                                                         |
|---------|----------|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VOS      | I        | Analog             | Connect to output of the converter. It serves as the VOUT voltage sense input for inductor current emulation during body braking. Kelvin connection in layout is not required.                                                                                                   |
| 6, 41   | GATEL    | I/O      | Analog             | Low-side MOSFET driver pin that can be connected to a test point in order to observe the waveform.                                                                                                                                                                               |
| 10-19   | SW       | 0        | Analog             | High Current switching node connection of the synchronous buck converter.                                                                                                                                                                                                        |
| 32      | PHASE    | I        | Analog             | Internal connection to the high-side MOSFET source. For Bootstrap capacitor connection only.                                                                                                                                                                                     |
| 33      | воот     | I        | Analog             | Bootstrap capacitor connection. The bootstrap capacitor provides the charge to turn on the high-side MOSFET. Connect a minimum 0.22- $\mu$ F, X7R ceramic capacitor from BOOT to PHASE pin. For VIN > 13.2 V, a 2- $\Omega$ bootstrap resistor is required.                      |
| 34      | PWM      | I/O      | Logic              | 3.3-V logic level PWM input. PWM input: "High" turns high-<br>side MOSFET on; floating or driving PWM to the "Tri-state"<br>turns both MOSFETs off; "Low" turns low-side MOSFET on.                                                                                              |
| 35      | EN       | I        | Logic              | Pulling EN high enables the driver; pulling EN low disables the driver and enters ultra-low quiescent current mode. Floating this pin is not recommended, however a low current pull-down is embedded to keep the driver off if the pin is floating. The EN pin is VCC tolerant. |
| 36      | TOUT/FLT | 0        | Analog             | The voltage at this pin is defined by the equation 8 mV * (Celsius Temperature) + 0.6 V. This pin will be pulled up to 3.3 V under severe over temperature, over current or phase fault condition.                                                                               |
| 37      | OCSET    | I/O      | Analog             | Program the over-current threshold by placing a resistor from OCSET pin to LGND. Floating OCSET or directly tying to VCC gives a fixed 80-A typical over-current threshold.                                                                                                      |
| 38      | IOUT     | 0        | Analog             | Sensed current output signal referenced to the REFIN pin. V(IOUT – REFIN) voltage represents current information at 5 mV/A.                                                                                                                                                      |
| 39      | REFIN    | I/O      | Analog             | The reference supply voltage for the IOUT information. This pin should be tied to a fixed voltage between 1.1 V and 2.0 V. The bias rails from typical PWM controllers are normally utilized with no additional decoupling needed at the power stage.                            |

# TDA21472



# **Block Diagram**

# Table 3 Power Supply

| Pin No. | Name | Pin Type | <b>Buffer Type</b> | Function                                                                                                                                                                                                                 |
|---------|------|----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4       | VDRV | POWER    | -                  | The gate driver supply. Connect a X7R, 1-µF ceramic capacitor between VDRV and PGND. VDRV should be connected to the +5 V power supply.                                                                                  |
| 3       | VCC  | POWER    | -                  | Bias voltage for control logic. Connect a X7R, 1- $\mu$ F ceramic capacitor between VCC and LGND, and a 1- $\Omega$ resistor between VCC and VDRV.                                                                       |
| 25-30   | VIN  | POWER    | -                  | 4.25-V to 16-V high current input voltage connection. Place a 0402, X7R, 0.1-μF capacitor and a 0402 or 0603, X7R, 1-μF capacitor close to VIN pin and PGND pin. Also connect at least one X7R, 10-μF ceramic capacitor. |

## Table 4 Ground Pins

| Pin No.               | Name | Pin Type | <b>Buffer Type</b> | Function                                                          |  |  |  |  |  |
|-----------------------|------|----------|--------------------|-------------------------------------------------------------------|--|--|--|--|--|
| 2                     | LGND | GND      | _                  | Signal ground. All signals are referenced to this pin.            |  |  |  |  |  |
| 5, 7-9, 20-<br>24, 40 | PGND | GND      | -                  | Power ground. It is also the power ground of the low-side MOSFET. |  |  |  |  |  |

## Table 5 Not Connected

| Pin No. | Name | Pin Type | Buffer Type | Function                    |
|---------|------|----------|-------------|-----------------------------|
| 31      | NC   | _        | _           | Leave this pin unconnected. |

## **Electrical Specification**

# infineon

# **5** Electrical Specification

# 5.1 Absolute Maximum Ratings

Note:  $T_A = 25$  °C

Stresses above those listed in Table 6 "Absolute Maximum Ratings" may cause permanent damage to the device. These are absolute stress ratings only and operation of the device is not implied or recommended at these or any other conditions in excess of those given in the operational sections of this specification. Exposure over values of the recommended ratings for extended periods may adversely affect the operation and reliability of the device.

Table 6 Absolute Maximum Ratings

| Parameter                    | Symbol                                | ,                                   | Values |                          | Unit | Note / Test  |
|------------------------------|---------------------------------------|-------------------------------------|--------|--------------------------|------|--------------|
|                              |                                       | Min.                                | Тур.   | Max.                     |      | Condition    |
| Frequency of PWM input       | $f_{SW}$                              | 0.2                                 | -      | 1.5                      | MHz  |              |
| Maximum average load current | I <sub>OUT</sub>                      | -                                   | _      | OCP<br>Threshold         | А    |              |
| Input Voltage                | V <sub>IN</sub>                       | -0.30                               | 1      | 25                       | V    | Pin VIN      |
| Logic supply voltage         | V <sub>cc</sub>                       | -0.30                               | -      | 6                        | V    | Pin VCC      |
| Driver voltage               | $V_{DRV}$                             | -0.30                               | -      | 6                        | V    | Pin VDRV     |
| Switch node voltage          | $V_{sw}$                              | Below -5 V for 5<br>ns, -0.3 V DC   | _      | 32 V for 2ns,<br>25 V DC | V    | Pin SW       |
| PHASE voltage                | V <sub>PHASE</sub>                    | Below -5 V for 5<br>ns, -0.3 V DC   | _      | 32 V for 2ns,<br>25 V DC | V    | Pin PHASE    |
| VIN – PHASE voltage          | V <sub>VIN</sub> - V <sub>PHASE</sub> | Below -5 V for 5<br>ns, -0.3 V DC   |        | 32 V for 2ns,<br>25 V DC | V    | VIN – PHASE  |
| BOOT voltage                 | V <sub>BOOT</sub>                     | Below -0.3 V for 5<br>ns, -0.3 V DC | _      | 29                       | V    | Pin BOOT     |
|                              | $V_{BOOT-PHASE}$                      | -0.3                                | _      | 7 V for 5 ns,<br>6 V DC  | V    | BOOT – PHASE |
| EN voltage                   | V <sub>EN</sub>                       | -0.3                                | -      | VCC + 0.3                | V    | Pin EN       |
| PWM voltage                  | $V_{PWM}$                             | -0.3                                | -      | VCC + 0.3                | V    | Pin PWM      |
| TOUT                         | Vтоит                                 | -0.3                                | -      | VCC + 0.3                | V    | Pin TOUT/FLT |
| IOUT                         | VIOUT                                 | -0.3                                | -      | VCC + 0.3                | V    | Pin IOUT     |
| VOS                          | Vos                                   | -0.3                                | -      | VCC + 0.3                | V    | Pin VOS      |
| OCSET                        | V <sub>OCSET</sub>                    | -0.3                                | -      | VCC + 0.3                | V    | Pin OCSET    |
| REFIN                        | VREFIN                                | -0.3                                | -      | 3.5                      | V    | Pin REFIN    |
| Junction temperature         | $T_{Jmax}$                            | -40                                 | -      | 150                      | °C   | -            |
| Storage temperature          | T <sub>STG</sub>                      | -65                                 | _      | 150                      | °C   | -            |

Note: All rated voltages are relative to voltages on the LGND and PGND pins unless otherwise specified.

## **Electrical Specification**



## 5.2 Thermal Characteristics

**Table 7** Thermal Characteristics

| Parameter                                     | Symbol                    | Values |      | Values |     | Unit                 | Note / Test |
|-----------------------------------------------|---------------------------|--------|------|--------|-----|----------------------|-------------|
|                                               |                           | Min.   | Тур. | Max.   |     | Condition            |             |
| Thermal Resistance-Junction to PCB            | $\theta_{\text{JC\_PCB}}$ | _      | 1.5  | _      | K/W | Referenced to Pin 24 |             |
| Thermal Resistance-Junction to top of package | $\theta_{\text{JC\_Top}}$ | _      | 16.7 | _      |     | _                    |             |
| Thermal Resistance to Ambient                 | $\theta_{JA}^{\ Note}$    | _      | 20.5 | -      |     | _                    |             |

Note: Thermal Resistance  $(\theta_{JA})$  is measured with the component mounted on a highly effective thermal conductivity test board in free air.

# **5.3** Recommended Operating Conditions

**Table 8** Recommended Operating Conditions

| Parameter               | Symbol                | Symbol Values |      |      | Unit | Note / Test Condition                                                        |  |
|-------------------------|-----------------------|---------------|------|------|------|------------------------------------------------------------------------------|--|
|                         |                       | Min.          | Тур. | Max. |      |                                                                              |  |
| Input Voltage           | V <sub>IN</sub>       | 4.25          | -    | 16   | V    |                                                                              |  |
| MOSFET Driver Voltage   | $V_{DRV}$             | 4.25          | -    | 5.5  |      |                                                                              |  |
| Logic Supply Voltage    | V <sub>cc</sub>       | 4.25          | _    | 5.5  |      |                                                                              |  |
| PWM Switching Frequency | f <sub>sw</sub>       | 200           | -    | 1500 | kHz  |                                                                              |  |
| Reference Voltage       | $V_{REFIN}$           | 1.1           | _    | 2.0  | V    | Additional fixed current sense amplifier offset of –0.35 A at VREFIN = 1.8 V |  |
| Junction Temperature    | T <sub>JUNCTION</sub> | -40           | _    | +125 | °C   |                                                                              |  |

## 5.4 Electrical Characteristics

Note:  $V_{DRV} = V_{CC} = 5 \text{ V}$ ,  $T_J = 65 \,^{\circ}\text{C}$ ,  $V_{REFIN} = 1.2 \,\text{V}$ ,  $f_{sw} = 600 \,\text{kHz}$ ,  $V_{out} = 1.8 \,\text{V}$ 

Table 9 Voltage Supply, Biasing Current

| Parameter               | Symbol                          |      | Value | s    | Unit | Note / Test Condition                        |
|-------------------------|---------------------------------|------|-------|------|------|----------------------------------------------|
|                         |                                 | Min. | Тур.  | Max. |      |                                              |
| UVLO VCC / VDRV Rising  | V <sub>UVLO_RISE</sub>          | -    | 3.85  | 4.0  | V    |                                              |
| UVLO VCC / VDRV Falling | $V_{\text{UVLO}_{\text{FALL}}}$ | 3.3  | 3.45  | -    |      |                                              |
| Hysteresis              | V <sub>UVLO_HYS</sub>           |      | 0.4   |      |      |                                              |
| Driver Current          | I <sub>VDRV</sub>               | -    | 20    | -    | mA   | EN = 3.3 V, f <sub>sw</sub> = 600 kHz, D=15% |
|                         |                                 | _    | 15    | -    | μΑ   | EN= 3.3 V, PWM floating                      |
|                         |                                 | _    | 0.2   | -    | μΑ   | EN= 0 V                                      |
| Supply Current          | I <sub>vcc</sub>                | -    | 3.2   | -    | mA   | EN= 3.3 V                                    |
|                         |                                 | -    | 45    | -    | μΑ   | EN= 0 V                                      |
| VIN Bias Current        | I <sub>VIN</sub>                | -    | 35    | -    | μА   | VIN=15 V, EN= 3.3 V, V(PWM) = 1.7 V          |
|                         |                                 | -    | 0.1   | -    | μΑ   | EN= 0 V                                      |

## **TDA21472**

# **Electrical Specification**



**Table 10** Current Sense and Temperature Sense

| Parameter |                    | Symbol              | Values |      |      | Unit | Note / Test Condition |
|-----------|--------------------|---------------------|--------|------|------|------|-----------------------|
|           |                    |                     | Min.   | Тур. | Max. |      |                       |
| IOUT      | Current Sense Gain | A <sub>CS</sub>     | 4.8    | 5    | 5.2  | mV/A |                       |
|           | Offset at Trim     | A <sub>CS_OST</sub> | -0.8   | -    | 0.8  | Α    | 0-A load              |

## **Table 11** Temperature Sense and Fault Communication

| Parameter |                                     | Symbol                   |       | Values | ;     | Unit  | Note / Test Condition                                      |  |
|-----------|-------------------------------------|--------------------------|-------|--------|-------|-------|------------------------------------------------------------|--|
|           |                                     |                          | Min.  | Тур.   | Max.  |       |                                                            |  |
| TOUT      | Temperature Sense Slope             | A <sub>TOUT_GAIN</sub>   | 7.8   | 8.0    | 8.2   | mV/°C | 0°C ≤ T <sub>J</sub> ≤ 125°C,<br>Note 1                    |  |
|           | Temperature Sense Offset<br>Voltage | V <sub>TOUT_OFFSET</sub> | 1.108 | 1.120  | 1.132 | V     | T <sub>J</sub> = 65°C, 0.6 V + 8<br>mV/°C * T <sub>J</sub> |  |

Table 12 Other Logic Functions, Inputs/Outputs And Thresholds

| Parameter | •                                 | Symbol                    |      | Values | ;    | Unit | Note / Test Condition                                |
|-----------|-----------------------------------|---------------------------|------|--------|------|------|------------------------------------------------------|
|           |                                   |                           | Min. | Тур.   | Max. |      |                                                      |
| EN        | Enable Power-on<br>Delay          | t <sub>EN_DELAY_ON</sub>  | -    | 5      | _    | μs   | PWM=0. Measured from EN rising edge to GATEL > 1 V.  |
|           | Enable Power-off<br>Delay         | t <sub>EN_DELAY_OFF</sub> | -    | 50     | _    | ns   | PWM=0. Measured from EN falling edge to GATEL < 4 V. |
|           | Internal Pull-<br>down Resistance | R <sub>EN_PULLDN</sub>    | -    | 450    | _    | kΩ   | EN floating                                          |
|           | Input High                        | V <sub>EN_HIGH</sub>      | 2    | -      | -    |      |                                                      |
|           | Voltage                           | $V_{EN\_LOW}$             | -    | -      | 0.8  | V    |                                                      |
| PWM       | PWM Input High<br>Threshold       | V <sub>IH</sub>           | 2.4  | -      | -    | V    | PWM Low or Tri-state to High                         |
|           | PWM Input Low<br>Threshold        | V <sub>IL</sub>           | -    | -      | 0.8  | V    | PWM High or Tri-state to Low                         |
|           | PWM Hysteresis                    | I <sub>PWM_HYS</sub>      | -    | 160    | -    | mV   | Active to Tri-state or Tri-state to Active           |

# TDA21472

# infineon

# **Electrical Specification**

## **Protection**

| Parameter      |                                                 | Symbol                 | Values |      | Unit | Note / Test Condition |                                      |
|----------------|-------------------------------------------------|------------------------|--------|------|------|-----------------------|--------------------------------------|
|                |                                                 |                        | Min.   | Тур. | Max. |                       |                                      |
| OTP            | Over Temp Rising<br>Threshold                   | T <sub>OTP_RISE</sub>  | -      | 140  | -    | °C                    | TOUT/FLT pulled high, Note 1         |
|                | Over Temp Falling<br>Threshold                  | T <sub>OTP_FALL</sub>  | -      | 120  | -    | °C                    | TOUT/FLT released, Note 1            |
| PHASE<br>FAULT | High-side MOSFET<br>Short Threshold             | V <sub>PHSFLT_TH</sub> | -      | 850  | -    | mV                    | V(SW) – V(PGND)                      |
|                | TOUT/FLT Delay                                  | N <sub>FLT_DELAY</sub> | -      | 7    | -    | Cycle                 | PWM High-Low Cycles to TOUT/FLT high |
| ОСР            | Programmable<br>Over-Current<br>Threshold Range | l <sub>оср</sub>       | 20     | -    | -    | A                     | Program through Rocset               |
|                | Constant Over-<br>Current Threshold             | I <sub>OCP_CONST</sub> |        | 80   | -    | Α                     | OCSET open or connected to VCC       |
|                | TOUT/FLT Delay                                  | t <sub>FLT_DELY</sub>  | 10     | -    | _    | Cycle                 | PWM High-Low Cycles to TOUT/FLT high |

## Notes

1. Guaranteed by design but not tested in production.

## **Typical Operating Characteristics**



# **6** Typical Operating Characteristics

Single Phase Circuit of Figure 12,  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 1.8 \text{V}$ ,  $f_{SW} = 600 \text{kHz}$ , L = 150 nH, VCC = VDRV = 5 V,  $T_{AMBIENT} = 25 ^{\circ}\text{C}$ , no heat sink, no air flow, 8-layer PCB board of 3.7"(L) x 2.6"(W), no PWM controller loss, no inductor loss, unless specified otherwise.



Figure 4 Power Stage Efficiency



Figure 7 Power Stage Loss



Figure 5 Thermal Derating, Tcase <= 125 °C



Figure 8 Programmable OCP Threshold



Figure 6 Vcc and Vdrv Current



Figure 9 Switching Waveform at 0 A



# 7 Theory of Operation

## 7.1 Description

The TDA21472 contains a low-quiescent current, high-efficiency and high speed MOSFET driver optimized to drive a pair of co-packaged high-side and low-side N-channel MOSFETs with Schottky diode at frequency up to 1.5 MHz. Dc-dc controllers using traditional inductor DCR current sense typically have reduced accuracy. Over-reporting load current reduces CPU performance, while under reporting load current compromise system level reliability by over-stressing the voltage regulator and CPU. The TDA21472 incorporates a novel MOSFET-based current sense technique which improves accuracy and eliminates the complexities associated with inductor DCR sensing. Superior current sense accuracy is achieved with on-chip current sensing for enhanced system performance.

The TDA21472 provides a temperature report output at a linear slope of 8 mV / °C for monitoring power stage temperature. Multiple temperature outputs can be paralleled for reporting to Infineon's digital PWM controller.

The TDA21472 PWM input is compatible with industry standard 3.3V PWM input with tri-state.

The TDA21472 can enable Body-Braking mode by responding to PWM tri-state signals sent from the controller, quickly disabling both MOSFETs in the power stage in order to enhance transient performance or provide a high impedance output.

The TDA21472 supports diode emulation mode through the PWM tri-state signal. Controlled by Infineon's digital PWM controller, the PWM tri-state signal will force the low-side FET to be off when the inductor current is about to go negative. The light-load efficiency then can be increased by preventing conduction loss caused by negative inductor current.

The TDA21472 also supports deep-sleep power saving mode. When in deep-sleep mode, the driver will disable most of the function circuitry to greatly reduce power consumption.

The TDA21472 features a full-range of protection, including VCC/VDRV Under-Voltage-Lockout (UVLO), thermal shutdown against an internal over-temperature condition, phase fault detection of a shorted high-side MOSFET, and programmable cycle-by-cycle over-current protection due to an overload condition or saturated output inductor.

The TDA21472 also features internal protection circuitry to automatically replenish the voltage across the bootstrap capacitor. It avoids the gradual depletion of capacitor energy when the power stage sits in tri-state for a long period of time.

#### **TDA21472**

# Theory of Operation



The TDA21472 provides an external fault signal on the TOUT/FLT pin. This pin is pulled high if a shorted high-side MOSFET, a prolonged over current event, or an over-temperature condition inside the power stage is detected.

## 7.2 Tri-State PWM Input

The TDA21472 PWM accepts standard three-level input signals. When the PWM input is high, the low-side MOSFET is turned off and the high-side MOSFET is turned on. When the PWM input is low, the high-side MOSFET is turned off and then the low-side MOSFET is turned on. If the PWM input is floated, the internal circuit will pull the PWM pin into the tri-state region and turn off both high-side and low-side MOSFETs.

## 7.3 Body-Braking Mode

The TDA21472 features the Body Braking mode to reduce output voltage overshoot during load release events by turning off the low-side MOSFET to channel the current through its body diode. The higher voltage drop of the low-side MOSFET body diode helps to discharge the stored energy in the inductor faster, which reduces the output voltage overshoot.

Body-Braking is controlled through standard PWM tri-state where both MOSFETs are placed in high impedance. The controller can momentarily drive the PWM input to the correct tri-state threshold. For better performance, no more than 100 pF parasitic capacitive load should be present on the PWM line of TDA21472.

## 7.4 Deep-Sleep mode

When EN is pulled low, the power stage will enter deep-sleep mode. The gate driver circuitry will be turned off immediately and most of the logic circuitry will be shut down to reduce the bias current to less than 100  $\mu$ A. The IOUT output will be shorted to REFIN in deep sleep mode.

When EN toggles from low to high, the power stage will be active and able to accept PWM signals after a maximum delay of 10  $\mu$ s.

# 7.5 Over-Temperature Protection and Flag (OTP)

An internal circuit monitors the temperature of the TDA21472. Once the temperature goes above the OTP rising threshold (140 °C), the TOUT/FLT output will be pulled high immediately and the driver will be turned off for self-preservation. The TOUT/FLT will remain high until temperature falls below the falling threshold (120 °C). The driver will then resume switching when the temperature falls below 120 °C.

# 7.6 Phase Fault Detection and Flag

The phase fault circuit looks at the switch node with respect to ground when PWM transits from Low to High and low-side MOSFET is still conducting. If there is a defective high-side MOSFET in the phase which causes the switch

#### **TDA21472**

# Theory of Operation



node voltage to exceed the high-side MOSFET Short Threshold (800 mV), a phase fault will be registered. The TOUT/FLT will be pulled high to 3.3 V after 7 PWM cycles and will remain high until a PWM cycle does not result in a phase fault. PWM operation continues even when TOUT/FLT is flagged high.

The TOUT/FLT flag is monitored by Infineon controllers and could be used to manage the input supply or an efuse to disconnect the input voltage rail from the voltage regulator.

## 7.7 VCC/VDRV Under-Voltage Lockout (UVLO)

TDA21472 features internal UVLO circuitry to monitor the VCC and VDRV pins separately. When a VCC or VDRV UVLO condition is detected and remains after the glitch filter, the protection circuitry will prevent the PWM input from controlling the driver and the driver will be in tri-state with both MOSFETs off. In addition, the IOUT and TOUT/FLT pins will be pulled down to LGND to indicate there is a UVLO fault. When both VCC and VDRV UVLO faults are cleared, the TOUT/FLT and IOUT pins will be released and the driver will resume switching.

## 7.8 Cycle-by-cycle Over Current Protection and Flag (OCP)

This feature protects the power stage from self-destruction from repetitive high current events such as saturated inductors due to poor component selection or by incorrectly optimized control loops. These high current events could eventually lead to a shorted high-side MOSFET failure.

With cycle-by-cycle self-preservation, the current will be monitored every cycle. If the over-current threshold (default of 80 A) has been exceeded, the PWM high pulse will be truncated so that the inductor current is allowed to relax. The over-current threshold is programmable by connecting an external resistor ROCSET between pin OCSET and LGND, as shown in Figure 8. When the OCSET pin is floating or shorted to VCC, the typical over current threshold is fixed to 80 A.

The TOUT/FLT pin will be pulled high after a minimum 10 PWM rise-fall events when a severe over current event has been registered. PWM operation will continue while the TOUT/FLT flag is high. The TOUT/FLT fault flag will clear after three consecutive OCP-free PWM cycles are registered.

# 7.9 Temperature sense OUTPUT AND FAULT Flag (TOUT/FLT)

The TDA21472 incorporates an internal temperature sensing circuit that produces a linear voltage with a slope of 8 mV/°C and a 0.6 V offset at 0°C on the TOUT/FLT pin, as shown in Equation (1). In multi-phase systems the TDA21472 temperature outputs can be connected together to create a system in which the highest temperature will drive the bus. Infineon controllers can monitor this TOUT/FLT bus for temperature telemetry purposes.

$$V_{TOUT/FLT}(V) = 0.6V + 0.008V / ^{\circ}C \times T_{j}(^{\circ}C)$$
 .....(1)

#### TDA21472



#### **Design Procedures**

The TOUT/FLT also serves for the flag of three catastrophic faults inside the power stage, including over-temperature, phase fault, and over-current conditions. TOUT/FLT will be pulled up to 3.3 V if any catastrophic fault occurs. The TOUT/FLT can also be used as an indicator of low VCC voltage as it will be weakly pulled down to LGND under the VCC UVLO condition. In a multi-phase system where the TOUT/FLT pins are tied together, the phase which has a catastrophic fault will drive the TOUT/FLT bus and pull it up to 3.3 V.

## 7.10 Current Sensing and Reporting (IOUT, REFIN)

The TDA21472 integrates a novel real-time MOSFET current sense amplifier to provide real-time high-side and low-side MOSFET current information with 5%, 3-sigma accuracy. The current sense amplifier circuit in the TDA21472 is temperature compensated to track internal MOSFET variation. The current is reported to the controller as a differential voltage between the IOUT and REFIN pins with a conversion gain of 5 mV/A to represent the inductor current IL, as shown in Equation (2).

$$V_{IOUT}(V) - V_{REFIN}(V) = 0.005 V_A x I_L(A)$$
 ....(2)

The internal current sense circuit of the TDA21472 removes the need for accurate inductor DCRs for accurate current reporting and allows the use of very low DCR inductors to maximize system efficiency.

# 7.11 Output Voltage Sensing (VOS)

VOS pin is not noise sensitive, and therefore, in a multiphase converter it is acceptable either to connect the VOS pin of each TDA21472 to the nearest converter output plane or to tie all VOS pins together and then connect to the converter output.

Because of limitation of the VOS sensing circuit, there is an extra current sense amplifier offset when VOS voltage is below 250 mV during a long PWM tri-state event subsequent to the first start-up of the converter. This can be avoided by connecting the VOS pin to a fixed voltage source that is close to the converter output voltage. The fixed voltage source can be the REFIN voltage or a resistor divider from the VCC voltage.

# **8** Design Procedures

## 8.1 Input Capacitors C<sub>VIN</sub>

A 0402, X7R, 0.1- $\mu$ F, a 0402 or 0603, X7R, 1- $\mu$ F, and at least a 10- $\mu$ F X7R ceramic capacitors are recommended at the VIN pins. Use of capacitors with lower ESR will improve efficiency, especially in single-phase operation. Layout guidelines and examples are available.

#### **TDA21472**

#### **Design Procedures**



## 8.2 Bootstrap Capacitor Cboot and Resistor Rboot

A high temperature 0.22-uF or greater value 0402 X7R capacitor is recommended. It should be mounted on the same side of the PCB as the TDA21472 and as close as possible to the BOOT Pin. A Low inductance routing of the PHASE pin connection to the negative terminal of the bootstrap capacitor is strongly recommended. A bootstrap resistor in series with the bootstrap capacitor is rcommended. For applications with input voltage higher than 13.2 V, use a  $2-\Omega$  bootstrap resistor to reduce SW node voltage spike and improve switching noise immunity.

## 8.3 Vcc and Vdrv Decoupling Capacitors

A 1- $\mu$ F X7R decoupling capacitor is required between VCC and LGND pins, and a 1- $\Omega$  VCC resistor is recommended. A 1- $\mu$ F X7R decoupling capacitor is required between VDRV and PGND pins and can be directly connected to the 5-V supply. Both capacitors should be mounted on the same side of the PCB as the power stage and as close as possible to the VCC-LGND and VDRV-PGND pins. Low inductance routing between the capacitor and the TDA21472 is strongly recommended. Layout guidelines and examples are available.

## 8.4 Mounting of Heat Sinks

Care should be taken in the mounting of heat sinks so that even pressure is applied on the power stage surface. A thermal interface material should be used between the power stage and the heat sink to solve planarity issues and ensure even thermal conduction.

The VCC, VDRV, VIN and bootstrap capacitors are typically located on the same side of the PCB as the power stage. The height of these capacitors must be considered when using heat sinks.

# 8.5 Design for Electrical Test

Note that GATEL Pin (41) has NO TEST COVERAGE, and no external electrical connection should be made to this pin. Use Pin 6 if a test-point connection to GATEL is required by the application for Bed of Nails testing. Pin 41 PCB mounting pad should remain as part of the PCB footprint for optimum performance.

Application

# infineon

# 9 Application

# 9.1 Typical Multiphase Application Diagram



Figure 10 6+1 - Phase Voltage Regulator - Typical Application (simplified schematic)

**Application** 



# 9.2 Typical Multiphase Application Diagram



Figure 11 6+1 - Phase Voltage Regulator - Typical Application (simplified schematic)

## **Application**



# 9.3 Typical Single-phase Application Diagram



Figure 12 Typical Application Diagram for Single-Phase Voltage Regulator

## **Mechanical Drawing PQFN**



# 10 Mechanical Drawing PQFN



|                     | Dime      | nsion Table |         |   |  |
|---------------------|-----------|-------------|---------|---|--|
| Thickness<br>Symbol |           | Note        |         |   |  |
| mpol                | MINIMUM   | NOMINAL     | MAXIMUM |   |  |
| A                   | -0.10     | Note 7      | +0.10   | 7 |  |
| A1                  | 0.00      | 0.02        | 0.05    |   |  |
| A3                  |           | 0.203 Ref   |         |   |  |
| b                   | 0.18      | 0.25        | 0.30    | 5 |  |
| D                   |           |             |         |   |  |
| E                   |           |             |         |   |  |
| е                   |           |             |         |   |  |
| D1                  | 4.393     | 4.443       | 4.493   |   |  |
| E1                  | 2.05      | 2.10        | 2.15    |   |  |
| D2                  | 1.70      | 1.75        | 1.80    |   |  |
| E2                  | 1.90      | 1.95        | 2.00    |   |  |
| D3                  | 1.768     | 1.818       | 1.868   |   |  |
| E3                  | 1.90      | 1.95        | 2.00    |   |  |
| L                   | 0.35      | 0.40        | 0.45    |   |  |
| aaa                 |           |             |         |   |  |
| bbb                 |           |             |         |   |  |
| ccc                 |           |             |         |   |  |
| ddd                 |           |             |         |   |  |
| eee                 |           |             |         |   |  |
| N                   |           | 3           |         |   |  |
| NOTES               | NOTES 1,2 |             |         |   |  |

#### NOTE:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-2009
- 2. All dimensions are in millimeters.
- 3. N is the total number of terminals.

A Complanarity applies to the terminals and all other bottom surface metallization.

Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has a radius on the other end of it, dimension b should not be measured in that radius area.

The location of the marked terminal #1 identifier is within the hatched area.

7.Three packaging assembly sites support this product and are covered by this datasheet. Note that package thickness is slightly different.

<sup>&</sup>quot;Assembly Site" = 4 has 0.9 mm nominal thickness

<sup>&</sup>quot;Assembly Site" = E has 1 mm nominal thickness

<sup>&</sup>quot;Assembly Site" = R has 0.9 mm nominal thickness

# **Mechanical Drawing PQFN**



Figure 13 Mechanical Dimensions of Package (Top View and Side View) in mm



Figure 14 Mechanical Dimensions of Package (Bottom View) in mm

# $\textbf{Optimos}^{\text{TM}}\,\textbf{Powerstage}$

## **TDA21472**

# Mechanical Drawing PQFN





21

Figure 15 Metal and Component Placement

# $\mathbf{Optimos}^{\mathsf{TM}}\,\mathbf{Powerstage}$

## **TDA21472**



# **Mechanical Drawing PQFN**



Figure 16 Solder Resist

# $\textbf{Optimos}^{\text{TM}}\,\textbf{Powerstage}$

## **TDA21472**



## **Mechanical Drawing PQFN**



Figure 17 Recommended Stencil Design

#### **Trademarks of Infineon Technologies AG**

µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGaN™, COOLIR™, CoolMOS™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, GaNpowIR™, HEXFET™, HITFET™, HJVPridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIS™, SOLID FLASH™, SPOC™, StrongIRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMC™

Trademarks updated November 2015

#### Other Trademarks

Edition < yyyy-mm-dd>
Published by
Infineon Technologies AG
81726 München, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference ifx1

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

00053P0231 56956 57.404.7355.5 LT4936 57.904.0755.0 5882900001 00600P0005 00-9050-LRPP 00-9090-RDPP 5951900000 011003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24
00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 0207100000 0207400000 01312
0134220000 60713816 M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131220-21149P 6131-260-2358P 6131-265-11149P CS1HCPU63