

# 5 V low drop voltage regulator





### **Features**

- Output voltage tolerance ≤ ±2%
- 180 mA output current capability
- · Low-drop voltage
- · Very low standby current consumption
- Overtemperature protection
- Reverse polarity protection
- Short-circuit proof
- Adjustable reset threshold
- · Watchdog for monitoring microprocessor
- Power-on and undervoltage reset with programmable delay time
- Reset low down to V<sub>O</sub> = 1V
- Wide temperature range
- Exposed pad package with excellent thermal behavior
- Suitable for use in automotive electronics
- Green Product (RoHS compliant)

# Potential applications

General automotive applications.

### **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100/101.

# **Description**

The OPTIREG™ Linear TLE4263-2ES is a monolithic integrated very low dropout voltage regulator in a SMD package PG-DSO-8 exposed pad, especially designed for automotive applications. An input voltage up to 45 V is regulated to an output voltage of 5.0 V. The component is able to drive loads up to 180 mA. The IC is short-circuit proof by the implemented current limitation and has an integrated overtemperature shutdown.

It additionally provides features like power-on and undervoltage reset with adjustable reset threshold, a watchdog circuit for monitoring a connected microcontroller and an inhibit input for enabling or disabling the component.

1



### 5 V low drop voltage regulator



The reset output RO is set to "low" in case the output voltage falls below the reset switching threshold VQ,rt. This threshold can be decreased down to 3.5 V by an external resistor divider. The power-on reset delay time can be programmed by the external delay capacitor CD.

The watchdog circuit provides a monitoring function for microcontrollers: At missing pulses on the watchdog's input W the reset output RO is set to "low". The trigger time for the watchdog pulses can be set by the external capacitor CD.

The IC can be switched off by the inhibit input, reducing the current consumption to typically 0 mA.

| Туре        | Package              | Marking |
|-------------|----------------------|---------|
| TLE4263-2ES | PG-DSO-8 exposed pad | 4263-2  |

# **5 V low drop voltage regulator**



# **Table of contents**

|                               | Features                                                                                                           | . 1            |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|
|                               | Potential applications                                                                                             | . 1            |
|                               | Product validation                                                                                                 | . 1            |
|                               | Description                                                                                                        | . 1            |
|                               | Table of contents                                                                                                  | . 3            |
| 1                             | Block diagram                                                                                                      | . 4            |
| 2                             | Pin configuration                                                                                                  | . 5            |
| 3.1<br>3.2<br>3.3             | General product characteristics  Absolute maximum ratings  Functional range  Thermal resistance                    | . 6<br>. 7     |
| <b>4</b><br>4.1<br>4.2<br>4.3 | Functional description Choosing external components Electrical characteristics Typical performance characteristics | . 8            |
| 5.1<br>5.2<br>5.3<br>5.4      | Application information  Reset  Power-on reset delay time  Reset adjust function  Watchdog                         | 15<br>15<br>16 |
| 6                             | Package information                                                                                                | 18             |
| 7                             | Revision history                                                                                                   | 19             |



**Block diagram** 

# 1 Block diagram



Figure 1 Block diagram



Pin configuration

# 2 Pin configuration



Figure 2 Pin configuration (top view)

Table 1 Pin definition and functions

| Pin | Symbol | Function                                                                                                                                                    |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | I      | Input for compensating line influences, a capacitor to GND close to the IC terminals is recommended                                                         |
| 2   | INH    | Inhibit enables/disables the device; connect to I if the this function is not needed                                                                        |
| 3   | RO     | Reset Output open-collector output connected to the output via an internal $30k\Omega$ pull-up resistor; leave open if the this function is not needed      |
| 4   | GND    | Ground                                                                                                                                                      |
| 5   | D      | Reset Delay Timing connect a ceramic capacitor to GND for adjusting the reset delay time / watchdog trigger time; leave open if this function is not needed |
| 6   | RADJ   | Reset Threshold Adjust connect an external voltage divider to adjust the reset switching threshold; connect to GND for using internal threshold             |
| 7   | W      | Watchdog rising edge triggered input for monitoring a microcontroller; connect to GND if this function is not needed                                        |
| 8   | Q      | Output block to ground with a capacitor close to the IC terminals with a capacitance value $C \ge 22 \ \mu\text{F}$ , ESR $\le 3 \ \Omega$                  |
| PAD | -      | <b>Exposed Pad</b> attach the exposed pad on package bottom to the heatsink area on circuit board; connect to GND                                           |

## 5 V low drop voltage regulator



**General product characteristics** 

# **3** General product characteristics

# 3.1 Absolute maximum ratings

# Table 2 Absolute maximum ratings<sup>1)</sup>

 $T_i = -40$ °C to +150°C; all voltages with respect to ground (unless otherwise specified)

| Parameter                  | Symbol           | Values |          |      | Unit | Note or               | Number   |
|----------------------------|------------------|--------|----------|------|------|-----------------------|----------|
|                            |                  | Min.   | Тур.     | Max. |      | <b>Test Condition</b> |          |
| Input I                    | 1                |        |          |      |      |                       | 1        |
| Input voltage              | $V_{I}$          | - 42   | _        | 45   | V    | _                     | P_3.1.1  |
| Input current              | $I_1$            | _      | _        | _    | _    | Internally limited    |          |
| Reset output RO            |                  |        |          |      |      |                       |          |
| Input voltage              | $V_{RO}$         | - 0.3  | _        | 42   | V    | _                     | P_3.1.2  |
| Input current              | $I_{RO}$         | -      | _        | -    | _    | Internally limited    |          |
| Reset threshold RADJ       |                  |        |          |      |      |                       |          |
| Voltage                    | $V_{RADJ}$       | - 0.3  | _        | 6    | V    | _                     | P_3.1.3  |
| Reset delay D              | -                |        | II.      |      | l e  |                       | l l      |
| Voltage                    | $V_{D}$          | - 0.3  | _        | 42   | V    | _                     | P_3.1.4  |
| Current                    | $I_{D}$          | _      | _        | _    | _    | Internally limited    |          |
| Output Q                   |                  |        | 1        |      |      |                       | ,<br>,   |
| Voltage                    | $V_{\rm Q}$      | 0.30   | _        | 7.0  | V    | -                     | P_3.1.5  |
| Current                    | $I_{Q}$          | -      | _        | _    | _    | Internally limited    |          |
| Inhibit INH                |                  |        |          |      |      |                       |          |
| Input voltage              | $V_{INH}$        | -42    | _        | 45   | V    | _                     | P_3.1.6  |
| Input current              | I <sub>INH</sub> | -      | _        | _    | _    | Internally limited    |          |
| Watchdog W                 |                  |        |          |      |      |                       |          |
| Voltage                    | $V_{W}$          | -0.3   | _        | 6    | V    | _                     | P_3.1.7  |
| Ground GND                 |                  |        | <u> </u> |      |      |                       |          |
| Current                    | $I_{GND}$        | -0.5   | _        | _    | Α    | _                     | P_3.1.8  |
| Temperature                | 1                |        |          |      |      |                       | 1        |
| Junction temperature       | $T_{\rm j}$      | _      | _        | 150  | °C   | _                     | P_3.1.9  |
| Storage temperature        | $T_{\rm stg}$    | -50    | _        | 150  | °C   | _                     |          |
| ESD susceptibility         |                  |        | '        | ·    | •    |                       | •        |
| Human body model (HBM)     | Voltage          | _      | _        | 2    | kV   | 2)                    | P_3.1.10 |
| Charged device model (CBM) | Voltage          | _      | _        | 1    | kV   | 3)                    | P_3.1.1  |
|                            |                  | _1     |          |      | _1   |                       |          |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> ESD HBM test according JEDEC JESD22-A114

<sup>3)</sup> ESD CDM test according AEC/ESDA ESD-STM5 3.1-1999

### 5 V low drop voltage regulator



### **General product characteristics**

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

### 3.2 Functional range

Table 3 Functional range

| Parameter            | Symbol         | Values |      |      | Unit | Note or Test Condition | Number  |
|----------------------|----------------|--------|------|------|------|------------------------|---------|
|                      |                | Min.   | Тур. | Max. |      |                        |         |
| Input voltage        | V <sub>I</sub> | 5.5    | _    | 45   | ٧    | 1)                     | P_3.2.1 |
| Junction temperature | T <sub>j</sub> | -40    | _    | 150  | °C   | -                      | P_3.2.2 |

<sup>1)</sup> Corresponds with characteristics of drop voltage, output current and power description (see diagrams).

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 3.3 Thermal resistance

Table 4 Thermal resistance

| Parameter           | Symbol            | Values |      | Unit | <b>Note or Test Condition</b> | Number                                          |         |
|---------------------|-------------------|--------|------|------|-------------------------------|-------------------------------------------------|---------|
|                     |                   | Min.   | Тур. | Max. |                               |                                                 |         |
| Junction to case    | R <sub>thJC</sub> | _      | 10   | _    | K/W                           | 1) measured to exposed pad                      | P_3.3.1 |
| Junction to ambient | R <sub>thJA</sub> | _      | 45   | _    | K/W                           | 2)                                              | P_3.3.2 |
| Junction to ambient | R <sub>thJA</sub> | _      | 153  | -    | K/W                           | footprint only 3)                               | P_3.3.3 |
| Junction to ambient | $R_{thJA}$        | _      | 64   | -    | K/W                           | 300 mm <sup>2</sup> heatsink area <sup>2)</sup> | P_3.3.4 |
| Junction to ambient | R <sub>thJA</sub> | -      | 55   | -    | K/W                           | 600 mm <sup>2</sup> heatsink area <sup>2)</sup> | P_3.3.5 |

<sup>1)</sup> Not subject to production test, specified by design

- 2) Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 × 70  $\mu$ m Cu, 2 × 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
- 3) Specified  $R_{thJA}$  value is according to Jedec JESD 51-3 at natural convection on FR4 1s0p board; The product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 × 70  $\mu$ m Cu).

### 5 V low drop voltage regulator

# infineon

### **Functional description**

## 4 Functional description

The control amplifier compares a reference voltage to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any oversaturation of the power element. The component also has a number of internal circuits for protection against:

- Overload
- Overtemperature
- Reverse polarity

In case the externally scaled down output voltage at the reset adjust input falls below 1.35 V, the external reset delay capacitor CD is discharged by the reset generator. When the voltage of the capacitor reaches the lower threshold VDRL, a reset signal occurs at the reset output and is held until the upper threshold VDU is exceeded. If the reset threshold input is connected to GND, reset is triggered at an output voltage of typically 4.65 V.

## 4.1 Choosing external components

The input capacitor  $C_1$  is necessary for compensation of line influences. Using a resistor of approx. 1  $\Omega$  in series with  $C_1$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor is necessary for the stability of the regulating circuit. Stability is ensured at values  $C_Q \ge 22 \,\mu\text{F}$  and an ESR of  $\le 3 \,\Omega$  within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted.

#### 4.2 Electrical characteristics

Table 5 Electrical characteristics

 $V_{\rm I}$  = 13.5 V;  $V_{\rm INH}$  > 3.6 V  $T_{\rm i}$  = -40°C to +150°C; (unless specified otherwise)

| Parameter                                 | Symbol                | Values |      |      | Unit | <b>Note or Test Condition</b>                                                               | Number  |
|-------------------------------------------|-----------------------|--------|------|------|------|---------------------------------------------------------------------------------------------|---------|
|                                           |                       | Min.   | Тур. | Max. |      |                                                                                             |         |
| Normal Operation                          |                       |        | •    |      | ·    |                                                                                             |         |
| Output voltage                            | $V_{\mathrm{Q}}$      | 4.90   | 5.00 | 5.10 | V    | 5 mA $\leq I_Q \leq$ 150 mA;<br>6 V $\leq V_1 \leq$ 28 V                                    | P_4.2.1 |
| Output voltage                            | $V_{Q}$               | 4.90   | 5.00 | 5.10 | V    | $6 \text{ V} \le V_1 \le 32 \text{ V};$ $I_Q = 100 \text{ mA};$ $T_j = 100^{\circ}\text{C}$ | P_4.2.2 |
| Output current limitation                 | $I_{Q,max}$           | 180    | 250  | 400  | mA   | V <sub>Q</sub> = 4.8V                                                                       | P_4.2.3 |
| Current consumption;<br>$I_q = I_1 - I_Q$ | I <sub>q</sub>        | _      | 0    | 10   | μΑ   | $V_{\text{INH}} = 0 \text{ V}; T_{\text{J}} \leq 115^{\circ}\text{C}$                       | P_4.2.4 |
| Current consumption;<br>$I_q = I_1 - I_Q$ | Iq                    | -      | 0.90 | 1.30 | mA   | $I_{Q} = 0 \text{ mA}$                                                                      | P_4.2.5 |
| Current consumption;<br>$I_q = I_1 - I_Q$ | Iq                    | -      | 10   | 18   | mA   | I <sub>Q</sub> = 150 mA                                                                     | P_4.2.6 |
| Current consumption;<br>$I_q = I_1 - I_Q$ | I <sub>q</sub>        | _      | 15   | 24   | mA   | $I_{\rm Q}$ = 150 mA; $V_{\rm I}$ = 4.5 V                                                   | P_4.2.7 |
| Dropout voltage                           | $V_{\rm dr}$          | -      | 0.35 | 0.50 | V    | $I_{\rm Q}$ = 150 mA <sup>1)</sup>                                                          | P_4.2.8 |
| Load regulation                           | $\Delta V_{\rm Q,lo}$ | -      | -    | 25   | mV   | $I_{\rm Q} = 5  \text{mA to } 150  \text{mA}$                                               | P_4.2.9 |

## 5 V low drop voltage regulator



### **Functional description**

**Electrical characteristics** (cont'd) Table 5

 $V_{\rm I}$  = 13.5 V;  $V_{\rm INH}$  > 3.6 V  $T_{\rm i}$  = -40°C to +150°C; (unless specified otherwise)

| Parameter                                                                     | Symbol                     |      | Value | s    | Unit | Note or Test Condition                                              | Number   |
|-------------------------------------------------------------------------------|----------------------------|------|-------|------|------|---------------------------------------------------------------------|----------|
|                                                                               |                            | Min. | Тур.  | Max. |      |                                                                     |          |
| Line regulation                                                               | $\Delta V_{\mathrm{Q.li}}$ | -    | 3     | 25   | mV   | $V_1 = 6 \text{ V to } 28 \text{ V};$<br>$I_Q = 150 \text{ mA}$     | P_4.2.10 |
| Power supply ripple rejection                                                 | PSRR                       | _    | 54    | -    | dB   | $^{2)}f_{\rm r} = 100 \text{ Hz};$<br>$V_{\rm r} = 0.5 \text{ Vpp}$ | P_4.2.11 |
| Reset Generator                                                               |                            |      |       |      |      |                                                                     |          |
| Switching threshold                                                           | $V_{\rm Q,rt}$             | 4.5  | 4.65  | 4.8  | V    | $V_{RADJ} = 0 \text{ V}$                                            | P_4.2.12 |
| Reset adjust threshold                                                        | $V_{RADJ,th}$              | 1.26 | 1.36  | 1.44 | V    | $3.5V \le V_Q < 5V$                                                 | P_4.2.13 |
| Reset low voltage                                                             | $V_{\rm RO,l}$             | _    | 0.10  | 0.40 | ٧    | $I_{RO} = 1 \text{ mA}$                                             | P_4.2.14 |
| Saturation voltage                                                            | $V_{\rm D,sat}$            | _    | 50    | 110  | mV   | $V_{\rm Q} < V_{\rm RAD,th}$                                        | P_4.2.15 |
| Upper timing threshold                                                        | $V_{DU}$                   | 1.40 | 1.70  | 2.20 | V    | -                                                                   | P_4.2.16 |
| Lower reset timing threshold                                                  | $V_{\mathrm{DRL}}$         | 0.20 | 0.35  | 0.59 | V    | -                                                                   | P_4.2.17 |
| Charge current                                                                | $I_{D,ch}$                 | 40   | 60    | 88   | μΑ   | -                                                                   | P_4.2.18 |
| Reset delay time                                                              | $t_{\rm rd}$               | 1.3  | 2.8   | 4.1  | ms   | C <sub>D</sub> = 100 nF                                             | P_4.2.19 |
| Reset reaction time                                                           | t <sub>rr</sub>            | 0.5  | 1.2   | 4.0  | μs   | $C_{\rm D} = 100  \rm nF$                                           | P_4.2.20 |
| Watchdog                                                                      |                            |      |       |      |      |                                                                     | <u>"</u> |
| Discharge current                                                             | I <sub>D,wd</sub>          | 4.40 | 6.25  | 9.40 | μΑ   | V <sub>D</sub> = 1.0 V                                              | P_4.2.22 |
| Upper timing threshold                                                        | $V_{DU}$                   | 1.40 | 1.70  | 2.20 | V    | -                                                                   | P_4.2.24 |
| Lower timing threshold                                                        | $V_{DWL}$                  | 0.20 | 0.35  | 0.55 | V    | -                                                                   | P_4.2.25 |
| Watchdog trigger time                                                         | $T_{\mathrm{WI,tr}}$       | 16   | 22.5  | 27   | ms   | $C_{\rm D}$ = 100 nF<br>$V_{\rm Q} > V_{\rm Q,RT}$                  | P_4.2.26 |
| Watchdog output low time                                                      | $T_{\mathrm{WD,L}}$        | 1.0  | 2.10  | 3.50 | ms   | $C_{\rm D}$ = 100 nF<br>$V_{\rm Q} > V_{\rm Q,RT}$                  | P_4.2.27 |
| Watchdog period                                                               | $T_{\rm WD,p}$             | 17   | 24.6  | 30.5 | ms   | C <sub>D</sub> = 100 nF                                             | P_4.2.28 |
| $\frac{T_{\text{WI,p}} = T_{\text{WD,L}} + T_{\text{WI,tr}}}{\text{Inhibit}}$ |                            |      |       |      |      | $V_{\rm Q} > V_{\rm Q,RT}$                                          |          |
|                                                                               | 1/                         | 3.6  |       |      | V    | IC turned on                                                        | D 4 2 20 |
| Switching voltage                                                             | V <sub>INH,ON</sub>        |      | -     | -    |      |                                                                     | P_4.2.29 |
| Turn-OFF voltage                                                              | V <sub>INH,OFF</sub>       | -    | -     | 0.8  | V    | IC turned off                                                       | P_4.2.30 |
| Input current                                                                 | I <sub>INH</sub>           | 5    | 10    | 27   | μΑ   | $V_{\text{INH}} = 5 \text{ V}$                                      | P_4.2.31 |

<sup>1)</sup> Drop voltage =  $V_i - V_Q$  (measured when the output voltage has dropped 100 mV from the nominal value obtained at 6 V input).

The reset output is "low" within the range  $V_Q = 1 V$  to  $V_{Q,rt}$ Note:

<sup>2)</sup> Not subject to production test, specified by design.

### **Functional description**



# 4.3 Typical performance characteristics

# Drop voltage $V_{\rm DR}$ versus output current $I_{\rm O}$



# Current consumption $I_q$ versus output current $I_Q$



# Current consumption $I_q$ versus input voltage $V_I$



# Output voltage $V_Q$ versus input voltage $V_I$



### 5 V low drop voltage regulator

### **Functional description**



# Output current $I_Q$ versus input voltage $V_I$



# Reset switching threshold $V_{RADJ}$ versus junction temperature $T_J$



# Timing threshold voltage $V_{\rm DU}$ and $V_{\rm DRL}$ versus junction temperature $T_{\rm J}$



# Current consumption of inhibit $I_{\text{INH}}$ versus junction temperature $T_{\text{J}}$



## 5 V low drop voltage regulator



### **Functional description**

# Charge current and discharge current $I_{\rm D,ch}$ ; $I_{\rm D,dis}$ versus junction temperature $T_{\rm J}$

## AED03064 80 μΑ 70 $I_{\mathsf{D},\,\mathsf{ch}}$ 60 $V_{\rm I} = 13.5 \, \rm V$ 50 $V_{\rm D}^{1} = 1.5 \,\rm V$ 40 30 20 $I_{\mathrm{D, dis}}$ 10 0 -40 40 120 °C 160 **→** *T*<sub>j</sub>

# Output voltage $V_{\rm Q}$ versus junction temperature $T_{\rm J}$



### 5 V low drop voltage regulator

### **Functional description**



# Undervoltage reset adjust threshold $V_{\rm RADJ}$ versus output voltage $V_{\rm O}$



Pulse time  $T_{WI,tr}$  versus junction temperature  $T_J$ 



Power supply ripple rejection *PSRR* versus ripple frequency  $f_r$ 



# Output capacitor series resistor $ESR C_Q$ versus output current $I_O$



# infineon

**Application information** 

# 5 Application information

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality condition or quality of the device.



Figure 3 Application circuit

Note:

This is a very simplified example of an application circuit. The function must be verified in the real application.

# infineon

**Application information** 

### 5.1 Reset



Figure 4 Reset timing diagram

### 5.2 Power-on reset delay time

If the application needs a power-on reset delay time  $t_{\rm rd}$  different from the value given in "Reset Generator" on Page 9, the delay capacitor's value can be derived from these specified values and the desired power-on delay time:

$$C_{D} = \frac{t_{rd, new}}{t_{rd}} \times 100 nF$$
(5.1)

with:

- $C_D$ : capacitance of the delay capacitor to be chosen
- $t_{\rm rd,new}$ : desired power-on reset delay time
- $t_{rd}$ : power-on reset delay time specified in this datasheet

For a precise calculation also take the delay capacitor's tolerance into consideration.

### 5 V low drop voltage regulator



### **Application information**

### 5.3 Reset adjust function

The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{ADJ1}$ ,  $R_{ADJ2}$ ) at pin RADJ. For selecting the default threshold connect pin RADJ to GND.

When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors.

With a voltage divider connected, the reset switching threshold  $V_{\rm RT,new}$  is calculated as follows:

$$V_{RT, \text{ new}} = \frac{R_{ADJ, 1} + R_{ADJ, 2}}{R_{ADJ, 2}} \times V_{RADJ, \text{ th}}$$
 (5.2)

with

- $V_{\rm RT,new}$ : the desired new reset switching threshold
- $R_{ADJ1}$ ,  $R_{ADJ2}$ : resistors of the external voltage divider
- V<sub>RADJ,th</sub>: reset adjust switching threshold given in "Reset Generator" on Page 9

### 5.4 Watchdog



Figure 5 Timing of the watchdog function reset

### 5 V low drop voltage regulator



### **Application information**

### **Watchdog timing**

The period of the watchdog pulses has to be smaller than the minimum watchdog trigger time which is set by the external reset delay capacitor  $C_D$ . Use the following formula for dimensioning  $C_D$ :

$$C_{\rm D} = \frac{\mathsf{T}_{\rm Wl,tr,new}}{\mathsf{T}_{\rm Wl,tr}} \times 100 \,\mathrm{nF} \tag{5.3}$$

#### with

- $C_D$ : capacitance of the delay capacitor to be chosen
- $T_{WI,tr,new}$ : desired watchdog trigger time
- $\bullet$   $T_{WI,tr}$ : watchdog trigger time specified in this data sheet

# infineon

**Package information** 

# 6 Package information



Figure 6 PG-DSO-8 exposed pad (Plastic Dual Small Outline)<sup>1)</sup>

### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

### **Further information on packages**

https://www.infineon.com/packages

# **5 V low drop voltage regulator**



**Revision history** 

#### **Revision history** 7

| Revision | Date       | Changes                                           |
|----------|------------|---------------------------------------------------|
| 1.11     | 2019-10-21 | Editorial changes                                 |
| 1.1      | 2019-03-27 | Updated layout and structure<br>Editorial changes |
| 1.0      | 2008-04-21 | Initial datasheet                                 |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-10-21 Published by Infineon Technologies AG 81726 Munich, Germany

© 2007 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference Z8F52231382

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

AP7363-SP-13 L79M05TL-E PT7M8202B12TA5EX TCR3DF185,LM(CT MP2013GQ-33-Z 059985X NCP4687DH15T1G 701326R

TCR2EN28,LF(S NCV8170AXV250T2G TCR2EN18,LF(S AP7315-25W5-7 IFX30081LDVGRNXUMA1 NCV47411PAAJR2G

AP2113KTR-G1 AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117IH-1.8TRG1 TCR3DG12,LF MIC5514-3.3YMT-T5 MIC5512-1.2YMT
T5 MIC5317-2.8YM5-T5 SCD7912BTG NCP154MX180270TAG SCD33269T-5.0G NCV8170BMX330TCG NCV8170AMX120TCG

NCP706ABMX300TAG NCP153MX330180TCG NCP114BMX075TCG MC33269T-3.5G CAT6243-ADJCMT5T TCR3DG33,LF

AP2127N-1.0TRG1 TCR4DG35,LF LT1117CST-3.3 LT1117CST-5 TAR5S15U(TE85L,F) TAR5S18U(TE85L,F) TCR3UG19A,LF

TCR4DG105,LF NCV8170AMX360TCG MIC94310-NYMT-T5 TLE4268GSXUMA2 NCV8186BMN175TAG NCP715SQ15T2G

MIC5317-3.0YD5-T5 NCV563SQ18T1G MIC5317-2.8YD5-T5 NCP715MX30TBG