TLE6240GP<br>Smart 16-Channel Low-Side Switch coreFLEX

## Data Sheet

Rev.3.3, 2010-02-15

TLE6240GP Smart 16-Channel Low-Side Switch

## Table of Contents

## Table of Contents

Table of Contents ..... 2
1 Overview ..... 3
2 Block Diagram ..... 5
2.1 Detailed Block Diagram ..... 5
2.2 Description of Block Diagram ..... 5
2.3 Terms ..... 6
3 Pin Configuration ..... 7
3.1 Pin Assignment ..... 7
3.2 Pin Definitions and Functions ..... 7
4 Maximum Ratings and Operating Conditions ..... 9
4.1 Absolute Maximum Ratings ..... 9
4.2 Functional Range ..... 9
4.3 Thermal Resistance ..... 10
5 Electrical and Functional Description of Blocks ..... 12
5.1 Power Supply \& Reset ..... 12
5.2 Digital Inputs ..... 12
5.3 Power Outputs ..... 13
5.3.1 Typical Characteristics ..... 14
5.4 Diagnostic Functions and FAULT-Pin ..... 17
5.5 SPI Interface ..... 18
6 Control of the Device ..... 21
6.1 Output Stage Control ..... 21
6.1.1 Parallel Control and PRG - Pin ..... 21
6.1.2 Serial Control of the Outputs: SPI Protocol ..... 21
6.1.3 Overview ..... 21
6.1.4 Control- and Data Byte ..... 23
6.1.5 Control Byte - Detailed description ..... 24
6.1.5.1 Control Byte No. 1 and 6 ..... 24
6.1.5.2 Control Byte No. 2 and 7 ..... 25
6.1.5.3 Control Byte No. 3 and 8 ..... 26
6.1.5.4 Control Byte No. 4 and 9 ..... 26
6.1.5.5 Control Byte No. 5 and 10 ..... 27
6.1.5.6 Example for an access to channel 1 to 8 ..... 28
6.2 Diagnostics ..... 28
6.2.1 Diagnosis Read-out options ..... 29
7 Application Hints ..... 32
7.1 Application Circuits ..... 32
7.2 Engine Management Application ..... 33
7.3 Daisy Chain Application ..... 34
8 Package Outlines ..... 35
9 Revision History ..... 36

## Smart 16-Channel Low-Side Switch coreFLEX



## 1 Overview

## Features

- Short Circuit Protection
- Overtemperature Protection
- Overvoltage Protection
- 16 bit Serial Data Input and Diagnostic Output (2 bit/channel for Open Load- and Short to GND detection)
- Direct Parallel Control of eight channels for PWM Applications
- Parallel Inputs High or Low Active programmable
- General Fault Flag

- Low Quiescent Current
- Compatible with 3 V Microcontrollers
- Electrostatic discharge (ESD) Protection
- Green Product (RoHS compliant)
- AEC Qualified


## Applications

- Automotive and Industrial Systems
- Solenoids, Relays and Resistive Loads


## General Description

16-fold Low-Side Switch in Smart Power Technology (SPT) with a Serial Peripheral Interface (SPI) and 16 open drain DMOS output stages. The TLE6240GP is protected by embedded protection functions and designed for automotive and industrial applications. The output stages are controlled via SPI Interface. Additionally 8 channels can be controlled direct in parallel for PWM applications. Therefore the TLE6240GP is particularly suitable for engine management and powertrain systems, safety and body applications.

| Type | Package | Marking |
| :--- | :--- | :--- |
| TLE6240GP | PG-DSO-36 | TLE6240GP |

TLE6240GP

Overview

Product Summary

| Parameter | Symbol | Value | Unit |
| :--- | :--- | :--- | :--- |
| Supply voltage | $V_{\mathrm{S}}$ | $4.5 \ldots 5.5$ | V |
| Drain source clamping voltage | $V_{\mathrm{DS}(\mathrm{AZ}) \max }$ | $45 \ldots .60$ | V |
| On resistance | $R_{\left.\mathrm{ON1-8( } \mathrm{\max @ 150}^{\circ} \mathrm{C}\right)}$ | 2.2 | $\Omega$ |
|  | $R_{\mathrm{ON} 10,11,14,15\left(\max @ 150^{\circ} \mathrm{C}\right)}$ | 0.7 | $\Omega$ |
|  | $R_{\left.\mathrm{ON9,12,13,16( } \mathrm{\max @ 150}^{\circ} \mathrm{C}\right)}$ | 0.6 | $\Omega$ |
| Nominal Output current (channel 1-8) | $I_{\mathrm{D}}$ | 0.5 | A |
| Nominal Output current (channel 9-16) | $I_{\mathrm{D}}$ | 1 | A |
| Minimum Output current Limit (channel 1-8) | $I_{\mathrm{D}(\mathrm{lim}) \_\min }$ | 1 | A |
| Minimum Output current Limit (channel 9-16) | $I_{\mathrm{D}(\mathrm{lim}) \_\min }$ | 3 | A |

## Block Diagram



Figure 1 Application Block Diagram

TLE6240GP

## 2 Block Diagram

### 2.1 Detailed Block Diagram



Figure 2 Detailed Block Diagram

### 2.2 Description of Block Diagram

All 16 channels can be controlled via the serial interface (SPI). In addition to the serial control it is possible to control channel 1 to 4 and 9 to 12 direct in parallel with a separate input pin. The parallel input signal is either OR - operated or AND - operated with the respective SPI data bit. This boolean operation can be programmed via SPI control byte (see Chapter 5). The SPI interface also performs a diagnostic information for each channel.

TLE6240GP

### 2.3 Terms



Figure 3 Terms for Voltages and Currents

TLE6240GP

## 3 Pin Configuration

### 3.1 Pin Assignment



Figure 4 Pin Configuration (top view)

### 3.2 Pin Definitions and Functions

| Pin | Symbol | Function |
| :--- | :--- | :--- |
| 1 | GND | Ground |
| 2 | OUT9 | Power Output Channel 9 |
| 3 | OUT10 | Power Output Channel 10 |
| 4 | OUT1 | Power Output Channel 1 |
| 5 | OUT2 | Power Output Channel 2 |
| 6 | IN1 | Input Channel 1 |
| 7 | IN2 | Input Channel 2 |
| 8 | $V_{S}$ | Supply Voltage |
| 9 | $\overline{\text { RESET }}$ | Reset |
| 10 | $\overline{\text { CS }}$ | Chip Select |

TLE6240GP Smart 16-Channel Low-Side Switch

Pin Configuration

| Pin | Symbol | Function |
| :--- | :--- | :--- |
| 11 | PRG | Program (inputs high or low-active) |
| 12 | IN3 | Input Channel 3 |
| 13 | IN4 | Input Channel 4 |
| 14 | OUT3 | Power Output Channel 3 |
| 15 | OUT4 | Power Output Channel 4 |
| 16 | OUT11 | Power Output Channel 11 |
| 17 | OUT12 | Power Output Channel 12 |
| 18 | GND | Ground |
| 19 | GND | Ground |
| 20 | OUT13 | Power Output Channel 13 |
| 21 | OUT14 | Power Output Channel 14 |
| 22 | OUT5 | Power Output Channel 5 |
| 23 | OUT6 | Power Output Channel 6 |
| 24 | IN9 | Input Channel 9 |
| 25 | IN10 | Input Channel 10 |
| 26 | FAULT | General Fault Flag |
| 27 | SO | Serial Data Output |
| 28 | SCLK | Serial Clock |
| 29 | SI | Serial Data Input |
| 30 | IN11 | Input Channel 11 |
| 31 | IN12 | Input Channel 12 |
| 32 | OUT7 | Power Output Channel 7 |
| 33 | OUT8 | Power Output Channel 8 |
| 34 | OUT15 | Power Output Channel 15 |
| 35 | OUT16 | Power Output Channel 16 |
| 36 | GND | Ground |
|  |  |  |
| 1 |  |  |

Heat Slug internally connected to ground pins

## 4 Maximum Ratings and Operating Conditions

### 4.1 Absolute Maximum Ratings

## Absolute Maximum Ratings ${ }^{1)}$

$T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; all voltages with respect to ground, positive current flowing into pin
(unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |  |
| Voltages |  |  |  |  |  |  |
| 4.1.1 | Supply voltage | $V_{\text {S }}$ | -0.3 | 7 | V | - |
| 4.1 .2 | Continuous Drain Source Voltage (OUT1 to OUT16) | $V_{\text {DS }}$ | - | 45 | V | - |
| 4.1 .3 | Input Voltage, All Inputs and Data Lines | $V_{\text {IN }}$ | -0.3 | 7 | V | - |

## Currents

| 4.1 .4 | Output current per Channel <br> (see Chapter 5) | $I_{\mathrm{D}(\mathrm{lim})}$ | - | $I_{\mathrm{D}(\mathrm{lim}) \mathrm{min}}$ | A | - |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4.1 .5 | Output current per Channel <br> (All 16 Channels ON; Mounted on PCB) ${ }^{2)}$ | $I_{\mathrm{D} 1-8}$ | - | 0.3 | A | $T_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
|  | $I_{\mathrm{D} 9-16}$ | - | 0.5 | A | $T_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |
| 4.1 .6 | Output current <br> (Max. total current of all channels on; Heat <br> Sink required) | $I_{\mathrm{Dmax}}$ | - | 14 | A | - |

## ESD Susceptibility

| 4.1 .7 | Electrostatic Discharge Voltage | $V_{\text {ESD }}$ | - | 2000 | V | $\mathrm{HBM}^{3)}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

1) Not subject to production test, specified by design.
2) Output current rating so long as maximum junction temperature is not exceeded. At $T_{\mathrm{A}}=125^{\circ} \mathrm{C}$ the output current has to be calculated using $R_{\mathrm{thJA}}$ according mounting conditions.
3) Human Body Model according to EIA/JESD22-A114-E.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

TLE6240GP

### 4.2 Functional Range

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Typ. | Max. |  |  |

## Temperature Range

| 4.2 .1 | Operating Temperature Range | $T_{\mathrm{j}}$ | -40 | - | 150 | ${ }^{\circ} \mathrm{C}$ | - |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4.2 .2 | Storage Temperature Range | $T_{\text {stg }}$ | -55 | - | 150 | ${ }^{\circ} \mathrm{C}$ | - |

Single Pulse Inductive Energy

| 4.2 .3 | Single pulse inductive Energy (internal <br> clamping) | $E_{\mathrm{As}}$ | - | - | 50 | mJ | $T_{\mathrm{J}}=25^{\circ} \mathrm{C} ;$ <br> $I_{\mathrm{D} 1-8}=0.5 \mathrm{~A} ;$ <br> $I_{\mathrm{Dg}-16}=1 \mathrm{~A}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Power Dissipation

| 4.2 .4 | Power Dissipation (mounted on PCB) | $P_{\text {tot }}$ | - | 3.3 | - | W | $T_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> all Channel <br> active |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### 4.3 Thermal Resistance

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 4.3.1 | Junction to Case (die soldered on heat slug) ${ }^{1)}$ | $R_{\text {thJSp }}$ | - | 0.5 | 1 | K/W | $\mathrm{Pv}=3 \mathrm{~W}$ |
| 4.3.2 | Junction to ambient (see Figure $5^{1)}$ ); all channels active | $R_{\text {thjA }}$ | - | 12 | - | K/W | $P v=3 W$ |

1) Not subject to production test, specified by design.

TLE6240GP


Figure 5 Thermal Simulation - PCB set-up

TLE6240GP

## Electrical and Functional Description of Blocks

## 5 Electrical and Functional Description of Blocks

The TLE6240GP is an 16 -fold low-side power switch which provides a serial peripheral interface (SPI) to control the 16 power DMOS switches, and diagnostic feedback. The power transistors are protected against short to $V_{\mathrm{BB}}$, overload, overtemperature and against overvoltage by active zener clamp.
The diagnostic logic recognizes a fault condition which can be read out via the serial diagnostic output (SO).

### 5.1 Power Supply \& Reset

$\overline{\text { RESET }}$ - Reset pin. If the reset pin is in a logic low state, it clears the SPI shift register and switches all outputs OFF. An internal pull-up structure is provided on chip. In case the RESET Pin is pulled down statically, the device remains in Stand-by Mode

## Electrical Characteristics: Power Supply

$V_{\mathrm{S}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, Reset $=\mathrm{H}$ (unless otherwise specified)
all voltages with respect to ground, positive current flowing into pin

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Typ. | Max. |  |  |
| 5.1 .1 | Supply Voltage $^{1)}$ | $V_{S}$ | 4.5 | - | 5.5 | V | - |
| 5.1 .2 | Supply Current | $I_{\mathrm{S}}$ | - | 5 | 10 | mA | - |
| 5.1 .3 | Supply Current in Standby Mode | $I_{\text {S(stdy })}$ | - | 10 | 50 | $\mu \mathrm{~A}$ | (RESET = L) |

1) For $V_{S}<4.5 \mathrm{~V}$ the power stages are switched according the input signals and data bits or are definitely switched off. This undervoltage reset gets active at $V_{\mathrm{S}}=3 \mathrm{~V}$ (typ. value) and is specified by design and not subject to production test.

### 5.2 Digital Inputs

In this chapter is the electrical behavior of the following Digital Input Pins described:

- parallel Input Pin INx
- Reset Pin RESET
- Program Pin PRG


## Electrical Characteristics: Digital Inputs

$V_{\mathrm{S}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, Reset $=\mathrm{H}$ (unless otherwise specified)
all voltages with respect to ground, positive current flowing into pin

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 5.2 .1 | Input Low Voltage | $V_{\text {INL }}$ | -0.3 | - | 1.0 | V | - |
| 5.2.2 | Input High Voltage | $V_{\text {INH }}$ | 2.0 | - | - | V | - |
| 5.2 .3 | Input Voltage Hysteresis | $V_{\text {INHys }}$ | 50 | 100 | 200 | mV | - |
| 5.2.4 | Input Pull-down/up Current (IN1 to IN4, IN9 to IN12) | $I_{\operatorname{IN}(1.4,9 . .12)}$ | 20 | 50 | 100 | $\mu \mathrm{A}$ | $V_{\text {IN }}=5 \mathrm{~V}$ |
| 5.2 .5 | PRG, Reset Pull-up Current | $I_{\text {IN(PRG,Res) }}$ | 20 | 50 | 100 | $\mu \mathrm{A}$ | - |
| 5.2.6 | Minimum Reset Duration (After a reset all parallel inputs are ORed with the SPI data bits) | $t_{\text {Reset,min }}$ | 10 | - | - | $\mu \mathrm{S}$ | - |

TLE6240GP Smart 16-Channel Low-Side Switch

Electrical and Functional Description of Blocks

### 5.3 Power Outputs

## Power Transistor Protection Functions ${ }^{1)}$

Each of the 16 output stages has its own zener clamp, which causes a voltage limitation at the power transistor when solenoid loads are switched off. The outputs are provided with a current limitation set to a minimum of 1 A for channels 1 to 8 and 3 A for channels 9 to 16.
In the event of an overload or short to supply, the current is internally limited and the corresponding diagnosis bit combination is set. If this operation leads to an overtemperature condition, a second protection level will change the output into a low duty cycle PWM (selective thermal shut-down with restart) to prevent critical chip temperatures.

## Electrical Characteristics: Power Outputs

$V_{\mathrm{S}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, Reset $=\mathrm{H}$ (unless otherwise specified)
all voltages with respect to ground, positive current flowing into pin

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 5.3.1 | ON Resistance $V_{\mathrm{S}}=5 \mathrm{~V}$; Channel 1-8 | $R_{\text {DS(ON) }}$ | - | 1 | - | $\Omega$ | $T_{\mathrm{J}}=25^{\circ} \mathrm{C}^{1)}$ |
|  |  |  | - | 1.7 | 2.2 | $\Omega$ | $T_{\mathrm{J}}=150^{\circ} \mathrm{C}$ |
| 5.3.2 | ON Resistance $V_{\mathrm{S}}=5 \mathrm{~V}$; Channel 10, 11, 14, 15 | $R_{\text {DS(ON) }}$ | - | 0.35 | - | $\Omega$ | $T_{\mathrm{J}}=25^{\circ} \mathrm{C}^{1)}$ |
|  |  |  | - | 0.60 | 0.70 | $\Omega$ | $T_{\mathrm{J}}=150^{\circ} \mathrm{C}$ |
| 5.3.3 | ON Resistance $V_{\mathrm{S}}=5 \mathrm{~V}$; Channel 9, 12, 13, 16 | $R_{\text {DS(ON) }}$ | - | 0.30 | - | $\Omega$ | $T_{\mathrm{J}}=25^{\circ} \mathrm{C}^{1)}$ |
|  |  |  | - | 0.50 | 0.60 | $\Omega$ | $T_{\mathrm{J}}=150^{\circ} \mathrm{C}$ |
| 5.3.4 | Output Clamping Voltage Channel 1-8 | $V_{\text {DS(AZ) }}$ | 45 | 50 | 60 | V | Output OFF |
| 5.3.5 | Output Clamping Voltage Channel 9-16 | $V_{\text {DS(AZ) }}$ | 45 | 52.5 | 60 | V | Output OFF |
| 5.3.6 | Current Limit Channel 1-8 | $I_{\text {D(lim) }}$ | 1 | 1.5 | 2 | A | - |
| 5.3.7 | Current Limit Channel 9-16 | $I_{\text {D(lim) }}$ | 3 | 4.5 | 6 | A | - |
| 5.3 .8 | Output Leakage Current | $I_{\mathrm{D}(\mathrm{lkg})}$ | - | - | 10 | $\mu \mathrm{A}$ | $V_{\text {Reset }}=\mathrm{L}$ |
| 5.3.9 | Turn-On Time | $t_{\mathrm{ON}}$ | - | 6 | 12 | $\mu \mathrm{S}$ | $I_{\mathrm{D}}=0.5 \mathrm{~A}$, |
| 5.3.10 | Turn-Off Time | $t_{\text {OFF }}$ | - | 6 | 12 | $\mu \mathrm{S}$ | resistive load |

[^0][^1]TLE6240GP


Figure 6 Timing

### 5.3.1 Typical Characteristics

## Drain-Source On-Resistance

$R_{\mathrm{DS}(\mathrm{ON})}=f\left(T_{\mathrm{j}}\right) ; V_{\mathrm{S}}=5 \mathrm{~V}$


Figure 7 Typical ON Resistance versus Junction-Temperature (Channel 1-8)


Figure 8 Typical ON Resistance versus Junction-Temperature (Channel 10, 11, 14, 15)

TLE6240GP


Figure 9 Typical ON Resistance versus Junction-Temperature (Channel 9, 12, 13, 16)

Output Clamping Voltage
$V_{\mathrm{DS}(\mathrm{AZ})}=f\left(T_{\mathrm{j}}\right) ; V_{\mathrm{S}}=5 \mathrm{~V}$


Figure 10 Typical Clamping Voltage versus Junction Temperature (Channel 1-8)

TLE6240GP


Figure 11 Typical Clamping Voltage versus Junction Temperature (Channel 9-16)

TLE6240GP

## Electrical and Functional Description of Blocks

### 5.4 Diagnostic Functions and FAULT-Pin

The device provides diagnosis information about the device and about the load. There are following diagnosis flags implemented for each channel:

- The diagnosis information of the protective functions, such as "over current" and "over temperature"
- The open load diagnosis
- The short to ground information.

For further details, refer to the Chapter "Control of the device"
$\overline{\text { FAULT }}$ - Fault pin. There is a general fault pin (open drain) which shows a high to low transition as soon as an error occurs for any one of the sixteen channels. This fault indication can be used to generate a $\mu \mathrm{C}$ interrupt. Therefore a 'diagnosis' interrupt routine need only be called after this fault indication. This saves processor time compared to a cyclic reading of the SO information.
As soon as a fault occurs, the fault information is latched into the diagnosis register. A new error will overwrite the old error report. Serial data out pin (SO) is in a high impedance state when $\overline{\mathrm{CS}}$ is high. If $\overline{\mathrm{CS}}$ receives a LOW signal, all diagnosis bits can be shifted out serially.

## Electrical Characteristics: Diagnostic Functions

$V_{\mathrm{S}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, Reset $=\mathrm{H}$ (unless otherwise specified)
all voltages with respect to ground, positive current flowing into pin

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 5.4.1 | Open Load Detection Voltage | $V_{\mathrm{DS}(\mathrm{OL})}$ | $V_{\text {S }}-2.5$ | $V_{S}-2$ | $V_{\text {S }}-1.3$ | V | - |
| 5.4.2 | Output Pull-down Current | $I_{\text {PD(OL) }}$ | 50 | 90 | 150 | $\mu \mathrm{A}$ | $V_{\text {Reset }}=\mathrm{H}$ |
| 5.4.3 | Fault Delay Time | $t_{\text {d(fault) }}$ | 50 | 100 | 200 | $\mu \mathrm{S}$ | - |
| 5.4.4 | Short to Ground Detection Voltage | $V_{\mathrm{DS}(\mathrm{SHG})}$ | $V_{\text {S }}-3.3$ | $V_{\text {S }}-2.9$ | $V_{\text {S }}-2.5$ | V | - |
| 5.4.5 | Short to Ground Detection Current | $I_{\text {SHG }}$ | -50 | -100 | -150 | $\mu \mathrm{A}$ | $V_{\text {Reset }}=\mathrm{H}$ |
| 5.4.6 | Overload Detection Threshold | $I_{\text {D(lim) 1-8 }}$ | 1 | 1.3 | 2 | A | - |
|  |  | $I_{\text {D(lim) 9-16 }}$ | 3 | 4 | 6 | A | - |
| 5.4.7 | Overtemperature Shutdown Threshold ${ }^{1)}$ | $T_{\text {th(sd) }}$ | 170 | - | 200 | ${ }^{\circ} \mathrm{C}$ | - |
| 5.4.8 | Overtemperature Hysteresis ${ }^{1)}$ | $T_{\text {hys }}$ | - | 10 | - | K | - |
| 5.4.9 | FAULT Output Low Voltage | $V_{\text {fault }}$ | - | - | 0.4 | V | $I_{\text {faultL }}=1.6 \mathrm{~mA}$ |

1) Specified by design and not subject to production test.

TLE6240GP
Smart 16-Channel Low-Side Switch

Electrical and Functional Description of Blocks

### 5.5 SPI Interface

## Electrical Characteristics: SPI Interface

$V_{\mathrm{S}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, Reset $=\mathrm{H}$ (unless otherwise specified)
all voltages with respect to ground, positive current flowing into pin

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 5.5.1 | Input Pull-down Current (SI, SCLK) | $I_{\text {IN(SI,SCLK })}$ | 10 | 20 | 50 | $\mu \mathrm{A}$ | - |
| 5.5.2 | Input Pull-up Current ( $\overline{\mathrm{CS}}$ ) | $I_{\text {IN(CS) }}$ | 10 | 20 | 50 | $\mu \mathrm{A}$ | - |
| 5.5.3 | SO High State Output Voltage | $V_{\text {SOH }}$ | $V_{S}-0.4$ | - | - | V | $I_{\text {SOH }}=2 \mathrm{~mA}$ |
| 5.5.4 | SO Low State Output Voltage | $V_{\text {SOL }}$ | - | - | 0.4 | V | $I_{\text {SOL }}=2.5 \mathrm{~mA}$ |
| 5.5.5 | Output Tri-state Leakage Current | $I_{\text {SOIkg }}$ | -10 | 0 | 10 | $\mu \mathrm{A}$ | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{H} ; \\ & 0 \leq V_{\mathrm{SO}} \leq V_{\mathrm{S}} \end{aligned}$ |
| 5.5.6 | Serial Clock Frequency (depending on SO load) | $f_{\text {SCK }}$ | DC | - | 5 | MHz | - |
| 5.5.7 | Serial Clock Period ( $1 / f_{\text {clk }}$ ) | $t_{\text {p(SCK) }}$ | 200 | - | - | ns | - |
| 5.5.8 | Serial Clock High Time | $t_{\text {SCKH }}$ | 50 | - | - | ns | - |
| 5.5.9 | Serial Clock Low Time | $t_{\text {SCKL }}$ | 50 | - | - | ns | - |
| 5.5.10 | Enable Lead Time (falling edge of $\overline{\mathrm{CS}}$ to rising edge of CLK) | $t_{\text {lead }}$ | 200 | - | - | ns | - |
| 5.5.11 | Enable Lag Time (falling edge of CLK to rising edge of $\overline{\mathrm{CS}})$ | $t_{\text {lag }}$ | 200 | - | - | ns | - |
| 5.5.12 | Data Setup Time (required time SI to falling of CLK) | $t_{\text {SU }}$ | 20 | - | - | ns | - |
| 5.5.13 | Data Hold Time (falling edge of CLK to SI) | $t_{\text {H }}$ | 20 | - | - | ns | - |
| 5.5.14 | Disable Time (@ $\left.C_{\mathrm{L}}=50 \mathrm{pF}\right)^{1)}$ | $t_{\text {DIS }}$ | - | - | 150 | ns | - |
| 5.5.15 | Transfer Delay Time ${ }^{2)}$ ( $\overline{\mathrm{CS}}$ high time between two accesses) | $t_{\mathrm{dt}}$ | 200 | - | - | ns | - |
| 5.5.16 | Data Valid Time | $t_{\text {valid }}$ | - | - | 100 | ns | $C_{\mathrm{L}}=50 \mathrm{pF}^{1)}$ |
|  |  |  | - | - | 120 | ns | $C_{\mathrm{L}}=100 \mathrm{pF}^{1)}$ |
|  |  |  | - | - | 150 | ns | $C_{\mathrm{L}}=220 \mathrm{pF}^{1)}$ |

1) This parameter will not be tested but specified by design
2) This time is necessary between two write accesses to control e.g. channel 1 to 8 during the first access and channel 9 to 16 during the second access. To get the correct diagnostic information, the transfer delay time has to be extended to the maximum fault delay time $t_{\mathrm{d}(\text { fault }) \text { max }}=200 \mu \mathrm{~s}$.

TLE6240GP Smart 16-Channel Low-Side Switch


Figure 12 Input Timing Diagram


Figure 13 SO Valid Time Waveforms and Enable and Disable Time Waveforms

## SPI Signal Description

$\overline{\mathbf{C S}}$ - Chip Select. The system microcontroller selects the TLE6240GP by means of the $\overline{\mathrm{CS}}$ pin. Whenever the pin is in a logic low state, data can be transferred from the $\mu \mathrm{C}$ and vice versa.

- $\overline{\mathbf{C S}}$ High to Low Transition:
- diagnostic status information is transferred from the power outputs into the shift register
- serial input data can be clocked in from then on
- SO changes from high impedance state to logic high or low state corresponding to the SO bits
- $\overline{\mathbf{C S}}$ Low to High Transition:
- transfer of SI bits from shift register into output buffers

To avoid any false clocking the serial clock input pin SCLK should be logic low state during high to low transition of $\overline{\mathrm{CS}}$. When $\overline{\mathrm{CS}}$ is in a logic high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.
SCLK - Serial Clock. The system clock pin clocks the internal shift register of the TLE6240GP. The serial input (SI) accepts data into the input shift register on the falling edge of SCLK while the serial output (SO) shifts
diagnostic information out of the shift register on the rising edge of serial clock. It is essential that the SCLK pin is in a logic low state whenever chip select $\overline{\mathrm{CS}}$ makes any transition.

SI - Serial Input. Serial data bits are shifted in at this pin, the most significant bit first. SI information is read in on the falling edge of SCLK. Input data is latched in the shift register and then transferred to the control buffer of the output stages.
The input data consist of 16 bit, made up of one control byte and one data byte. The control byte is used to program the device, to operate it in a certain mode as well as providing diagnostic information (see Chapter 6.2). The eight data bits contain the input information for the eight channels, and are high active.
SO - Serial Output. Diagnostic data bits are shifted out serially at this pin, the most significant bit first. SO is in a high impedance state until the $\overline{\mathrm{CS}}$ pin goes to a logic low state. New diagnostic data will appear at the SO pin following the rising edge of SCLK.

## 6 Control of the Device

### 6.1 Output Stage Control

The 16 outputs of the TLE6240GP can be controlled via serial interface. Additionally eight of these 16 channels can alternatively be controlled in parallel (Channel 1 to 4 and 9 to 12) for PWM applications.

### 6.1.1 Parallel Control and PRG - Pin

A Boolean operation (either AND or OR) is performed on each of the parallel inputs and respective SPI data bits, in order to determine the states of the respective outputs. The type of Boolean operation performed is programmed via the serial interface.
The parallel inputs are high or low active depending on the PRG pin. If the parallel input pins are not connected (independent of high or low activity) it is guaranteed that the outputs 1 to 4 and 9 to 12 are switched off. The PRG pin itself is internally pulled up when it is not connected.
PRG - Program pin.

- PRG $=$ High $\left(V_{\mathrm{S}}\right)$ : Parallel inputs Channel 1 to 4 and 9 to 12 are high active
- PRG = Low (GND): Parallel inputs Channel 1 to 4 and 9 to 12 are low active


### 6.1.2 Serial Control of the Outputs: SPI Protocol

### 6.1.3 Overview

Each output is independently controlled by an output latch and a common reset line, which disables all outputs. The Serial Input (SI) is read on the falling edge of the serial clock. A logic high input 'data bit' turns the respective output channel ON, a logic low 'data bit' turns it OFF.
$\overline{\mathrm{CS}}$ must be low whilst shifting all the serial data into the device. A low-to-high transition of $\overline{\mathrm{CS}}$ transfers the serial data input bits to the output control buffer.
The 16 channels of the TLE6240GP are divided up into two parts for the control of the outputs (ON, OFF) and the diagnosis information.

Serial Input (SI) information consists of 16 bit. 8 bit contain the input driver information for channel 1 to 8 or for channel 9 to 16. The remaining 8 bits are used to program a certain operation mode.
Serial Output (SO) data consists of 16 bit containing the diagnosis information for channels 1 to 8 or channels 9 to 16 with two bits per channel.

## Channel 1 to 8:

- Control Byte 1: Operation mode and diagnosis select for channels 1 to 8
- Data Byte1: ON/OFF information for channel 1 to 8
- DIAG_1: Diagnosis data for channels 1 to 8


## Channel 9 to 16:

- Control Byte 2: Operation mode and diagnosis select for channels 9 to 16
- Data Byte2: ON/OFF information for channel 9 to 16
- DIAG_2: Diagnosis data for channels 9 to 16

TLE6240GP Smart 16-Channel Low-Side Switch

Control of the Device

To drive all 16 channels and to get the complete diagnosis data of the TLE6240GP a two step access has to be performed as follows:

| $\overline{\mathrm{CS}}$ |  |  | $\overline{\mathrm{CS}}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SI | Control Byte1 | Data Byte1 | SI | Control Byte1 | Data Byte1 |
| SO | 16 bit Di | gnosis | SO | DIAG_1 | h. 1 to 8) |
| SI command: Control Byte 1 programs the operation mode of channels 1 to 8 . |  |  | SI command: Control Byte 1 programs the operation mode of Channels 1 to 8. |  |  |
| Data Byte 1 gives the input information (on or off) for Channel 1 to 8. |  |  |  | Byte 1 gives the in for Channel 1 to 8 | information (on |
| SO diagnosis: Diagnosis information of channel 1 to 8 or 9 to 16 , depending on the |  |  |  | gnosis: 16 bit di per channel) of | nosis information annels 1 to 8 |

Figure 14 First Access
SI

| SI command: Control Byte 2 programs the |
| :--- |
| operation mode of channels 9 to 16. |
| Data Byte 2 gives the input information (on |
| of off) for Channel 9 to 16. |
| SO diagnosis: Diagnosis information of |
| channel 1 to 8 or 9 to 16, depending on the |
| SI control word before. |

Figure 15 Second Access

### 6.1.4 Control- and Data Byte

As mentioned above, the serial input information consist of a control byte and a data byte. Via the control byte, the specific mode of the device is programmable.

Table 1 Control and Data Byte
MSB

| $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{D}$ | $\mathbf{D}$ | $\mathbf{D}$ | $\mathbf{D}$ | $\mathbf{D}$ | $\mathbf{D}$ | $\mathbf{D}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Control Byte

Ten specific control words are recognized, having the following functions:
Table 2 Commands

| No. | Control Byte | Data Byte | Function |
| :---: | :---: | :---: | :---: |
| Channel 1 to 8 |  |  |  |
| 1 | LLLL LLLL ${ }^{1)}$ | XXXX XXXX ${ }^{2}$ | 'Full Diagnosis' (two bits per channel) performed for channels 1 to 8. No change to output states. |
| 2 | HHLL LLLL | XXXX XXXX | State of the eight parallel inputs and ' 1 -bit Diagnosis' for channel 1 to 8 is provided. |
| 3 | HLHL LLLL | XXXX XXXX | Echo-function of SPI; SI direct connected to SO. |
| 4 | LLHH LLLL | DDDDDDDD ${ }^{2 \prime}$ | IN1 ... 4 and serial data bits 'OR'ed. 'Full Diagnosis' performed for channels 1 to 8 . |
| 5 | HHHH LLLL | DDDDDDDD | IN1 ... 4 and serial data bits 'AND'ed. 'Full Diagnosis' performed for channels 1 to 8 . |
| Channel 9 to 16 |  |  |  |
| 6 | LLLL HHHH ${ }^{1)}$ | XXXX XXXX | 'Full Diagnosis' (two bits per channel) performed for channels 9 to 16. No change to output states. |
| 7 | HHLL HHHH | XXXX XXXX | State of the eight parallel inputs and '1-bit Diagnosis' for channel 9 to 16 is provided. |
| 8 | HLHL HHHH | XXXX XXXX | Echo-function of SPI; SI direct connected to SO. |
| 9 | LLHH HHHH | DDDDDDDD | IN9 ... 12 and serial data bits 'OR'ed. 'Full Diagnosis' performed for channels 9 to 16. |
| 10 | HHHH HHHH | DDDDDDDD | IN9 ... 12 and serial data bits 'AND'ed. 'Full Diagnosis' performed for channels 9 to 16 . |

1) Control Byte: Channel Selection via Bit 0 to 3

Bits 0 to $3=\mathrm{L}$, Channels 1 to 8 selected
Bits 0 to $3=\mathrm{H}$, Channels 9 to 16 selected
2) Data Byte: ' $X$ ' means 'don't care', because this data bits will be ignored.
' D ' represents the data bits, either being $\mathrm{H}(=\mathrm{ON}$ ) or $\mathrm{L}(=\mathrm{OFF})$.

## Control words beside No. 1-10

Not specified Control words are not executed (cause no function) and the shift register (SO Data) is reset after the $\overline{\mathrm{CS}}$ signal (all ' 0 ’).

TLE6240GP

### 6.1.5 Control Byte - Detailed description

In the following section the different control bytes will be described. $X$ used within the control byte means:

Table 3 Control Byte - Channel Group selection

| MSB |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{X}$ $\mathbf{X}$ $\mathbf{x}$ $\mathbf{X}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ Command is valid for Channels 1 to 8 <br> $\mathbf{x}$ $\mathbf{X}$ $\mathbf{X}$ $\mathbf{X}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ Command is valid for Channels 9 to 16 |  |  |  |  |  |  |
| Control Byte |  |  |  |  |  |  |

The following Control Byte descriptions are referring to the Overview Table 2.

### 6.1.5.1 Control Byte No. 1 and 6

Table 4 Control Byte No. 1 to 6
MSB

| $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{x}$ | $\mathbf{x}$ | $\mathbf{x}$ | $\mathbf{x}$ | Diagnosis only |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Control Byte |  |  |  |  |  |  |  |  |

By clocking in this control byte, it is possible to get pure diagnostic information (two bits per channel) in accordance with Figure 21. The data bits are ignored, so that the state of the outputs are not influenced. This command is only active once unless the next control command is again "Diagnosis only". Diagnostic information can be read out at any time with no change of the switching conditions.


SI command: Diagnosis only for channels 1 to 8 . No change of the output states
SO diagnosis: No fault, normal function of channels 1 to 8 or 9 to
16 depending on previous SI command


SI command: Diagnosis only for channels 9 to 16 . No change of the output states $\Rightarrow$ DIAG_2 provided during next chip select cycle SO diagnosis: 2 bit diagnosis performed for channels 1 to 8

Figure 16 Example for two Consecutive Chip Select Cycles

### 6.1.5.2 Control Byte No. 2 and 7

Table 5 Control Byte No. 2 and 7


| $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$Reading back of the eight inputs and '1-bit <br> Diagnosis' provided |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Control Byte |  |  |  |  |  |  |  |

If the TLE6240GP is used as bare die in a hybrid application, it is necessary to know if proper connections exist between the $\mu \mathrm{C}$-port and parallel inputs. By entering 'HHLL' as the control word, the first eight bits of the SO give the state of the parallel inputs, depending on the $\mu \mathrm{C}$ signals. By comparing the IN -bits with the corresponding $\mu \mathrm{C}$-port signal, the necessary connection between the $\mu \mathrm{C}$ and the TLE6240GP can be verified - i.e. 'read back of the inputs'.
The second 8-bits fed out at the serial output contains ' 1 -bit' fault information of the outputs ( $H=$ no fault, $L=$ fault ). In the expression given below for the output byte, ' $F X$ ' is the fault bit for channel $X$.

Table 6 Serial Output
MSB

| IN12 | IN11 | IN10 | IN9 | IN4 | IN3 | IN2 | IN1 | FX | FX | FX | FX | FX | FX | FX | FX |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Farallel Input Signals |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |



Figure 17 Example for two Consecutive Chip Select Cycles

### 6.1.5.3 Control Byte No. 3 and 8

Table 7 Control Byte No. 3 and 8


To check the proper function of the serial interface the TLE6240GP provides a "SPI Echo Function". By entering HLHL as control word, SI and SO are connected during the next CS period. By comparing the bits clocked in with the serial output bits, the proper function of the SPI interface can be verified. This internal loop is only closed once (for one $\overline{C S}$ period). The "Echo Function" does not cause any internal processing of data and after the next $\overline{\mathrm{CS}}$ signal the SO data is ' 0 ' (all registers reset).


Figure 18 Echo-function of SPI

### 6.1.5.4 Control Byte No. 4 and 9

Table 8 Control Byte No. 4 and 9

| MSB |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{L}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{X}$ $\mathbf{X}$ $\mathbf{X}$ $\mathbf{x}$ OR operation, and 'full diagnosis' |  |  |  |  |  |
| Control Byte |  |  |  |  |  |

With LLHH LLLL as the control word, each of the input signals IN1 to IN4 are 'OR'ed with the corresponding SI data bits.
With LLHH HHHH as the control word, each of the input signals IN9 to IN12 are 'OR'ed with the corresponding SI data bits.

TLE6240GP


Figure 19 OR Operation between IN and Serial Input
This OR operation enables the serial interface to switch the channel ON, even though the corresponding parallel input might be in the off state.

## SPI Priority for ON-State

Also parallel control of the outputs is possible without an SPI input.
The OR-function is the default Boolean operation if the device restarts after a Reset, or when the supply voltage is switched on for the first time.
If the OR operation is programmed it is latched until it is overwritten by the AND operation.

### 6.1.5.5 Control Byte No. 5 and 10

Table 9 Control Byte No. 5 and 10
MSB

| $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{x}$ | $\mathbf{x}$ | AND operation, and 'full diagnosis' |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Control Byte |  |  |  |  |  |  |  |  |

With HHHH LLLL as the control word, each of the input signals IN1 to IN4 are 'AND'ed with the corresponding SI data bits.

With HHHH HHHH as the control word, each of the input signals IN9 to IN12 are 'AND'ed with the corresponding SI data bits.


Figure 20 AND Operation between IN and Serial Input

## Control of the Device

The AND operation implies that the output can be switched off by the SPI data bit input, even if the corresponding parallel input is in the ON state.

## SPI Priority for OFF-State

This also implies that the serial input data bit can only switch the output channel ON if the corresponding parallel input is in the ON state.
If the AND operation is programmed it is latched until it is overwritten by the OR operation.

### 6.1.5.6 Example for an access to channel 1 to 8

LLHH LLLL HLLH LLLH: OR operation between parallel inputs and data bits, i.e channel 1,5 and 8 will be switched on.

The next command is now: LHHH LLLL HHHH LLLL
LHHH LLLL as command word has no special meaning and will not be accepted. The output states will not be changed and the shift register will be reset (at the next $\overline{\mathrm{CS}}$ SO Data all '0').

### 6.2 Diagnostics

For full diagnosis there are two diagnostic bits per channel configured as shown in Figure 21.

## Diagnostic Serial Data OUT SO



$$
\begin{array}{ll}
\text { HH } & \text { Normal function } \\
\text { HL } & \text { Overload, Shorted Load or Overtemperature } \\
\text { LH } & \text { Open Load } \\
\text { LL } & \text { Shorted to Ground }
\end{array}
$$

Figure 21 Two Bits per Channel Diagnostic Feedback

- Normal function: The bit combination HH indicates that there is no fault condition, i.e. normal function.
- Overload, Short Circuit to Battery (SCB) or Overtemperature: HL is set when the current limitation gets active, i.e. there is a overload, short to supply or overtemperature condition.
- Open load: An open load condition is detected when the drain voltage decreases below 3 V (typ.). LH bit combination is set.
- Short Circuit to GND: If a drain to ground short circuit exists and the drain to ground current exceeds $100 \mu \mathrm{~A}$, short to ground is detected and the LL bit combination is set.
A definite distinction between open load and short to ground is specified by design.
The standard way of obtaining diagnostic information is as follows:
Clock in serial information into SI pin and wait approximately $150 \mu$ s to allow the outputs to settle. Clock in the identical serial information once again - during this process the data coming out at SO contains the bit combinations representing the diagnosis conditions as described in Figure 21.


## Reset of the Diagnosis Register

The diagnosis register is reset after reading the diagnosis data (after the falling $\overline{\mathrm{CS}}$ edge). This is done for channels 1-8 and channels 9-16 separately depending on the previous command.

### 6.2.1 Diagnosis Read-out options

By means of the control byte it is possible either to:

1. control the outputs according to the data byte, as well as being able to read the diagnostic information (two bits per channel)
2. or purely get diagnostic information without changing the state of the outputs
3. or read back the parallel inputs plus a simple diagnosis (one bit per channel)
4. or SPI "Echo Function" as a diagnosis of proper SPI function.

Diagnosis Read-Out Option 1): Serial Control of Outputs

Table 10 OR-operation valid for channels 1 to 8

| MSB |
| :--- |
| $\mathbf{L}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ <br> Control Byte                |

SI information: OR-operation valid for channels 1 to 8
SO: 16 bit diagnosis for channels 1 to 8 performed during next chip select cycle

Table 11 OR-operation valid for channels 9 to 16

| MSB |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{L}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{L}$ $\mathbf{H}$ $\mathbf{L}$ $\mathbf{L}$ $\mathbf{L}$ <br> Control Byte                |  |  |  |  |  |  |  |
| Data Byte |  |  |  |  |  |  |  |

SI information: OR-operation valid for channels 9 to 16
SO: 16 bit diagnosis for channels 9 to 16 performed during next chip select cycle

Table 12 AND-operation valid for channels 1 to 8
MSB LSB

| H | H | H | H | L | L | L | L | L | H | L | H | H | L | L | L |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

SI information: AND-operation valid for channels 1 to 8
SO: 16 bit diagnosis for channels 1 to 8 performed during next chip select cycle

Table 13 AND-operation valid channels 9 to 16
MSB

| $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Control Byte

SI information: AND-operation valid for channels 9 to 16
SO: 16 bit diagnosis for channels 9 to 16 performed during next chip select cycle

## Diagnosis Read-Out Option 2): Diagnosis only

Table 14 diagnosis - No change of output states
MSB

| $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{x}$ | $\mathbf{X}$ | $\mathbf{x}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{x}$ | $\mathbf{x}$ | $\mathbf{x}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

SI information: Full diagnosis for channels 1 to 8 . No change of output states
SO: 16 bit diagnosis for channels 1 to 8 performed during next chip select cycle

Table 15 diagnosis - No change of output states
MSB

| $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

SI information: Full diagnosis for channels 9 to 16. No change of output states
SO: 16 bit diagnosis for channels 9 to 16 performed during next chip select cycle

## Diagnosis Read-Out Option 3): Read back of parallel inputs plus simple diagnosis

Table 16 No change of output states - read
$\qquad$

| H | H | L | L | L | L | L | L | X | X | X | X | X | X | X | X |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

SI information: No change of the output states. Read back of parallel inputs and 1 bit diagnosis for channels 1 to 8 SO: State of eight inputs plus 1 bit diagnosis for channel 1 to 8 during next chip select cycle

Table 17 No change of output states - read
MSB

| $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

SI information: No change of the output states. Read back of parallel inputs and 1 bit diagnosis for channels 9 to 16
SO: State of eight inputs plus 1 bit diagnosis for channel 9 to 16 during next chip select cycle
Diagnosis Read-Out Option 4): SPI Echo function

Table 18 No change of output states - Echo

| $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{L}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Control Byte |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

SI information: Echo function of SPI interface. No change of the output states
SO: During next chip select cycle the SI bits clocked in appear directly at SO because of an internal connection for this cycle

Table 19 No change of output states - Echo
MSB

| $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{L}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{H}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Control Byte

SI information: Echo function of SPI interface. No change of the output states
SO: During next chip select cycle the SI bits clocked in appear directly at SO because of an internal connection for this cycle


Figure 22 Serial Interface

## $7 \quad$ Application Hints

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

### 7.1 Application Circuits



Figure 23 Application Circuit

### 7.2 Engine Management Application

TLE6240GP can be used in combination with Multichannel Switches for relays and general purpose loads. This arrangement covers the numerous loads to be driven in a modern Engine Management/Powertrain system. From 28 channels in sum 16 can be controlled direct in parallel for PWM applications.


Figure 24 Engine Management Application

### 7.3 Daisy Chain Application



Figure 25 Daisy Chain Application

TLE6240GP

## 8 Package Outlines


${ }^{1)}$ Does not include plastic or metal protrusion of 0.15 max . per side

Figure 26 PG-DSO-36 (Plastic Dual Small Outline Package)

## Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

TLE6240GP

## 9 Revision History

| Version | Date | Changes |
| :--- | :--- | :--- |
| V3.3, 2010-02-15, up-date |  |  |
| V33 | 2010-02-15 | Template up-date |
|  |  | ESD standard up-date |
|  |  | Thermal Resistance parameters up-date |
|  |  | Temperature range for functional range added |
|  |  | Package name modified |

## Edition 2010-02-15

Published by
Infineon Technologies AG
81726 Munich, Germany
© Infineon Technologies AG 2010.

## All Rights Reserved.

## Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

## Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

## Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.
Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:
Click to view products by Infineon manufacturer:
Other Similar products are found below :
TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR U6513A MIC2012YM-TR MP5095GJ-P TPS2021IDRQ1 TPS2104DBVR TPS22958NDGKR MIC2098-1YMT-TR MIC94062YMT TR MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR MIC2505-1YM MIC94085YFT-TR MIC94042YFL-TR MIC2005-1.2YM6-TR SIP32510DT-T1-GE3 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR MIC2008YML-TR MIC94084YFT-TR MIC2040-1YMM DIO1280WL12 AP22814ASN-7


[^0]:    1) Specified by design and not subject to production test.
[^1]:    1) The integrated protection functions prevent an IC destruction under fault conditions and may not be used in normal operation or permanently.
