

# TLE 8108 EM

Smart 8-Channel Low Side Relay Driver with SPI Interface

coreFLEX TLE8108EM

# **Data Sheet**

Rev. 1.0, 2011-03-23

# **Automotive Power**





## **Table of Contents**

# **Table of Contents**

| 1                                                          | Overview 3                                                                                                                                                                                                                                      |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                          | Block Diagram                                                                                                                                                                                                                                   |
| <b>3</b><br>3.1<br>3.2                                     | Pin Configuration6Pin Assignment6Pin Definitions and Functions6                                                                                                                                                                                 |
| <b>4</b><br>4.1<br>4.2                                     | General Product Characteristics8Absolute Maximum Ratings8Thermal Resistance9                                                                                                                                                                    |
| 5<br>5.1<br>5.1.1<br>5.1.2<br>5.2<br>5.2.1<br>5.2.2<br>5.3 | Electrical and functional Description of the Device10Functional Description of Supply and Input Pins10Power Supply and Reset10Switching Inputs IN1 to IN411Power Outputs12Inductive Output Clamp12Timing Diagrams13Electrical Characteristics14 |
| 6<br>6.1<br>6.2<br>6.3<br>6.4                              | Protection Functions16Overload Protection16Overtemperature Protection16Reverse Polarity Protection16Protection Characteristics17                                                                                                                |
| <b>7</b><br>7.1                                            | Diagnosis Features18Diagnosis Characteristics19                                                                                                                                                                                                 |
| 8<br>8.1<br>8.2<br>8.3<br>8.3.1<br>8.4                     | Serial Peripheral Interface (SPI)       21         SPI Signal Description       21         Daisy Chain Capability       23         SPI Protocol       24         Timing Diagrams       25         SPI Characteristics       25                  |
| 9                                                          | Application Information                                                                                                                                                                                                                         |
| 10                                                         | Package Outlines                                                                                                                                                                                                                                |
| 11                                                         | <b>Revision History</b>                                                                                                                                                                                                                         |



# Smart 8-Channel Low Side Relay Driver with SPI Interface coreFLEX

**TLE8108EM** 





### 1 Overview

#### **Features**

- · 4 input pins providing flexible PWM configuration
- Active Clamping
- Low Power Consumption Mode (Standby)
- 16 bit SPI for diagnostics and control
- · Daisy chain capability also compatible with 8bit SPI devices
- Green product (RoHS compliant)
- AEC qualified



PG-SSOP-24

#### Description

The TLE8108EM is an 8-Channel Low Side Switch in PG-SSOP-24 package providing embedded protective functions.

It is especially designed as relay driver for powertrain automotive applications.

A serial peripheral interface (SPI) is implemented for control and diagnosis of the device and the load.

Four configurable direct inputs are available to control the outputs in PWM.

The device is monolithically integrated. The internal switches are power n-MOSFETs.

#### Table 1 Basic Electrical Data

| Supply voltage                                             | $V_{DD}$                                    | 4.5V 5.5V |
|------------------------------------------------------------|---------------------------------------------|-----------|
| Max. ON State resistance at $T_j$ = 150°C for each channel | $R_{\mathrm{DS}(\mathrm{ON},\mathrm{max})}$ | 1.7Ω      |
| Continuos load current                                     | $I_{L \text{ (cont)}}$                      | 400mA     |
| Overload switch off threshold                              | $I_{\mathrm{D}\mathrm{(OVL,min)}}$          | 500mA     |
| Output leakage current per channel                         | $I_{\mathrm{D}\mathrm{(STB,max)}}$          | 5μΑ       |
| Minimal drain to source clamping voltage                   | $V_{DS(CL)}$                                | 41V       |
| Maximum SPI clock frequency                                | $f_{ m SCLK,max}$                           | 5MHz      |

| Туре      | Package    | Marking |
|-----------|------------|---------|
| TLE8108EM | PG-SSOP-24 |         |

Data Sheet 3 Rev. 1.0, 2011-03-23



Overview

#### **Diagnostic Feedback Information**

- · Latched diagnostic information via SPI register
- Overtemperature detection (DOT)
- Overload detection corresponding Short Circuit to Battery (SCB) in ON state.
- Open load detection in OFF state (OL)
- Short Circuit to GND detection in OFF state (SCG)

#### **Protection Functions**

- · Overload switch off
- Overtemperature switch off
- Electrostatic discharge (ESD)

#### **Application**

- · Resistive, inductive and capacitive loads
- Especially designed for driving relays in automotive applications

#### **General Information**

The TLE8108EM is an 8-Channel Low Side Relay Switch designed for typical automotive relays, providing embedded protective functions. The PG-SSOP-24 package is used to get a footprint optimized solution. The 16 bit serial peripheral interface (SPI) is utilized for control and diagnosis of the device and the loads. The SPI interface provides daisy chain capability.

The TLE8108EM is equipped with 4 input pins that can be used to directly control their dedicated channels thus offering flexibility in design and PCB layout. The input multiplexer is controlled via SPI.

The device provides full diagnosis of the load, which is open load, short circuit to ground, as well as a short circuit to battery detection. The SPI diagnosis bits indicate latched fault conditions that may have occurred.

Each output stage is protected against short circuit. In case of Overload, the affected channel switches off. There are temperature sensors for each channel to protect the device in case of Overtemperature.

The device is supplied by a single power supply. It is operating at 5V nominal value.

The internal switches are power n-MOSFETs. The inputs are ground referenced CMOS compatible. The device is monolithically integrated in Smart Power Technology.

All output pins are available at one side of the device while the other side bundles the signals to the microcontroller, thus facilitating the PCB layout.

It is possible to set each channel in a Clear Mode (CLR) in order to clear Diagnosis flags; in CLR state output is switched off and diagnosis currents are disabled.

A Standby mode of the Device (STB) can be entered if all the channels are set into CLR state; in STB mode the power consumpiton is reduced to the minimum.

Data Sheet 4 Rev. 1.0, 2011-03-23



**Block Diagram** 

# 2 Block Diagram



Figure 1 Block Diagram for the TLE8108EM



**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment



Figure 2 Pin Configuration

## 3.2 Pin Definitions and Functions

| Pin            | Symbol | I/O | 1) | Function                                                                                                                                                            |
|----------------|--------|-----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Su       | pply   | -   |    |                                                                                                                                                                     |
| 13,24          | VDD    | -   |    | Supply voltage; Connected to 5V voltage with reverse protection diode and filter against EMC; Both pins must be connected to the supply without parasitic resistors |
| 1,2,11,12      | GND    | -   |    | Ground; common ground for digital, analog and power; Pins must be connected together without parasitic resistors                                                    |
| Cooling<br>TAB | GND    | -   |    | Cooling TAB (bottom side); Internally connected to ground; Pin must be connected externally to ground without parasitic resistors                                   |
| Power St       | ages   | •   |    |                                                                                                                                                                     |
| 3              | OUT1   | 0   |    | Output channel 1; Drain of power transistor channel 1                                                                                                               |
| 4              | OUT2   | 0   |    | Output channel 2; Drain of power transistor channel 2                                                                                                               |
| 5              | OUT3   | 0   |    | Output channel 3; Drain of power transistor channel 3                                                                                                               |
| 6              | OUT4   | 0   |    | Output channel 4; Drain of power transistor channel 4                                                                                                               |
| 7              | OUT5   | 0   |    | Output channel 5; Drain of power transistor channel 5                                                                                                               |
| 8              | OUT6   | 0   |    | Output channel 6; Drain of power transistor channel 6                                                                                                               |
| 9              | OUT7   | 0   |    | Output channel 7; Drain of power transistor channel 7                                                                                                               |
| 10             | OUT8   | 0   |    | Output channel 8; Drain of power transistor channel 8                                                                                                               |
| Inputs         | 1      | 1   |    |                                                                                                                                                                     |
| 17             | IN1    | I   | PD | Active Low; Control input; Digital input 3.3V or 5V; If not used, pin must be connected to GND                                                                      |



## **Pin Configuration**

| Pin | Symbol | I/O             | 1) | Function                                                                                       |
|-----|--------|-----------------|----|------------------------------------------------------------------------------------------------|
| 16  | IN2    | I               | PD | Active Low; Control input; Digital input 3.3V or 5V; If not used, pin must be connected to GND |
| 15  | IN3    | I               | PD | Active Low; Control input; Digital input 3.3V or 5V; If not used, pin must be connected to GND |
| 14  | IN4    | I               | PD | Active Low; Control input; Digital input 3.3V or 5V; If not used, pin must be connected to GND |
| 18  | N.C.   | I               | PD | Not Connected; pin must be tied to GND                                                         |
| 21  | RST    | I               | PD | Active Low; Reset input pin; Digital input 3.3V or 5V                                          |
| SPI | 1      |                 |    |                                                                                                |
| 23  | CS     | I               | PU | Active Low; SPI chip select; Digital input 3.3V or 5V                                          |
| 20  | SCLK   | I               | PD | Active Low; Serial clock; Digital input 3.3V or 5V                                             |
| 22  | SI     | 1               | PD | Active Low; Serial data in; Digital input 3.3V or 5V.                                          |
| 19  | SO     | O <sup>2)</sup> |    | Serial data out; Digital output with voltage level referring to VDD                            |

1) O=Output;

I=Input;

PD=integrated pull-down resistor;

PU=integrated pull-up resistor

2) SO is set to tristate if SPI is inactive (CS is high or RST is low)



**General Product Characteristics** 

### 4 General Product Characteristics

# 4.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings 1)

Unless otherwise specified:  $T_{\rm i}$  = -40°C to +150°C;  $V_{\rm DD}$  = 4.5V to 5.5V

All voltages with respect to ground, positive current flowing into pin

| Pos.    | Parameter                                                  | Symbol        | Lin  | nit Values         | Unit | Conditions                               |  |
|---------|------------------------------------------------------------|---------------|------|--------------------|------|------------------------------------------|--|
|         |                                                            |               | Min. | Max.               |      |                                          |  |
| Power S | Supply                                                     |               |      |                    |      |                                          |  |
| 4.1.1   | Supply voltage                                             | $V_{DD}$      | -0.3 | 5.5                | V    | -                                        |  |
| 4.1.2   | Output voltage for short circuit protection (single pulse) | $V_{DS\_SC}$  | 0    | 36                 | V    | -                                        |  |
| Power   | Stages                                                     | 11            |      | 1                  |      |                                          |  |
| 4.1.3   | Load current                                               | $I_{D}$       | -0.5 | 0.5                | Α    | -                                        |  |
| 4.1.4   | Voltage at power transistor                                | $V_{DS}$      | -0.3 | 41                 | V    | Active Clamped                           |  |
| Clampi  | ng Energy - Singel Pulse <sup>2)</sup>                     | 1             |      | 1                  | Į.   |                                          |  |
| 4.1.5   | Single Clamping Energy per Channel                         | $E_{AS}$      | -    | 20                 | mJ   | $I_{\rm D}$ = 0.18A<br>1 Single Pulse    |  |
| Logic P | ins                                                        | 1             |      | 1                  | Į.   |                                          |  |
| 4.1.6   | IN1 to IN4; Voltage at input pins                          | $V_{IN}$      | -0.3 | $V_{\rm DD}$ + 0.3 | V    | 3)                                       |  |
| 4.1.7   | RST; Voltage at reset pin                                  | $V_{RST}$     | -0.3 | $V_{\rm DD}$ + 0.3 | V    | 3)                                       |  |
| 4.1.8   | CS; Voltage at chip select                                 | $V_{CS}$      | -0.3 | $V_{\rm DD}$ + 0.3 | V    | 3)                                       |  |
| 4.1.9   | SCLK; Voltage at serial clock pin                          | $V_{SCLK}$    | -0.3 | $V_{\rm DD}$ + 0.3 | V    | 3)                                       |  |
| 4.1.10  | SI; Voltage at serial input pin                            | $V_{SI}$      | -0.3 | $V_{\rm DD}$ + 0.3 | ٧    | 3)                                       |  |
| 4.1.11  | SO; Voltage at serial output pin                           | $V_{SO}$      | -0.3 | $V_{\rm DD}$ + 0.3 | ٧    | 3)                                       |  |
| Temper  | atures                                                     | 11            |      | <u> </u>           | 1    |                                          |  |
| 4.1.12  | Junction Temperature                                       | $T_{\rm j}$   | -40  | 150                | °C   | -                                        |  |
| 4.1.13  | Junction Temperature                                       | $T_{j}$       | -40  | 165                | °C   | Dynamic<br>Conditions,<br>100h max total |  |
| 4.1.14  | Storage Temperature                                        | $T_{\rm stg}$ | -55  | 150                | °C   | -                                        |  |
| ESD Su  | sceptibility                                               |               |      | I                  | 1    | · ·                                      |  |
| 4.1.15  | ESD Resistivity                                            | $V_{ESD}$     | -4   | 4                  | kV   | HBM <sup>4)</sup>                        |  |
|         | 4                                                          | ·             |      |                    |      | +                                        |  |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Stress above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

Data Sheet 8 Rev. 1.0, 2011-03-23

<sup>2)</sup> Triangular Pulse Shape (Inductance Discharge):  $I_D(t) = I_D(0) \times (1 - t / t_{pulse})$ ;  $0 < t < t_{pulse}$ 

<sup>3)</sup> Level must not exceed  $V_{\rm DD}$ +0.3V < 5.5V

<sup>4)</sup> ESD susceptibility, HBM according to EIA/JESD 22-A114-F



#### **General Product Characteristics**

## 4.2 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information go to www.jedec.org.

| Pos.  | Parameter                  | Symbol     | I    | Limit Values |      |     | Limit Values Unit                         |  | Conditions |
|-------|----------------------------|------------|------|--------------|------|-----|-------------------------------------------|--|------------|
|       |                            |            | Min. | Тур.         | Max. |     |                                           |  |            |
| 4.2.1 | Junction to Case           | $R_{thJC}$ | -    | -            | 7    | K/W | $P_{\text{TOT}} = 1 \text{W}^{(1)(2)(3)}$ |  |            |
| 4.2.2 | Junction to Ambient (2s2p) | $R_{thJA}$ | -    | 40           | -    | K/W | $P_{\text{TOT}} = 1 \text{W}^{1) 2) 3)$   |  |            |

- 1) Not subject to production test, specified by design.
- 2) Homogenous power distrubution over all channels (all power stages equally heated), dependent on cooling setup.
- 3) Refer to Figure 3 for the setup.



Figure 3 PG-SSOP-24 PCB setup

Data Sheet 9 Rev. 1.0, 2011-03-23



# 5 Electrical and functional Description of the Device

The TLE8108EM is a 8-Channel Low Side Relay Switch.

The power stages are composed of n-MOSFET transistors.

# 5.1 Functional Description of Supply and Input Pins

# 5.1.1 Power Supply and Reset

The TLE8108EM is supplied by a single power supply line  $V_{\rm DD}$  with two input pins which must be connected together. After power supply start-up, the input registers of the device are programmed to OFF mode for all channels. The output registers must be reset to their default values by programming the Clear mode for all channels once.

Capacitors at the supply pins  $V_{\rm DD}$  to GND are recommended.

There is a reset pin available. Low level at this pin causes all registers to be set to their default values and the quiescent supply currents are minimized. This is also true for the Standby Mode in case all channels are programmed to Clear. **Figure 4** shows the timing requirements for the RST pin to be enabled and for the device to wake up.



Figure 4 Reset Timings

Data Sheet 10 Rev. 1.0, 2011-03-23



# 5.1.2 Switching Inputs IN1 to IN4

There are four input pins available at TLE8108EM, which can be configured to be used for control of the output stages. The SPI INn parameter selects the input pin to be used. **Figure 5** shows the input circuit of TLE8108EM.



Figure 5 Input Matrix and Logic

The current sink to ground ensures that the channels switch off in case of an open input pin. The zener diode protects the input circuit against ESD pulses. After power-on reset or after an external reset the device enters the OFF mode for all channels. During an external reset or a power-on reset, the output stages are set to Clear mode.

Data Sheet 11 Rev. 1.0, 2011-03-23



# 5.2 Power Outputs

### 5.2.1 Inductive Output Clamp

When switching off inductive loads, the potential at pin OUT rises to  $V_{\rm DS(CL)}$  potential, because the inductance intends to continue driving the current. The voltage clamping is necessary to prevent destruction of the device. See **Figure 6** for more details. Nevertheless, the maximum allowed load inductance is limited. If a dedicated output enters clamping mode, the channel can be turned on again after clamping has disappeared.



Figure 6 Internal Clamping Principle

#### **Clamping Energy**

During demagnetization of inductive loads, energy has to be dissipated in the TLE8108EM. This energy can be calculated with following equation:

$$E = V_{DS(CL)} \cdot \frac{L_L}{R_L} \cdot \left[ I_L - \frac{V_{DS(CL)} - V_{BAT}}{R_L} \cdot \ln\left(1 + \frac{R_L \cdot I_L}{V_{DS(CL)} - V_{BAT}}\right) \right]$$
 (1)

The maximum energy which is converted into heat, is limited by the thermal design of the component.

 Application hint: It is recommended to consider the real behavior of the load (R<sub>L</sub> and L<sub>L</sub> vs. temperature and vs. current) at each operating condition. Typical small signal parameters provided in the Datasheet of the load (actuator) might not represent the real behavior under operating conditions.

Data Sheet 12 Rev. 1.0, 2011-03-23



# 5.2.2 Timing Diagrams

The power transistors are switched on and off with a dedicated slope via the IN bits of the serial peripheral interface SPI or by the dedicated input pins and the input mode which is also programmed by SPI. The switching times  $t_{\rm ON}$  and  $t_{\rm OFF}$  are designed equally. If all channels are programmed into Clear mode together, the overall power consumption is reduced to a minimum. To switch the channel on again, OFF mode must be programmed and a wake up time  $t_{\rm wu(Stdby)}$  has to expire before sending the ON command. This procedure is shown in **Figure 7**.



Figure 7 Timing Diagrams (Resistive Load)

In Input Mode, a high signal at the input pin is equivalent to a SPI ON command and a low signal to SPI OFF command respectively. Please refer to **Chapter 8.3** for details on operation modes.

Data Sheet 13 Rev. 1.0, 2011-03-23



#### 5.3 Electrical Characteristics

Note: Characteristics show the deviation of parameters at given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

#### Electrical Characteristics: Supply, Inputs, Reset and Power Stages

All voltages with respect to ground, positive currents are flowing into pin unless otherwise specified:  $V_{\rm DD}$  = 4.5V to 5.5V,  $T_{\rm j}$  = -40°C to +150°C

| Pos.    | Parameter                                            | Symbol            | ool Limit Values        |          |                         | Unit     | Conditions                                                                          |
|---------|------------------------------------------------------|-------------------|-------------------------|----------|-------------------------|----------|-------------------------------------------------------------------------------------|
|         |                                                      |                   | Min.                    | Тур.     | Max.                    |          |                                                                                     |
| Power   | Supply                                               | 1                 | 1                       | 1        |                         | 1        |                                                                                     |
| 5.3.1   | Supply voltage                                       | $V_{DD}$          | 4.5                     | -        | 5.5                     | V        |                                                                                     |
| 5.3.2   | Supply current all channels on                       | $I_{\rm DD(ON)}$  | -                       | -        | 5.5                     | mA       |                                                                                     |
| 5.3.3   | Supply standby current all channels in Clear mode    | $I_{DD(STB)}$     | -                       | -        | 80                      | μА       | $V_{\text{CS}} = V_{\text{DD}}$<br>$V_{\text{SI}} = 0$ V<br>$V_{\text{SCLK}} = 0$ V |
| 5.3.4   | Supply reset current                                 | $I_{\rm DD(RST)}$ | -                       | -        | 40                      | μΑ       | $V_{RST}$ = 0V                                                                      |
| 5.3.5   | Power-on reset threshold voltage                     | $V_{DD(PO)}$      | -                       | -        | 4.0                     | V        |                                                                                     |
| Output  | Characteristics                                      |                   |                         |          | •                       | <u> </u> |                                                                                     |
| 5.3.6   | On-state resistance per channel                      | $R_{\rm DS(ON)}$  | -                       | 0.8      | -                       | Ω        | $I_{\rm L}$ = 400mA <sup>1)</sup><br>$T_{\rm i}$ = 25°C                             |
|         |                                                      |                   | -                       | -        | 1.7                     | Ω        | $I_{\rm L}$ = 400mA<br>$T_{\rm i}$ = 150°C                                          |
| 5.3.7   | Continuous load current                              | $I_{L(cont)}$     | -                       | -        | 400                     | mA       | All Channels ON                                                                     |
| 5.3.8   | Output leakage current in Standby Mode (per channel) | $I_{D(STB)}$      | -                       | -        | 5                       | μΑ       | V <sub>DS</sub> = 13.5V                                                             |
| 5.3.9   | Output clamping voltage                              | $V_{DS(CL)}$      | 41                      | -        | 50                      | V        | $I_{\rm DS}$ = 20mA                                                                 |
| Input C | haracteristics                                       |                   | - 1                     |          |                         |          |                                                                                     |
| 5.3.10  | L level of pins IN1IN4                               | $V_{IN(L)}$       | 0                       | -        | 0.6                     | V        | -                                                                                   |
| 5.3.11  | H level of pins IN1IN4                               | $V_{IN(H)}$       | 2.0                     | -        | 5.5                     | V        | -                                                                                   |
| 5.3.12  | L input pull-down current through pin IN             | $I_{IN(L)}$       | 1                       | 10       | 40                      | μΑ       | $V_{\rm IN} = 0.6 V^{-1}$                                                           |
| 5.3.13  | H input pull-down current through pin IN             | $I_{IN(H)}$       | 10                      | 40       | 80                      | μА       | $V_{\rm IN}$ = $V_{\rm DD}$ = 5V                                                    |
| Reset C | Characteristics                                      |                   | -1                      | "        | 1                       |          |                                                                                     |
| 5.3.14  | L level of pin RST                                   | $V_{RST(L)}$      | 0.3                     | -        | 0.2*<br>V <sub>DD</sub> | V        | -                                                                                   |
| 5.3.15  | H level of pin RST                                   | $V_{RST(H)}$      | 0.4*<br>V <sub>DD</sub> | -        | $V_{DD}$                | V        | -                                                                                   |
| 5.3.16  | L input pull-down current through pin RST            | $I_{RST(L)}$      | 1                       | 10       | 40                      | μΑ       | $V_{\rm RST} = 0.6 {\rm V}^{-1}$                                                    |
| 5.3.17  | H input pull-down current through pin RST            | $I_{RST(H)}$      | 10                      | 40       | 80                      | μΑ       | $V_{\rm RST} = V_{\rm DD} = 5 \text{V}$                                             |
| Timings | S                                                    | 1                 | 1                       | <u> </u> | I.                      | 1        | l                                                                                   |
| 5.3.18  | Reset wake up time (Figure 4)                        | $t_{wu}$          | -                       | -        | 200                     | μS       | 1)                                                                                  |

Data Sheet 14 Rev. 1.0, 2011-03-23



#### **Electrical and functional Description of the Device**

#### Electrical Characteristics: Supply, Inputs, Reset and Power Stages (cont'd)

All voltages with respect to ground, positive currents are flowing into pin unless otherwise specified:  $V_{\rm DD}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40°C to +150°C

| Pos.   | Parameter                                                                      | Symbol                 | I    | Limit Val | ues  | Unit | Conditions                                                |
|--------|--------------------------------------------------------------------------------|------------------------|------|-----------|------|------|-----------------------------------------------------------|
|        |                                                                                |                        | Min. | Typ.      | Max. |      |                                                           |
| 5.3.19 | Reset signal duration (Figure 4)                                               | $t_{RST}$              | 50   | -         | -    | μS   | 1)                                                        |
| 5.3.20 | Turn on time $V_{\rm DS}$ = 20% $V_{\rm BAT}$ ( <b>Figure 7</b> ) all channels | t <sub>ON</sub>        | 5    | 15        | 50   | μs   | $V_{\rm BAT}$ = 13.5V resistive load $I_{\rm DS}$ = 180mA |
| 5.3.21 | Turn off time $V_{\rm DS}$ = 80% $V_{\rm BAT}$ (Figure 7)                      | t <sub>OFF</sub>       | 5    | 15        | 50   | μs   | $V_{\rm BAT}$ = 13.5V resistive load                      |
| 5.3.22 | Standby Mode wake up time (All channels in CLR state) (Figure 7)               | t <sub>wu(Stdby)</sub> | -    | -         | 200  | ms   | 1)                                                        |
| Clampi | ng Energy - Repetitive 1) 2) 3) 4)                                             | •                      | •    |           |      | ·    | •                                                         |
| 5.3.23 | Repetitive Clamping Energy per Channel                                         | $E_{AR}$               | -    | -         | 13   | mJ   | $I_{\rm D}$ = 0.17A<br>10 <sup>6</sup> cycles             |
|        |                                                                                |                        | -    | -         | 18   | mJ   | $I_{\rm D} = 0.2 {\rm A}$<br>10 <sup>4</sup> cycles       |

<sup>1)</sup> Not subject to production test, specified by design.

Data Sheet 15 Rev. 1.0, 2011-03-23

<sup>2)</sup> Either one of the values has to be considered as worst case limitation.

<sup>3)</sup> This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period.

<sup>4)</sup> Triangular Pulse Shape (Inductance Discharge):  $I_D(t) = I_D(0) \times (1 - t / t_{pulse})$ ;  $0 < t < t_{pulse}$ .



**Protection Functions** 

#### 6 Protection Functions

The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in this Data Sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 6.1 Overload Protection

The TLE8108EM is protected in case of Overload or short circuit of the load. After time  $t_{\rm OFF(OVL)}$ , the overloaded channel n switches off and the according diagnosis information is stored into the corresponding diagnosis register. The channel can be switched on again with the corresponding command after programming the Clear mode to reset the diagnosis register. Please refer to the example from **Figure 8** for details.



Figure 8 Shutdown at Overload

### 6.2 Overtemperature Protection

In case of Overload, a temperature sensor for each channel causes an overheated channel n to switch off to prevent destruction and the according diagnosis information is stored into the corresponding diagnosis register. The channel can be switched on again after programming the Clear mode and sending the ON command afterwards. Please refer to **Chapter 7** for information on diagnosis features.

# 6.3 Reverse Polarity Protection

In case of reverse polarity, the intrinsic body diode of the n-MOSFET generates power to be dissipated. The reverse current through the intrinsic body diode of the power transistor has to be limited by the connected load. The VDD supply pins must be protected against reverse polarity externally.

Data Sheet 16 Rev. 1.0, 2011-03-23



**Protection Functions** 

## 6.4 Protection Characteristics

Note: Characteristics show the deviation of parameters at given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

#### **Electrical Characteristics: Protection**

All voltages with respect to ground, positive currents are flowing into pin unless otherwise specified:  $V_{\rm DD}$  = 4.5V to 5.5V,  $T_{\rm j}$  = -40°C to +150°C

| Pos.   | Parameter                                               | Symbol                 |      | Limit Valu                   | es   | Unit | Conditions                                                    |
|--------|---------------------------------------------------------|------------------------|------|------------------------------|------|------|---------------------------------------------------------------|
|        |                                                         |                        | Min. | Тур.                         | Max. |      |                                                               |
| Overlo | ad Protection                                           | -                      |      | "                            |      |      |                                                               |
| 6.4.1  | Overload current Threshold Low all channels (Figure 8)  | $I_{\mathrm{D(OVL1)}}$ | 0.5  |                              | 0.95 | А    | -                                                             |
| 6.4.2  | Overload current Threshold High all channels (Figure 8) | $I_{\mathrm{D(OVL2)}}$ | -    | 2.8*<br>I <sub>D(OVL1)</sub> | -    | А    | 1)                                                            |
| 6.4.3  | Overload shut-down delay time Long                      | t <sub>OFF(OVL1)</sub> | 11   | -                            | 50   | μS   | Valid for Overload current Threshold Low                      |
| 6.4.4  | Overload shut-down delay time<br>Short                  | t <sub>OFF(OVL2)</sub> | 1.5  | -                            | 35   | μS   | Valid for Overload<br>current Threshold<br>High <sup>1)</sup> |
| Overte | mperature Protection                                    | •                      | •    | •                            | ,    | •    | •                                                             |
| 6.4.5  | Thermal shut down temperature                           | $T_{\rm j(SC)}$        | 165  | -                            | -    | °C   | 1)                                                            |

<sup>1)</sup> Not subject to production test, specified by design



**Diagnosis Features** 

# 7 Diagnosis Features

The SPI of TLE8108EM provides diagnosis information about the device and about the load. The following diagnosis states are implemented:

- · Short circuit to battery (SCB): Can be detected if stages are turned on
- Short circuit to ground (SCG): Can be detected if stages are turned off (channel either in OFF or in input mode with the dedicated input low)
- Open load (OL): Can be detected if stages are turned off (channel either in OFF or in input mode with dedicated input low)
- Diagnosis of Overtemperature (DOT): Is set in case the thermal shut down temperature  $T_{\rm j(SC)}$  is reached, if the output is turned on (either ON-state or input mode and channel turned on via parallel INx). In case the thermal shut down temperature  $T_{\rm j(SC)}$  is reached during clamping in OFF state, DOT is set and the dedicated channel can only be switched on again after a Clear mode is programmed, the temperature got below the shut down threshold and the clamping has vanished. In case the thermal shut down temperature  $T_{\rm j(SC)}$  is reached in OFF state without clamping, there is no diagnosis entry and the channel can be switched on again after the thermal shut down temperature  $T_{\rm j(SC)}$  falls below the threshold.

In Clear mode (CLR) there is no diagnostic function.

For each output channel there are 2 bits in the diagnosis register coding the different failures; Refer to **Chapter 8.3** for encoding details.

A short circuit to ground (SCG) will overwrite an open load (OL), but an open load (OL) will not overwrite a short circuit to ground (SCG). In order to detect an open load (OL) after a short circuit to ground (SCG), the output has to be programmed in Clear mode and again in either OFF mode or input mode with low input level.

| Failure Mode                         | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open load or short circuit to ground | <ul> <li>No diagnosis when channel n is switched on (either channel in ON mode or channel in input mode and corresponding input signal is H)</li> <li>No diagnosis when channel n is in Clear mode</li> <li>Diagnosis when channel n is in input mode and corresponding input signal is L: According to the voltage level at the output pin, the corresponding failure is latched into the diagnosis register after the filtering time t<sub>d</sub> has expired.</li> <li>Diagnosis when channel n is in OFF mode: According to voltage level at the output pin, the corresponding failure is latched into the diagnosis register after the filtering time t<sub>d</sub> has expired.</li> </ul> |

Data Sheet 18 Rev. 1.0, 2011-03-23



#### **Diagnosis Features**

| Failure Mode                           | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overtemperature                        | <ul> <li>In OFF state without clamping an Overtemperature will not be recognized. The channel can be switched on after the event vanishes without any diagnosis entry.</li> <li>In OFF state when the output voltage is limited to the clamping voltage, an Overtemperature event will be recognized immediately at occurrence. Switching the channel(s) on is possible when the Overtemperature and the clamping events disappear and the dedicated channel(s) is (are) programmed to Clear mode.</li> <li>In ON state when overtemperature occurs, the corresponding failure is stored into the diagnosis register and the affected channel(s) is(are) switched off. To switch the channel on again, the overtemperature event must disappear and the dedicated channel(s) must be programmed to Clear mode</li> </ul> |
| Overload<br>(Short Circuit to battery) | <ul> <li>Diagnosis in ON state when the dedicated channel(s) is (are) programmed to ON mode or input mode with input H. When Overload is detected, the affected channel(s) is (are) switched off after time t<sub>OFF(OVL)</sub> and the corresponding failure is latched into the diagnosis register. To switch the channel(s) ON again, the Overload event must disappear and the dedicated channel(s) must be programmed to Clear mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    |

If, when the output stage is on, a SCB is detected the device turns the output stage off and the output stage can not be turned on again unless Clear mode is entered for the corresponding channel.

It could happen that when the SCB is detected another failure has already been stored in the corresponding register (OL or SCG); In this case the previous failure information, if not already been read, is lost.

If SCB is stored in the corresponding register and the output detects an OL or SCG, this OL or SCG will not be stored until the previous SCB has been cleared by entering Clear Mode (CLR). In order to detect OL or SCG then, an active OFF command needs to be adressed or, while a low input value is set on the dedicated input, input mode has to be programmed. The final OL or SCG diagnosis information can be obtained when the next SPI command is transmitted.

After power on sequence, the device must be programmed into Standby Mode, that means all channels in Clear mode, to have proper diagnosis information afterwards.

## 7.1 Diagnosis Characteristics

In order to detect the failures in OFF status, there are 2 thresholds ( $V_{\rm DS(SCG)}$ ) and  $V_{\rm DS(OL)}$ ) and an internal voltage regulating mechanism with 2 diagnosis currents with current limits for each output.

In OFF state, the internal mechanism tends to regulate the output to the middle value between  $V_{\rm DS(SCG)}$  and  $V_{\rm DS(OL)}$  achieving it only in case of OL. In case of SCG the output is pulled to GND by the short-circuit. In case of normal function, in OFF state, the output voltage is above  $V_{\rm DS(OL)}$ 

The diagnosis currents are switched off in case the output is in CLR mode.

The OL, SCB, SCG and DOT fault conditions are not stored until an integrated filter time has expired



**Diagnosis Features** 



Figure 9 SCG and OL diagnosis function (overview only)

Note: Characteristics show the deviation of parameters at given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

#### **Electrical Characteristics: Diagnosis**

All voltages with respect to ground, positive currents are flowing into pin unless otherwise specified:  $V_{\rm DD}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40°C to +150°C

| Pos.   | Parameter                                                | Symbol                 |                        | Limit Val | ues                    | Unit | Conditions           |  |
|--------|----------------------------------------------------------|------------------------|------------------------|-----------|------------------------|------|----------------------|--|
|        |                                                          |                        | Min.                   | Тур.      | Max.                   |      |                      |  |
| OFF St | ate Diagnosis                                            |                        |                        |           | <u>'</u>               |      |                      |  |
| 7.1.1  | Open load detection threshold voltage                    | $V_{\mathrm{DS(OL)}}$  | V <sub>DD</sub> * 0.45 | -         | V <sub>DD</sub> * 0.62 | V    | -                    |  |
| 7.1.2  | Short circuit to Ground threshold voltage                | $V_{\mathrm{DS(SCG)}}$ | V <sub>DD</sub> * 0.13 | -         | V <sub>DD</sub> * 0.25 | V    | -                    |  |
| 7.1.3  | Output pull-down diagnosis current per channel           | $I_{\mathrm{D(PD)}}$   | 30                     | -         | 80                     | μΑ   | $V_{\rm DS}$ = 13.5V |  |
| 7.1.4  | Output pull-up diagnosis current per channel             | $I_{D(PU)}$            | -150                   | -         | -50                    | μΑ   | $V_{\rm DS}$ = 0V    |  |
| 7.1.5  | Diagnosis filter time for diagnosis of SCG and OL states | $t_{d}$                | 30                     | -         | 200                    | μS   |                      |  |



# 8 Serial Peripheral Interface (SPI)

The diagnosis and control interface is based on a serial peripheral interface (SPI).

The SPI is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CS. Data is transferred by the lines SI and SO at the data rate given by SCLK. The falling edge of CS indicates the beginning of a data access. Data is sampled in on line SI at the falling edge of SCLK and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of CS. A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred, while the minimum of 16 bit is also taken into consideration. Therefore the interface provides daisy chain capability even with 8 bit SPI devices.



Figure 10 Serial peripheral Interface

The SPI protocol is described in **Section 8.3**. It is reset to the default values after programming the device into Standby mode (all the channels in Clear mode).

## 8.1 SPI Signal Description

There is one internal register where the diagnosis information is stored and a shift register used for transmitting the information via SO.

## **CS - Chip Select:**

The system microcontroller selects the TLE8108EM by means of the CS pin. Whenever the pin is in low state, data transfer can take place. When CS is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.

#### CS High to Low transition:

- The information which is stored in the internal diagnosis register is transferred into the shift register.
- SO changes from high impedance state to high or low state depending on the logic OR combination between
  the transmission error flag (TER) and the signal level at pin SI. The transmission error flag is set after any kind
  of reset, so a reset between two SPI commands is indicated. For details, please refer to Figure 11. This
  information stays available till the first rising edge of SCLK.

Data Sheet 21 Rev. 1.0, 2011-03-23

Serial Peripheral Interface (SPI)



Figure 11 Transmission Error Flag on SO Line

#### CS Low to High transition:

Data from shift register is transferred into the input matrix register only if a multiple of 8 SCLK signals after the falling edge of CS has been detected, while the minimum valid length of 16 clocks for the 16-bit register TLE8108EM is taken into account.

#### **SCLK - Serial Clock:**

This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select CS makes any transition.

#### SI - Serial Input:

Serial input data bits are shifted in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. Please refer to **Section 8.3** for further information.

#### SO - Serial Output:

Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the CS pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Section 8.3** for further information.

Data Sheet 22 Rev. 1.0, 2011-03-23



# 8.2 Daisy Chain Capability

The SPI of TLE8108EM provides daisy chain capability. In this configuration several devices are activated by the same CS signal (MCS). The SI line of one device is connected with the SO line of another device (see **Figure 12**), to build a chain. The terminations of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK, which is connected to the SCLK line of each device in the chain.



Figure 12 Daisy Chain Configuration

In the SPI block of each device, there is a shift register where one bit from SI line is shifted at each SCLK. The bit shifted out can be seen at SO. After 16 SCLK cycles, the data transfer for one TLE8108EM has been finished. In single chip configuration, the CS line must go high to make the device accepting the transferred data. In daisy chain configuration the data shifted out at device #1 is shifted in at device #2. When using multiple devices in daisy chain, the number of transferred bits must correspond to the number of the register bits of all chained devices. Figure 13 shows an example with 3 SPI devices, where #1 and #3 are 16-bit SPI and #2 has a 8-bit SPI. To get a successful transmission, there must be (2\*16 + 1\*8)-bit shifted through the devices. After that, the MCS line can go high.



Figure 13 Data Transfer in Daisy Chain Configuration

Data Sheet 23 Rev. 1.0, 2011-03-23



#### 8.3 SPI Protocol

The SPI protocol of the TLE8108EM provides two registers. The input register and the diagnosis register. The diagnosis register contains 8 pairs of diagnosis flags, the input register contains the input multiplexer configuration. After power-on reset, all input register bits are set to 1 which is the OFF state.



| Field            |
|------------------|
| INn<br>(n = 8-1) |

If all channels are in Clear Mode, the device enters the Standby Mode a power down status with minimum current consumption.

| SO               |               |               |               |               |               |               |               |               |               |               |               |               | F             | Reset V       | /alue:        | FFFF <sub>H</sub> |  |
|------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|-------------------|--|
| 16 <sup>1)</sup> | 15            | 14            | 13            | 12            | 11            | 10            | 9             | 8             | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0                 |  |
| TER              | OUT8<br>_DIA2 | OUT8<br>_DIA1 | OUT7<br>_DIA2 | OUT7<br>_DIA1 | OUT6<br>_DIA2 | OUT6<br>_DIA1 | OUT5<br>_DIA2 | OUT5<br>_DIA1 | OUT4<br>_DIA2 | OUT4<br>_DIA1 | OUT3<br>_DIA2 | OUT3<br>_DIA1 | OUT2<br>_DIA2 | OUT2<br>_DIA1 | OUT1<br>_DIA2 | OUT1<br>_DIA1     |  |

1) This bit is valid between CS HI-LO and first SCLK LO-HI transition.

| OUTn_DIA2 | OUTn_DIA1 | Description                                                        |
|-----------|-----------|--------------------------------------------------------------------|
| 1         | 1         | Power stage ok                                                     |
| 1         | 0         | Short circuit to battery (SCB) or diagnostic overtemperature (DOT) |
| 0         | 1         | Open load (OL)                                                     |
| 0         | 0         | Short circuit to GND (SCG)                                         |

Data Sheet 24 Rev. 1.0, 2011-03-23



# 8.3.1 Timing Diagrams



Figure 14 Timing Diagram

#### 8.4 SPI Characteristics

Note: Characteristics show the deviation of parameters at given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

#### **Electrical Characteristics: Serial Peripheral Interface (SPI)**

All voltages with respect to ground, positive currents are flowing into pin unless otherwise specified:  $V_{\rm DD}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40°C to +150°C

| Pos.    | Parameter                                  | Symbol                                                             |                         | Limit Val | ues                     | Unit | Conditions                                           |  |
|---------|--------------------------------------------|--------------------------------------------------------------------|-------------------------|-----------|-------------------------|------|------------------------------------------------------|--|
|         |                                            |                                                                    | Min.                    | Тур.      | Тур. Мах.               |      |                                                      |  |
| Input C | Characteristics (CS, SCLK, SI)             |                                                                    |                         | "         | 1                       | 1    | 1                                                    |  |
| 8.4.1   | L level of pin<br>CS<br>SCLK<br>SI         | $V_{\mathrm{CS(L)}} \\ V_{\mathrm{SCLK(L)}} \\ V_{\mathrm{SI(L)}}$ | 0                       | -         | 0.2*<br>V <sub>DD</sub> | V    | -                                                    |  |
| 8.4.2   | H level of pin<br>CS<br>SCLK<br>SI         | $V_{\mathrm{CS(H)}} \ V_{\mathrm{SCLK(H)}} \ V_{\mathrm{SI(H)}}$   | 0.4*<br>V <sub>DD</sub> | -         | $V_{DD}$                | V    | -                                                    |  |
| 8.4.3   | L input pull-up current through CS         | $I_{\text{CS(L)}}$                                                 | 3                       | 17        | 40                      | μА   | $V_{\rm DD}$ =5V $V_{\rm CS}$ = 0V                   |  |
| 8.4.4   | H input pull-up current through CS         | $I_{\mathrm{CS(H)}}$                                               | 3                       | 15        | 40                      | μΑ   | $V_{\rm DD}$ =5V $V_{\rm CS}$ = 0.4* $V_{\rm DD}$ 1) |  |
| 8.4.5   | L input pull-down current through pin SCLK | I                                                                  | 1                       | 10        | 60                      | μА   | 1) V = 0.6V                                          |  |
|         | SI                                         | $I_{\mathrm{SCLK(L)}}$ $I_{\mathrm{SI(L)}}$                        |                         |           |                         |      | $V_{\rm SCLK}$ = 0.6V $V_{\rm SI}$ = 0.6V            |  |



Serial Peripheral Interface (SPI)

#### Electrical Characteristics: Serial Peripheral Interface (SPI) (cont'd)

All voltages with respect to ground, positive currents are flowing into pin unless otherwise specified:  $V_{\rm DD}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40°C to +150°C

| <b>Pos.</b> 8.4.6 | Parameter                                      | Symbol                             | I                     | Limit Val | ues      | Unit     | Conditions                                                           |  |
|-------------------|------------------------------------------------|------------------------------------|-----------------------|-----------|----------|----------|----------------------------------------------------------------------|--|
|                   |                                                |                                    | Min.                  | Тур. Мах. |          |          |                                                                      |  |
|                   | H-input pull-down current through pin          |                                    | 10                    | 40        | 80       | μА       | V <sub>DD</sub> =5V                                                  |  |
|                   | SCLK<br>SI                                     | $I_{\rm SCLK(H)} \\ I_{\rm SI(H)}$ |                       |           |          |          | $V_{\text{SCLK}} = V_{\text{DD}}$<br>$V_{\text{SI}} = V_{\text{DD}}$ |  |
| Output            | Characteristics (SO)                           | •                                  |                       | ·         | ·        | •        | •                                                                    |  |
| 8.4.7             | L level output voltage                         | $V_{\rm SO(L)}$                    | 0                     | -         | 0.6      | V        | $I_{SO}$ = 2mA                                                       |  |
| 8.4.8             | H level output voltage                         | $V_{\rm SO(H)}$                    | V <sub>DD</sub> - 0.4 | -         | $V_{DD}$ | V        | $I_{SO}$ = -1.5mA                                                    |  |
| 8.4.9             | Output tristate leakage current                | $I_{\mathrm{SO(OFF)}}$             | -10                   | -         | 10       | μΑ       | $V_{\rm CS} = V_{\rm DD}$                                            |  |
| Timing            | s                                              |                                    | •                     | •         |          | <u>'</u> |                                                                      |  |
| 8.4.10            | Serial clock frequency                         | $f_{ m SCLK}$                      | 0                     | -         | 5        | MHz      | <sup>1)</sup> $C_{\rm L}$ = 50pF                                     |  |
| 8.4.11            | Serial clock period                            | $t_{SCLK(P)}$                      | 200                   | -         | -        | ns       | 1)                                                                   |  |
| 8.4.12            | Serial clock high time                         | $t_{\rm SCLK(H)}$                  | 50                    | -         | -        | ns       | 1)                                                                   |  |
| 8.4.13            | Serial clock low time                          | $t_{\rm SCLK(L)}$                  | 50                    | -         | -        | ns       | 1)                                                                   |  |
| 8.4.14            | Enable lead time (falling CS to rising SCLK)   | $t_{\rm CS(lead)}$                 | 250                   | -         | -        | ns       | 1)                                                                   |  |
| 8.4.15            | Enable lag time (falling SCLK to rising CS)    | $t_{\rm CS(lag)}$                  | 250                   | -         | -        | ns       | 1)                                                                   |  |
| 8.4.16            | Transfer delay time (rising CS to falling CS)  | $t_{\rm CS(td)}$                   | 250                   | -         | -        | ns       | 1) 2)                                                                |  |
| 8.4.17            |                                                |                                    |                       |           |          |          |                                                                      |  |
| a)                | Data setup time (SI to falling SCLK)           | $t_{\rm SI(su)}$                   | 20                    | -         | -        | ns       | 1)                                                                   |  |
| b)                | Data hold time (falling SCLK to SI)            | $t_{\rm SI(h)}$                    | 20                    | -         | -        | ns       | 1)                                                                   |  |
| 8.4.18            | Output enable time (falling CS to SO valid)    | $t_{\rm SO(en)}$                   | -                     | -         | 200      | ns       | $C_{\rm L}$ = 50pF <sup>1)</sup>                                     |  |
| 8.4.19            | Output disable time (rising CS to SO tristate) | $t_{\rm SO(dis)}$                  | -                     | -         | 200      | ns       | $C_{\rm L}$ = 50pF <sup>1)</sup>                                     |  |
| 8.4.20            | Output data valid time with capacitive load    | $t_{\rm SO(v)}$                    | -                     | -         | 100      | ns       | $C_{\rm L}$ = 50pF <sup>1)</sup>                                     |  |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> Diagnosis flag update needs the time specified in Chapter 7.1 to get valid information



**Application Information** 

# 9 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

Figure 15 shows a simplified application circuit.  $V_{\rm DD}$  needs to be externally reverse polarity protected.



Figure 15 Application Diagram

Note: This is a very simplified example of application circuit. The function must be verified in the real application.

Application hint: It is suggest to connect a 4.7nF capacitor directly at each output pin for improved EMC performances

For further information you may contact http://www.infineon.com



**Package Outlines** 

# 10 Package Outlines



Figure 16 PG-SSOP-24 (Plastic Dual Small Outline Package)



Figure 17 PG-SSOP-24 Footprint and Packing

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environment friendly products and to be compliant with government regulations, the device is available as a green product. Green products are RoHS-Compliant (i.e Pbfree finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

Please specify the needed package (e.g. green package) when an order is placed.

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.

Dimensions in mm



**Revision History** 

# 11 Revision History

| Revision | Date       | Changes             |
|----------|------------|---------------------|
|          |            |                     |
| Rev. 1.0 | 2011-03-24 | Released Data Sheet |

Data Sheet 29 Rev. 1.0, 2011-03-23

Edition 2011-03-23

Published by Infineon Technologies AG 81726 Munich, Germany © 2011 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR U6513A MIC2012YM-TR MP5095GJ-P TPS2021IDRQ1 TPS2104DBVR TPS22958NDGKR MIC2098-1YMT-TR MIC94062YMT TR MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G FPF1504UCX TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR MIC2505-1YM MIC94085YFT-TR MIC94042YFL-TR MIC2005-1.2YM6-TR SIP32510DT-T1-GE3 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR MIC2008YML-TR MIC94084YFT-TR MIC2040-1YMM DI01280WL12