

## DC Motor System IC







#### 1 Overview

#### **Features**

- Low-drop voltage regulator 5 V, 250 mA for main supply
- Four half-bridge gate drivers for external N-channel MOSFETs
- Adaptive MOSFET gate control:
  - Regulation of the MOSFET switching time
  - Reduced switching losses in PWM mode
  - High efficient constant gate charge
- Control of reverse battery protection MOSFET
- High-speed CAN transceiver supporting CAN FD communication up to 5 Mbit/s according to ISO11898 2:2016 including selective wake-up functionality via CAN partial networking and CAN FD tolerant mode
- Fail Outputs for fail-safe signalization
- · Configurable wake-up sources
- Four high-side outputs 7  $\Omega$  typ.
- Four PWM inputs
  - High-side and low-side PWM capable
  - Active free-wheeling
  - Up to 25 kHz PWM frequency
- 32 bit serial peripheral interface (SPI) with cyclic redundancy check (CRC)
- Very low quiescent current consumption in Stop Mode and Sleep Mode
- Periodic cyclic sense and cyclic wake in Normal Mode, Stop Mode and Sleep Mode
- Reset and interrupt output
- Drain-source monitoring and open-load detection
- · Configurable time-out and window watchdog
- Overtemperature and short circuit protection features
- Leadless power package with support of optical lead tip inspection
- Green Product (RoHS compliant)



#### **Overview**



## **Potential applications**

- Door module
- · Power lift gate
- · Power sliding doors
- Seat control module
- Seatbelt pretension
- Steering column lock
- Sunroof module

### **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100.

## **Description**

The TLE9561-3QX is a multifunctional system IC with integrated power supply, communication interfaces, multiple half-bridges and support features in an exposed pad PG-VQFN-48 power package. The device is designed for various motor control automotive applications.

To support these applications, the DC Motor System IC provides the main functions, such as a 5 V low-dropout voltage regulator one HS-CAN transceiver supporting CAN FD, CAN Partial Networking (incl. FD tolerant mode), four half-bridges for DC motor control, and one 32 bit serial peripheral interface (SPI).

The device includes diagnostic and supervision features, such as drain-source monitoring and open-load detection, short circuit protection, configurable time-out and window watchdog, fail-safe output, as well as overtemperature protection.

| Туре        | Package    | Marking     |
|-------------|------------|-------------|
| TLE9561-3QX | PG-VQFN-48 | TLE9561-3QX |



## **Table of Contents**

| 1       | Overview                                        | 1    |
|---------|-------------------------------------------------|------|
| 2       | Block Diagram                                   | 8    |
| 3       | Pin Configuration                               | 9    |
| 3.1     | Pin Assignment                                  | 9    |
| 3.2     | Pin Definitions and Functions                   | 9    |
| 3.3     | Hints for not functional pins                   | . 11 |
| 4       | General Product Characteristics                 | . 12 |
| 4.1     | Absolute Maximum Ratings                        | . 12 |
| 4.2     | Functional Range                                | . 13 |
| 4.3     | Thermal Resistance                              | . 14 |
| 4.4     | Current Consumption                             | . 15 |
| 5       | System Features                                 | . 19 |
| 5.1     | Short State Machine Description                 | . 19 |
| 5.2     | Device Configuration                            | . 20 |
| 5.3     | Block Description of State Machine              | . 22 |
| 5.4     | State Machine Modes Description                 | . 23 |
| 5.4.1   | Init Mode                                       | . 23 |
| 5.4.2   | Normal Mode                                     | . 23 |
| 5.4.3   | Stop Mode                                       | . 24 |
| 5.4.4   | Sleep Mode                                      | . 25 |
| 5.4.5   | Restart Mode                                    | . 26 |
| 5.4.6   | Fail-Safe Mode                                  | . 27 |
| 5.4.7   | Software Development Mode                       | . 27 |
| 5.5     | Transition Between States                       | . 28 |
| 5.5.1   | Transition into Init Mode                       | . 28 |
| 5.5.2   | Init Mode -> Normal Mode                        | . 29 |
| 5.5.3   | Normal Mode -> Stop Mode                        | . 29 |
| 5.5.4   | Normal Mode -> Sleep Mode                       | . 30 |
| 5.5.5   | Stop Mode -> Normal Mode                        | . 30 |
| 5.5.6   | Sleep Mode -> Restart Mode                      | . 31 |
| 5.5.7   | Restart Mode -> Normal Mode                     | . 31 |
| 5.5.8   | Fail-Safe Mode -> Restart Mode                  | . 31 |
| 5.6     | Reaction on Detected Faults                     | . 32 |
| 5.6.1   | Stay in Current State                           | . 32 |
| 5.6.2   | Transition into Restart Mode                    | . 32 |
| 5.6.3   | Transition into Fail-Safe Mode                  | . 34 |
| 5.7     | Wake Features                                   | . 34 |
| 5.7.1   | Cyclic Sense                                    | . 35 |
| 5.7.1.1 | Configuration and Operation of Cyclic Sense     | . 35 |
| 5.7.1.2 | Cyclic Sense in Low-power Mode                  | . 39 |
| 5.7.2   | Cyclic Wake                                     | . 39 |
| 5.7.3   | Internal Timers                                 | . 40 |
| 5.8     | VS Supply Multiplexing                          | . 41 |
| 5.9     | Partial Networking on CAN                       |      |
| 5.9.1   | CAN Partial Networking - Selective Wake Feature | . 42 |



| 5.9.2    | Partial Networking Function                   | 43 |
|----------|-----------------------------------------------|----|
| 5.9.2.1  | Activation of SWK                             | 44 |
| 5.9.2.2  | Wake-up Pattern (WUP)                         | 45 |
| 5.9.2.3  | Wake-up Frame (WUF)                           | 45 |
| 5.9.2.4  | CAN Protocol Error Counter                    | 46 |
| 5.9.3    | Diagnoses Flags                               | 47 |
| 5.9.3.1  | PWRON/RESET-FLAG                              | 47 |
| 5.9.3.2  | BUSERR-Flag                                   | 47 |
| 5.9.3.3  | TXD Dominant Time-out flag                    | 47 |
| 5.9.3.4  | <b>WUP</b> Flag                               | 47 |
| 5.9.3.5  | WUF Flag (WUF)                                | 47 |
| 5.9.3.6  | SYSERR Flag (SYSERR)                          | 47 |
| 5.9.3.7  | Configuration Error                           | 48 |
| 5.9.3.8  | CAN Bus Timeout-Flag (CANTO)                  | 48 |
| 5.9.3.9  | CAN Bus Silence-Flag (CANSIL)                 | 48 |
| 5.9.3.10 | SYNC-FLAG (SYNC)                              |    |
| 5.9.3.11 | SWK_SET FLAG (SWK_SET)                        | 48 |
| 5.9.4    | Modes for Selective Wake (SWK)                |    |
| 5.9.4.1  | Normal Mode with SWK                          |    |
| 5.9.4.2  | Stop Mode with SWK                            | 50 |
| 5.9.4.3  | Sleep Mode with SWK                           |    |
| 5.9.4.4  | Restart Mode with SWK                         |    |
| 5.9.4.5  | Fail-Safe Mode with SWK                       | 53 |
| 5.9.5    | Wake-up                                       |    |
| 5.9.6    | Configuration for SWK                         |    |
| 5.9.7    | CAN Flexible Data Rate (CAN FD) Tolerant Mode | 54 |
| 5.9.8    | Clock and Data Recovery                       |    |
| 5.9.8.1  | Configuring the Clock Data Recovery for SWK   |    |
| 5.9.8.2  | Setup of Clock and Data Recovery              |    |
| 5.9.9    | Electrical Characteristics                    |    |
| 6        | Voltage Regulator 1                           | 60 |
| 6.1      | Block Description                             |    |
| 6.2      | Functional Description                        |    |
| 6.3      | Electrical Characteristics                    |    |
| 7        | High-Side Switch                              | 64 |
| 7.1      | Block Description                             |    |
| 7.2      | Functional Description                        |    |
| 7.2.1    | Under Voltage Switch Off                      |    |
| 7.2.2    | Over Voltage Switch Off                       |    |
| 7.2.3    | Over Current Detection and Switch Off         |    |
| 7.2.3    | Open Load Detection                           |    |
| 7.2.5    | PWM, Timer and SYNC Function                  |    |
| 7.3      | Electrical Characteristics                    |    |
|          |                                               |    |
| 8        | High Speed CAN Transceiver                    |    |
| 8.1      | Block Description                             |    |
| 8.2      | Functional Description                        | 68 |



| 8.2.1    | CAN OFF Mode                                                           | -    |
|----------|------------------------------------------------------------------------|------|
| 8.2.2    | CAN Normal Mode                                                        | . 70 |
| 8.2.3    | CAN Receive Only Mode                                                  | . 70 |
| 8.2.4    | CAN Wake Capable Mode                                                  | . 71 |
| 8.2.5    | CAN Bus termination                                                    | . 72 |
| 8.2.6    | TXD Time-out Feature                                                   | . 72 |
| 8.2.7    | Bus Dominant Clamping                                                  | . 72 |
| 8.2.8    | Undervoltage Detection                                                 | . 73 |
| 8.3      | Electrical Characteristics                                             | . 73 |
| 9        | High-Voltage Wake Input                                                | . 80 |
| 9.1      | Block Description                                                      |      |
| 9.2      | High-Voltage Wake Function                                             |      |
| 9.2.1    | Functional Description                                                 |      |
| 9.2.2    | Wake Input Configuration                                               |      |
| 9.2.3    | Wake configuration for Cyclic Sense                                    |      |
| 9.2.4    | Wake configuration for Synchronization                                 |      |
| 9.2.5    | Fail Safe Output Configuration                                         |      |
| 9.3      | Electrical Characteristics                                             |      |
|          |                                                                        |      |
| 10       | Interrupt Function                                                     |      |
| 10.1     | Block and Functional Description                                       |      |
| 10.2     | Electrical Characteristics                                             | . 89 |
| 11       | Gate Drivers                                                           | . 90 |
| 11.1     | MOSFET control                                                         | . 90 |
| 11.2     | Static activation                                                      | . 91 |
| 11.2.1   | Static activation of a high-side MOSFET                                | . 92 |
| 11.2.2   | Static activation of a low-side MOSFET                                 | . 95 |
| 11.2.3   | Turn-off of the high-side and low-side MOSFETs of a half-bridge        | . 95 |
| 11.3     | PWM operation                                                          | . 96 |
| 11.3.1   | Determination of the active and freewheeling MOSFET                    | . 96 |
| 11.3.2   | Configurations in PWM mode                                             | . 99 |
| 11.3.3   | PWM mapping                                                            | 100  |
| 11.3.4   | PWM operation with adaptive gate control                               | 102  |
| 11.3.4.1 | High-side PWM with adaptive gate control, motor operating as load      | 104  |
| 11.3.4.2 | Low-side PWM with adaptive gate control, motor operating as load       |      |
| 11.3.4.3 | High-side PWM with adaptive gate control, motor operating as generator | 114  |
| 11.3.4.4 | Low-side PWM with adaptive gate control, motor operating as generator  | 116  |
| 11.3.4.5 | Status bits for regulation of turn-on and turn-off delay times         | 118  |
| 11.3.4.6 | Time modulation of pre-charge and pre-discharge times                  |      |
| 11.3.5   | PWM operation without adaptive gate control                            |      |
| 11.3.5.1 | AGC[1:0]=00 <sub>B</sub>                                               |      |
| 11.3.5.2 | AGC[1:0]=01 <sub>B</sub>                                               |      |
| 11.3.6   | Gate driver current                                                    |      |
| 11.3.7   | PWM operation at high and low duty cycles with active freewheeling     |      |
| 11.3.8   | Measurements of the switching times                                    |      |
| 11.4     | Passive discharge                                                      |      |
| 11.5     | Slam mode                                                              |      |
|          |                                                                        |      |

5



| 11.6               | Parking braking mode                                    | 131 |
|--------------------|---------------------------------------------------------|-----|
| 11.7               | Charge pump                                             | 132 |
| 11.8               | Frequency modulation                                    | 133 |
| 11.9               | Electrical characteristics gate driver                  | 134 |
| 12                 | Supervision Functions                                   | 142 |
| 12.1               | Reset Function                                          | 142 |
| 12.1.1             | Reset Output Description                                | 142 |
| 12.1.2             | Soft Reset Description                                  | 143 |
| 12.2               | Watchdog Function                                       | 144 |
| 12.2.1             | Time-Out Watchdog                                       | 145 |
| 12.2.2             | Window Watchdog                                         | 146 |
| 12.2.3             | Watchdog Setting Check Sum                              | 146 |
| 12.2.4             | Watchdog during Stop Mode                               | 147 |
| 12.2.5             | Watchdog Start in Stop Mode due to Bus Wake             |     |
| 12.3               | VSINT Power On Reset                                    | 148 |
| 12.4               | VSINT Under- and Overvoltage                            |     |
| 12.4.1             | VSINT Undervoltage                                      |     |
| 12.4.2             | VSINT Overvoltage                                       |     |
| 12.5               | VS Under- and Overvoltage                               |     |
| 12.5.1             | VS Undervoltage                                         |     |
| 12.5.2             | VS Overvoltage                                          |     |
|                    | VSHS Under- Overvoltage                                 |     |
| 12.6.1             | VSHS Undervoltage                                       |     |
| 12.6.2             | VSHS Overvoltage                                        |     |
|                    | VCC1 Over-/ Undervoltage and Undervoltage Prewarning    |     |
| 12.7.1             | VCC1 Undervoltage and Undervoltage Prewarning           |     |
| 12.7.2             | VCC1 Overvoltage                                        |     |
|                    | VCC1 Short Circuit Diagnostics                          |     |
|                    | VCAN Undervoltage                                       |     |
| 12.10              | Thermal Protection                                      |     |
| 12.10.1            | Individual Thermal Shutdown                             |     |
| 12.10.2            | Temperature Prewarning                                  |     |
| 12.10.3            | Thermal Shutdown                                        |     |
| 12.11              | Bridge driver                                           |     |
| 12.11.1            | Bridge driver supervision with activated charge pump    |     |
| 12.11.1.1          |                                                         |     |
| 12.11.1.2          | i O                                                     |     |
| 12.11.1.3          |                                                         |     |
| 12.11.1.4          |                                                         |     |
| 12.11.1.5          |                                                         |     |
| 12.11.2<br>12.11.3 | Low-side drain-source voltage monitoring during braking |     |
| 12.11.3<br>12.12   | VS or VSINT Overvoltage braking                         |     |
|                    |                                                         |     |
| 13                 | Serial Peripheral Interface                             |     |
| 13.1               | SPI Block Description                                   |     |
| 13.2               | Failure Signalization in the SPI Data Output            |     |
| 13.3               | SPI Programming                                         | 170 |

6



| 16                                               | Povision History                                                                                                                   | 279               |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 15                                               | Package Outlines                                                                                                                   | . 277             |
| 14.1<br>14.2<br>14.2.1<br>14.2.2<br>14.3<br>14.4 | ESD Tests  ESD according to IEC61000-4-2  ESD according to SAE J2962  Thermal Behavior of Package  Further Application Information | 275<br>275<br>275 |
| <b>14</b><br>14.1                                | Application Information                                                                                                            |                   |
| 13.6.3<br>13.6.4<br>13.7                         | Selective wake status registers                                                                                                    | . 269             |
| 13.6.1<br>13.6.2                                 | Device Status Registers                                                                                                            | . 252             |
| 13.5.4<br>13.6                                   | Selective Wake trim and configuration Registers                                                                                    | . 238             |
| 13.5.2<br>13.5.3                                 | Control registers bridge driver                                                                                                    | . 219             |
| 13.5.1                                           | Device Control Registers                                                                                                           | 178               |
| 13.4.1<br>13.5                                   | Register Banking                                                                                                                   |                   |
| 13.4                                             | SPI Bit Mapping                                                                                                                    |                   |
| 13.3.1                                           | CRC                                                                                                                                | . 171             |

**Block Diagram** 



## 2 Block Diagram



Figure 1 Block Diagram

**Pin Configuration** 



#### **Pin Configuration** 3

#### **Pin Assignment** 3.1



Figure 2 **Pin Configuration** 

#### **Pin Definitions and Functions** 3.2

| Pin | Symbol    | Function                                                                                                                            |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VCC1      | Voltage Regulator. Output voltage 1                                                                                                 |
| 2   | RSTN      | Reset Output. Active LOW, internally passive pull-up with open-drain output                                                         |
| 3   | INTN/TEST | Interrupt Output. Active LOW output, push-pull structure TEST. Connect to GND (via pull-down) to activate Software Development Mode |
| 4   | SDO       | SPI Data Output to Microcontroller (=MISO). Push-pull structure                                                                     |
| 5   | SDI       | SPI Data Input from Microcontroller (=MOSI). Internal pull-down                                                                     |
| 6   | GND       | <b>Ground.</b> Analog/digital ground                                                                                                |
| 7   | CLK       | SPI Clock Input. Internal passive pull-down                                                                                         |

# infineon

## **Pin Configuration**

| Pin | Symbol   | Function                                                                                                                |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------|
| 8   | CSN      | SPI Chip Select Not input. Internal passive pull-up                                                                     |
| 9   | PWM4     | PWM input 4. Internal passive pull-down                                                                                 |
| 10  | PWM2     | PWM input 2. Internal passive pull-down                                                                                 |
| 11  | TXDCAN   | Transmit CAN. Internal passive pull-up                                                                                  |
| 12  | RXDCAN   | Receive CAN. Push-pull structure                                                                                        |
| 13  | VCAN     | <b>HS-CAN Supply Input.</b> For internal HS-CAN cell needed for CAN Normal Mode                                         |
| 14  | CANH     | CAN High Bus.                                                                                                           |
| 15  | CANL     | CAN Low Bus.                                                                                                            |
| 16  | GND      | Ground. Transceiver ground (CAN)                                                                                        |
| 17  | WK5      | Wake-up input 5.                                                                                                        |
| 18  | WK3      | Wake-up input 3.                                                                                                        |
| 19  | SL       | Source Low Side.                                                                                                        |
| 20  | GL2      | Gate Low Side 2.                                                                                                        |
| 21  | GL1      | Gate Low Side 1.                                                                                                        |
| 22  | WK2/FO   | Wake-up input 2 or Fail Safe Output.                                                                                    |
| 23  | GH2      | Gate High Side 2.                                                                                                       |
| 24  | SH2      | Source High Side 2.                                                                                                     |
| 25  | SH1      | Source High Side 1.                                                                                                     |
| 26  | GH1      | Gate High Side 1.                                                                                                       |
| 27  | PWM1/CRC | <b>PWM input 1.</b> Internal passive pull-down <b>CRC.</b> Connect to GND (via pull-down) to activate CRC functionality |
| 28  | CPC2N    | Negative connection to Charge Pump Capacitor 2.                                                                         |
| 29  | CPC2P    | Positive connection to Charge Pump Capacitor 2.                                                                         |
| 30  | CPC1P    | Positive connection to Charge Pump Capacitor 1.                                                                         |
| 31  | CPC1N    | Negative connection to Charge Pump Capacitor 1.                                                                         |
| 32  | VS       | <b>Supply voltage for Bridge Drivers and Charge pump.</b> Connected to the battery voltage after reverse protection.    |
| 33  | СР       | Charge Pump output voltage.                                                                                             |
| 34  | PWM3     | PWM input 3. Internal passive pull-down                                                                                 |
| 35  | GH3      | Gate High Side 3.                                                                                                       |
| 36  | SH3      | Source High Side 3.                                                                                                     |
| 37  | SH4      | Source High Side 4.                                                                                                     |
| 38  | GH4      | Gate High Side 4.                                                                                                       |
| 39  | WK1      | Wake-up input 1.                                                                                                        |
| 40  | GL3      | Gate Low Side 3.                                                                                                        |
| 41  | GL4      | Gate Low Side 4.                                                                                                        |
| 42  | WK4/SYNC | Wake-up input 4/Sync.                                                                                                   |
| 43  | HS1      | High Side output 1.                                                                                                     |
| 44  | HS2      | High Side output 2.                                                                                                     |



#### **Pin Configuration**

| Pin           | Symbol | Function                                                                                                    |
|---------------|--------|-------------------------------------------------------------------------------------------------------------|
| 45            | HS3    | High Side output 3.                                                                                         |
| 46            | HS4    | High Side output 4.                                                                                         |
| 47            | VSHS   | <b>Supply voltage for HSx.</b> Connected to the battery voltage after reverse protection                    |
| 48            | VSINT  | <b>Voltage regulator and main supply voltage.</b> Connected to the battery voltage after reverse protection |
| Coolin<br>Tab | g GND  | Cooling Tab - Exposed Die Pad; For cooling purposes only, do not use as an electrical ground <sup>1)</sup>  |

<sup>1)</sup> The exposed die pad at the bottom of the package allows better power dissipation of heat from the device via the PCB. The exposed die pad is not connected to any active part of the IC. However, it should be connected to GND for the best EMC performance.

Note: The GND pin as well as the Cooling Tab must be connected to one common GND potential.

## 3.3 Hints for not functional pins

It must be ensured that the correct configurations are also selected, i.e. in case functions are not used that they are disabled via SPI. Unused pins should be handled as follows:

- **N.U.**: not used; internally bonded for testing purpose; leave open.
- RSVD: must be connected to GND.

#### **General Product Characteristics**



#### **General Product Characteristics** 4

#### **Absolute Maximum Ratings** 4.1

#### Absolute Maximum Ratings<sup>1)</sup> Table 1

 $T_{\rm j}$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                     | Symbol                   | Values               |      |                             | Unit | Note or                                      | Number   |
|---------------------------------------------------------------|--------------------------|----------------------|------|-----------------------------|------|----------------------------------------------|----------|
|                                                               |                          | Min.                 | Тур. | Max.                        |      | <b>Test Condition</b>                        |          |
| Voltages                                                      |                          | -                    | •    |                             |      |                                              | -1       |
| Supply Voltage VS                                             | V <sub>S, max</sub>      | -0.3                 | -    | 28                          | V    | _                                            | P_4.1.1  |
| Supply Voltage VS                                             | V <sub>S, max</sub>      | -0.3                 | -    | 40                          | V    | Load Dump                                    | P_4.1.2  |
| Supply Voltage VSINT                                          | V <sub>SINT, max</sub>   | -0.3                 | _    | 28                          | V    | _                                            | P_4.1.3  |
| Supply Voltage VSINT                                          | V <sub>SINT, max</sub>   | -0.3                 | -    | 40                          | V    | Load Dump                                    | P_4.1.4  |
| Supply Voltage VSHS                                           | $V_{\rm SHS,max}$        | -0.3                 | _    | 28                          | V    | _                                            | P_4.1.5  |
| Supply Voltage VSHS                                           | V <sub>SHS, max</sub>    | -0.3                 | _    | 40                          | V    | Load Dump                                    | P_4.1.6  |
| Voltage Regulator 1                                           | V <sub>CC1, max</sub>    | -0.3                 | _    | 5.5                         | V    |                                              | P_4.1.7  |
| Charge Pump Output Pin<br>(CP)                                | V <sub>CP, max</sub>     | V <sub>S</sub> - 0.8 | -    | V <sub>S</sub> + 17         | V    | I <sub>CP</sub> > - 200 μA if CP is disabled | P_4.1.8  |
| CPC1P, CPC2P                                                  | $V_{\text{CPCxP, max}}$  | - 0.3                | -    | V <sub>S</sub> + 17         | V    |                                              | P_4.1.38 |
| CPC1N, CPC2N                                                  | V <sub>CPCxN, max</sub>  | - 0.3                | -    | $V_{\rm S}$ + 0.3           | V    |                                              | P_4.1.39 |
| Bridge Driver Gate High Side<br>(GHx)                         | V <sub>GHx, max</sub>    | -8.0                 | _    | 40                          | V    | -                                            | P_4.1.11 |
| Bridge Driver Gate Low Side<br>(GLx)                          | V <sub>GLx, max</sub>    | -8.0                 | _    | 24                          | V    | _                                            | P_4.1.12 |
| Voltage difference between<br>GHx-SHx and between GLx-<br>SLx | $V_{GS}$                 | -0.3                 | -    | 16                          | V    | -                                            | P_4.1.13 |
| Bridge Driver Source High<br>(SHx)                            | V <sub>SHx, max</sub>    | -8.0                 | _    | 40                          | V    | _                                            | P_4.1.14 |
| Bridge Driver Source Low<br>Side SL                           | V <sub>SL, max</sub>     | -8.0                 | -    | 6.0                         | V    | -                                            | P_4.1.15 |
| Wake Input WKx                                                | V <sub>WKx, max</sub>    | -0.3                 | -    | 40                          | V    | _                                            | P_4.1.19 |
| High Side HSx                                                 | V <sub>HSx, max</sub>    | -0.3                 | -    | V <sub>SHS, max</sub> + 0.3 | V    | -                                            | P_4.1.20 |
| CANH, CANL                                                    | $V_{\rm BUS,max}$        | -27                  | -    | 40                          | ٧    | _                                            | P_4.1.22 |
| PWM1/CRC, PWM3 Input<br>Pins                                  | V <sub>PWM1-3, max</sub> | -0.3                 | -    | 40                          | V    | -                                            | P_4.1.23 |
| PWM2,PWM4 Input Pins                                          | V <sub>PWM2-4, max</sub> | -0.3                 | _    | V <sub>CC1</sub> + 0.3      | V    | _                                            | P_4.1.24 |

## **DC Motor System IC**



#### **General Product Characteristics**

#### Absolute Maximum Ratings1) (cont'd) Table 1

 $T_i = -40$ °C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                              | Symbol                 | Values |      |                        | Unit | Note or               | Number   |
|------------------------------------------------------------------------|------------------------|--------|------|------------------------|------|-----------------------|----------|
|                                                                        |                        | Min.   | Тур. | Max.                   |      | <b>Test Condition</b> |          |
| Logic Input Pins (CSN, CLK, SDI, TXDCAN)                               | V <sub>I, max</sub>    | -0.3   | _    | V <sub>CC1</sub> + 0.3 | V    | _                     | P_4.1.27 |
| Logic Output Pins (SDO, RSTN, INTN, RXDCAN)                            | V <sub>O, max</sub>    | -0.3   | -    | V <sub>CC1</sub> + 0.3 | V    | _                     | P_4.1.30 |
| VCAN Input Voltage                                                     | V <sub>VCAN, max</sub> | -0.3   | -    | 5.5                    | V    |                       | P_4.1.31 |
| Temperatures                                                           |                        |        |      |                        |      |                       |          |
| Junction Temperature                                                   | $T_{\rm j}$            | -40    | -    | 150                    | °C   | _                     | P_4.1.32 |
| Storage Temperature                                                    | $T_{\rm stg}$          | -55    | -    | 150                    | °C   | _                     | P_4.1.33 |
| ESD Susceptibility                                                     |                        |        |      |                        |      |                       |          |
| ESD Resistivity                                                        | V <sub>ESD,11</sub>    | -2     | -    | 2                      | kV   | HBM <sup>2)</sup>     | P_4.1.34 |
| ESD Resistivity to GND,<br>CANH, CANL                                  | V <sub>ESD,12</sub>    | -8     | -    | 8                      | kV   | HBM <sup>2)3)</sup>   | P_4.1.35 |
| ESD Resistivity to GND                                                 | V <sub>ESD,21</sub>    | -500   | -    | 500                    | V    | CDM <sup>4)</sup>     | P_4.1.36 |
| ESD Resistivity Pin 1,<br>12,13,24,25,36,37,48 (corner<br>pins) to GND | V <sub>ESD,22</sub>    | -750   | -    | 750                    | V    | CDM <sup>4)</sup>     | P_4.1.37 |

- 1) Not subject to production test, specified by design.
- 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF).
- 3) For ESD "GUN" Resistivity (according to IEC61000-4-2 "gun test" (150 pF, 330  $\Omega$ )), is shown in Application Information and test report will be provided from IBEE.
- ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 or ESDA STM5.3.1.

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 4.2 **Functional Range**

Functional Range<sup>1)</sup> Table 2

| Parameter                | Symbol                   | Values      |      |      | Unit | Note or               | Number  |
|--------------------------|--------------------------|-------------|------|------|------|-----------------------|---------|
|                          |                          | Min.        | Тур. | Max. |      | <b>Test Condition</b> |         |
| Supply Voltage           | V <sub>SINT,func</sub>   | $V_{POR,f}$ | -    | 28   | ٧    | 2)                    | P_4.2.1 |
| Bridge Supply Voltage    | $V_{\rm S,func}$         | 6.0         | -    | 28   | ٧    | _                     | P_4.2.2 |
| High Side Supply Voltage | V <sub>SHS_HS,func</sub> | 6.0         | -    | 28   | ٧    | 2)                    | P_4.2.7 |
| CAN Supply Voltage       | V <sub>CAN,func</sub>    | 4.75        | -    | 5.25 | ٧    | -                     | P_4.2.4 |
| Junction Temperature     | T <sub>j</sub>           | -40         | -    | 150  | °C   | -                     | P_4.2.6 |

## DC Motor System IC



#### **General Product Characteristics**

- 1) Not subject to production test, specified by design.
- 2) Including Power-On Reset, Over- and Undervoltage Protection.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### **Device Behavior Outside of Specified Functional Range**

• 28 V < V<sub>SINT,func</sub> < 40 V: Device will still be functional including the state machine; the specified electrical characteristics might not be ensured anymore. The V<sub>CC1</sub> is working properly, however, a thermal shutdown might occur due to high power dissipation. HSx switches might be turned OFF depending on HSx\_OV configurations. The specified SPI communication speed is ensured; the absolute maximum ratings are not violated, however the device is not intended for continuous operation of V<sub>SINT</sub> > 28 V and a thermal shutdown might occur due to high power dissipation. The device operation at high junction temperatures for long periods might reduce the operating life time.

Note:  $V_{\text{CAN}} < 4.75 \text{ V}$ : The undervoltage bit will be set in the SPI register and the transmitter will be disabled as long as the UV condition is present.

Note:  $5.25 \text{ V} < V_{\text{CAN}} < 5.5 \text{ V}$ : CAN transceiver still functional. However, the communication might fail due to out-of-spec operation.

- $V_{POR,f} < V_{SINT} < 5.5 \text{ V}$  (given the fact that the device was powered up correctly before with  $V_{SINT} > 5.5 \text{ V}$ ): Device will still be functional; the specified electrical characteristics might not be ensured anymore:
  - The voltage regulator will enter the low-drop operation mode.
  - A reset could be triggered depending on the Vrthx settings.
  - HSx switch behavior will depend on the respective configuration:
     HS\_UV\_SD\_DIS = '0' (default): HSx will be turned OFF for V<sub>SHS</sub> < V<sub>SHS,UVD</sub> and will stay OFF.
     HS\_UV\_SD\_DIS = '1': HSx stays on as long as possible. An unwanted overcurrent shut down may occur.
     OC shut down bit set and the respective HSx switch will stay OFF.
  - If WK2/FO is configured as Fail Safe Output, FO outputs will remain ON if they were enabled before V<sub>SINT</sub> > 5.5 V.
  - The specified SPI communication speed is ensured.

Note:

 $V_{s,uv}$  <  $V_s$  < 6.0 V: the charge pump might be deactivated due to a charge pump undervoltage detection, resulting in a turn-off of the external MOSFETs.

#### 4.3 Thermal Resistance

Table 3 Thermal Resistance<sup>1)</sup>

| Parameter                   | Symbol            | ol Values |      | Unit | Note or | Number         |         |
|-----------------------------|-------------------|-----------|------|------|---------|----------------|---------|
|                             |                   | Min.      | Тур. | Max. |         | Test Condition |         |
| Junction to Soldering Point | $R_{\rm th(JSP)}$ | -         | 7.2  | _    | K/W     | Exposed Pad    | P_4.3.1 |
| Junction to Ambient         | $R_{th(JA)}$      | _         | 27   | _    | K/W     | 2)             | P_4.3.2 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> Specified  $R_{\text{th}(JA)}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board for a power dissipation of 1.5 W; the product (chip+package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m C); where applicable a thermal via array under the exposed pad contacted the first inner copper layer and 300 mm<sup>2</sup> cooling areas on the top layer and bottom layers (70  $\mu$ m).

## DC Motor System IC



### **General Product Characteristics**

## 4.4 Current Consumption

## Table 4 Current Consumption

Current consumption values are specified at  $T_j = 25$ °C,  $V_{SINT} = V_{SHS} = 13.5$  V, all outputs open (unless otherwise specified)

| Parameter                                                  | Symbol                 |      | Value | S    | Unit |                                                                                                                                                                                            | Number  |
|------------------------------------------------------------|------------------------|------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                                            |                        | Min. | Тур.  | Max. |      | Test Condition                                                                                                                                                                             |         |
| Normal Mode                                                |                        |      | "     |      |      |                                                                                                                                                                                            | -       |
| Normal Mode current consumption                            | I <sub>Normal</sub>    | _    | 4.5   | 5.5  | mA   | $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V};$<br>$T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C};$<br>CAN=CP=off                                                        | P_4.4.1 |
| Stop Mode                                                  |                        |      |       |      |      | 1                                                                                                                                                                                          | 1       |
| Stop Mode current consumption (low active peak threshold)  | I <sub>Stop_1,25</sub> | -    | 50    | 65   | μΑ   | 1)2) CAN <sup>3)</sup> =off;<br>WKx=HSx=CP=off:<br>Cyclic Wak./Sen.=off<br>Watchdog = off;<br>no load on V <sub>CC1</sub> ;<br>I_PEAK_TH = 0 <sub>B</sub>                                  | P_4.4.2 |
| Stop Mode current consumption (low active peak threshold)  | I <sub>Stop_1,85</sub> | -    | 55    | 80   | μΑ   | $T_j = 85^{\circ}\text{C};$<br>$CAN^{3)} = \text{off};$<br>WKx = HSx = CP = off:<br>$Cyclic\ Wak./Sen. = \text{off}$<br>Watchdog = off;<br>$no\ load\ on\ V_{CC1};$<br>$I\_PEAK\_TH = 0_B$ | P_4.4.3 |
| Stop Mode current consumption (high active peak threshold) | I <sub>Stop_2,25</sub> | _    | 70    | 95   | μА   | 1)2) CAN <sup>3)</sup> =off;<br>WKx=HSx=CP=off:<br>Cyclic Wak./Sen.=off<br>Watchdog = off;<br>no load on V <sub>CC1</sub> ;<br>I_PEAK_TH = 1 <sub>B</sub>                                  | P_4.4.4 |
| Stop Mode current consumption (high active peak threshold) | / <sub>Stop_2,85</sub> | -    | 75    | 105  | μΑ   | $^{1)2)4)}$ $T_{\rm j}$ = 85°C;<br>CAN <sup>3)</sup> =off;<br>Cyclic Wak./Sen.=off;<br>Watchdog = off;<br>no load on $V_{\rm CC1}$ ;<br>I_PEAK_TH = 1 <sub>B</sub>                         | P_4.4.5 |
| Sleep Mode                                                 |                        |      | 10    | 20   |      | 1) CAN3)                                                                                                                                                                                   | D 446   |
| Sleep Mode current consumption                             | I <sub>Sleep,25</sub>  | -    | 18    | 30   | μΑ   | 1) CAN <sup>3)</sup> =off;<br>WKx=HSx=CP=off:<br>Cyclic Wak./Sen.= off                                                                                                                     | P_4.4.6 |
| Sleep Mode current consumption                             | I <sub>Sleep,85</sub>  | _    | 28    | 40   | μΑ   | 1)4) $T_j = 85^{\circ}\text{C}$ ;<br>CAN <sup>3)</sup> =off;<br>WKx=HSx=CP=off:<br>Cyclic Wak./Sen.=off                                                                                    | P_4.4.7 |

## DC Motor System IC



#### **General Product Characteristics**

## Table 4 Current Consumption (cont'd)

Current consumption values are specified at  $T_j = 25$ °C,  $V_{SINT} = V_{SHS} = 13.5$  V, all outputs open (unless otherwise specified)

| Parameter                                                                | Symbol                     |      | Value    | S    | Unit | Note or                                                                                                                                                                                     | Number   |
|--------------------------------------------------------------------------|----------------------------|------|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                          |                            | Min. | Тур.     | Max. |      | <b>Test Condition</b>                                                                                                                                                                       |          |
| Feature Incremental Currer                                               | nt Consumpt                | ion  | <u>'</u> |      | -    |                                                                                                                                                                                             |          |
| Current consumption for CAN module, recessive state                      | I <sub>CAN,rec</sub>       | _    | 2        | 3.5  | mA   | 1)4) Normal/Stop<br>Mode;<br>CAN Normal Mode;<br>$T_j$ = -40°C to +150°C;<br>$V_{CC1}$ connected to $V_{CAN}$ ;<br>$V_{TXDCAN} = V_{CC1}$ ;<br>no RL on CAN                                 | P_4.4.13 |
| Current consumption for CAN module, dominant state                       | I <sub>CAN,dom</sub>       | _    | 3        | 5.0  | mA   | $^{1)4)}$ Normal/Stop<br>Mode;<br>CAN Normal Mode;<br>$T_{\rm j}$ = -40°C to +150°C;<br>$V_{\rm CC1}$ connected to $V_{\rm CAN}$ ;<br>$V_{\rm TXDCAN}$ = GND;<br>no RL on CAN               | P_4.4.14 |
| Current consumption for<br>CAN module, Receive Only<br>Mode, Normal Mode | I <sub>CAN,Rec_onlyN</sub> | -    | 0.5      | 0.7  | mA   | $^{1)4)5)}$ Normal Mode;<br>CAN Receive Only<br>Mode;<br>$T_{\rm j}$ = -40°C to +150°C;<br>$V_{\rm CC1}$ connected to $V_{\rm CAN}$ ;<br>$V_{\rm TXDCAN}$ = $V_{\rm CC1}$ ;<br>no RL on CAN | P_4.4.15 |
| Current consumption for<br>CAN module, Receive Only<br>Mode, Stop Mode   | I <sub>CAN,Rec_only</sub>  | -    | 1.4      | 1.5  | mA   | $^{1)4)5)}$ Stop Mode;<br>CAN Receive Only<br>Mode;<br>$T_{\rm j}$ = -40°C to +150°C;<br>$V_{\rm CC1}$ connected to $V_{\rm CAN}$ ;<br>$V_{\rm TXDCAN}$ = $V_{\rm CC1}$ ;<br>no RL on CAN   | P_4.4.16 |
| Current consumption for CAN wake capability (tsilence expired)           | I <sub>CAN,wake,25</sub>   | -    | 4.5      | 7    | μΑ   | 1)3)6) Sleep Mode;<br>CAN wake capable;                                                                                                                                                     | P_4.4.17 |
| Current consumption for CAN wake capability (tsilence expired)           | I <sub>CAN,wake,85</sub>   | -    | 8        | 10   | μΑ   | $^{1)3)4)6)}$ Sleep Mode; $T_j$ = 85°C;<br>CAN wake capable;<br>WK = off;                                                                                                                   | P_4.4.18 |

## **DC Motor System IC**



#### **General Product Characteristics**

#### **Current Consumption** (cont'd) Table 4

Current consumption values are specified at  $T_{\rm j}$  = 25°C,  $V_{\rm SINT}$ =  $V_{\rm SHS}$  = 13.5 V, all outputs open (unless otherwise specified)

| Parameter                                                                                      | Symbol                  | Values |      |      | Unit | Note or                                                                                                                      | Number   |
|------------------------------------------------------------------------------------------------|-------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                |                         | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                        |          |
| Current consumption during CAN Partial Networking frame detect mode (RX_WK_SEL= '0')           | I <sub>CAN,SWK,25</sub> | -      | 475  | 550  | μА   | 1)4) $T_j$ = 25°C;<br>Stop Mode;<br>WK,<br>CAN SWK wake<br>capable, SWK<br>Receiver enabled,<br>WUF detect;<br>no RL on CAN; | P_4.4.19 |
| Current consumption during<br>CAN Partial Networking<br>frame detect mode<br>( RX_WK_SEL= '0') | I <sub>CAN,SWK,85</sub> | -      | 500  | 575  | μА   | 1)4) $T_j$ = 85°C;<br>Stop Mode;<br>WK,<br>CAN SWK wake<br>capable, SWK<br>Receiver enabled,<br>WUF detect;<br>no RL on CAN; | P_4.4.20 |
| Current consumption for each WK input                                                          | I <sub>WK,wake,25</sub> | -      | 0.2  | 2    | μΑ   | uno activity on WK pin;                                                                                                      | P_4.4.22 |
| Current consumption for each WK input                                                          | I <sub>WK,wake,85</sub> | -      | 0.5  | 3    | μΑ   | 1)4)6)7)8) Sleep Mode; $T_j$<br>= 85°C;<br>WK wake capable;<br>no activity on WK pin;                                        | P_4.4.23 |
| Current consumption for first High-Side in Stop Mode                                           | I <sub>Stop,HS,25</sub> | -      | 250  | 375  | μΑ   | 4)6)9)11)10) Stop Mode;<br>HS with 100% duty<br>cycle (no load);                                                             | P_4.4.24 |
| Current consumption for first High-Side in Stop Mode                                           | I <sub>Stop,HS,85</sub> | _      | 250  | 375  | μΑ   | $^{4)6)9)11)10)}$ Stop Mode; $T_j$<br>= 85°C;<br>HS with 100% duty<br>cycle (no load);                                       |          |
| Current consumption for cyclic sense function                                                  | I <sub>Stop,CS25</sub>  | _      | 20   | 26   | μΑ   | 6)9)11)12) Stop Mode; WD = off;                                                                                              |          |
| Current consumption for cyclic sense function                                                  | I <sub>Stop,CS85</sub>  | -      | 24   | 32   | μΑ   | <sup>4)6)9)11)12)</sup> Stop Mode; <i>T<sub>j</sub></i><br>= 85°C;<br>WD = off;                                              | P_4.4.27 |
| Current consumption for watchdog active in Stop Mode                                           | I <sub>Stop,WD25</sub>  | -      | 18   | 23   | μΑ   | <sup>4)13)</sup> Stop Mode;<br>Watchdog running;                                                                             | P_4.4.28 |
| Current consumption for watchdog active in Stop Mode                                           | I <sub>Stop,WD85</sub>  | -      | 19   | 25   | μΑ   | $T_{\rm j} = 85^{\circ}{\rm C};$ Watchdog running;                                                                           | P_4.4.29 |

## **DC Motor System IC**



#### **General Product Characteristics**

#### Table 4 **Current Consumption (cont'd)**

Current consumption values are specified at  $T_i = 25^{\circ}\text{C}$ ,  $V_{\text{SINT}} = V_{\text{SHS}} = 13.5 \text{ V}$ , all outputs open (unless otherwise specified)

| Parameter                                                   | Symbol Values          |      | Unit | Note or | Number |                                                                                                      |          |
|-------------------------------------------------------------|------------------------|------|------|---------|--------|------------------------------------------------------------------------------------------------------|----------|
|                                                             |                        | Min. | Тур. | Max.    |        | <b>Test Condition</b>                                                                                |          |
| Current consumption for active Fail Output FO               | I <sub>Stop,FO</sub>   | -    | 350  | 600     | μΑ     | $T_{\rm j}$ all modes;<br>$T_{\rm j}$ < 85°C;<br>FO = on (no load);                                  | P_4.4.30 |
| Current consumption in parking braking mode (LSx ON)        | Iparking               | -    | 10   | 14      | μΑ     | $^{4)13)}$ Stop Mode or<br>Sleep Mode; $T_j$ < 85°C;<br>PARK_BRK_EN = $1_B$                          | P_4.4.32 |
| Current consumption Over voltage braking mode (LSx OFF)     | I <sub>OV,LS_OFF</sub> | -    | 7    | 10      | μΑ     | $^{4)13)}$ Stop Mode or<br>Sleep Mode; $T_{\rm j}$ < 85°C;<br>OV_BRK_EN = 1 <sub>B</sub>             | P_4.4.34 |
| Current consumption in VS for Charge Pump and Bridge Driver | I <sub>CP,BD</sub>     | -    | 30   | 40      | mA     | Normal Mode;<br>$T_j = -40^{\circ}\text{C to } +150^{\circ}\text{C};$<br><b>CPEN</b> = 1; All HB OFF | P_4.4.35 |

- 1) Measured at  $V_{SINT}$ .
- 2) If the load current on  $V_{CC1}$  will exceed the configured  $V_{CC1}$  active peak threshold, the current consumption will increase by typ. 2.9 mA to ensure optimum dynamic load behavior. See also Chapter 6.
- 3) CAN not configured in Selective Wake Mode.
- Not subject to production test, specified by design.
- Current consumption adder also applies for during WUF detection (frame detect mode) when CAN Partial Networking is activated.
- Current consumption adders of features defined for Stop Mode also apply for Sleep Mode and vice versa. Wake input signals are stable (i.e. not toggling), cyclic wake/sense & watchdog are OFF (unless otherwise specified).
- No pull-up or pull-down configuration selected.
- The specified WKx current consumption adder for wake capability applies regardless how many WK inputs are
- Additional current will be drawn from  $V_{SHS}$  and  $V_{SINT}$ .
- 10) Typical adder of additional high-side switch activation 200 μA.
- 11) HSx used for cyclic sense, Timerx with 20ms period, 0.1 ms on-time, no load. In general the current consumption adder for cyclic sense in Stop Mode can be calculated with below equation:  $I_{\text{Stop,CS\_typ}} = 18 \,\mu\text{A} + (I_{\text{Stop,Hs,25}} \,\text{x ton/TPer})$  where the 18 uA is the base current consumption of the digital cyclic sense/wake functionality.
- 12) Also applies to cyclic wake but without adder from HS biasing contribution.
- 13) Additional current will be drawn from  $V_{SINT}$ .

#### **Notes**

- 1. There is no additional current consumption contribution in Normal Mode due to PWM generators or Timers.
- 2. The quiescent current consumption in Stop Mode and Sleep Mode will increase for  $V_{SINT}$  < 9 V.

#### **System Features**



### 5 System Features

This chapter describes the system features and behavior of the TLE9561-3QX:

- · State machine
- Device configuration
- State machine modes and mode transitions
- Wake-up features such as cyclic sense and cyclic wake

### **5.1** Short State Machine Description

The DC Motor System IC offers six operating modes:

- Init Mode: Power-up of the device and after a soft reset.
- Normal Mode: The main operating mode of the device.
- Stop Mode: The first-level power saving mode with the main voltage regulator VCC1 enabled.
- Sleep Mode: The second-level power saving mode with VCC1 disabled.
- Restart Mode: An intermediate mode after a wake event from Sleep Mode or Fail-Safe Mode or after a
  failure (e.g. WD failure, VCC1 under voltage reset) to bring the microcontroller into a defined state via a
  reset.
- Fail-Safe Mode: A safe-state mode after critical failures (e.g. Temperature shutdown) to bring the system into a safe state and to ensure a proper restart of the system.

A special mode, called Software Development Mode, is available during software development or debugging of the system. All above mentioned operating modes can be accessed in this mode. However, the watchdog is still running, but no reset to the microcontroller is applied. Watchdog failures are indicated over INTN pin instead.

However, the watchdog reset signaling can be reactivated again in Software Development Mode. The Watchdog will start always with the Long Open Windows (t\_low).

The DC Motor System IC is controlled via a 32-bit SPI interface (refer to **Chapter 13** for detailed information). The configuration as well as the diagnosis is handled via the SPI.

The device offers various supervision features to support functional safety requirements. Refer to **Chapter 12** for more information.

# infineon

#### **System Features**

#### **5.2** Device Configuration

Two features on the DC Motor System IC can be configured by hardware:

- The selection of the normal device operation or the Software Development Mode.
- Enabling/disabling the CRC on the SPI interface.

The configurations are done monitoring the follow pins:

- INTN/TEST
- PWM1/CRC

The hardware configuration can be done typically at device power-up, where the device is in Init Mode or (only in case of CRC setting) in Restart Mode.

#### Software development Mode configuration detail

After the RSTN is released, the INTN/TEST pin is internally pulled HIGH with a weak pull-up resistor. Therefore the default configuration is the device in normal operation.

In order to configure the Software Development Mode, the following conditions have to be fulfilled:

- Init Mode from power-up
- VCC1>Vrtx
- POR=1
- RSTN = HIGH

The Software Development Mode is configured using the following scheme:

- Only one external pull-down on INTN/TEST pin followed by an arbitrary SPI command, the device latches the Software Development Mode.
- External pull-up or no pull-down on INTN/TEST pin enable the device in normal operation.
- To enter Software Development Mode, a pull-down resistor to GND might be used.



Figure 3 Software Development Mode Selection Timing

Intn\_filt is a filtered signal from INTN/TEST, with the filter time  $t_{SMD\_F}$  (P\_11.2.7). Intn\_filt starts (at the rising edge if RSNT) wit the value 1.

## **DC Motor System IC**



#### **System Features**

Note:

If during monitoring the INTN/TEST pin for Software Development Mode entry, the device changes the mode without SPI command, the device will not enter/stay in Software Development Mode.

#### **CRC** configuration detail

The CRC is configured using the following scheme:

- Pull-down on PWM1/CRC enable the CRC.
- No external components on PWM1/CRC disables the CRC.

In order to configure the CRC, the follow conditions have to be full filled:

- Init Mode (from power-up) or Restart Mode
- VCC1>Vrtx
- POR=1
- RSTN = LOW

The configuration selection is done during the reset delay time  $\mathbf{t_{RD1}}$  with a continuous filter time of  $\mathbf{t_{CFG\_F}}$  and the configuration (depending on the voltage level at PWM1/CRC) is latched at the rising edge of RSTN.



CRC configuration Selection Timing Diagram at the device power-up. Figure 4

In case of mismatch between CRC setting between the device and μC (CRC\_STAT), the device can accept two recovery SPI commands (static patterns).

The pattern  $67AA AA0E_H$  (addr + rw\_bit = 67; data = AAAA; CRC = 0E) enables the CRC.

The pattern E7AA AAC3<sub>H</sub> (addr + rw\_bit = E7; data = AAAA; CRC = C3) disables the CRC.

The patterns shall be send only in Normal Mode.

For additional details about the CRC setting and configuration, refer also to Chapter 13.3.1.

# infineon

#### **System Features**

#### 5.3 Block Description of State Machine

The state machine describes the different states of operation, the device may get into. The following figure shows the state machine flow diagram.



Figure 5 State Diagram showing the operating modes

#### **Description:**

- ON /OFF:= Indicate if the module is enabled or disabled either via SPI or from the device itself
- · config:= Settings can be changed in this mode
- fixed:= Settings stay as defined in Normal Mode or Init Mode
- active/inactive:= Indicate if the device activates/deactivates one specific feature
- Wake capable:= Transceiver that is capable to detect one wake-up events
- woken:= Transceiver that has detected one wake-up event

## System Features



## 5.4 State Machine Modes Description

#### 5.4.1 Init Mode

The device starts up in Init Mode after crossing the power-on reset  $V_{POR,r}$  threshold (see also **Chapter 12.3**) and the watchdog will start with a long open window ( $t_{LW}$ ) after RSTN is released (High level).

In Init Mode, the device waits for the microcontroller to finish its startup and initialization sequence.

| Init Mode<br>(Long open window) |            |                  |                      |  |  |  |
|---------------------------------|------------|------------------|----------------------|--|--|--|
| VCC1<br>ON                      | HSx<br>OFF | BD OFF<br>CP OFF | Cyc.<br>Wake<br>OFF  |  |  |  |
| CAN<br>OFF                      |            | WD<br>fixed      | Cyc.<br>Sense<br>OFF |  |  |  |

Figure 6 Init Mode

Table 5 Init Mode Settings

| Part/Function | Value | Description                                                                            |  |  |
|---------------|-------|----------------------------------------------------------------------------------------|--|--|
| VCC1          | ON    | The VCC1 is ON                                                                         |  |  |
| WD            | fixed | <ul> <li>Watchdog is fixed and set with a long open window (t<sub>LW</sub>)</li> </ul> |  |  |
| HSx           | OFF   | All HSx are OFF                                                                        |  |  |
| BD            | OFF   | Bridge Drivers is OFF                                                                  |  |  |
| СР            | OFF   | Charge Pump is OFF                                                                     |  |  |
| CAN           | OFF   | CAN transceiver is OFF <sup>1)</sup>                                                   |  |  |
| Cyc Sense     | OFF   | Cycle Sense is OFF                                                                     |  |  |
| Cyc Wake      | OFF   | Cycle Wake is OFF                                                                      |  |  |

<sup>1)</sup> Exception: The CAN transceiver is ON during Software Development Mode

#### 5.4.2 Normal Mode

The Normal Mode is the standard operating mode for the device. The VCC1 is active and all features are configurable. Supervision and monitoring features are enabled.



#### **System Features**



Figure 7 Normal Mode

Table 6 Normal Mode Settings

| Part/Function | Value  | Description                                                                                |
|---------------|--------|--------------------------------------------------------------------------------------------|
| VCC1          | ON     | VCC1 is active                                                                             |
| WD            | config | Watchdog may be configured by SPI                                                          |
| HSx           | config | The High Side Switches may be configured and switched ON or OFF by<br>SPI                  |
| BD/CP         | config | The Bridge Drivers and Charge Pump may be configured and switched ON or OFF by SPI         |
| CAN           | config | CAN may be configurable and switched ON or OFF by SPI                                      |
| Cyc. Sense    | config | Cyclic sense may be configured with the HSx, WKx inputs and Timer1 or Timer2 or SYNC (WK4) |
| Cyc. Wake     | config | Cyclic wake can be configured with the Timer1 or Timer 2                                   |

#### 5.4.3 Stop Mode

The Stop Mode is the first level technique to reduce the overall current consumption by setting the voltage regulator VCC1 into a low-power mode.

Note: All settings have to be done before entering Stop Mode.

In Stop Mode any kind of SPI WRITE commands are ignored and the **SPI\_FAIL** bit is set, except for changing to Normal Mode, triggering a device Soft Reset, refreshing the watchdog as well as for reading and clearing the SPI status registers.

Note:

A wake-up event on CAN, WKx, Low-Side short circuit detection in parking braking mode or overvoltage brake detection, could generate an interrupt on pin INTN (based on INTN masking configuration; refer to **Chapter 10**) however, no change of the device mode will occur.

## **DC Motor System IC**



#### **System Features**

| Stop Mode    |              |              |                        |  |  |  |
|--------------|--------------|--------------|------------------------|--|--|--|
| VCC1<br>ON   | HSx<br>fixed | BD/CP<br>OFF | Cyc.<br>Wake<br>fixed  |  |  |  |
| CAN<br>fixed |              | WD<br>fixed  | Cyc.<br>Sense<br>fixed |  |  |  |

Figure 8 **Stop Mode** 

Table 7 **Stop Mode Settings** 

| Part/Function | Value | Description                                       |
|---------------|-------|---------------------------------------------------|
| VCC1          | ON    | VCC1 is ON                                        |
| WD            | fixed | Watchdog is fixed as configured in Normal Mode    |
| HSx           | fixed | HSx are fixed as configured in Normal Mode        |
| BD/CP         | OFF   | The Bridge Drivers and Charge Pump are OFF        |
| CAN           | fixed | CAN fixed as configured in Normal Mode            |
| Cyc. Sense    | fixed | Cyclic sense fixed as configured in Normal Mode   |
| Cyc. Wake     | fixed | Cyclic wake is fixed as configured in Normal Mode |

Note:

In Stop Mode, it is possible to activate the Low-Side of Bridge Drivers (e.g. in case of parking braking mode or overvoltage brake detection). Refer to Chapter 12.11 for additional details.

#### 5.4.4 **Sleep Mode**

The Sleep Mode is the second level technique to reduce the overall current consumption to a minimum needed to react on wake-up events or for the device to perform autonomous actions (e.g. cyclic sense).

Note: All settings have to be done before entering Sleep Mode.

| Sleep Mode               |              |              |                        |  |  |
|--------------------------|--------------|--------------|------------------------|--|--|
| VCC1<br>OFF              | HSx<br>fixed | BD/CP<br>OFF | Cyc.<br>Wake<br>fixed  |  |  |
| CAN<br>Wake cap./<br>OFF |              | WD<br>OFF    | Cyc.<br>Sense<br>fixed |  |  |

Figure 9 **Sleep Mode** 

# **System Features**



Table 8 **Sleep Mode Settings** 

| Part/Function | Value            | Description                                     |
|---------------|------------------|-------------------------------------------------|
| VCC1          | OFF              | VCC1 is OFF                                     |
| WD            | OFF              | Watchdog is OFF                                 |
| HSx           | fixed            | HSx are fixed as configured in Normal Mode      |
| BD/CP         | OFF              | The Bridge Drivers and Charge Pump are OFF      |
| CAN           | Wake Cap/<br>OFF | CAN fixed as configured (Wake Capable or OFF)   |
| Cyc. Sense    | fixed            | Cyclic sense fixed as configured in Normal Mode |
| Cyc. Wake     | fixed            | Cyclic wake is fixed                            |

Note:

In Sleep Mode, it is possible to activate the Low-Side's of Bridge Drivers (e.g. in case of parking braking mode or overvoltage braking). Refer to **Chapter 12.11** for additional details.

#### **Restart Mode** 5.4.5

The Restart Mode is a transition state where the RSNT pin is asserted.

| Restart Mode<br>(RO pin is asserted) |            |              |                      |
|--------------------------------------|------------|--------------|----------------------|
| VCC1<br>ON/<br>ramping               | HSx<br>OFF | BD/CP<br>OFF | Cyc.<br>Wake<br>OFF  |
| CAN<br>woken/<br>OFF                 |            | WD<br>OFF    | Cyc.<br>Sense<br>OFF |

Figure 10 **Restart Mode** 

Table 9 **Restart Mode Settings** 

| Part/Function | Value                             | Description                                                                |
|---------------|-----------------------------------|----------------------------------------------------------------------------|
| VCC1          | ON/<br>ramping                    | VCC1 is ON or ramping up                                                   |
| WD            | OFF                               | WD will be disabled if it was activated before                             |
| HSx           | OFF                               | HSx will be disabled if it was activated before                            |
| BD/CP         | OFF                               | The Bridge Drivers and Charge Pump are OFF                                 |
| CAN           | Woken/<br>wake<br>capable/<br>OFF | CAN may woken (in case of wake-up event on the Bus) or wake capable or OFF |
| Cyc. Sense    | OFF                               | Cyclic sense will be disabled if it was activated before                   |
| Cyc. Wake     | OFF                               | Cyclic wake will be disabled if it was activated before                    |

#### **System Features**



#### 5.4.6 Fail-Safe Mode

The purpose of this mode is to bring the system in a safe status after a failure condition by turning OFF the VCC1 supply and powering off the microcontroller. After a wake event the system is then able to restart again.

| Fail-Safe Mode   |            |              |                      |
|------------------|------------|--------------|----------------------|
| VCC1<br>OFF      | HSx<br>OFF | BD/CP<br>OFF | Cyc.<br>Wake<br>OFF  |
| CAN<br>Wake cap. |            | WD<br>OFF    | Cyc.<br>Sense<br>OFF |

Figure 11 Fail-Safe Mode

Table 10 Fail-Safe Mode Settings

| <b>Part/Function</b> | Value    | Description                                |
|----------------------|----------|--------------------------------------------|
| VCC1                 | OFF      | VCC1 is switched OFF                       |
| WD                   | OFF      | WD is switched OFF                         |
| HSx                  | OFF      | HSx are switched OFF                       |
| BD/CP                | OFF      | The Bridge Drivers and Charge Pump are OFF |
| CAN                  | Wake Cap | CAN is forced to be Wake capable           |
| Cyc. Sense           | OFF      | Cyclic sense is switched OFF               |
| Cyc. Wake            | OFF      | Cyclic wake is switched OFF                |

#### Note

- In Fail-Safe Mode, the default wake sources CAN and WKx (if configured as wake inputs) are activated automatically and all wake event bits will be cleared.
- In case that WK2 is set as Fail Safe Output (FO), the WK2/FO is automatically activated.
- The Fail-Safe Mode will be maintained until a wake event on the default wake sources occurs. To avoid any fast toggling behavior a filter time of typ. 100ms (t<sub>FS,min</sub>) is implemented. Wake events during this time will be stored and will automatically lead to entering Restart Mode after the filter time.
   In case of an VCC1 overtemperature shutdown (TSD2) the Restart Mode will be reached automatically after a filter time of typ. 1s (t<sub>TSD2</sub>) without the need of a wake event once the device temperature has fallen below the TSD2 threshold.
- The parking braking mode is automatically disabled in Fail-Safe Mode.

#### **5.4.7** Software Development Mode

The Software Development Mode is a dedicated device configuration especially useful for software development.

Compared to the default device user mode operation, this mode is a super set of the state machine. The device will start also in Init Mode and it is possible to use all the modes and functions with following differences:



#### **System Features**

- Restart Mode or Fail-Safe Mode (depending on the configuration) is not reached due to watchdog failure but the other reasons to enter these modes are still valid.
- CAN default value in Init Mode and entering Normal Mode from Init Mode is ON instead of OFF.

Table 11 Normal Mode Settings (Software Development Mode active)

| Part/Function | Default<br>State | Description                                                                                                |
|---------------|------------------|------------------------------------------------------------------------------------------------------------|
| VCC1          | ON               | VCC1 is active                                                                                             |
| WD            | ON               | <ul> <li>WD is on, but will not trigger transition to Fail-Safe Mode or Restart<br/>Mode</li> </ul>        |
| HSx           | OFF              | <ul> <li>The High Side Switches may be configured and switched ON or OFF by<br/>SPI</li> </ul>             |
| BD/CP         | OFF              | <ul> <li>The Bridge Drivers and Charge Pump may be configured and switched<br/>ON or OFF by SPI</li> </ul> |
| CAN           | ON               | CAN may be configurable and switched ON or OFF by SPI                                                      |
| Cyc. Sense    | OFF              | Can be configured                                                                                          |
| Cyc. Wake     | OFF              | Can be configured                                                                                          |

#### **Software Development Mode entry**

For timing and configuration details, refer to Chapter 5.2.

#### Note

- After Init Mode, the pull-up is released as the INTN/TEST pin acts as output then to drive the INTN signal.
- If the device enters Fail-Safe Mode due to VCC1 short circuit to GND during the Init Mode, the Software Development Mode will not be entered and can only be reached at the next power-up of the device after the VCC1 short circuit is removed.
- The absolute maximum ratings of the pin INTN must be observed. To increase the robustness of this pin during debugging or programming a series resistor between INTN and the connector can be added.

#### **Watchdog in Software Development Mode**

The Watchdog is enabled in Software Development Mode as default state. One INTN event is generated due to wrong watchdog trigger.

It is possible to deactivate the integrated Watchdog module using the WD\_SDM\_DISABLE bit. After disabling the Watchdog, no INTN events are generated and the WD\_FAIL bit will also not be set anymore in case of a trigger failure. It is also possible only to mask / unmask the INTN event of the WD in Software Development Mode by using the bit WD\_SDM. In case of unmasking, a WD trigger fail will only lead to WD\_FAIL bit set.

#### **5.5** Transition Between States

This chapter describes the transition between the modes triggered by power-up, SPI commands or wake-up events.

#### **5.5.1** Transition into Init Mode

The device goes into Init Mode in case of a power-up or after sending a soft-reset in Normal or Stop Mode.

#### **Prerequisites:**

Power OFF

## **DC Motor System IC**



#### **System Features**

- Device in Normal Mode or Stop Mode with follow conditions:
  - VSINT > VPOR,r
  - RSTN High

#### **Triggering Events:**

• A Soft Reset command (MODE = '11'). All SPI registers will be changed to their respective Soft Reset values.

#### Note

- In case of Soft Reset command, a hardware RSTN event can be generated depending on the configuration. An external Reset will be generated in case of **SOFT\_RESET\_RO** =  $0_B$ . In case of **SOFT\_RESET\_RO** =  $1_B$ , no RSTN hardware event is generated in case of Soft Reset.
- At power-up, the SPI bit VCC1\_UV will not be set as long as VCC1 is below the VRT,x threshold and if VSINT is below the VSINT,UV threshold. The RSTN pin will be kept LOW as long as VCC1 is below the selected VRT1,r threshold. The reset delay counter will start after VRT1,r threshold is reached. After the first threshold crossing of VCC1 >  $V_{RT1\,R}$  and RSTN transition from low to high, all subsequent undervoltage events will lead to Restart Mode.
- Wake events are ignored during Init Mode and will be lost.
- The bit **VSINT\_UV** will only be updated in Init Mode once RSTN resumes a high level.

#### 5.5.2 Init Mode -> Normal Mode

This transition moves the device in the mode where all configurations are accessable via SPI command.

#### **Prerequisites:**

- VSINT > VPOR,r
- Init Mode
- **RSTN High**

#### **Triggering Events:**

- Any valid SPI command (from SPI protocol point of view) will bring the device to Normal Mode (i.e. any register can be written, cleared and read) during the long open window where the watchdog has to be triggered (refer also **Chapter 13.2**). The CRC is not taken into account for this transition.
- For example:
  - A SPI Sleep Mode command will still bring the device into Normal Mode. However, as this is an invalid state transition, the SPI bit **SPI\_FAIL** is set.
  - Any invalid SPI command (from content point of view) will still bring the device into Normal Mode. The SPI bit SPI\_FAIL is set.

#### Note

It is recommended to use the first SPI command to trigger and to configure the watchdog.

#### 5.5.3 Normal Mode -> Stop Mode

This transition is intended as first measure to reduce the current consumption. All the device features needed in Stop Mode shall be configured in Normal Mode.

#### **Prerequisites:**

- VCC1>Vrtx
- Device in Normal Mode

#### **Triggering Events:**

# **DC Motor System IC**



#### **System Features**

State transition is only initiated by specific SPI command.

#### Note

- An interrupt is triggered on the pin INTN when Stop Mode is entered and not all wake source signalization flags were cleared.
- If high-side switches are kept enabled during Stop Mode, then the device current consumption will increase.
- It is not possible to switch directly from Stop Mode to Sleep Mode. Doing so will also set the SPI\_FAIL flag and will bring the device into Restart Mode.

#### 5.5.4 Normal Mode -> Sleep Mode

This transition is intended to reduce as much as possible the current consumption keeping active only wakeup sources. All wake-up sources configurations shall be done in Normal Mode.

#### **Prerequisites:**

- VCC1>Vrtx
- Device in Normal Mode
- All wake source signalization flags were cleared (including the LSxDSOV\_BRK bit)
- At least one wake-up source activated

#### **Triggering Events:**

State transition is only initiated by specific SPI command.

#### Note

- If the HSx outputs are kept enabled during Sleep Mode, then the device current consumption will increase (see Chapter 4.4).
- The Cyclic Sense function will not work properly anymore in case of a failure event (e.g. overcurrent, over temperature, reset) because the configured HSx and Timers will be disabled.
- If VCC1 UV or VCC1 OV (with Config to go to Restart Mode) occurs at the border of the Sleep Mode entry: The device will go immeditaley into Restart Mode.
- If TSD2 or VCC1 OV (with Config to go to Fail-Safe Mode) occurs at the border of the Sleep Mode entry: The device will enter immediately Fail-Safe Mode.
- As soon as the Sleep Mode command is sent, the Reset will go low.
- It is not possible to switch all wake sources off in Sleep Mode. Doing so will set the SPI\_FAIL flag and will bring the device into Restart Mode.

#### 5.5.5 **Stop Mode -> Normal Mode**

This transition is intented to set the device in Normal Mode where all the device integrated features are availbale and configurable.

#### **Prerequisites:**

- VCC1>Vrtx
- Device in Stop Mode

#### **Triggering Events:**

State transition is only initiated by SPI command.

**System Features** 

#### **DC Motor System IC**



#### Note

None

#### 5.5.6 Sleep Mode -> Restart Mode

This transition is the consequence of a detection of wake-up event by the device. This transition is used to ramp up VCC1 after a wake in a defined way.

#### **Prerequisites:**

- Device in Sleep Mode
- At least one wake-up source active

#### **Triggering Events:**

- A wake-up event on CAN, WKx, Cyclic Sense, Cyclic Wake.
- Bridge driver low-side short circuit detected during overvoltage braking or in parking braking mode.

#### Note

- It is not possible to switch off all wake sources in Sleep Mode. Doing so will set the **SPI\_FAIL** flag and will bring the device into Restart Mode.
- RSTN is pulled low during Restart Mode.
- The Restart Mode entry is signalled in the SPI register **DEV\_STAT**.
- The wake-up events are flaged in WK\_STAT register or DSOV register.

#### 5.5.7 Restart Mode -> Normal Mode

From Restart Mode, the device goes automatically to Normal Mode.

#### **Prerequisites:**

Device in Sleep Mode or Fail-Safe Mode

#### **Triggering Events:**

- Automatic
- · Reset is released

#### Note

 The watchdog timer will start with a long open window starting from the moment of the rising edge of RSTN and the watchdog period setting in the register WD\_CTRL will be changed to the respective default value.

#### 5.5.8 Fail-Safe Mode -> Restart Mode

This transition is similar to device from Sleep Mode to Restart Mode and consequence of a detection of wakeup event by the device. This transition is used to ramp up VCC1 after a wake in a defined way.

#### **Prerequisites:**

• Device in Fail-Safe Mode

#### **Triggering Events:**

- A wake-up event on CAN, WKx, TSD2 (released over temperature TDS2 after t<sub>TSD2</sub>).
- Bridge Driver Low Side short circuit detected during VS/VSINT overvoltage braking mode or in parking braking mode.

# infineon

#### **System Features**

Note:

After leaving Fail-Safe Mode, the **FAILURE** bit in **DEV\_STAT** register is set and needs to be cleared in order to release the FO pin.

#### 5.6 Reaction on Detected Faults

The device can react at some critical events either signalling the specific failure or changing the device mode. The chapter describes actions taken from the device in case of critical events in particular related the device mode change.

### **5.6.1** Stay in Current State

The following failures will not trigger any device mode changes, but will indicate the failures by an INTN event (depending from the Interrupt Masking) and in dedicated status registers:

- Failures on CAN
- Failures in Bridge Driver and/or Charge Pump
- Failures on HSx

#### **5.6.2** Transition into Restart Mode

The Restart Mode can be entered in case of failure as shown in following figure.



Figure 12 Move into Restart Mode

#### **Prerequisites**

- In case of wake-up event from Sleep Mode or Fail Safe Mode
- In case of Normal Mode
- In case of Stop Mode

#### **Trigger Events**

- VCC1 Undervoltage in case of Normal Mode or Stop Mode.
- Watchdog trigger failure in case of Normal Mode or Stop Mode.
- VCC1 Overvoltage (based on VCC1\_OV\_MOD) in case of Normal Mode or Stop Mode.
- Sleep Mode entry without any wake-up sources enabled in Normal Mode or Stop Mode.



#### **System Features**

#### Note

None

#### **System Features**

#### **Transition into Fail-Safe Mode** 5.6.3

The Fail-Safe Mode can be entered in case of critical event as shown in the following figure.



Figure 13 **Move into Fail-Safe Mode** 

#### **Prerequisites:**

- Critical events on VCC1
- Watchdog trigger failures

#### **Trigger Events:**

- Device thermal shutdown (TSD2) (see also **Chapter 12.10.3**).
- VCC1 is shorted to GND (see also **Chapter 12.8**).
- VCC1 over voltage (based on VCC1\_OV\_MOD).
- 4 consecutive Watchdog trigger failure.
- 4 consecutive VCC1 under voltage events.

#### Note

The FO/WK2 will be automatically activated if it was before configured as Fail Safe Output (FO).

#### **Wake Features** 5.7

Following wake sources are implemented in the device:

- Static Sense: WKx inputs are permanently active as wake sources.
- Cyclic Sense: WKx inputs only active during on-time of cyclic sense period. Internal timers are activating HSx during on-time for sensing the WKx inputs.
- Cyclic Wake: wake controlled by internal timers, wake inputs are not used for cyclic wake.
- CAN wake: Wake-up via Bus pattern or frame (refer to Chapter 8.2.4 and Chapter 5.9).

Differences of 'cyclic sense' and 'cyclic wake': Note:

> In both cases a timer is active. With 'cyclic sense' one of the high-side drivers is switched on periodically and supplies some external circuits connected to the WK inputs. For the design, this means that the WK input states are only sampled at the end of the selected HS on-phase which is set by the corresponding SPI settings for GPIO HS and the timer. 'Cyclic wake' means that the timer is a wake source and thus generates periodic interrupts as long as it is enabled.

# infineon

#### **System Features**

#### 5.7.1 Cyclic Sense

The cyclic sense feature is intended to reduce the quiescent current of the device and the application. In the cyclic sense configuration, one high-side driver is switched on periodically controlled by **TIMER\_CTRL** or WK4/SYNC pin. One high-side driver supplies external circuitries e.g. switches and/or resistor arrays, which are connected to one wake input WKx (see **Figure 14**). Any edge change of the WKx input signal during the ontime of the cyclic sense period causes a wake event. Depending on the device mode, either the INTN is pulled low (Normal Mode and Stop Mode) or the device is woken enabling the VCC1 (after Sleep Mode).



Figure 14 Cyclic Sense Working Principle

#### 5.7.1.1 Configuration and Operation of Cyclic Sense

The correct sequence to configure the cyclic sense is shown in **Figure 15**. All the configurations have to be performed before the on-time is set in the **TIMER\_CTRL** registers. The settings "OFF / LOW" and "OFF / HIGH" define the voltage level of the respective HS driver before the start of the cyclic sense. The intention of this selection is to avoid an unintentional wake due to a voltage level change at the start of the cyclic sense.

Cyclic Sense will start as soon as the respective on-time has been selected independently from the assignment of the HS and filter configuration. The correct configuration sequence is as follows:

- Configure the initial level.
- Mapping of a Timer to the respective HSx outputs.
- Configuring the respective filter timing and WK pins.
- Configuring the timer period and on-time.

# infineon

#### **System Features**



Figure 15 Cyclic Sense: Configuration and Sequence

# infineon

### **System Features**



Figure 16 Cyclic Sense: Configuration and Sequence in case of SYNC usage

### Note

- All configurations of period and on-time can be selected. However, recommended on-times for cyclic sense are 0.1ms, 0.3ms and 1ms for quiescent current saving reasons. The SPI\_FAIL will be set if the ontime is longer than the period.
- If the sequence is not ensured before entering Sleep Mode, then the cyclic sense function might not work
  properly, e.g. an interrupt could be missed or an unintentional interrupt could be triggered. However, if
  cyclic sense is the only wake source and it is not configured properly, then Restart Mode will be entered
  immediately because no valid wake source was set.
- During the HSx on phase in cyclic-sensing, the WKx level is sampled only once (one sample point). In case,
  a level change will appear during HSx on phase, but before the sampling, as the sampling will happen at
  the end of the on time, the level change will not be detected and has to wait for the next sensing-cycle.

A wake event caused by cyclic-sensing will also set the corresponding bit WKx\_WU.

During Cyclic Sense, **WK\_LVL\_STAT** is updated only with the sampled voltage levels of the WKx pin in Normal Mode or Stop Mode.

The functionality of the sampling and different scenarios are depicted in **Figure 17** to **Figure 19**. The behavior in Stop Mode and Sleep Mode is identical except that in Normal Mode and Stop Mode INTN will be triggered to signal a change of WKx input level and in Sleep Mode, VCC1 will power-up instead. A wake event will be triggered regardless if the bit WKx\_WU is already set.

### **System Features**



Figure 17 Cyclic Sense Timing



Figure 18 Cyclic Sense Example Timing for Stop Mode, HSx starts LOW, GND based WKx input

# infineon

### **System Features**



Figure 19 Cyclic Sense Example Timing for Sleep Mode, HSx starts with ON, GND based WKx input

The cyclic sense function will be disabled in case of following conditions:

- in case Fail-Safe Mode is entered, the HSx switch will be disabled and the WKx pin will be changed to static sensing. An unintended wake-up event could be triggered when the WKx input is changed to static sensing.
- In Normal Mode, Stop Mode, or Sleep Mode in case of an overcurrent, or overtemperature, or under- or overvoltage event, the respective HS switch will be disabled.

### 5.7.1.2 Cyclic Sense in Low-power Mode

If cyclic sense is intended for Stop Mode or Sleep Mode, it is necessary to activate cyclic sense in Normal Mode before going to the low-power mode. A wake event due to cyclic sense will set the bit WKx\_WU. In Stop Mode a wake event will trigger an interrupt, in Sleep Mode the wake event will send the device via Restart Mode to Normal Mode.

Before returning to Sleep Mode, the wake status registers **WK\_STAT** and **DSOV** must be cleared. Trying to go to Sleep Mode with uncleared wake flags will lead to a direct wake-up from Sleep Mode by going via Restart Mode to Normal Mode and triggering of RSTN.

### 5.7.2 Cyclic Wake

For the cyclic wake feature one timer is configured as internal wake-up source and will periodically trigger an interrupt on INTN in Normal Mode and Stop Mode. During Sleep Mode, the timer triggers and wakes up the device again. The device enters via Restart Mode the Normal Mode.

The correct sequence to configure the cyclic wake is shown in **Figure 20**. The sequence is as follows:

# infineon

### **System Features**



Figure 20 Cyclic Wake: Configuration and Sequence

Note: The on-time is only used to enable the cyclic wake function regardless of the value of the on time, i.e. the on time value has no meaning to the cyclic wake function as long as it is not '000' or '110' or '111'.

As in cyclic sense, the cyclic wake function will start as soon as the on-time is configured. An interrupt is generated for every start of the on-time except for the very first time when the timer is started.

### 5.7.3 Internal Timers

Two integrated timers can be used to control the below features:

- Cyclic Wake, i.e. to wake up the microcontroller periodically in Normal Mode, Stop Mode and Sleep Mode.
- Cyclic Sense, i.e. to perform cyclic sensing using the wake input WKx and the HSx by mapping the timer accordingly via the **HS\_CTRL** register.



**System Features** 

### 5.8 VS Supply Multiplexing



Figure 21 VS Supply Multiplexing

The internal supply voltage is multiplexed from VSINT and VS, choosing continuously the larger of both. In case of transient low VBAT, the buffered supply voltage takes over the internal supply, avoiding loss of power.

Note: Only the internal digital logic of the device is supplied by the VMAX SWITCH. In case of a power loss of either VS or VSINT, the internal register values will not be lost.



### 5.9 Partial Networking on CAN

### 5.9.1 CAN Partial Networking - Selective Wake Feature

The CAN partial networking feature can be activated for Normal Mode, in Sleep Mode and in Stop Mode. For Sleep Mode the partial networking has to be activated before sending the device to Sleep Mode. For Stop Mode the Partial Networking has to be activated before going to Stop Mode.

There are 2 detection mechanism available:

- WUP (Wake-Up Pattern) this is a CAN wake, that reacts on the CAN dominant time, with 2 dominant signals.
- WUF (Wake-Up frame) this is the wake-up on a CAN frame that matches the programmed message filter configured in the device via SPI.

The default baudrate is set to 500 kBaud. Besides the commonly used baudrates of 125 kBaud and 250 kBaud, other baudrates up to 1 MBaud can be selected (see **Chapter 13** for more details).



### 5.9.2 Partial Networking Function

The CAN partial networking modes are shown in the following figure.



Figure 22 CAN Selective Wake State Diagram



### 5.9.2.1 Activation of SWK

The following figure shows the principal of the SWK activation.



Figure 23 Flow for activation of SWK



### 5.9.2.2 Wake-up Pattern (WUP)

A WUP is signaled on the bus by two consecutive dominant bus levels for at least  $t_{Wake1}$ , each separated by a recessive bus level.



Figure 24 WUP detection following the definition in ISO11898-2:2016

### 5.9.2.3 Wake-up Frame (WUF)

The wake-up frame is defined in ISO11898-2:2016.

Only CAN frames according ISO11989-1 are considered as potential wake-up frames.

A bus wake-up shall be performed, if selective wake-up function is enabled and a "valid WUF" has been received. The transceiver may ignore up to four consecutive CAN data frames that start after switching on the bias.

A received frame is a "valid WUF" in case all of the following conditions are met:

- The ID of the received frame is exactly matching a configured ID in the relevant bit positions. The relevant bit positions are given by an ID mask. The ID and the ID mask might have either 11 bits or 29 bits.
- The DLC of the received frame is exactly matching the configured DLC.



- In case DLC is greater than 0, the data field of the received frame has at least one bit set in a bit position, where also in the configured data mask in the corresponding bit position the bit is set.
- No error exists according to ISO11898-2:2016 except errors which are signalled in the ACK field and EOF field.

### **5.9.2.4** CAN Protocol Error Counter

The counter is incremented, when a bit stuffing, CRC or form error according to ISO11898-2:2016 is detected. If a frame has been received that is valid up to the end of the CRC field and the counter is not zero, the counter is decremented.

If the counter has reached a value of 31, the following actions is performed on the next increment of this counter:

- The selective wake function is disabled.
- The CAN transceiver is woken.
- SYSERR is set and the error counter value = 32 can be read.

On each increment or decrement of the counter the decoder unit waits for at least 6 and most 10 recessive bits before considering a dominant bit as new start of frame.

The error counter is enabled:

Whenever the CAN is in CAN Normal Mode, CAN Receive Only Mode or in WUF detection state.

The error counter is cleared under the following conditions:

- At the transition from WUF detection to WUP detection 1 (after t<sub>SILENCE</sub> expiration, while SWK is correctly enabled).
- When WUF detection state is entered (in this way the counter will start from 0 when SWK is enabled).
- At CAN rearming (when exiting the woken state).
- When the CAN mode bits are selected '000', '100' (CAN off) or 0'01' (Wake capable without SWK function enabled).
- While CAN\_FD\_EN = '1' and DIS\_ERR\_CNT = '1'
   (the counter is cleared and stays cleared when these two bits are set in the SPI registers).

The Error Counter is frozen:

After a wake-up being in woken state.

The counter value can be read out of the bits **ECNT**.



### 5.9.3 Diagnoses Flags

### 5.9.3.1 PWRON/RESET-FLAG

The power-on reset can be detected and read by the **POR** bit in the Status register.

The VS power on resets all register in the device to reset value. SWK is not configured.

### 5.9.3.2 BUSERR-Flag

Bus Dominant Time-out detection is implemented and signaled by CAN\_Fail\_x in register BUS\_STAT.

### 5.9.3.3 TXD Dominant Time-out flag

TXD Dominant timeout is shown in the SPI bit CAN\_FAIL\_x in register BUS\_STAT.

### **5.9.3.4 WUP** Flag

The WUP bit in the **SWK\_STAT** register shows that a Wake-Up Pattern (WUP) has caused a wake of the CAN transceiver. It can also indicate an internal mode change from WUP detection 1 state to WUF detection after a valid WUP.

In the following case the bit is set:

- SWK is activated: due to t<sub>SILENCE</sub>, the CAN changes into the state WUP detection 1. If a WUP is detected in this state, then the WUP bit is set.
- SWK is deactivated: the **WUP** bit is set if a WUP wakes up the CAN. In addition, the **CAN\_WU** bit is set.
- In case WUP is detected during WUP detection 2 state (after a SYSERR) the bits WUP and CAN\_WU are set.

The WUP bit is cleared automatically by the device at the next rearming of the CAN transceiver.

Note:

It is possible that WUF and WUP bit are set at the same time if a WUF causes a wake out of SWK, by setting the interrupt or by restart out of Sleep Mode. The reason is because the CAN has been in WUP detection 1 state during the time of CAN SWK Mode (because of  $t_{SUENCE}$ ). See also **Figure 22**.

### 5.9.3.5 **WUF Flag (WUF)**

The WUF bit in the **SWK\_STAT** register shows that a Wake-Up frame (WUF) has caused a wake of the CAN block. In Sleep Mode this wake causes a transition to Restart Mode, in Normal Mode and in Stop Mode it causes an interrupt. Also in case of this wake the bit **CAN\_WU** in the register **WK\_STAT** is set.

The **WUF** bit is cleared automatically by the device at the next rearming of the CAN SWK function.

### 5.9.3.6 SYSERR Flag (SYSERR)

The bit **SYSERR** is set in case of an configuration error and in case of an error counter overflow. The bit is only updated (set to '1') if a CAN mode with SWK is enabled via CAN\_x. An interrupt is triggered on INTN every time SYSERR is set if the **BUS\_STAT** is not masked.

When programming selective wake via CAN\_x, SYSERR = '0' signals that the SWK function has been enabled. The bit can be cleared via SPI. The bit is '0' after Power on Reset of the device.



### 5.9.3.7 Configuration Error

A configuration error sets the SYSERR bit to '1'. A configuration check is performed when enabling SWK via the bits CAN\_x. If the check is successful SWK is enabled, the bit SYSERR is set to '0'. In Normal Mode it is also possible to detect a Configuration Error while SWK is enabled. This will occur if the **CFG\_VAL** bit is cleared, e.g. by changing the SWK registers (from address 011 0001 to address 011 1010). In Stop Mode and Sleep Mode this is not possible as the SWK registers can not be changed.

### Configuration Check:

In Restart Mode, the **CFG\_VAL** bit is cleared by the device. If the Restart Mode was not triggered by a WUF wake up from Sleep Mode and the CAN was with SWK enabled, than the **SYSERR** bit will be set.

The SYSERR bit has to be cleared by the microcontroller.

The SYSERR bit cannot be cleared when CAN 2 is '1' and below conditions occur:

- Data valid bit not set by microcontroller, i.e. CFG\_VAL is not set to '1'. The CFG\_VAL bit is reset after SWK wake and needs to be set by the microcontroller before activation SWK again.
- CFG\_VAL bit reset by the device when data are changed via SPI programming. (Only possible in Normal Mode)

Note: The SWK configuration is still valid if only the **SWK\_CTRL** register is modified.

### 5.9.3.8 CAN Bus Timeout-Flag (CANTO)

In CAN WUF detection and CAN WUP detection 2 state the bit CANTO is set to '1' if the time t<sub>SILENCE</sub> expires. The bit can be cleared by the microcontroller. If the interrupt function for CANTO is enabled then an interrupt is generated in Stop Mode or Normal Mode when the CANTO set to '1'. The interrupt is enabled by setting the bit CANTO\_MASK to '1'. Each CANTO event will trigger a interrupt even if the CANTO bit is not cleared.

There is no wake out of Sleep Mode because of CAN time-out.

### 5.9.3.9 CAN Bus Silence-Flag (CANSIL)

In CAN WUF detection and CAN WUP detection 2 state the bit CANSIL is set to '1' if the time  $t_{SILENCE}$  expires. The CANSIL bit is set back to '0' with a WUP. With this bit the microcontroller can monitor if there is activity on the CAN bus while being in CAN SWK Mode. The bit can be read in Stop Mode and Normal Mode.

### **5.9.3.10** SYNC-FLAG (SYNC)

The bit SYNC shows that SWK is working and synchronous to the CAN bus. To get a SYNC bit set it is required to enable the CAN to CAN Normal Mode or in CAN Receive Only Mode or in WUF detection. However - for WUF detection, the CAN SWK Mode must be enabled.

The bit is set to '1' if a valid CAN frame has been received (no CRC error and no stuffing error). It is set back to '0' if a CAN protocol error is detected. When switching into CAN SWK Mode the SYNC bit indicates to the microcontroller that the frame detection is running and the next CAN frame can be detected as a WUF, CAN wake-up can now be handled by the device. It is possible to enter a low-power mode with SWK even if the bit is not set to '1', as this is necessary in case of a silent bus.

### 5.9.3.11 SWK\_SET FLAG (SWK\_SET)

The SWK\_SET bit is set to signalize the following states (see also **Figure 22**):

- When SWK was correctly enabled in WUF Detection state.
- When SWK was correctly enabled when in WUP Detection 1 state.
- After a SYSERR before a wake event in WUP Detection 2 state.



The bit is cleared under following conditions:

- After a wake-up (ECNT overflow, WUP in WUP detection 2, WUF in WUF detection).
- If CAN\_2 is cleared.

### 5.9.4 Modes for Selective Wake (SWK)

The device mode is selected via the **MODE** bits as described in **Chapter 5.3**.

The mode of the CAN transceiver needs to be selected in Normal Mode. The CAN mode is programed the bits CAN\_0, CAN\_1 and CAN\_2. In the low-power modes (Stop, Sleep) the CAN mode can not be changed via SPI.

The detailed state machine diagram including the CAN selective wake feature is shown in Figure 5.

The application must now distinguish between the normal CAN operation and the selective wake function:

- CAN WK Mode: This is the normal CAN wake capable mode without the selective wake function.
- CAN SWK Mode: This is the CAN wake capable mode with the selective wake function enabled.

Figure 25 shows the possible CAN transceiver modes.



Figure 25 CAN SWK State Diagram

### 5.9.4.1 Normal Mode with SWK

In Normal Mode the CAN Transceiver can be switched into the following CAN modes:

- CAN OFF Mode
- CAN WK Mode (without SWK)
- CAN SWK Mode
- CAN Receive Only Mode (No SWK activated)
- · CAN Receive Only Mode with SWK



- CAN Normal Mode (No SWK activated)
- CAN Normal Mode with SWK

In the CAN Normal Mode with SWK the CAN Transceiver works as in Normal Mode, so bus data is received through RXD, data is transmitted through TXD and sent to the bus. In addition the SWK block is active. It monitors the data on the CAN bus, updates the error counter and sets the **CANSIL** flag if there is no communication on the bus.

It will generate an CAN Wake interrupt in case a WUF is detected (RXD is not pulled to low in this configuration). In CAN Receive Only Mode with SWK, CAN data can be received on RXD and SWK is active, no data can be sent to the bus.

The bit **SYSERR** = '0' indicates that the SWK function is enabled, and no frame error counter overflow is detected.

Table 12 CAN modes selected via SPI in Normal Mode

| CAN mode                       | CAN_2 | CAN_1 | CAN_0 |
|--------------------------------|-------|-------|-------|
| CAN OFF Mode                   | 0     | 0     | 0     |
| CAN WK Mode (no SWK)           | 0     | 0     | 1     |
| CAN Receive Only Mode (no SWK) | 0     | 1     | 0     |
| CAN Normal Mode (no SWK)       | 0     | 1     | 1     |
| CAN OFF Mode                   | 1     | 0     | 0     |
| CAN SWK Mode                   | 1     | 0     | 1     |
| CAN Receive Only Mode with SWK | 1     | 1     | 0     |
| CAN Normal Mode with SWK       | 1     | 1     | 1     |
|                                |       |       |       |

When reading back CAN\_x the programmed mode is shown in Normal Mode. To read the real CAN mode the bits **SYSERR**, **SWK\_SET** and **CAN** have to be evaluated. A change out of Normal Mode can change the CAN\_0 and CAN\_1 bits.

### 5.9.4.2 Stop Mode with SWK

In Stop Mode the CAN transceiver can be operated with the following CAN modes:

- CAN OFF Mode
- CAN WK Mode (no SWK)
- CAN SWK Mode
- CAN Receive Only Mode (no SWK)
- CAN Receive Only Mode with SWK
- CAN Normal Mode (no SWK)
- CAN Normal Mode with SWK

To enable CAN SWK Mode the CAN has to be switched to "CAN Normal Mode with SWK", "CAN Receive Only Mode with SWK" or to "CAN SWK Mode" in Normal Mode before sending the device to Stop Mode. The bit SYSERR = '0' indicates that the SWK function is enabled. The table shows the change of CAN mode when switching from Normal Mode to Stop Mode.

Note: CAN Receive Only Mode in Stop Mode is implemented to also enable pretended networking (Partial networking done in the microcontroller).



Table 13 CAN modes change when switching from Normal Mode to Stop Mode

| Programmed CAN mode in<br>Normal Mode | CAN_x<br>bits | SYSERR<br>bit | CAN mode in Stop Mode          | CAN_x<br>bits |
|---------------------------------------|---------------|---------------|--------------------------------|---------------|
| CAN OFF Mode                          | 000           | 0             | CAN OFF Mode                   | 000           |
| CAN WK Mode (no SWK)                  | 001           | 0             | CAN WK Mode (no SWK)           | 001           |
| CAN Receive Only Mode (no SWK)        | 010           | 0             | CAN Receive Only Mode (no SWK) | 010           |
| CAN Normal Mode (no SWK)              | 011           | 0             | CAN Normal Mode (no SWK)       | 011           |
| CAN OFF Mode                          | 100           | 0             | CAN OFF Mode                   | 100           |
| CAN SWK Mode                          | 101           | 0             | CAN SWK Mode                   | 101           |
| CAN SWK Mode                          | 101           | 1             | CAN WK Mode (no SWK)           | 101           |
| CAN Receive Only Mode with SWK        | 110           | 0             | CAN Receive Only Mode with SWK | 110           |
| CAN Receive Only Mode with SWK        | 110           | 1             | CAN Receive Only Mode (no SWK) | 110           |
| CAN Normal Mode with SWK              | 111           | 0             | CAN Normal Mode with SWK       | 111           |
| CAN Normal Mode with SWK              | 111           | 1             | CAN Normal Mode (no SWK)       | 111           |

Note:

When SYSERR is set then WUF frames will not be detected, i.e. the selective wake function is not activated (no SWK), but the MSB of CAN mode is not changed in the register.

### 5.9.4.3 Sleep Mode with SWK

In Sleep Mode the CAN Transceiver can be switched into the following CAN modes:

- CAN OFF Mode
- CAN WK Mode (without SWK)
- CAN SWK Mode

To enable "CAN SWK Mode" the CAN has to be switched to "CAN Normal Mode with SWK", "CAN Receive Only Mode with SWK" or to "CAN SWK Mode" in Normal Mode before sending the device to Sleep Mode. The table shows the change of CAN mode when switching from Normal Mode to Sleep Mode.

A wake from Sleep Mode with Selective Wake (Valid WUF) leads to Restart Mode. In Restart Mode the CFG\_VAL bit will be cleared by the device, the SYSERR bit is not set. In the register CAN\_x the programmed CAN SWK Mode (101) can be read.

To enable the CAN SWK Mode again and to enter Sleep Mode the following sequence can be used; Program a CAN mode different from CAN SWK Mode (101, 110, 111), set the CFG\_VAL, CLEAR SYSERR bit, Set CAN\_x bits to CAN SWK Mode (101), switch the device to Sleep Mode.

To enable the CAN WK Mode or CAN SWK Mode again after a wake on CAN a rearming is required for the CAN transceiver to be wake capable again. The rearming is done by programming the CAN into a different mode with the CAN\_x bit and back into the CAN WK Mode or CAN SWK Mode. To avoid lock-up when switching the device into Sleep Mode with an already woken CAN transceiver, the device does an automatic rearming of the CAN transceiver when switching into Sleep Mode. So after switching into Sleep Mode the CAN transceiver is either in CAN SWK Mode or CAN WK Mode depending on CAN\_x setting and SYSERR bit (If CAN is switched to off mode it is also off in Sleep Mode).



Table 14 CAN modes change when switching to Sleep Mode

| Programmed CAN mode in Normal Mode | CAN_x<br>bits | SYSERR<br>bit | CAN mode in Sleep Mode | CAN_x<br>bits |
|------------------------------------|---------------|---------------|------------------------|---------------|
| CAN OFF Mode                       | 000           | 0             | CAN OFF Mode           | 000           |
| CAN WK Mode (no SWK)               | 001           | 0             | CAN WK Mode (no SWK)   | 001           |
| CAN Receive Only Mode (no SWK)     | 010           | 0             | CAN WK Mode (no SWK)   | 001           |
| CAN Normal Mode (no SWK)           | 011           | 0             | CAN WK Mode (no SWK)   | 001           |
| CAN OFF Mode                       | 100           | 0             | CAN OFF Mode           | 100           |
| CAN SWK Mode                       | 101           | 0             | CAN SWK Mode           | 101           |
| CAN SWK Mode                       | 101           | 1             | CAN WK Mode (no SWK)   | 101           |
| CAN Receive Only Mode with SWK     | 110           | 0             | CAN SWK Mode           | 101           |
| CAN Receive Only Mode with SWK     | 110           | 1             | CAN WK Mode (no SWK)   | 101           |
| CAN Normal Mode with SWK           | 111           | 0             | CAN SWK Mode           | 101           |
| CAN Normal Mode with SWK           | 111           | 1             | CAN WK Mode (no SWK)   | 101           |

### 5.9.4.4 Restart Mode with SWK

If Restart Mode is entered the transceiver can change the CAN mode. During Restart or after Restart the following modes are possible:

- CAN OFF Mode
- CAN WK Mode (either still wake cable or already woken up)
- CAN SWK Mode (WUF Wake from Sleep)

Table 15 CAN modes change in case of Restart out of Normal Mode

| Programmed CAN mode in<br>Normal Mode | CAN_x<br>bits | SYSERR<br>bit | CAN mode in and after<br>Restart Mode | CAN_x<br>bits | SYSERR<br>bit |
|---------------------------------------|---------------|---------------|---------------------------------------|---------------|---------------|
| CAN OFF Mode                          | 000           | 0             | CAN OFF Mode                          | 000           | 0             |
| CAN WK Mode (no SWK)                  | 001           | 0             | CAN WK Mode (no SWK)                  | 001           | 0             |
| CAN Receive Only Mode (no SWK)        | 010           | 0             | CAN WK Mode (no SWK)                  | 001           | 0             |
| CAN Normal Mode (no SWK)              | 011           | 0             | CAN WK Mode (no SWK)                  | 001           | 0             |
| CAN OFF Mode                          | 100           | 0             | CAN OFF Mode                          | 100           | 0             |
| CAN SWK Mode                          | 101           | 0             | CAN WK Mode (no SWK)                  | 101           | 1             |
| CAN SWK Mode                          | 101           | 1             | CAN WK Mode (no SWK)                  | 101           | 1             |
| CAN Receive Only Mode with SWK        | 110           | 0             | CAN WK Mode (no SWK)                  | 101           | 1             |
| CAN Receive Only Mode with SWK        | 110           | 1             | CAN WK Mode (no SWK)                  | 101           | 1             |
| CAN Normal Mode with SWK              | 111           | 0             | CAN WK Mode (no SWK)                  | 101           | 1             |
| CAN Normal Mode with SWK              | 111           | 1             | CAN WK Mode (no SWK)                  | 101           | 1             |

The various reasons for entering Restart Mode and the respective status flag settings are shown in **Table 16**.



Table 16 CAN modes change in case of Restart out of Sleep Mode

| CAN mode in Sleep<br>Mode          | CAN mode in and after Restart Mode | CAN_<br>x | SYS<br>ERR | CAN_<br>WU | WUP               | WUF | ECNT_  | Reason for Restart                                 |
|------------------------------------|------------------------------------|-----------|------------|------------|-------------------|-----|--------|----------------------------------------------------|
| CAN OFF Mode                       | CAN off                            | 000       | 0          | 0          | 0                 | 0   | 0      | Wake on other wake source                          |
| CAN WK Mode                        | CAN woken up                       | 001       | 0          | 1          | 1                 | 0   | 0      | Wake (WUP) on CAN                                  |
| CAN WK Mode                        | CAN WK Mode                        | 001       | 0          | 0          | 0                 | 0   | 0      | Wake on other wake source                          |
| CAN SWK Mode                       | CAN woken up                       | 101       | 0          | 1          | 0/11)             | 1   | х      | Wake (WUF) on CAN                                  |
| CAN SWK Mode,                      | CAN woken up                       | 101       | 1          | 1          | 0/1 <sup>2)</sup> | 0   | 100000 | Wake due to error counter overflow                 |
| CAN SWK selected,<br>CAN WK active | CAN woken up.                      | 101       | 1          | 1          | 1                 | 0   | 0      | Wake (WUP) on CAN,<br>config check was not<br>pass |
| CAN SWK Mode                       | CAN WK Mode                        | 101       | 1          | 0          | 0/1               | 0   | х      | Wake on other wake source                          |

<sup>1)</sup> In case there is a WUF detection within **t**<sub>SILENCE</sub> then the WUP bit will not be set. Otherwise it will always be set together with the WUF bit.

### 5.9.4.5 Fail-Safe Mode with SWK

When Fail-Safe Mode is entered the CAN transceiver is automatically set into CAN WK Mode (wake capable) without the selective wake function.

### 5.9.5 Wake-up

A wake-up via CAN leads to a restart out of Sleep Mode and to an interrupt in Normal Mode, and in Stop Mode. After the wake event the bit CAN\_WU is set, and the details about the wake can be read out of the bits WUP, WUF, SYSERR, and ECNT.

### **5.9.6** Configuration for SWK

The CAN protocol handler settings can be configured in following registers:

- **SWK\_BTL1\_CTRL** defines the number of time quanta in a bit time. This number depends also on the internal clock settings performed in the register **SWK\_CDR\_CTRL**.
- SWK\_BTL1\_CTRL defines the sampling point position.
- The respective receiver during frame detection mode can be selected via the bit RX\_WK\_SEL.
- The clock and data recovery (see also Chapter 5.9.8) can be configured in the registers SWK\_CDR\_CTRL and SWK\_CDR\_LIMIT.

The actual configuration for selective wake is done via the Selective Wake Control Registers SWK\_IDx\_CTRL, SWK\_DATAx\_CTRL.

<sup>2)</sup> In some cases the WUP bit might stay cleared even after **t**<sub>SILENCE</sub>, e.g. when the error counter expires without detecting a wake-up pattern.



The oscillator has the option to be trimmed by the microcontroller. To measure the oscillator, the SPI bit OSC\_CAL needs to be set to 1 and a defined pulse needs to be given to the TXDCAN pin by the microcontroller (e.g. 1µs pulse, CAN needs to be switched off before). The device measures the length of the pulse by counting the time with the integrated oscillator. The counter value can be read out of the register SWK\_OSC\_CAL\_H\_STATE and SWK\_OSC\_CAL\_L\_STATE. To change the oscillator the trimming function needs to be enabled by setting the bits TRIM\_EN\_x = 11 (and OSC\_CAL = 1). The oscillator can then be adjusted by writing into the register SWK\_OSC\_TRIM\_CTRL. To finish the trimming, the bits TRIM\_EN\_x need to be set back to "00".

### 5.9.7 CAN Flexible Data Rate (CAN FD) Tolerant Mode

The CAN FD tolerant mode can be activated by setting the bit CAN\_FD\_EN = '1' in the register SWK\_CAN\_FD\_CTRL.

With this mode the internal CAN frame decoding will be stopped for CAN FD frame formats:

- The high baudrate part of a CAN FD frame will be ignored.
- No Error Handling (Bit Stuffing, CRC checking, Form Errors) will be applied to remaining CAN frame fields (Data Field, CRC Field, ...).
- No wake up is done on CAN FD frames.

The internal CAN frame decoder will be ready for new CAN frame reception when the End of frame (EOF) of a CAN FD frame is detected. The identification for a CAN FD frame is based on the EDL Bit, which is sent in the Control Field of a CAN FD frame:

- EDL Bit = 1 identifies the current frame as an CAN FD frame and will stop further decoding on it.
- EDL Bit = 0 identifies the current frame as CAN 2.0 frame and processing of the frame will be continued.

In this way it is possible to send mixed CAN frame formats without affecting the selective wake functionality by error counter increment and subsequent misleading wake up. In addition to the CAN\_FD\_EN bit also a filter setting must be provided for the CAN FD tolerant mode. This filter setting defines the minimum dominant time for a CAN FD dominant bit which will be considered as a dominant bit from the CAN FD frame decoder. This value must be aligned with the selected high baudrate of the data field in the CAN network.

To support programming via CAN during CAN FD mode a dedicated SPI bit **DIS\_ERR\_ CNT** is available to avoid an overflow of the implemented error counter (see also **Chapter 5.9.2.4**).

The behavior of the error counter depends on the setting of the bits **DIS\_ERR\_ CNT** and **CAN\_FD\_EN** and is show in below table:

**Table 17 Error Counter Behavior** 

| DIS_ERR_ CNT setting | CAN_FD_EN setting | Error Counter Behavior                                                                                                                                                           |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                    | 0                 | Error Counter counts up when a CAN FD frame or an incorrect/corrupted CAN frame is received; counts down when a CAN frame is received properly (as specified in ISO11898-2:2016) |
| 1                    | 0                 | Error Counter counts up when a CAN FD frame or an incorrect/corrupted CAN frame is received; counts down when a CAN frame is received properly (as specified in ISO11898-2:2016) |



#### **Error Counter Behavior** (cont'd) Table 17

| DIS_ERR_ CNT setting | CAN_FD_EN setting | Error Counter Behavior                                                                                                                   |
|----------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0                    | 1                 | Error Counter counts up when an incorrect/corrupted CAN frame is received; counts down when correct, including CAN FD frame, is received |
| 1                    | 1                 | Error Counter is and stays cleared to avoid an overflow during programming via CAN                                                       |

The  ${\color{red}\textbf{DIS\_ERR\_CNT}}$  bit is automatically cleared at  ${\color{red}\textbf{t}_{\textbf{SILENCE}}}$  expiration.



### 5.9.8 Clock and Data Recovery

In order to compensate possible deviations on the CAN oscillator frequency caused by assembly and lifetime effects, the device features an integrated clock and data recovery (CDR).

It is recommended to always enable the CDR feature during SWK operation.

### 5.9.8.1 Configuring the Clock Data Recovery for SWK

The Clock and Data Recovery can be optionally enabled or disabled with the CDR\_EN bit in the SWK\_CDR\_CTRL SPI register. In case the feature is enabled, the CAN bit stream will be measured and the internal clock used for the CAN frame decoding will be updated accordingly.

Before the Clock and Data Recovery can be used it must be configured properly related to the used baud rate and filtering characteristics (see **Chapter 5.9.8.2**).

It is strongly recommended not to enable/disable the Clock Recovery during a active CAN Communication.

To ensure this, it is recommended to enable/disable it during CAN off (BUS\_CTRL; CAN[2:0] = 000).



Figure 26 Clock and Data Recovery Block Diagram



### 5.9.8.2 Setup of Clock and Data Recovery

It is strongly recommended to enable the clock and data recovery feature only when the setup of the clock and data recovery is finished.

The following sequence should be followed for enabling the clock and data recovery feature:

- Step 1: Switch CAN to off and CDR\_EN to off Write SPI Register BUS\_CTRL (CAN[2:0] = 000).
- Step 2: Configure CDR Input clock frequency
   Write SPI Register SWK\_CDR\_CTRL (SEL\_OSC\_CLK[1:0]).
- Step 3: Configure Bit timing Logic
   Write SPI Register SWK\_BTL1\_CTRL and adjust SWK\_CDR\_LIMIT according to Table 82.
- Step 4: Enable Clock and Data Recovery
   Choose filter settings for Clock and Data recovery. Write SPI Register SWK\_CDR\_CTRL with CDR\_EN = 1.

Additional hints for the CDR configuration and operation:

- Even if the CDR is disabled, when the baud rate is changed, the settings of **SEL\_OSC\_CLK** in the register **SWK\_CDR\_CTRL** and **SWK\_BTL1\_CTRL** have to be updated accordingly.
- The SWK\_CDR\_LIMIT registers has to be also updated when the baud rate or clock frequency is changed (the CDR is discarding all the acquisitions and looses all acquired information, if the limits are reached - the SWK\_BTL1\_CTRL value is reloaded as starting point for the next acquisitions).
- When updating the CDR registers, it is recommended to disable the CDR and to enable it again only after the new settings are updated.
- The **SWK\_BTL1\_CTRL** register represents the sampling point position. It is recommended to be used at default value: 11 0011 (~80%).



### **5.9.9 Electrical Characteristics**

### **Table 18 Electrical Characteristics**

 $V_{\text{SINT}}$  = 5.5 V to 28 V;  $T_{\text{j}}$  = -40°C to +150°C; 4.75 V <  $V_{\text{CAN}}$  < 5.25 V;  $R_{\text{L}}$  = 60  $\Omega$ ; CAN Normal Mode; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                             | Symbol                  | Values |      |      | Unit | Note or                                                                               | Number   |
|---------------------------------------|-------------------------|--------|------|------|------|---------------------------------------------------------------------------------------|----------|
|                                       |                         | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                 |          |
| CAN Partial Network Tim               | ing                     |        |      |      |      |                                                                                       |          |
| Bus Bias reaction time                | $t_{ m bias}$           | -      | -    | 250  | μs   | 1) Load $R_L = 60 \Omega$ ,<br>$C_L = 100 \text{ pF}$ ,<br>$C_{GND} = 100 \text{ pF}$ | P_5.10.2 |
| Wake-up reaction time<br>(WUP or WUF) | t <sub>WU_WUP/WUF</sub> | _      | -    | 100  | μs   | 1)2)3) Wake-up<br>reaction time<br>after a valid WUP<br>or WUF;                       | P_5.10.3 |
| Min. Bit Time                         | t <sub>Bit_min</sub>    | 1      | _    | -    | μs   | 1)4)                                                                                  | P_5.10.4 |



### **Table 18** Electrical Characteristics (cont'd)

 $V_{\text{SINT}} = 5.5 \text{ V}$  to 28 V;  $T_{\text{j}} = -40 ^{\circ}\text{C}$  to  $+150 ^{\circ}\text{C}$ ;  $4.75 \text{ V} < V_{\text{CAN}} < 5.25 \text{ V}$ ;  $R_{\text{L}} = 60 \Omega$ ; CAN Normal Mode; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                              | Symbol                    | Values |          | Unit | Note or | Number                                                                           |          |
|--------------------------------------------------------------------------------------------------------|---------------------------|--------|----------|------|---------|----------------------------------------------------------------------------------|----------|
|                                                                                                        |                           | Min.   | Тур.     | Max. |         | <b>Test Condition</b>                                                            |          |
| CAN FD Tolerance <sup>5)</sup>                                                                         |                           | 1      | <u> </u> | 1    | I       | -                                                                                | 1        |
| SOF acceptance                                                                                         | n <sub>Bits_idle</sub>    | 6      | _        | 10   | bits    | 6) Number of recessive bits before a new SOF shall be accepted                   | P_5.10.5 |
| Dominant signals which are ignored (up to 2MBit/s)                                                     | t <sub>FD_Glitch_4</sub>  | 0      | -        | 5    | %       | 6)7)8) of<br>arbitration bit<br>time;<br>to be configured<br>viaFD_FILTER;       | P_5.10.6 |
| Dominant signals which are ignored (up to 5MBit/s)                                                     | t <sub>FD_Glitch_10</sub> | 0      | -        | 2.5  | %       | 6)8)9) of arbitration<br>bit time;<br>to be configured<br>via <b>FD_FILTER</b> ; | P_5.10.7 |
| Signals which are detected as a dominant data bit after the FDF bit and before EOF bit (up to 2MBit/s) | t <sub>FD_DOM_4</sub>     | 17.5   | -        | -    | %       | 6)7)8) of arbitration<br>bit time;<br>to be configured<br>viaFD_FILTER;          | P_5.10.8 |
| Signals which are detected as a dominant data bit after the FDF bit and before EOF bit (up to 5MBit/s) | t <sub>FD_DOM_10</sub>    | 8.75   | -        | -    | %       | 6)8)9) of arbitration<br>bit time;<br>to be configured<br>via <b>FD_FILTER</b> ; | P_5.10.9 |

- 1) Not subject to production test, tolerance defined by internal oscillator tolerance.
- 2) Wake-up is signalized via INTN pin activation in Stop Mode and via VCC1 ramping up with wake from Sleep Mode.
- 3) For WUP: time starts with end of last dominant phase of WUP; for WUF: time starts with end of CRC delimiter of the WUF.
- 4) The minimum bit time corresponds to a maximum bit rate of 1 Mbit/s. The lower end of the bit rate depends on the protocol IC or the permanent dominant detection circuitry preventing a permanently dominant clamped bus.
- 5) Applies for an arbitration rate of up to 500 kbps until the FDF bit is detected.
- 6) Not subject to production test; specified by design.
- 7) A data phase bit rate less or equal to four times of the arbitration bit rate or 2 Mbit/s, whichever is lower.
- 8) Parameter applies only for the Normal Mode CAN receiver (RX\_WK\_sel = 1).
- 9) A data phase bit rate less or equal to four times of the arbitration bit rate or 5 Mbit/s, whichever is lower.

**Voltage Regulator 1** 



### 6 Voltage Regulator 1

### 6.1 Block Description



Figure 27 Module Block Diagram

### **Functional Features**

- 5 V low-drop voltage regulator.
- Undervoltage monitoring with adjustable reset level and VCC1 undervoltage prewarning (refer to **Chapter 12.7** and **Chapter 12.8** for more information).
- Short circuit detection and switch off with undervoltage fail threshold, device enters Fail-Safe Mode.
- Effective capacitance must be  $\geq 1~\mu\text{F}$  at nominal voltage output for stability. A 2.2  $\mu\text{F}$  ceramic capacitor (MLCC) is recommended for best transient response.
- Output current capability up to I<sub>VCC1,lim</sub>.

### **Voltage Regulator 1**



### **6.2** Functional Description

The Voltage Regulator 1 (=VCC1) is "ON" in Normal Mode and Stop Mode and is disabled in Sleep Mode and in Fail-Safe Mode. The regulator can provide an output current up to I<sub>VCC1.lim</sub>.

For low-quiescent current reasons, the output voltage tolerance is decreased in Stop Mode because only the less accurate low-power mode regulator will be active for small loads. If the load current on VCC1 exceeds the selected threshold (I<sub>VCC1,Ipeak1,r</sub> or I<sub>VCC1,Ipeak2,r</sub>) then the high-power mode regulator will be also activated to support an optimum dynamic load behavior. The current consumption will then increase (approx. 2.8 mA additional quiescent current). The device mode stays unchanged.

If the load current on VCC1 falls below the selected threshold ( $I_{VCC1,lpeak1,f}$  or  $I_{VCC1,lpeak2,f}$ ), then the low-quiescent current mode is resumed again by disabling the high-power mode regulator.

Both regulators (low-power mode and high-power mode) are active in Normal Mode.

Two different active peak thresholds can be selected via SPI:

- I\_PEAK\_TH = '0' (default): the lower VCC1 active peak threshold 1 is selected with lowest quiescent current consumption in Stop Mode.
- I\_PEAK\_TH = '1': the higher VCC1 active peak threshold 2 is selected with an increased quiescent current consumption in Stop Mode.

### **Voltage Regulator 1**



### **6.3** Electrical Characteristics

### **Table 19 Electrical Characteristics**

 $V_{\text{SINT}}$  = 5.5 V to 28 V;  $T_{\text{j}}$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                                                                     | Symbol                     |      | Value | S    | Unit | Note or                                                                                                                                      | Number   |
|---------------------------------------------------------------------------------------------------------------|----------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                               |                            | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                                                                        |          |
| Output Voltage including Line and Load Regulation                                                             | V <sub>CC1,out1</sub>      | 4.9  | 5.0   | 5.1  | V    | <sup>1)</sup> Normal Mode; 10 μA <<br>I <sub>VCC1</sub> < 150 mA;                                                                            | P_6.3.1  |
| Output Voltage including Line and Load Regulation (Full Load Current Range)                                   | V <sub>CC1,out2</sub>      | 4.9  | 5.0   | 5.1  | V    | <sup>1)</sup> Normal Mode;<br>6 V < V <sub>SINT</sub> < 28 V;<br>10 μA < I <sub>VCC1</sub> < 250 mA                                          | P_6.3.2  |
| Output Voltage including Line<br>and Load Regulation<br>(Higher Accuracy Rage)                                | V <sub>CC1,out3</sub>      | 4.95 | -     | 5.05 | V    | $^{2)}$ Normal Mode; 20 mA $< I_{VCC1} < 80$ mA; $8 \text{ V} < V_{SINT} < 18 \text{ V};$ $25^{\circ}\text{C} < T_{j} < 150^{\circ}\text{C}$ | P_6.3.3  |
| Output Voltage including Line and Load Regulation (low-power mode)                                            | V <sub>CC1,out4</sub>      | 4.9  | 5.05  | 5.2  | V    | Stop Mode;<br>10 μA < I <sub>VCC1</sub> < I <sub>VCC1,lpeak</sub>                                                                            | P_6.3.4  |
| Output Drop Voltage                                                                                           | V <sub>CC1,d1</sub>        | _    | 200   | 400  | mV   | $I_{VCC1} = 50 \text{ mA},$<br>$V_{SINT} = 5 \text{ V}$                                                                                      | P_6.3.9  |
| Output Drop Voltage                                                                                           | V <sub>CC1,d2</sub>        | _    | 300   | 500  | mV   | $I_{VCC1} = 150 \text{ mA},$<br>$V_{SINT} = 5 \text{ V}$                                                                                     | P_6.3.10 |
| VCC1 Active Peak Threshold 1<br>(Transition threshold<br>between low-power and high-<br>power mode regulator) | I <sub>VCC1,lpeak1,r</sub> | -    | 3.25  | 5.0  | mA   | <sup>2)</sup> I <sub>CC1</sub> rising;<br>V <sub>SINT</sub> = 13.5 V;<br>I_PEAK_TH = '0'                                                     | P_6.3.17 |
| VCC1 Active Peak Threshold 1<br>(Transition threshold<br>between high-power and low-<br>power mode regulator) | I <sub>VCC1,lpeak1,f</sub> | 1.2  | 1.7   | -    | mA   | <sup>2)</sup> I <sub>CC1</sub> falling;<br>V <sub>SINT</sub> = 13.5V;<br>I_PEAK_TH = '0'                                                     | P_6.3.18 |
| VCC1 Active Peak Threshold 2<br>(Transition threshold<br>between low-power and high-<br>power mode regulator) | I <sub>VCC1,lpeak2,r</sub> | 6    | -     | 20   | mA   | <sup>2)</sup> I <sub>CC1</sub> rising;<br>V <sub>SINT</sub> = 13.5 V;<br>I_PEAK_TH = '1'                                                     | P_6.3.19 |
| VCC1 Active Peak Threshold 2<br>(Transition threshold<br>between high-power and low-<br>power mode regulator) | I <sub>VCC1,lpeak2,f</sub> | 5    | -     | 15   | mA   | <sup>2)</sup> I <sub>CC1</sub> falling;<br>V <sub>SINT</sub> = 13.5V;<br>I_PEAK_TH = '1'                                                     | P_6.3.20 |
| Overcurrent Limitation                                                                                        | I <sub>VCC1,lim</sub>      | 260  | 360   | 500  | mA   | current following out of pin, VCC1= 0V 2)                                                                                                    | P_6.3.21 |

### TLE9561-3QX

### **DC Motor System IC**



### **Voltage Regulator 1**

### **Table 19 Electrical Characteristics** (cont'd)

 $V_{\text{SINT}} = 5.5 \text{ V}$  to 28 V;  $T_{\text{j}} = -40 ^{\circ}\text{C}$  to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                | Symbol Values U       |                 |      | Unit | Note or | Number                |          |
|------------------------------------------|-----------------------|-----------------|------|------|---------|-----------------------|----------|
|                                          |                       | Min.            | Тур. | Max. |         | <b>Test Condition</b> |          |
| Minimum Output Capacitance for stability | C <sub>VCC1,min</sub> | 1 <sup>3)</sup> | -    | _    | μF      | 2)                    | P_6.3.22 |
| Maximum Output<br>Capacitance            | C <sub>VCC1,max</sub> | -               | -    | 47   | μF      | 2)                    | P_6.3.23 |

<sup>1)</sup> In Stop Mode, the specified output voltage tolerance applies when I<sub>VCC1</sub> has exceeded the selected active peak threshold (I<sub>VCC1,lpeak1,r</sub> or I<sub>VCC1,lpeak2,r</sub>) but with increased current consumption.

- 2) Not subject to production test, specified by design.
- 3) Value is meant to be an effective value at rated output voltage level.

**High-Side Switch** 



### 7 High-Side Switch

### 7.1 Block Description



Figure 28 High-Side Module Block Diagram

### **Features**

- All HSx supplied by VSHS
- Under voltage switch off configurable via SPI.
- Dedicated over voltage switch off per each HSx in Normal Mode- configurable via SPI.
- Overvoltage switch off in Stop Mode and Sleep Mode- configurable via SPI.
- Overcurrent detection and switch off.
- Open load detection in ON-state.
- PWM capability with internal or external timers configurable via SPI.
- Switch recovery after removal of OV or UV condition configurable via SPI.

### 7.2 Functional Description

The High-Side switches can be used for control of LEDs, as supply for the wake inputs and for other loads (except inductive load). The High-Side outputs can be controlled either directly via SPI by the integrated timers or by the integrated PWM generators or by external sync signal (using WK4/SYNC pin).

The high-side outputs are supplied by VSHS pin. The topology supports improved cranking condition behavior.

The configuration of the High-Sides (Permanent On, PWM, cyclic sense, etc.) drivers must be done in Normal Mode. The configuration is taken over in Stop Mode or Sleep Mode and cannot be modified. When entering Restart Mode or Fail-Safe Mode the HSx outputs are disabled.

**High-Side Switch** 



### 7.2.1 Under Voltage Switch Off

All HS drivers in on-state are switched off in case of under voltage on VSHS. The feature can be disabled by setting the SPI bit **HS\_UV\_SD\_DIS** .

After release of under voltage condition, the HSx switch goes back to programmed state in which it was configured via SPI. This behavior is only valid if the bit **HS\_UV\_REC** is set. Otherwise the switches will stay off and the respective SPI control bits are cleared.

The under voltage is signaled in the bit **HS\_UV**, no other error bits are set.

### 7.2.2 Over Voltage Switch Off

The HS drivers in on-state are switched off in case of over voltage on VSHS.. In Normal Mode the HSx can be kept in on-state above the VSHS overvoltage threshold if the HSx\_OV\_SDN\_DIS bit is set.

In Stop Mode or Sleep Modes all HS drivers can be kept in on-state if **HS\_OV\_SDS\_DIS** bit is set.

When the HSx are configured to switch off in case of over voltage condition, after release of over voltage condition, the HS switch goes back to programmed state in which it was configured via SPI. This behavior is only valid if the respective bit HSx\_OV\_REC is set. Otherwise the switch will stay off and the respective SPI control bits are cleared. This configuration is available for each HSx.

The over voltage is signaled in the bit **HS\_OV**, no other error bits are set.

### 7.2.3 Over Current Detection and Switch Off

If the load current exceeds the over current shutdown threshold for a time longer then the over current shutdown filter time the output is switched off.

The over current condition and the switch off is signaled with the respective HSx\_OC\_OT bit in the register HS\_OL\_OC\_OT\_STAT. The HSx configuration is then reset to 000 by the device. To activate the High-Side again the HSx configuration has to be set to ON (001) or be programmed to a timer function. It is recommended to clear the over current bit before activation the High-Side switch, as the bits are not cleared automatically by the device.

### 7.2.4 Open Load Detection

Open load detection on the High-Side outputs is done during on state of the output. If the current in the activated output falls below the open load detection current threshold, the open load is detected and signaled via the respective bit HS1\_OL, HS2\_OL, HS3\_OL, or HS4\_OL in the register **HS\_OL\_OC\_OT\_STAT**. The High-Side output stays activated.. If the open load condition disappears the Open Load bit in the SPI can be cleared. The bits are not cleared automatically by the device.

### 7.2.5 PWM, Timer and SYNC Function

Each integrated HSx can be configured in different ways, in particular:

- Static OFF
- Static ON
- Timer 1
- Timer 2
- Internal generator PWM1
- Internal generator PWM2
- Internal generator PWM3
- Internal generator PWM4

# infineon

### **High-Side Switch**

SYNC (via WK4)

Note: PWMx mentioned in this chapter refer to the internal PWM generators, which are configured by the

registers **HS\_CTRL** and **PWM\_CTRL**. They can be used to control the internal high-side switches HSx.

Note: PWMx mentioned in this chapter **do not refer** to the PWMx pins. The PWMx pins are used for the PWM

operation of the bridge drivers, to control the external MOSFETs.

### **Static configuration (ON/OFF)**

This configuration set the HSx permanently ON or OFF. This configuration is available in Normal Mode, Stop Mode and Sleep Mode.

The configuration shall be done via SPI.

### Timer configuration (TIMER1 or TIMER2)

Two Timers are dedicated to control the ON phase of dedicated HS outputs.

The Timers are mapped to the dedicated HS outputs. Period and the duty cycle can be independently configured with via SPI.

### PWM configuration (PWM1..PWM4)

Several internal PWM generators are dedicated to generate a PWM signal on the HSx output, e.g. for brightness adjustment or compensation of supply voltage fluctuation. The PWM generators are mapped to the dedicated HS outputs, and the duty cycle can be independently configured with a 10-bit resolution via SPI (PWM\_CTRL). Two different frequencies can be selected independently for every PWM generator in the register PWM\_CTRL. In order to assign and configure the PWMx to specific HSX, the follow steps have to be followed:

- Configure duty cycle and frequency for respective PWM generator in PWM\_CTRL.
- Assign PWM generator to respective HS switch(es) in HSx\_CTRL.
- The PWM generation will start right after the HSx is assigned to the PWM generator (HS\_CTRL).

Note: The min. on-time during PWM is limited by the actual on- and off-time of the respective HS switch, e.g. the PWM setting '00 0000 0001' could not be realized.

### **SYNC configuration (using WK4)**

Another possible configuration is to use the WK4 (set as SYNC pin) and mapped to one dedicated HSx output. The configuration of the WK4/SYNC bit is done using the WK\_EN bits. If the WK\_EN=10<sub>B</sub> (SYNC selected), all bits in WK4 bank are ignored and wake-up capability on WK4 is not available.

Only after the WK4/SYNC configuration, the HSx can be configured for SYNC usage (HSx = 1000<sub>R</sub>).

### **High-Side Switch**



#### **Electrical Characteristics** 7.3

#### Table 20 **Electrical Characteristics**

 $V_{\text{SINT}} = 5.5 \text{ V}$  to 28 V;  $T_{\text{i}} = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ ; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol                 |      | Value | s    | Unit | Note or<br>Test Condition                                                                                     | Number   |
|------------------------------------------|------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------|----------|
|                                          |                        | Min. | Тур.  | Max. |      |                                                                                                               |          |
| Output HS1, HS2, HS3, HS4                | 4                      | ·    | ·     | ·    |      |                                                                                                               |          |
| Static Drain-Source ON<br>Resistance HSx | R <sub>ON,HS25</sub>   | _    | 7     | -    | Ω    | $I_{\rm ds} = 60 \text{ mA},$<br>$T_{\rm j} < 25^{\circ}\text{C}$                                             | P_7.3.1  |
| Static Drain-Source ON<br>Resistance HSx | R <sub>ON,HS150</sub>  | -    | 11.5  | 16   | Ω    | $I_{\rm ds} = 60 \text{ mA},$<br>$T_{\rm j} < 150^{\circ}\text{C}$                                            | P_7.3.2  |
| Leakage Current HSx / per<br>channel     | I <sub>leak,HS</sub>   | -    | -     | 2    | μΑ   | 1)0 V < V <sub>HSx</sub><br>< V <sub>S_HS</sub> ;<br>T <sub>i</sub> < 85°C                                    | P_7.3.3  |
| Output Slew Rate (rising)                | SR <sub>raise,HS</sub> | 0.8  | -     | 2.5  | V/µs | $V_{SHS} = 6 \text{ to } 18 \text{ V}$<br>$R_L = 220 \Omega$                                                  | P_7.3.4  |
| Output Slew Rate (falling)               | SR <sub>fall,HS</sub>  | -2.5 | -     | -0.8 | V/µs | $V_{SHS} = 6 \text{ to } 18 \text{ V}$<br>$R_L = 220 \Omega$                                                  | P_7.3.5  |
| Switch-on time HSx                       | t <sub>ON,HS</sub>     | 3    | -     | 30   | μs   | CSN = HIGH to<br>$0.8 \times \text{VSHS}$ ;<br>$R_L = 220 \Omega$ ;<br>$V_{SHS} = 6 \text{ to } 18 \text{ V}$ | P_7.3.6  |
| Switch-off time HSx                      | t <sub>OFF,HS</sub>    | 3    | _     | 30   | μs   | CSN = HIGH to<br>$0.2 \times VSHS$ ;<br>$R_L = 220 \Omega$ ;<br>$V_{SHS} = 6 \text{ to } 18 \text{ V}$        | P_7.3.7  |
| Short Circuit Shutdown<br>Current        | I <sub>SD,HS</sub>     | 150  | 245   | 300  | mA   | V <sub>SHS</sub> = 6 to 20 V                                                                                  | P_7.3.8  |
| Short Circuit Shutdown<br>Filter Time    | $t_{SD,HS}$            | 12   | 16    | 22   | μs   | 2)                                                                                                            | P_7.3.9  |
| Open Load Detection<br>Current           | I <sub>OL,HS</sub>     | 0.4  | _     | 2    | mA   | hysteresis included                                                                                           | P_7.3.10 |
| Open Load Detection hysteresis           | I <sub>OL,HS,hys</sub> | -    | 0.45  | -    | mA   | 1)                                                                                                            | P_7.3.11 |
| Open Load Detection Filter<br>Time       | $t_{OL,HS}$            | 160  | 220   | 270  | μs   | 2)                                                                                                            | P_7.3.12 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.



**High Speed CAN Transceiver** 

### **8** High Speed CAN Transceiver

### 8.1 Block Description



Figure 29 Functional Block Diagram

### 8.2 Functional Description

The Controller Area Network (CAN) transceiver part of the device provides High-Speed (HS) differential mode data transmission (up to 2 Mbaud/s) and reception in automotive and industrial applications. It works as an interface between the CAN protocol controller and the physical bus lines compatible to ISO11898-2:2016 and SAE J2284.

The CAN FD transceiver offers low-power modes to reduce current consumption. This supports networks with partially powered down nodes. To support software diagnostic functions, a CAN Receive Only Mode is implemented.

It is designed to provide excellent passive behavior when the transceiver is switched off (mixed networks, clamp 15/30 applications).

A wake-up from the CAN Wake Capable Mode is possible via a message on the bus. Thus, the microcontroller can be powered down or idled and is woken up by the CAN bus activities.

The CAN transceiver is designed to withstand the severe conditions of automotive applications and to support 12 V applications.



### **High Speed CAN Transceiver**

The transceiver can also be configured to Wake Capable in order to save current and to ensure a safe transition from Normal Mode to Sleep Mode (to avoid loosing messages).

Figure 30 shows the possible transceiver mode transition when changing the device mode.



Figure 30 CAN Mode Control Diagram

### **CAN FD Support**

CAN FD stands for 'CAN with Flexible Data Rate'. It is based on the well established CAN protocol as specified in ISO11898-2:2016. CAN FD still uses the CAN bus arbitration method. The benefit is that the bit rate can be increased by switching to a shorter bit time at the end of the arbitration process and then to return to the longer bit time at the CRC delimiter, before the receivers transmit their acknowledge bits. See also **Figure 31**. In addition, the effective data rate is increased by allowing longer data fields. CAN FD allows the transmission of up to 64 data bytes compared to the 8 data bytes from the standard CAN.



Figure 31 Bit Rate Increase with CAN FD vs. Standard CAN

### TLE9561-3QX

### **DC Motor System IC**



### **High Speed CAN Transceiver**

Not only the physical layer must support CAN FD but also the CAN controller. In case the CAN controller is not able to support CAN FD then the respective CAN node must at least tolerate CAN FD communication. This CAN FD tolerant mode is realized in the physical layer.

### 8.2.1 CAN OFF Mode

The CAN OFF Mode is the default mode after power-up of the device. It is available in all device modes and is intended to completely stop CAN activities or when CAN communication is not needed. In CAN OFF Mode, a wake-up event on the bus will be ignored.

#### 8.2.2 CAN Normal Mode

The CAN Transceiver is enabled via SPI in Normal Mode. CAN Normal Mode is designed for normal data transmission/reception within the HS-CAN network. The mode is available in Normal Mode and in Stop Mode. The bus biasing is set to VCAN/2.

#### **Transmission**

The signal from the microcontroller is applied to the TXDCAN input of the device. The bus driver switches the CANH/L output stages to transfer this input signal to the CAN bus lines.

### **Enabling sequence**

The CAN transceiver requires an enabling time **t**<sub>CAN,EN</sub> before a message can be sent on the bus. This means that the TXDCAN signal can only be pulled low after the enabling time. If this is not ensured, then the TXDCAN needs to be set back to high (=recessive) until the enabling time is completed. Only the next dominant bit will be transmitted on the bus. **Figure 32** shows different scenarios and explanations for CAN enabling.



Figure 32 CAN Transceiver Enabling Sequence

### **Reduced Electromagnetic Emission**

To reduce electromagnetic emissions (EME), the bus driver controls CANH/L slopes symmetrically.

### Reception

Analog CAN bus signals are converted into digital signals at RXDCAN via the differential input receiver.

### 8.2.3 CAN Receive Only Mode

In CAN Receive Only Mode (RX only), the driver stage is de-activated but reception is still operational. This mode is accessible by an SPI command in Normal Mode and in Stop Mode.



### **High Speed CAN Transceiver**

Note:

The transceiver is still properly working in CAN Receive Only Mode even if VCAN is not available because of an independent receiver supply.

### 8.2.4 CAN Wake Capable Mode

This mode can be used in Stop Mode, Sleep Mode, Restart Mode and Normal Mode by programming via SPI and it is used to monitor bus activities. It is automatically accessed in Fail-Safe Mode. A wake-up signal on the bus results in a change of behavior of the device, as described in **Table 21**. As a signalization to the microcontroller, the RXDCAN pin is set low and will stay low until the CAN transceiver is changed to any other mode. After a wake-up event, the transceiver can be switched to CAN Normal Mode via SPI for bus communication.

As shown in **Figure 33**, a wake-up pattern (WUP) is signaled on the bus by two consecutive dominant bus levels for at least  $\mathbf{t_{Wake1}}$  (wake-up time) and less than  $\mathbf{t_{Wake2}}$ , each separated by a recessive bus level of greater than  $\mathbf{t_{Wake1}}$  and shorter than  $\mathbf{t_{Wake2}}$ .



Figure 33 CAN Wake-up Pattern Detection according to the Definition in ISO11898-2:2016

### **Rearming the Transceiver for Wake Capability**

After a BUS wake-up event, the transceiver is woken. However, the **CAN** transceiver mode bits will still show wake capable (='01') so that the RXDCAN signal will be pulled low. There are two possibilities how the CAN transceiver's wake capable mode is enabled again after a wake-up event:

- The CAN transceiver mode must be toggled, i.e. switched from CAN Wake Capable Mode to CAN Normal Mode, CAN Receive Only Mode or CAN OFF Mode, before switching to CAN Wake Capable Mode again.
- Rearming is done automatically when the device is changed to Stop Mode, Sleep Mode or Fail-Safe Mode to ensure wake-up capability.

### **High Speed CAN Transceiver**

### Wake-Up in Stop Mode and Normal Mode

In Stop Mode, if a wake-up is detected, it is always signaled by the INTN output and in the **WK\_STAT** SPI register. It is also signaled by RXDCAN pulled to low. The same applies for the Normal Mode. The microcontroller should set the device from Stop Mode to Normal Mode, there is no automatic transition to Normal Mode.

For functional safety reasons, the watchdog will be automatically enabled in Stop Mode after a bus wake-up event in case it was disabled before (if bit **WD\_EN\_WK\_BUS** was configured to high before).

### Wake-Up in Sleep Mode

Wake-up is possible via a CAN message. The wake-up automatically transfers the device into the Restart Mode and from there to Normal Mode the corresponding RXDCAN pin is set to low. The microcontroller is able to detect the low signal on RXDCAN and to read the wake source out of the **WK\_STAT** register via SPI. No interrupt is generated when coming out of Sleep Mode. The microcontroller can now for example switch the CAN transceiver into CAN Normal Mode via SPI to start communication.

Table 21 Action due to CAN Bus Wake-Up

| Mode           | Mode after Wake | VCC1       | INTN | RXDCAN |
|----------------|-----------------|------------|------|--------|
| Normal Mode    | Normal Mode     | On         | Low  | Low    |
| Stop Mode      | Stop Mode       | On         | Low  | Low    |
| Sleep Mode     | Restart Mode    | Ramping Up | High | Low    |
| Restart Mode   | Restart Mode    | On         | High | Low    |
| Fail-Safe Mode | Restart Mode    | Ramping Up | High | Low    |

### 8.2.5 CAN Bus termination

In accordance with the CAN configuration, four types of bus terminations are allow:

- CAN Normal Mode: VCAN/2 termination.
- <u>CAN Receive Only Mode</u>: VCAN/2 termination in case that VCAN is nominal supply. when VCAN UV is detected, the termination is 2.5 V.
- CAN Wake Capable Mode: GND termination: after wake-up, the termination is 2.5 V.
- CAN OFF Mode: no termination necessary (bus floating).

When entering CAN Wake Capable Mode the termination is only connected to GND after the t\_silence time has expired.

### 8.2.6 TXD Time-out Feature

If the TXDCAN signal is dominant for a time  $t > t_{TXDCAN\_TO}$ , in CAN Normal Mode, the TXDCAN time-out function deactivates the transmission of the signal at the bus setting the TXDCAN pin to recessive. This is implemented to prevent the bus from being blocked permanently due to an error. The transmitter is disabled and thus switched to recessive state. The CAN SPI control bits (**CAN** on **BUS\_CTRL**) remain unchanged and the failure is stored in the SPI flag **CAN\_FAIL**. The CAN transmitter stage is activated again after the dominant time-out condition is removed and the transceiver is automatically switched back to CAN Normal Mode.

### 8.2.7 Bus Dominant Clamping

If the CAN bus is dominant for a time  $t > \mathbf{t_{BUS\_CAN\_TO}}$ , when CAN is configured as CAN Normal Mode or CAN Receive Only Mode, a bus dominant clamping is detected and the SPI bit **CAN\_FAIL** is set. The transceiver configuration stays unchanged. In order to avoid that a bus dominant clamping is detected due to a TXD timeout the bus dominant clamping filter time  $\mathbf{t_{BUS\_CAN\_TO}} > \mathbf{t_{TXDCAN\_TO}}$ .

### **High Speed CAN Transceiver**



### 8.2.8 Undervoltage Detection

The voltage at the CAN supply pin is monitored in CAN Normal Mode and CAN Receive Only Mode. In case of VCAN undervoltage a signalization via SPI bit **VCAN\_UV** is triggered and the TLE9561-3QX disables the transmitter stage. If the CAN supply reaches a higher level than the undervoltage detection threshold (VCAN > **VCAN\_UV**), the transceiver is automatically switched back to CAN Normal Mode.

The undervoltage detection is enabled if the mode bit CAN\_1 = '1', i.e. in CAN Normal or CAN Receive Only Mode. .

### 8.3 Electrical Characteristics

### **Table 22 Electrical Characteristics**

| Parameter                                                                 | Symbol                        |      | Value | s    | Unit | Note or                                                                                                                             | Number   |
|---------------------------------------------------------------------------|-------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                           |                               | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                                                               |          |
| CAN Bus Receiver                                                          | 1                             |      |       | '    | 1    |                                                                                                                                     |          |
| Differential Receiver<br>Threshold Voltage,<br>recessive to dominant edge | $V_{\rm diff,rd\_N}$          | _    | 0.80  | 0.90 | V    | $V_{\text{diff}} = V_{\text{CANH}} - V_{\text{CANL}};$<br>-12 V $\leq V_{\text{CM}}(\text{CAN})$<br>$\leq$ 12 V;<br>CAN Normal Mode | P_8.3.1  |
| Differential Receiver<br>Threshold Voltage,<br>dominant to recessive edge | $V_{\mathrm{diff,dr}_{-N}}$   | 0.50 | 0.60  | -    | V    | $V_{\text{diff}} = V_{\text{CANH}} - V_{\text{CANL}};$<br>-12 V $\leq V_{\text{CM}}(\text{CAN})$<br>$\leq$ 12 V;<br>CAN Normal Mode | P_8.3.2  |
| Dominant state differential input voltage range                           | $V_{\mathrm{diff\_D\_range}}$ | 0.9  | _     | 8.0  | V    | V <sub>diff</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> ;<br>-12 V ≤ VCM(CAN) ≤<br>+12 V;<br>CAN Normal Mode                      | P_8.3.60 |
| Common Mode Range                                                         | CMR                           | -12  | _     | 12   | V    | 4)                                                                                                                                  | P_8.3.3  |
| Recessive state differential input voltage range                          | $V_{\mathrm{diff\_R\_range}}$ | -3.0 | -     | 0.5  | V    | $V_{\text{diff}} = V_{\text{CANH}} - V_{\text{CANL}};$<br>-12 V \leq VCM(CAN) \leq<br>+12 V;<br>CAN Normal Mode                     | P_8.3.61 |
| Maximum Differential Bus<br>Voltage                                       | V <sub>diff,max</sub>         | -5   | -     | 10   | V    | 4)                                                                                                                                  | P_8.3.4  |
| CANH, CANL Input<br>Resistance                                            | Ri                            | 20   | 40    | 50   | kΩ   | CAN Normal / Wake<br>Capable Mode;<br>Recessive state<br>$-2V \le V_{CANH/L} \le +7V$                                               | P_8.3.5  |
| Differential Input Resistance                                             | R <sub>diff</sub>             | 40   | 80    | 100  | kΩ   | CAN Normal / Wake<br>Capable Mode;<br>Recessive state<br>$-2V \le V_{CANH/L} \le +7V$                                               | P_8.3.6  |
| Input Resistance Deviation between CANH and CANL                          | DR <sub>i</sub>               | -3   | -     | 3    | %    | <sup>4)</sup> Recessive state $V_{\text{CANH}} = V_{\text{CANL}} = 5V$                                                              | P_8.3.7  |

### **DC Motor System IC**



### **High Speed CAN Transceiver**

#### Table 22 **Electrical Characteristics** (cont'd)

| Parameter                                                                                                                    | Symbol                          | Values |      |      | Unit | Note or                                                                                                                                               | Number   |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                              |                                 | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                                 |          |
| Input Capacitance CANH,<br>CANL versus GND                                                                                   | C <sub>in</sub>                 | -      | 20   | 40   | pF   | $^{1)}V_{\text{TXDCAN}} = 5 \text{ V}$                                                                                                                | P_8.3.8  |
| Differential Input<br>Capacitance                                                                                            | $C_{diff}$                      | _      | 10   | 20   | pF   | $^{1)}V_{\text{TXDCAN}} = 5 \text{ V}$                                                                                                                | P_8.3.9  |
| Wake-up Receiver<br>Threshold Voltage,<br>recessive to dominant edge                                                         | $V_{ m diff,rd\_W}$             | -      | 0.8  | 1.15 | V    | -12 V ≤ V <sub>CM</sub> (CAN)<br>≤ 12 V;<br>CAN Wake Capable<br>Mode                                                                                  | P_8.3.10 |
| Wake-up Receiver Dominant<br>state differential input<br>voltage range                                                       | V <sub>diff,D_range_</sub><br>w | 1.15   | -    | 8.0  | V    | -12 V ≤ V <sub>CM</sub> (CAN) ≤<br>+12 V;<br>CAN Wake Capable<br>Mode                                                                                 | P_8.3.62 |
| Wake-up Receiver<br>Threshold Voltage,<br>dominant to recessive edge                                                         | $V_{ m diff, dr_W}$             | 0.4    | 0.7  |      | V    | -12 V ≤ V <sub>CM</sub> (CAN)<br>≤ 12 V;<br>CAN Wake Capable<br>Mode                                                                                  | P_8.3.11 |
| Wake-up Receiver Recessive<br>state differential input<br>voltage range                                                      | $V_{ m diff,R\_range\_W}$       | -3.0   | -    | 0.4  | V    | -12 V ≤ V <sub>CM</sub> (CAN) ≤<br>+12 V;<br>CAN Wake Capable<br>Mode                                                                                 | P_8.3.63 |
| CAN Bus Transmitter                                                                                                          |                                 |        |      |      | *    |                                                                                                                                                       | •        |
| CANH/CANL Recessive Output Voltage (CAN Normal Mode)                                                                         | V <sub>CANL/H_NM</sub>          | 2.0    | -    | 3.0  | V    | CAN Normal Mode $V_{\text{TXDCAN}} = V_{\text{cc1}};$ no load                                                                                         | P_8.3.12 |
| CANH/CANL Recessive Output Voltage (CAN Wake Capable Mode)                                                                   | V <sub>CANL/H_LP</sub>          | -0.1   | -    | 0.1  | V    | CAN Wake Capable Mode; $V_{\text{TXDCAN}} = V_{\text{cc1}}$ ; no load                                                                                 | P_8.3.13 |
| CANH, CANL Recessive Output Voltage Difference $V_{\text{diff}} = V_{\text{CANH}} - V_{\text{CANL}}$ (CAN Normal Mode)       | V <sub>diff_r_N</sub>           | -500   | -    | 50   | mV   | CAN Normal Mode; $V_{\text{TXDCAN}} = V_{\text{cc1}};$ no load                                                                                        | P_8.3.14 |
| CANH, CANL Recessive<br>Output Voltage Difference<br>$V_{\rm diff} = V_{\rm CANH} - V_{\rm CANL}$<br>(CAN Wake Capable Mode) | V <sub>diff_r_W</sub>           | -200   | -    | 200  | mV   | CAN Wake Capable Mode; $V_{\text{TXDCAN}} = V_{\text{cc1}}$ ; no load                                                                                 | P_8.3.15 |
| CANL Dominant Output<br>Voltage                                                                                              | V <sub>CANL</sub>               | 0.5    | _    | 2.25 | V    | <sup>4)</sup> CAN Normal Mode;<br>$V_{\text{TXDCAN}} = 0 \text{ V};$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$50 \Omega \le R_{\text{L}} \le 65 \Omega$ | P_8.3.16 |

**High Speed CAN Transceiver** 



#### Table 22 **Electrical Characteristics** (cont'd)

| Parameter                                                                                                                           | Symbol Values                             |                        |      |                        | Unit | Note or                                                                                                                                                                                                      | Number   |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------|------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                     |                                           | Min.                   | Тур. | Max.                   |      | Test Condition                                                                                                                                                                                               |          |
| CANH Dominant Output<br>Voltage                                                                                                     | $V_{CANH}$                                | 2.75                   | -    | 4.5                    | V    | <sup>4)</sup> CAN Normal Mode;<br>$V_{\text{TXDCAN}} = 0 \text{ V};$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$50 \Omega \le R_{\text{L}} \le 65 \Omega$                                                        | P_8.3.17 |
| CANH, CANL Dominant<br>Output Voltage Difference<br>$V_{\text{diff}} = V_{\text{CANH}} - V_{\text{CANL}}$                           | $V_{ m diff\_d\_N}$                       | 1.5                    | 2.0  | 2.5                    | V    | <sup>4)</sup> CAN Normal Mode;<br>$V_{\text{TXDCAN}} = 0 \text{ V};$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$50 \Omega \le R_{\text{L}} \le 65 \Omega$                                                        | P_8.3.18 |
| CANH, CANL Dominant Output Voltage Difference (resistance during arbitration) $V_{\text{diff}} = V_{\text{CANH}} - V_{\text{CANL}}$ | $V_{\mathrm{diff\_d\_N}}$                 | 1.5                    | _    | 5.0                    | V    | $V_{TXDCAN} = 0 V;$<br>$V_{CAN} = 5 V;$ $R_{L} = 2240 Ω$                                                                                                                                                     | P_8.3.19 |
| CANH, CANL output voltage difference slope, recessive to dominant                                                                   | $V_{ m diff\_slope\_rd}$                  | _                      | _    | 70                     | V/us | $^{4)}$ 30% to 70% of<br>measured<br>differential bus<br>voltage,<br>$C_L = 100 \text{ pF}, R_L = 60 \Omega$                                                                                                 | P_8.3.54 |
| CANH, CANL output voltage difference slope, dominant to recessive                                                                   | $V_{ m diff\_slope\_dr}$                  | _                      | _    | 70                     | V/us | $^{4)}$ 70% to 30% of measured differential bus voltage, $C_L = 100$ pF, $R_L = 60$ Ω                                                                                                                        | P_8.3.55 |
| Driver Symmetry $V_{\text{SYM}} = V_{\text{CANH}} + V_{\text{CANL}}$                                                                | $V_{SYM}$                                 | 4.5                    | _    | 5.5                    | V    | <sup>2)</sup> CAN Normal Mode;<br>$V_{\text{TXDCAN}} = 0 \text{ V} / 5 \text{ V};$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$C_{\text{SPLIT}} = 4.7 \text{ nF};$<br>$50 \Omega \le R_{\text{L}} \le 60 \Omega;$ | P_8.3.21 |
| CANH Short Circuit Current                                                                                                          | I <sub>CANHsc</sub>                       | -115                   | -80  | -50                    | mA   | CAN Normal Mode;<br>V <sub>CANHshort</sub> = -3 V                                                                                                                                                            | P_8.3.22 |
| CANL Short Circuit Current                                                                                                          | I <sub>CANLsc</sub>                       | 50                     | 80   | 115                    | mA   | CAN Normal Mode;<br>V <sub>CANLshort</sub> = 18 V;                                                                                                                                                           | P_8.3.23 |
| Leakage Current                                                                                                                     | I <sub>CANH,Ik</sub> I <sub>CANL,Ik</sub> | _                      | 5    | 7.5                    | μΑ   | $V_{\rm S} = V_{\rm CAN} = 0 \text{ V};$<br>$0 \text{ V} \le V_{\rm CANH,L} \le 5 \text{ V};$<br>${}^{3)}R_{\rm test} = 0 / 47 \text{k}\Omega$                                                               | P_8.3.24 |
| Receiver Output RXDCAN                                                                                                              |                                           |                        |      |                        |      |                                                                                                                                                                                                              |          |
| High level Output Voltage                                                                                                           | V <sub>RXDCAN,H</sub>                     | 0.8 × V <sub>CC1</sub> | -    | -                      | V    | CAN Normal Mode;<br>$I_{RXDCAN} = -2 \text{ mA}$                                                                                                                                                             | P_8.3.26 |
| Low Level Output Voltage                                                                                                            | $V_{\rm RXDCAN,L}$                        | _                      | -    | 0.2 × V <sub>cc1</sub> | V    | CAN Normal Mode;<br>$I_{RXDCAN} = 2 \text{ mA}$                                                                                                                                                              | P_8.3.27 |

### **DC Motor System IC**



### **High Speed CAN Transceiver**

### **Table 22 Electrical Characteristics** (cont'd)

| Parameter                                            | Symbol                  | Values                 |                         |                        | Unit |                                                                                                                                             | Number   |
|------------------------------------------------------|-------------------------|------------------------|-------------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                      |                         | Min.                   | Тур.                    | Max.                   |      | <b>Test Condition</b>                                                                                                                       |          |
| Transmission Input TXDCAI                            | ١                       |                        | •                       |                        |      |                                                                                                                                             |          |
| High Level Input Voltage<br>Threshold                | $V_{\text{TXDCAN,H}}$   | -                      | -                       | 0.7 × V <sub>cc1</sub> | V    | CAN Normal Mode; recessive state                                                                                                            | P_8.3.28 |
| Low Level Input Voltage<br>Threshold                 | $V_{TXDCAN,L}$          | 0.3 × V <sub>cc1</sub> | -                       | -                      | V    | CAN Normal Mode;<br>dominant state                                                                                                          | P_8.3.29 |
| TXDCAN Input Hysteresis                              | V <sub>TXDCAN,hys</sub> | -                      | 0.12 × V <sub>cc1</sub> | _                      | V    | 4)                                                                                                                                          | P_8.3.30 |
| TXDCAN Pull-up Resistance                            | R <sub>TXDCAN</sub>     | 20                     | 50                      | 80                     | kΩ   | -                                                                                                                                           | P_8.3.31 |
| TXDCAN input capacitance                             | $C_{TXDCAN}$            | _                      | 6                       | 10                     | pF   | 4)                                                                                                                                          | P_8.3.64 |
| CAN Transceiver Enabling<br>Time                     | t <sub>CAN,EN</sub>     | 8                      | 12                      | 18                     | μs   | 6) CSN = high to first valid transmitted TXDCAN dominant                                                                                    | P_8.3.32 |
| Dynamic CAN-Transceiver (                            | Characterist            | ics                    |                         |                        |      |                                                                                                                                             |          |
| Min. Dominant Time for Bus<br>Wake-up                | $t_{ m Wake1}$          | 0.5                    | _                       | 1.8                    | μs   | -12 V ≤ V <sub>CM</sub> (CAN)<br>≤ 12 V;<br>CAN Wake Capable<br>Mode                                                                        | P_8.3.33 |
| Wake-up Time-out,<br>Recessive Bus                   | t <sub>Wake2</sub>      | 0.8                    | -                       | 10                     | ms   | <sup>6)</sup> CAN Wake Capable<br>Mode                                                                                                      | P_8.3.34 |
| Loop delay<br>(recessive to dominant)                | $t_{LOOP,f}$            | -                      | 150                     | 255                    | ns   | <sup>2)</sup> CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF}$ | P_8.3.35 |
| Loop delay<br>(dominant to recessive)                | $t_{LOOP,r}$            | -                      | 150                     | 255                    | ns   | <sup>2)</sup> CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF}$ | P_8.3.36 |
| Propagation Delay<br>TXDCAN low to bus<br>dominant   | $t_{d(L),T}$            | _                      | 50                      | 140                    | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V}$                                                | P_8.3.37 |
| Propagation Delay<br>TXDCAN high to bus<br>recessive | t <sub>d(H),T</sub>     | -                      | 50                      | 140                    | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V}$                                                | P_8.3.38 |

### **DC Motor System IC**



### **High Speed CAN Transceiver**

### **Table 22 Electrical Characteristics** (cont'd)

| Parameter                                            | Symbol                | Values |      |      | Unit |                                                                                                                                                                                                                                               | Number   |
|------------------------------------------------------|-----------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                      |                       | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                                                                                                                         |          |
| Propagation Delay<br>bus dominant to RXDCAN<br>low   | $t_{\sf d(L),R}$      | -      | 100  | -    | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF}$                                                                                                                 | P_8.3.39 |
| Propagation Delay<br>bus recessive to RXDCAN<br>high | $t_{\sf d(H),R}$      | -      | 100  | 1    | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF}$                                                                                                                 | P_8.3.40 |
| Received Recessive bit width                         | $t_{ m bit(RXD)}$     | 400    | -    | 550  | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF};$<br>$t_{bit(TXD)} = 500 \text{ ns};$<br>Parameter definition in according to<br>Figure 35.                      | P_8.3.42 |
| Transmitted Recessive bit width                      | t <sub>bit(BUS)</sub> | 435    | -    | 530  | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF};$<br>$t_{\text{bit(TXD)}} = 500 \text{ ns};$<br>Parameter definition in according to Figure 35.                  | P_8.3.43 |
| Receiver timing symmetry <sup>5)</sup>               | $\Delta t_{Rec}$      | -65    | -    | 40   | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$C_{\text{RXDCAN}} = 15 \text{ pF};$<br>$t_{\text{bit(TXD)}} = 500 \text{ ns};$<br>Parameter definition in according to<br>Figure 35. | P_8.3.44 |

### DC Motor System IC



### **High Speed CAN Transceiver**

### **Table 22 Electrical Characteristics** (cont'd)

| Parameter                                                    | Symbol                  |      | Value | S    | Unit | Note or                                                                                                                                                                                                                                       | Number   |
|--------------------------------------------------------------|-------------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                              |                         | Min. | Тур.  | Max. |      | Test Condition                                                                                                                                                                                                                                |          |
| Received Recessive bit width                                 | $t_{ m bit(RXD)}$       | 120  | -     | 220  | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$C_{\text{RXDCAN}} = 15 \text{ pF};$<br>$t_{\text{bit(TXD)}} = 200 \text{ ns};$<br>Parameter definition in according to Figure 35.    | P_8.3.45 |
| Transmitted Recessive bit width                              | t <sub>bit(BUS)</sub>   | 155  | -     | 210  | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$C_{\text{RXDCAN}} = 15 \text{ pF};$<br>$t_{\text{bit(TXD)}} = 200 \text{ ns};$<br>Parameter definition in according to<br>Figure 35. | P_8.3.46 |
| Receiver timing symmetry Δt<br>Rec = t_bit(RXD) - t_bit(Bus) | $\Delta t_{Rec}$        | -45  | -     | 15   | ns   | CAN Normal Mode;<br>$C_L = 100 \text{ pF};$<br>$R_L = 60 \Omega;$<br>$V_{CAN} = 5 \text{ V};$<br>$C_{RXDCAN} = 15 \text{ pF};$<br>$t_{\text{bit(TXD)}} = 200 \text{ ns};$<br>Parameter definition in according to<br>Figure 35.               | P_8.3.47 |
| TXDCAN Permanent Dominant Time-out                           | t <sub>TXDCAN_TO</sub>  | 1.6  | 2.0   | 2.4  | ms   | <sup>6)</sup> CAN Normal Mode                                                                                                                                                                                                                 | P_8.3.48 |
| BUS Permanent Dominant<br>Time-out                           | t <sub>BUS_CAN_TO</sub> | 2.0  | 2.5   | 3.0  | ms   | <sup>6)</sup> CAN Normal Mode                                                                                                                                                                                                                 | P_8.3.49 |
| Timeout for bus inactivity                                   | t <sub>SILENCE</sub>    | 0.6  | -     | 1.2  | S    | 6)                                                                                                                                                                                                                                            | P_8.3.50 |
| Bus Bias reaction time                                       | $t_{Bias}$              | _    | _     | 250  | μs   | 6)                                                                                                                                                                                                                                            | P_8.3.51 |

<sup>1)</sup> Not subject to production test, specified by design, S2P - Method; f = 10 MHz

<sup>2)</sup>  $V_{\text{SYM}}$  shall be observed during dominant and recessive state and also during the transition dominant to recessive and vice versa while TXD is simulated by a square signal (50% duty cycle) with a frequency of up to 1 MHz (2MBit/s).

<sup>3)</sup>  $R_{\text{tests}}$  between (Vs /VCAN) and 0V (GND).

<sup>4)</sup> Not subject to production test, specified by design.

<sup>5)</sup>  $\Delta t_{Rec} = t_{bit(RXD)} - t_{bit(BUS)}$ .

<sup>6)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.

### **High Speed CAN Transceiver**



**Timing Diagrams for Dynamic Characteristics** Figure 34



Figure 35 From ISO11898-2:2016: tloop, tbit(TXD), tbit(Bus), tbit(RXD) definitions



#### **High-Voltage Wake Input** 9

#### **Block Description** 9.1



Figure 36 **Wake Input Block Diagram** 

### **Features**

- High-Voltage inputs with a 3 V (typ.) threshold voltage except WK5 (0.5 × VSHS).
- Wake-up capability for power saving modes.
- Edge sensitive wake feature low to high and high to low.
- Pull-up and Pull-down current sources except for WK5 (pull-up fixed), configurable via SPI.
- Selectable configuration for static sense or cyclic sense.
- In Normal Mode and Stop Mode the level of the WKx pin can be read via SPI unless WK4 is configured as SYNC or WK2 is configured as FO.
- Synchronization with HSx via WK4 (for cyclic sense).
- Fail Safe Output configurability (only WK2).



### 9.2 High-Voltage Wake Function

### 9.2.1 Functional Description

The wake inputs pin are edge-sensitive inputs with a switching threshold of typically 3 V except WK5. Both transitions, high to low and low to high, result in a signalization by the device. The signalization occurs either in triggering the interrupt in Normal Mode and Stop Mode or by a wake up of the device in Sleep Mode and Fail-Safe Mode.

Two different wake detection modes can be selected via SPI:

- Static sense: WK inputs are always active.
- Cyclic sense: WK inputs are only active for a certain time period (see Chapter 5.7.1).

A filter time tFWKx is implemented to avoid an unintentional wake-up due to transients or EMC disturbances in static sense configuration.

The filter time (tFWKx) is triggered by a level change crossing the switching threshold and a wake signal is recognized if the input level will not cross again the threshold during the selected filter time.

Figure 37 shows a typical wake-up timing and filtering of transient pulses.



Figure 37 Wake-up Filter Timing for Static Sense

The wake-up capability for the WKx pin can be enabled or disabled via SPI command.

A wake event via the WKx pin can always be read in the register WK\_STAT at the bit WK5\_WU.

The actual voltage level of the WKx pin (low or high) can always be read in Normal Mode, Stop Mode and Init Mode in the register **WK\_LVL\_STAT**. During Cyclic Sense, the register shows the sampled levels of the respective WKx pin.

### 9.2.2 Wake Input Configuration

To ensure a defined and stable voltage levels at the internal comparator input it is possible to configure integrated current sources via the SPI register **WK\_CTRL**.



Table 23 Pull-Up / Pull-Down Resistor (not valid for WK5)

| WKx_PUPD_ | WKx_PUPD_<br>0 | <b>Current Sources</b> | Note                                                                                                                              |
|-----------|----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0         | 0              | no current source      | WK input is floating if left open (default setting)                                                                               |
| 0         | 1              | pull-down              | WK input internally pulled to GND                                                                                                 |
| 1         | 0              | pull-up                | WK input internally pulled to internal 5V supply                                                                                  |
| 1         | 1              | Automatic switching    | If a high level is detected at the WK input the pull-up source is activated, if low level is detected the pull down is activated. |

Note:

If a WK input is not used, the respective WK input must be tied to GND on board to avoid unintended floating state of the pin.

One additional configuration is related the filter time of each Wake-up module. The bits **WK\_FILT** permit to set the filter time in static sensing or in cyclic sensing.

Note:

When the device mode is changed to normal (from INIT), in case of static sense, if the WK pin is set, the WK\_STAT register is set in this time (also the interrupt pin).

### 9.2.3 Wake configuration for Cyclic Sense

The wake-up inputs can also be used for cyclical sensing signals during low-power modes. For this function the WKx input performs a cyclic sensing of the voltage level during the on-time of specific HSx. A transition of the voltage level will trigger a wake-up event.

See also **Chapter 5.7.1** for more details.

### 9.2.4 Wake configuration for Synchronization

The WK4 pin can be configured as SYNC input for driving the HSx.

Prerequisite to configure the WK4 as SYNC input is that the WK4 has to be OFF.

The configuration of the WK4/SYNC bit is done using the WK\_EN bits. if the WK\_EN=10<sub>B</sub> (SYNC selected), all bits in WK4 bank are ignored and wake-up capability on WK4 is not available.

Note:

If WKx is the only wake source available and is configured with cyclic sense with SYNC (WKx\_FILT = 100), trying to go to Sleep Mode is not possible (restart mode is entered) - because SYNC is driven by the microcontroller which is not supplied in Sleep Mode.

### 9.2.5 Fail Safe Output Configuration

The WK2 is by default configured as Fail Safe Output. It is possible to configure the WK2/FO pin as wake-up source using the **WK2\_FO** bit.

As soon as the bit **WK2\_FO** is written (first SPI write access of bank 2 on **WK\_CTRL**), the configuration can be changed only after a software reset or a new power-up sequence.

In case that the WK2 FO is locked, any attempt to configured again it will set the SPI FAIL.

The Fail Output consists of a failure logic block and one LOW-side switch. In case of a failure, the FO output is activated and the SPI bit **FAILURE**, in the register **DEV\_STAT**, is set.

The Failure Output is activated due to the following failure conditions:

### **DC Motor System IC**



### **High-Voltage Wake Input**

- After four consecutive Watchdog Trigger failures.
- Thermal Shutdown TSD2.
- VCC1 short to GND.
- VCC1 overvoltage in case VCC1\_OV\_MOD=11<sub>B</sub>.
- after four consecutive VCC1 undervoltage detection.

In order to deactivate the Fail Output, the failure conditions (e.g. TSD2) must not be present anymore and the bit **FAILURE** needs to be cleared via SPI command.

In case of Watchdog fail, the deactivation of the Fail Output is only allowed after a successful WD trigger, i.e. the **FAILURE** bit must be cleared.

Note:

The internally stored default value used for the wake-enabled configuration is 'low'. A level change will be signalized in the corresponding bits in WK\_STAT in case the externally connected signal proceeds a rising or falling edge transition if the WK-enable is configured to high.



### 9.3 Electrical Characteristics

### **Table 24 Electrical Characteristics**

 $V_{\text{SINT}} = 5.5 \text{ V}$  to 28 V;  $T_{\text{j}} = -40 ^{\circ}\text{C}$  to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                          | Symbol                  | Values                    |                            |                           | Unit | Note or                                                            | Number    |
|----------------------------------------------------|-------------------------|---------------------------|----------------------------|---------------------------|------|--------------------------------------------------------------------|-----------|
|                                                    |                         | Min.                      | Тур.                       | Max.                      |      | Test Condition                                                     |           |
| WK1, WK2 ,WK3, WK4 I                               | nput Pin C              | haracte                   | eristics                   |                           |      |                                                                    |           |
| Wake-up/monitoring<br>threshold voltage<br>falling | $V_{ m WKx\_th,f}$      | 2.5                       | 3                          | 3.5                       | V    | without external serial resistor R <sub>S</sub>                    | P_10.3.1  |
| Wake-up/monitoring<br>threshold voltage<br>rising  | V <sub>WKx_th,r</sub>   | 3                         | 3.5                        | 4                         | V    | without external serial resistor R <sub>S</sub>                    | P_10.3.2  |
| Threshold hysteresis                               | V <sub>WKx_th,hys</sub> | 0.4                       | 0.6                        | 0.85                      | V    | without external serial resistor <i>R</i> <sub>S</sub>             | P_10.3.3  |
| WK pin Pull-up Current                             | I <sub>PU_WKx</sub>     | -20                       | -10                        | -3                        | μΑ   | V <sub>WKx</sub> = 4 V                                             | P_10.3.4  |
| WK pin Pull-down<br>Current                        | I <sub>PD_WKx</sub>     | 3                         | 10                         | 20                        | μΑ   | V <sub>WKx</sub> = 2.5 V                                           | P_10.3.5  |
| Input leakage current                              | I <sub>LK,lx</sub>      | -2                        |                            | 2                         | μΑ   | 0 V < V <sub>WKx</sub> < 40 V;<br>Pull-up / Pull-down<br>disabled  | P_10.3.6  |
| WK5 Input Pin Charact                              | eristics                |                           |                            |                           |      |                                                                    |           |
| Wake-up/monitoring<br>threshold voltage<br>falling | V <sub>WK5_th,f</sub>   | 0.4 x<br>V <sub>SHS</sub> | 0.45 x<br>V <sub>SHS</sub> | -                         | V    |                                                                    | P_10.3.7  |
| Wake-up/monitoring<br>threshold voltage<br>rising  | V <sub>WK5_th,r</sub>   | -                         | 0.55 x<br>V <sub>SHS</sub> | 0.6 x<br>V <sub>SHS</sub> | V    |                                                                    | P_10.3.8  |
| Threshold hysteresis                               | V <sub>WK5_th,hy</sub>  | 0.07 × V <sub>SHS</sub>   | 0.1 × V <sub>SHS</sub>     | 0.175 × V <sub>SHS</sub>  | V    |                                                                    | P_10.3.9  |
| Pull-up resistance on<br>WK5                       | R <sub>WK5,pull-</sub>  | 20                        | 30                         | 47                        | kΩ   |                                                                    | P_10.3.10 |
| WK4 as SYNC input pin                              | l                       |                           |                            |                           |      |                                                                    |           |
| LOW input voltage<br>threshold                     | WK4 <sub>SYNC_</sub>    | 0.3 × V <sub>CC1</sub>    | -                          | -                         | V    |                                                                    | P_10.3.11 |
| HIGH input voltage<br>threshold                    | WK4 <sub>SYNC_</sub>    | -                         | -                          | 0.7 × V <sub>CC1</sub>    | V    |                                                                    | P_10.3.12 |
| Pull-down resistance on WK/SYNC                    | R <sub>SYNC</sub>       | 20                        | 40                         | 80                        | kΩ   | V <sub>SYNC</sub> = 1 V                                            | P_10.3.13 |
| WK2/FO as Fail Safe Ou                             | ıtput                   |                           | ,                          | ·                         |      |                                                                    | <u> </u>  |
| FO low-side output voltage (active)                | $V_{\rm FO,L1}$         | -                         | 0.6                        | 1                         | V    | WK2 configured as<br>Fail-Safe Output;<br>I <sub>FO</sub> = 4.0 mA | P_10.3.14 |

### **DC Motor System IC**



### **High-Voltage Wake Input**

### **Table 24 Electrical Characteristics** (cont'd)

 $V_{\text{SINT}} = 5.5 \,\text{V}$  to 28 V;  $T_{\text{j}} = -40 \,^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ ; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                               | Symbol             |      | Value | S    | Unit | Note or               | Number    |
|-----------------------------------------|--------------------|------|-------|------|------|-----------------------|-----------|
|                                         |                    | Min. | Тур.  | Max. |      | <b>Test Condition</b> |           |
| FO input leakage current (all inactive) | I <sub>FO,LK</sub> | _    | -     | 2    | μΑ   | V_FO = 28 V           | P_10.3.15 |
| Timing                                  | ·                  | *    | ·     | *    | ·    |                       | •         |
| Wake-up filter time 1                   | t <sub>FWK1</sub>  | 12   | 16    | 22   | μs   | 1)                    | P_10.3.16 |
| Wake-up filter time 2                   | t <sub>FWK2</sub>  | 50   | 64    | 80   | μs   | 1)                    | P_10.3.17 |

<sup>1)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.

### **Interrupt Function**



### 10 Interrupt Function

### 10.1 Block and Functional Description



Figure 38 Interrupt Block Diagram

The interrupt is used to signalize special events in real time to the microcontroller. The interrupt block is designed as a push/pull output stage as shown in **Figure 38**. An interrupt is triggered and the INTN pin is pulled low (active low) for  $t_{INTN}$  in Normal Mode and Stop Mode and it is released again once  $t_{INTN}$  is expired. The minimum high-time of INTN between two consecutive interrupts is  $t_{INTND}$ . An interrupt does not cause a device mode change.

Two different interrupt generation methods are implemented:

- Interrupt Mask: One dedicated register (INT\_MASK) is intended to enable or disable set of interrupt sources. The interrupt sources follow the SPI Status Information Field.
   In details:
  - SUPPLY\_STAT: "OR" of all bits on SUP\_STAT register except POR, VCC1\_UV, VCC1\_SC, VCC1\_OV
  - TEMP\_STAT: "OR" of all bits on THERM\_STAT register except TSD2
  - BUS\_STAT: "OR" of all bits on BUS\_STAT register
  - HS\_STAT: "OR" of all bits on HS\_OL\_OC\_OT\_STAT register
  - BD\_STAT: "OR" of all bits on DSOV register
  - SPI\_CRC\_FAIL: or between SPI\_FAIL and CRC\_FAIL bits on DEV\_STAT register.
- Wake-up events: all wake-up events stored in the wake status SPI register WK\_STAT only in case the
  corresponding input was configured as wake-up source.

The wake-up sources are:

- via CAN (wake-up pattern or wake-up frame)
- via WK pins
- via TIMERx (cyclic wake)
- via LSx\_DSOV\_BRK if any of the brake-feature is enabled

The methods are both available at the same time.

Note:

The errors which will cause Restart or Fail-Safe Mode (VCC1\_UV, VCC1\_SC, VCC1\_OV, TSD2) are the exceptions of an INTN generation. Also the bit POR will not generate interrupts. If the above mentioned bits are not cleared after the device is back in Normal Mode or Stop Mode, the INTN is periodically generated (Register based cyclic interrupt generation).



### **Interrupt Function**

Note: Periodical interrupts are only generated by CRC fail and SPI fail from DEV\_STAT register.

Note: During Restart Mode the SPI is blocked and the microcontroller is in reset. Therefore the INTN will not be in Restart Mode, which is the same behavior in Fail-Safe Mode or Sleep Mode.

In addition to this behavior, INTN will be triggered when Stop Mode is entered and not all wake source bits were cleared in the WK\_STAT register and also the LSx\_DSOV\_BRK bits in the DSOV register..

The SPI status registers are updated at every falling edge of the INTN pulse. All interrupt events are stored in the respective register until the register is cleared via SPI command. A second SPI read after reading out the respective status register is optional but recommended to verify that the interrupt event is not present anymore. The interrupt behavior is shown in **Figure 39**.

The INTN pin is also used during Init Mode to select the Software Development Mode entry. See **Chapter 5.2** for further information.

In case of pending INTN event (SPI Status registers are not cleared after INTN event), additional periodical INTN events are generated as shown in **Figure 40**.

The periodical INTN events generation can be disabled via SPI command using INTN\_CYC\_EN bit.



Figure 39 Interrupt Signalization Behavior

Note: For two or more interrupt events at the same time, when INTN pin is low the same time, it will not start multiple toggling.

### **DC Motor System IC**



### **Interrupt Function**



Interrupt Signalization Behavior in case of pending INTN events Figure 40

## Interrupt Function



### 10.2 Electrical Characteristics

### **Table 25 Electrical Characteristics**

 $V_{\text{SINT}}$  = 5.5 V to 28 V;  $T_{\text{j}}$  = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                        | Symbol                |                        | Values |                        |    | Note or                                                | Number   |
|----------------------------------|-----------------------|------------------------|--------|------------------------|----|--------------------------------------------------------|----------|
|                                  |                       | Min.                   | Тур.   | Max.                   |    | <b>Test Condition</b>                                  |          |
| Interrupt Output; Pin INT        | N                     |                        |        |                        | ·  |                                                        |          |
| INTN High Output Voltage         | $V_{\text{INTN,H}}$   | 0.8 × V <sub>CC1</sub> | -      | _                      | V  | <sup>1)</sup> I <sub>INTN</sub> = -2 mA;<br>INTN = off | P_11.2.1 |
| INTN Low Output Voltage          | $V_{\rm INTN,L}$      | _                      | -      | 0.2 × V <sub>CC1</sub> | V  | <sup>1)</sup> I <sub>INTN</sub> = 2mA;<br>INTN = on    | P_11.2.2 |
| INTN Pulse Width                 | t <sub>INTN</sub>     | 80                     | 100    | 120                    | μs | 2)                                                     | P_11.2.3 |
| INTN Pulse Minimum<br>Delay Time | $t_{INTND}$           | 80                     | 100    | 120                    | μs | <sup>2)</sup> between consecutive pulses               | P_11.2.4 |
| Pulse in case of pending INTN    | t <sub>INTN_PUL</sub> | 4                      | 5      | 6                      | ms | <sup>2)</sup> between consecutive pulses               | P_11.2.5 |
| SDM Select; Pin INTN             | 1                     |                        |        | ,                      |    |                                                        |          |
| Config Pull-up Resistance        | $R_{SDM}$             | 30                     | 60     | 100                    | kΩ | <i>V</i> <sub>INTN</sub> = 5 V                         | P_11.2.6 |
| Config Select Filter Time        | $t_{SDM_F}$           | 50                     | 64     | 80                     | μs | 2)                                                     | P_11.2.7 |

<sup>1)</sup> Output Voltage Value also determines device configuration during Init Mode.

<sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.

**Gate Drivers** 



### 11 Gate Drivers

The TLE9561-3QX integrates eight floating gate drivers capable of controlling a wide range of N-channel MOSFETs. They are configured as four high-sides and four low-sides, building four half-bridges.



Figure 41 Half-bridge gate driver - Block diagram

This section describes the MOSFET control in static activation and during PWM operation.

Note: PWMx mentioned in this chapter refer to the PWMx pins and signal used by the bridge driver to

control the external MOSFETs.

Note: In this chapter PWMx **do not refer** to the internal PWM generators used to control the internal high-

side switches HSx.

### 11.1 MOSFET control

Depending on the configuration bits HBxMODE[1:0] (refer to **HBMODE**), **CPEN**, each high-side and low-side MOSFETs can be:

## infineon

### **Gate Drivers**

- · Kept off with the passive discharge.
- · Kept off actively.
- Activated (statically, no PWM, HBx\_PWM\_EN = 0).
- Activated in PWM mode (HBx\_PWM\_EN = 1).

Refer to Table 26 for details.

Table 26 Half-bridge mode selection

| CPEN     | HBxMODE[1:0] <sup>1)</sup> | Configuration of HSx/LSx <sup>1)</sup>               |
|----------|----------------------------|------------------------------------------------------|
| CPEN = 0 | Don't care                 | All MOSFETs are kept off by the passive discharge    |
| CPEN = 1 | 00 <sub>B</sub>            | HBx MOSFETs are kept off by the passive discharge    |
| CPEN = 1 | 01 <sub>B</sub>            | LSx MOSFET is ON, HSx MOSFET is actively kept OFF    |
| CPEN = 1 | 10 <sub>B</sub>            | HSx MOSFET is ON, LSx MOSFET is actively kept OFF    |
| CPEN = 1 | 11 <sub>B</sub>            | LSx and HSx MOSFETs are actively kept OFF with IHOLD |

<sup>1)</sup>  $x = 1 \dots 4$ 

### 11.2 Static activation

In this section, we consider the static activation of the high-side and low-side MOSFET of the half-bridge x: HBx\_PWM\_EN= 0 (in **ST\_ICHG**) and **CPEN** = 1.

The low-side or high-side MOSFET of HBx is statically activated (no PWM) by setting HBxMODE[1:0] to respectively (0,1) or (1,0).

The configured active cross-current protection and the Drain-Source overvoltage blank times for the Half-Bridge x are noted  $t_{\text{HBxCCP ACTIVE}}$  and  $t_{\text{HBxBLANK ACTIVE}}$ .

The charge and discharge currents applied to the static controlled Half-Bridge x are noted ICHGSTx (ST\_ICHG).

IHARDOFF is the maximum current that the gate drivers can sink (100 mA typ.). This current is used to keep a MOSFET off, when the opposite MOSFET of the same half-bridge is being turned on. This feature reduces the risk of parasitic cross-current conduction.

ICHGSTx is the current sourced, respectively sunk, by the gate driver to turn-on the high-side x or low-side x. ICHGSTx is configured in the control register **ST\_ICHG**.

Table 27 Static charge and discharge currents

| ICHGSTx[3:0]      | Nom. charge current [mA]   | Nom. discharge current [mA] | Max. deviation to typ. values |
|-------------------|----------------------------|-----------------------------|-------------------------------|
| 0000 <sub>B</sub> | 0.5 (I <sub>CHG0</sub> )   | 0.5 (I <sub>DCHG0</sub> )   | +/- 60 %                      |
| 0001 <sub>B</sub> | 1.4 (I <sub>CHG4</sub> )   | 1.4 (I <sub>DCHG4</sub> )   | +/- 60 %                      |
| 0010 <sub>B</sub> | 3.1 (I <sub>CHG8</sub> )   | 3.1 (I <sub>DCHG8</sub> )   | +/- 55%                       |
| 0011 <sub>B</sub> | 5.7 (I <sub>CHG12</sub> )  | 5.7 (I <sub>DCHG12</sub> )  | +/- 40 %                      |
| 0100 <sub>B</sub> | 9.2 (I <sub>CHG16</sub> )  | 9.2 (I <sub>DCHG16</sub> )  | +/- 40 %                      |
| 0101 <sub>B</sub> | 13.7 (I <sub>CHG20</sub> ) | 13.5 (I <sub>DCHG20</sub> ) | +/- 40 %                      |

### **Gate Drivers**

**Table 27** Static charge and discharge currents (cont'd)

| ICHGSTx[3:0]      | Nom. charge current [mA]   | Nom. discharge current [mA] | Max. deviation to typ. values |
|-------------------|----------------------------|-----------------------------|-------------------------------|
| 0110 <sub>B</sub> | 19.2(I <sub>CHG24</sub> )  | 18.8(I <sub>DCHG24</sub> )  | +/- 40 %                      |
| 0111 <sub>B</sub> | 25.8 (I <sub>CHG28</sub> ) | 25.2 (I <sub>DCHG28</sub> ) | +/- 30 %                      |
| 1000 <sub>B</sub> | 32.8 (I <sub>CHG32</sub> ) | 32.2 (I <sub>DCHG32</sub> ) | +/- 30 %                      |
| 1001 <sub>B</sub> | 40.1 (I <sub>CHG36</sub> ) | 39.4 (I <sub>DCHG36</sub> ) | +/- 30 %                      |
| 1010 <sub>B</sub> | 47.8 (I <sub>CHG40</sub> ) | 47.0 (I <sub>DCHG40</sub> ) | +/- 30 %                      |
| 1011 <sub>B</sub> | 55.9 (I <sub>CHG44</sub> ) | 55.0 (I <sub>DCHG44</sub> ) | +/- 30 %                      |
| 1100 <sub>B</sub> | 64.3 (I <sub>CHG48</sub> ) | 63.2 (I <sub>DCHG48</sub> ) | +/- 30 %                      |
| 1101 <sub>B</sub> | 73.2 (I <sub>CHG52</sub> ) | 72.4 (I <sub>DCHG52</sub>   | +/- 30 %                      |
| 1110 <sub>B</sub> | 82.7 (I <sub>CHG56</sub> ) | 82.1 (I <sub>CHG56</sub> )  | +/- 30 %                      |
| 1111 <sub>B</sub> | 92.7 (I <sub>CHG60</sub> ) | 92.2 (I <sub>CHG60</sub> )  | +/- 30 %                      |

IHOLD is the hold current used to keep the gate of the external MOSFETs in the desired state. This parameter is configurable with the IHOLD control bit in **GENCTRL**.

If the control bit IHOLD = 0:

- A MOSFET is kept ON with the current I<sub>CHG19</sub>.
- A MOSFET is kept OFF with the current I<sub>DCHG19</sub>.

If the control bit IHOLD = 1:

- A MOSFET is kept ON with the current I<sub>CHG25</sub>.
- A MOSFET is kept OFF with the current I<sub>CHG25</sub>.

### 11.2.1 Static activation of a high-side MOSFET

### **Turn-on with cross-current protection**

If LSx is ON (HBxMODE[1:0] =  $01_B$ ), before the activation of HSx (HBxMODE[1:0] =  $10_B$ ) then the high-side MOSFET is turned on after a cross-current protection time (refer to **Figure 42**):

- After the CSN rising edge and for the duration  $t_{\rm HBxCCP\,ACTIVE}$ :
  - The high-side MOSFET is kept OFF with the current -ICHGSTx.
  - The gate of the low-side MOSFET is discharged with the current -ICHGSTx.
- At the end of  $t_{\text{HBxCCP}ACTIVE}$  and for the duration  $t_{\text{HBxBLANK}ACTIVE}$  +  $t_{\text{FVDS}}$ :
  - The gate of the high-side MOSFET is charged with the current ICHGSTx.
  - Low-side MOSFET is kept OFF with the current -IHARDOFF (hard off phase).
- At the end of  $t_{\text{EVDS}}$ :
  - The drive current of the high-side MOSFET is reduced to IHOLD.
  - The drive current of the low-side MOSFET is set to -IHOLD.

### **Gate Drivers**



Figure 42 Turn-on of a high-side MOSFET with cross-current protection

The CSN rising edge must be synchronized with the device logic. Therefore SPI commands are Note: executed with a delay of up to 3 µs after the CSN rising edge.

### **Gate Drivers**

### Turn-on without cross-current protection

If LSx is OFF (HBxMODE[1:0] =  $11_B$ ), before the activation of HSx (HBxMODE[1:0] =  $10_B$ ), then the high-side MOSFET is turned on without cross-current protection (refer to **Figure 43**):

- right after the CSN rising edge and for a duration  $t_{\rm HBxBLANK\,ACTIVE}$  +  $t_{\rm FVDS}$ :
  - The gate of the high-side MOSFET is charged with the current ICHGSTx.
  - The low-side MOSFET is kept OFF with the current -IHARDOFF.
- At the end of  $t_{\text{EVDS}}$ :
  - The drive current of the high-side MOSFET is reduced to IHOLD.
  - The drive current of the low-side MOSFET is set to -IHOLD.



Figure 43 Turn-on of a high-side MOSFET without cross-current protection

Note: The CSN rising edge must be synchronized with the device logic. Therefore SPI commands are executed with a delay of up to 3 µs after the CSN rising edge.

### **Gate Drivers**

### 11.2.2 Static activation of a low-side MOSFET

The description of the static activation of a low-side x differs from the description of **Chapter 11.2.1** only by exchanging high-side x and low-side x.

### 11.2.3 Turn-off of the high-side and low-side MOSFETs of a half-bridge

When the TLE9561-3QX receives a SPI command to turn-off both the high-side and low-side MOSFETs of the half-bridge x (HBxMODE[1:0] = (0,0) or (1,1)):

- The gate of HSx and LSx are discharged with the current -ICHGSTx for the duration  $t_{\text{HBxCCP ACTIVE}}$  (Figure 44).
- At the end of  $t_{HBxCCP\ ACTIVE}$ , the drive current of HSx and LSx are reduced to -IHOLD.



Figure 44 Turn-off of the high-side and low-side MOSFETs of a half-bridge

Note: The CSN rising edge must be synchronized with the device logic. Therefore SPI commands are executed with a delay of up to 3 µs after the CSN rising edge.

### **Gate Drivers**

### 11.3 PWM operation

The pins PWMx provide the PWM signal for each PWM channel.

Each half-bridge is activated in PWM mode by setting the corresponding HBx\_PWM\_EN bit (HBMODE).

### 11.3.1 Determination of the active and freewheeling MOSFET

If **EN\_GEN\_CHECK** = 1, right before each MOSFET activation, the device detects which MOSFET of the half-bridge is the active MOSFET and which MOSFET is the free-wheeling (FW) MOSFET (**Figure 45**):

- If VSHx > V<sub>SHH</sub>: The high-side MOSFET is the FW MOSFET and the low-side MOSFET is the active MOSFET.
- If VSHx < V<sub>SHL</sub>: Then the low-side MOSFET is the FW MOSFET and the high-side MOSFET is the active MOSFET.
- If V<sub>SHL</sub> < VSHx < V<sub>SHH</sub>: No clear distinction between the active FW MOSFET and the active MOSFET. The next MOSFET to be turned on is turned on as if it was the active MOSFET.
- No distinction between active MOSFET and FW MOSFET is possible (and the PWM MOSFET is considered as the active MOSFET), if:
  - the ON-time of the external PWM signal is shorter than tHBxCCP FW
  - the OFF-time of the external PWM signal is shorter than tHBxCCP Active

Note: The PWM signal is applied to the MOSFET selected by HBxMODE[1:0], independently from the freewheeling and the active MOSFET.



Figure 45 Detection of the active and FW MOSFET (EN\_GEN\_CHECK = 1)- Principle



### **Gate Drivers**

Figure 46 and Figure 47 show examples of free-wheeling and active MOSFET when the motor operates as load.



Figure 46 Active freewheeling on HB1: AFW1 = 1, HB1\_PWM\_EN = 1. PWM applied to HS1 (HB1MODE[1:0] = 10<sub>B</sub>). The motor operates as load: HS1 is the active MOSFET, LS1 is the FW MOSFET.



Figure 47 Active freewheeling on HB2: AFW2 = 1, HB1\_PWM\_EN = 1. PWM applied to LS2 (HB2MODE[1:0] = 01<sub>B</sub>). The motor operates as load: LS2 is the active MOSFET, HS2 is the FW MOSFET.



### **Gate Drivers**

**Figure 48** and **Figure 49** show examples of free-wheeling and active MOSFETs when the motor operates as generator.



Figure 48 Active freewheeling on HB1: AFW1 = 1, HB1\_PWM\_EN = 1. PWM applied to HS1 (HB1MODE[1:0] = 10<sub>B</sub>), EN\_GEN\_CHECK = 1.The motor operates as generator: LS1 is the active MOSFET, HS1 is the FW MOSFET.



Figure 49 Active freewheeling on HB2: AFW2 = 1, HB1\_PWM\_EN = 1. PWM applied to LS2 (HB2MODE[1:0] = 01<sub>B</sub>), EN\_GEN\_CHECK = 1. The motor operates as generator: HS2 is the active MOSFET, LS2 is the FW MOSFET.

### De Motor System



### **Gate Drivers**

### 11.3.2 Configurations in PWM mode

The following sections describe the different control schemes in PWM mode.

### **Active gate control (AGC)**

The control scheme during the pre-charge and pre-discharge phases are configured by the control bits AGC[1:0]:

- Adaptive gate control (AGC[1:0] = (1,0) or (1,1), **GENCTRL**): in this mode a pre-charge current and a pre-discharge current are applied to the gate of the active MOSFET. These currents are used to regulate the turn-on and turn-off delays to the respective target values. Refer to **Chapter 11.3.4**.
- No adaptive gate control (AGC[1;0] = (0,0)): in this mode, the pre-charge and pre-discharge phases (of the active MOSFET) are deactivated. Refer to **Chapter 11.3.5**.
- No adaptive gate control (AGC[1;0] = (0,1)). In this mode:
  - During the pre-charge phase, the gate of the active MOSFET is charged with the configured current IPCHGINIT (HB\_PCHG\_INIT).
  - During the pre-discharge phase, the gate of the active MOSFET is discharged with the configured current IPDCHGINIT (HB\_PCHG\_INIT).

Note: It is recommended to configure tPCHGx < tHBxBLANK Active and tPDCHGx < tHBxCCP Active (Refer to **TPRECHG** and **CCP\_BLK**) independently from the AGC settings.

### Active free-wheeling (AFW)

The active free-wheeling is activated for HBx if the AFWx and HBx\_PWM\_EN (**HBMODE**) are set to 1 to reduce the power dissipation of the free-wheeling MOSFET. If an active MOSFET is OFF, the opposite MOSFET of the same half-bridge is actively turned on. See examples of high-side and low-side PWM operation in **Figure 46** and **Figure 47**.

If AFWx = 1, a cross-current protection time is applied to HBx (set by **CCP\_BLK**) during the PWM operation. If AFWx = 0, no cross current protection is applied to HBx during the PWM operation.

AFWx can be changed either when HBx is in high impedance or when one of the HBx MOSFETs is on:

- In motor mode:
  - If AFWx is changed from 1 to 0: then the new value of AFWx is read and latched at the end to tCCP FW which follows the PWM rising edge.
  - If AFWx is changed from 0 to 1: then the new value of AFWx is read and latched at the PWM rising edge.
- In generator mode (EN\_GEN\_CHECK = 1): If AFWx is changed from 0 to 1 or from 1 to 0, then the new value of AFWx is read and latched at the end to tCCP active which follows a PWM rising edge.

### **Gate Drivers**

### **Post-charge**

A post-charge is initiated if **POCHGDIS** is set to 0 (**GENCTRL**) to reach the minimum MOSFET Rdson.

- POCHGDIS = 0: The post-charge phase is initiated at the end of the turn-on of the active MOSFET. The
  charge current is increased by one current step at every bridge driver clock cycle (BDFREQ) to ICHGMAXx.
- POCHGDIS = 1: The post-charge phase is disabled. The charge current is kept to ICHGx.



Figure 50 PWM overview - AGC = 10<sub>B</sub> or 11<sub>B</sub>, POCHGDIS=0, AFWx = 1



Figure 51 PWM overview - AGC = 10<sub>B</sub> or 11<sub>B</sub>, POCHGDIS=0, AFWx = 0



Figure 52 PWM overview - AGC = 10<sub>B</sub> or 11<sub>B</sub>, POCHGDIS=1, AFWx = 0

### 11.3.3 PWM mapping

The PWM inputs can be mapped by different half-bridges by setting the configuration bits PWM12MAP and PWM34MAP in **GENCTRL**.

### **Gate Drivers**



Figure 53 **PWM input mapping TLE9561-3QXC** 

### **Gate Drivers**

### 11.3.4 PWM operation with adaptive gate control

This section describes the MOSFETs control during high-side or low-side PWM operation when the adaptive gate control is enabled (AGC[1:0] = (1,0) or (1,1), GENCTRL).

Assumption: A high-side or low-side MOSFET is mapped to the PWM input PWMz.

The TLE9561-3QX adapts the pre-charge current, respectively the pre-discharge current, in order to match the effective turn-on delay ( $t_{DON}$ ) and turn-off delay ( $t_{DOFF}$ ) to the configured values.

The configured turn-on and turn-off delays of the respective PWM MOSFETs are set by the registers **TDON\_HB\_CTRL** and **TDOFF\_HB\_CTRL**.

The effective turn-on and turn-off delays of the respective PWM MOSFETs are read out from the status registers EFF\_TDON\_OFFx.

Table 28 Abbreviations for adaptive turn-on and turn-off phases in PWM configuration

| Abbreviation     | Definition                                                                                                                                                                                                                                                                              |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Suffix x         | Related to the half-bridge x.                                                                                                                                                                                                                                                           |  |
| Suffix z         | Related to the PWM input z.                                                                                                                                                                                                                                                             |  |
| VGS_HSx          | Gate-Source voltage of high-side MOSFET x.                                                                                                                                                                                                                                              |  |
| IGS_HSx          | Gate current of high-side MOSFET x. IGS_HSx is positive when the current flows out of GHx.                                                                                                                                                                                              |  |
| VGS_LSx          | Gate-Source voltage of low-side MOSFET x.                                                                                                                                                                                                                                               |  |
| IGS_LSx          | Gate current of low-side MOSFET x. IGS_LSx is positive when the current flows out of GLx.                                                                                                                                                                                               |  |
| tPWM_SYNCH       | Synchronization delay between external and internal PWM signal.                                                                                                                                                                                                                         |  |
| thbxccp active   | Active cross-current protection time of HBx. See control register CCP_BLK.                                                                                                                                                                                                              |  |
| thbxblank active | Active Drain-source overvoltage blank time of HBx. See control register and CCP_BLK.                                                                                                                                                                                                    |  |
| tHBxCCP FW       | Freewheeling cross-current protection time of HBx. See control register CCP_BLK.                                                                                                                                                                                                        |  |
| thbxblank fw     | Freewheeling drain-source overvoltage blank time of HBx. See control register and CCP_BLK.                                                                                                                                                                                              |  |
| PWMz             | External PWM signal applied to the input pin PWMz.                                                                                                                                                                                                                                      |  |
| ICHGMAXx         | Maximum drive current of the half-bridge x during the pre-charge and pre-discharge phases. See control register <b>HB_ICHG_MAX</b> .  IPRECHGx and IPREDCHGx are limited to ICHGMAXx.                                                                                                   |  |
| IPRECHGx         | Pre-charge current sourced by the gate driver to the active MOSFET of the half-bridge x during tPCHGx ( <b>TPRECHG</b> ). Internal and self-adaptive parameter (if AGC[1:0] = $(1,0)$ or $(1,1)$ , <b>GENCTRL</b> ). IPRECHGx is clamped between $I_{CHGO}$ (0.5 mA typ.) and ICHGMAXx. |  |
| IPCHGINITx       | Initial value of IPRECHGx. Refer to HB_PCHG_INIT.                                                                                                                                                                                                                                       |  |
| IPREDCHGx        | Pre-discharge-current sunk by the gate driver mapped to the half-bridge x during tPDCHGx.  Internal and self-adaptive parameter (if AGC[1:0] = $(1,0)$ or $(1,1)$ , <b>GENCTRL</b> ).  IPREDCHGx is clamped between $I_{DCHG0}$ (0.5 mA typ.) and ICHGMAXx.                             |  |
| IPDCHGINITx      | Initial value of IPREDCHGx. Refer to HB_PCHG_INIT.                                                                                                                                                                                                                                      |  |



### **Gate Drivers**

 Table 28
 Abbreviations for adaptive turn-on and turn-off phases in PWM configuration (cont'd)

| Abbreviation | Definition                                                                                                                                           |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ICHGx        | Current sourced by the gate driver to the active MOSFET of the half-bridge x during the charge phase. See control register <b>HB_ICHG</b> .          |  |
| IDCHGx       | Current sunk by the gate driver to turn-off the active MOSFET of the half-bridge x during the discharge phase. See control register <b>HB_ICHG</b> . |  |
| ICHGFWx      | Current sourced or sunk by the gate driver to turn on / turn off the freewheeling MOSFET of the half-bridge x. See control register <b>HB_ICHG</b> . |  |
| tPCHGx       | Duration of the pre-charge phase of half-bridge x. tPCHGx is configurable by SPI. See control register <b>TPRECHG</b> .                              |  |
| tPDCHGx      | Duration of the pre-discharge phase of half-bridge x. tPDCHGx is configurable by SPI. See control register <b>TPRECHG</b> .                          |  |
| tDONx        | Turn-on delay of the active MOSFET of HBx.                                                                                                           |  |
| tDOFFx       | Turn-off delay of the active MOSFET of HBx.                                                                                                          |  |
| IHOLD        | Hold current sourced or sunk by the gate driver to keep the MOSFET in the desired state. See <b>IHOLD</b> control bit in <b>GENCTRL</b> .            |  |
| IHARDOFF     | IHARDOFF is the maximum current that the gate drivers can sink. It corresponds to the discharge current when IDCHGx[5:0] = $63_D$ (100 mA typ.).     |  |
| TFVDS        | Drain-Source overvoltage filter time. See LS_VDS.                                                                                                    |  |



**Gate Drivers** 

### 11.3.4.1 High-side PWM with adaptive gate control, motor operating as load

The following section describes the MOSFET control when the PWM signal is applied to the high-side MOSFET of one half-bridge while the motor operates as a load.

Assumption: the PWM input z is mapped to the high-side MOSFET of the half-bridge x.



Figure 54 PWM input z is mapped to high-side x, the motor operating as load

### 11.3.4.1.1 High-side PWM with adaptive gate control and active free-wheeling

This section describes the MOSFETs control scheme applied to HBx with active free-wheeling (AFWx = 1).

### **Gate Drivers**



Figure 55 Adaptive turn-on with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=1, POCHGDIS=0, motor operating as load

### Adaptive turn-on during high-side PWM

The turn-on of the high-side MOSFET is done in four phases (Refer to Figure 55):

# infineon

### **Gate Drivers**

- 1. **Cross-current protection phase**: The cross-current protection tHBxCCP FW starts at the rising edge of PWMz. During tHBxCCP FW, the low-side MOSFET x is turned off with the discharge current ICHGFWx, while the high-side MOSFET x is kept off.
- 2. **Pre-charge:** <sup>1)</sup>Once tHBxCCP FW has elapsed, the gate of the high-side MOSFET x is pre-charged with the current IPRECHGx for a duration tPCHGx. IPRECHGx<sup>2)</sup> is an internal parameter, which is self-adaptive (see next phase).
- 3. **Charge:** After tPCHGx, the charge current is decreased from IPRECHGx down to ICHGx. The effective  $tDONx^{3}$  is measured and compared to the configured tDONx for the automatic adaptation of IPRECHGx (see **Adaptive control of pre-charge current**). The charge phase ends up when  $V_{SHx}$  reaches  $V_{SHH}$  (typically  $V_{S}$  2.25 V)
- 4. **Post-charge:** After the charge phase, the control signal for the charge current of HSx is increased by one current step at every bridge driver clock cycle (BDFREQ) to ICHGMAXx until the end of tFVDS.

### Adaptive control of pre-charge current

Refer to **Chapter 11.3.6** for information on the pre-discharge currents.

The pre-charge current IPRECHGx is a self-adaptive parameter if AGC[1:0] = (1,0) or (1,1) (see **GENCTRL**). It is applied during tPCHGx (see **TPRECHG**). The TLE9561-3QX adapts the IPRECHGx to match the effective tDONx to the configured value.

IPRECHGx is clamped between  $I_{CHG0}$  (0.5 mA typ.) and ICHGMAXx (HB\_ICHG\_MAX).

IPRECHGx is initialized to Min(IPCHGINITx,ICHGMAXx) when the TLE9561-3QX receives an SPI command setting HBx\_PWM\_EN to 1 (see **HBMODE**). IPCHGINITx is set by the register **HB\_PCHG\_INIT**.

The following adaptive schemes can be selected.

AGCFILT = 0: No filter is applied:

- If the effective tDONx is longer than the configured tDONx, then IPRECHGx is increased during the next precharge phase.
- If the effective tDONx is shorter than the configured tDONx, then IPRECHGx is decreased during the next pre-charge phase.
- The pre-charge current is increased or decreased by one, respectively by two current steps
   (Chapter 11.3.6) if the control bit IPCHGADT in the control register GENCTRL is set to 0 respectively 1.

### AGCFILT = 1: A filter is applied:

- If the effective tDONx **of the last two PWM cycles** are longer than the configured tDONx, then IPRECHGx is increased during the next pre-charge phase.
- If the effective tDONx **of the last two PWM cycles** are shorter than the configured tDONx, then IPRECHGX is decreased during the next pre-charge phase.
- The pre-charge current is increased or decreased by one, respectively by two current steps
   (Chapter 11.3.6) if the control bit IPCHGADT in the control register GENCTRL is set to 0 respectively 1.
- If none of the two cases are applicable, then IPRECHGx is unchanged during the next pre-charge phase.

<sup>1)</sup> For a correct operation, it is recommended to configure tPCHGx < tHBxBLANK Active.

<sup>2)</sup> IPRECHGx is clamped between ICHGMAXx and  $I_{CHG0}$ .

<sup>3)</sup> The effective tDON can be read out. Refer to EFF\_TDON\_OFF1, EFF\_TDON\_OFF2, EFF\_TDON\_OFF3, EFF\_TDON\_OFF4.

### **Gate Drivers**



Figure 56 Adaptive turn-off with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=1, motor operating as load

### Adaptive turn-off during high-side PWM

The turn-off of the high-side MOSFET is done in four phases (Refer to Figure 56):

1. **Turn-off delay time for symmetrization** of the PWM signal: The turn-off of HSx is delayed by tHBxCCP FW after the falling edge of PWMz, in order to compensate the distortion caused by the cross-current protection time at turn-on.



### **Gate Drivers**

- 2. **Pre-discharge:** <sup>1)</sup> once tHBxCCP FW for symmetrization has elapsed, the gate of the high-side MOSFET x is pre-discharged with the current IPREDCHGx for a duration tDPCHGx. IPREDCHGx is a device internal parameter, which is self-adaptive (See next phase).
- 3. **Discharge:** After tPREDCHGx, the pre-discharge current is decreased in absolute value from IPREDCHGx<sup>2)</sup> down to IDCHGx. The effective tDOFF<sup>3)</sup> is measured and compared to the configured tDOFFx for the automatic adaptation of IPREDCHGx (see **Adaptive control of pre-discharge current**). The discharge phase ends up at expiration of tHBxCCP active for cross-current protection.
- 4. Cross-current protection phase: The cross-current protection is concurrent to the pre-discharge and discharge of the high-side MOSFET. The cross-current protection phase starts when the turn-off delay for symmetrization ends up. It has the duration tHBxCCP active. During tHBxCCP active, the low-side MOSFETx is kept OFF. When tHBxCCP active has elapsed, the gate of the low-side MOSFET x is charged with the current ICHGFWx until the end of tFVDS, provided that V<sub>SHx</sub> < V<sub>SHL</sub>.

### Adaptive control of pre-discharge current

Refer to **Chapter 11.3.6** for information on the pre-discharge currents.

The pre-discharge current IPREDCHGx is a self-adaptive parameter if AGC[1:0] = (1,0) or (1,1) (see **GENCTRL**). The TLE9561-3QX adapts the IPREDCHGx to match the measured  $t_{DOFEx}$  to the configured value.

IPREDCHGx is clamped between I<sub>DCHG0</sub> (0.5 mA typ.) and ICHGMAXx (see **HB\_ICHG\_MAX**).

IPREDCHGx is initialized to Min(IPDCHGINITx, ICHGMAXx) when the TLE9561-3QX receives a SPI command setting HBx\_PWM\_EN to 1 (see **HBMODE**). IPDCHGINITx is set by the register **HB\_PCHG\_INIT**.

The pre-discharge current is increased or decreased by one, respectively by two current steps (**Chapter 11.3.6**) if the control bit IPCHGADT in the control register **GENCTRL** is set to 0 respectively 1.

The following adaptive schemes can be selected:

AGCFILT = 0: No filter is applied.

- If the effective tDOFFx is longer than the configured tDOFFx, then IPREDCHGx is increased during the next pre-discharge phase.
- If the effective tDOFFx is shorter than the configured tDOFFx, then IPREDCHGx is decreased during the next pre-discharge phase.
- The pre-charge current is increased or decreased by one, respectively by two current steps (Chapter 11.3.6) if the control bit IPCHGADT in the control register GENCTRL is set to 0 respectively 1.

### AGCFILT = 1:

- If the effective tDOFFx **of the last two PWM cycles** are longer than the configured tDOFFx, then IPREDCHGx is increased during the next pre-discharge phase.
- If the effective tDOFFx **of the last two PWM cycles** are shorter than the configured tDOFFx, then IPREDCHGx is decreased during the next pre-discharge phase.
- If none of the two cases are applicable, then IPRECHGx is unchanged during the next pre-discharge phase.

<sup>1)</sup> For a correct operation, it is required to configure tPDCHGx < tHBxCCPActive.

<sup>2)</sup> IPREDCHGx is clamped between ICHGMAXx and I<sub>DCHG0</sub>.

<sup>3)</sup> The effective tDOFF can be read out.



#### **Gate Drivers**

• The pre-discharge current is increased or decreased by one, respectively by two current steps if the control bit IPCHGADT is set to 0 respectively 1.

#### 11.3.4.1.2 High-side PWM with adaptive gate control and passive free-wheeling

This section describes the MOSFETs control scheme with passive free-wheeling (AFWx = 0, **HBMODE**). In contrast to the active free-wheeling, if AFWx =0, only the PWM MOSFET can be turned on, while the complementary MOSFET is always kept off.

#### Turn-on of the PWM MOSFET, AFWx = 0

If AFWx = 0, the cross-current protection time at the rising edge of the synchronized PWM signal is omitted in contrast to the active free-wheeling. The pre-charge, the charge and the post-charge phases are identical to the control scheme with active free-wheeling. Refer to **Figure 57**.

#### Turn-off of the PWM MOSFET, AFWx = 0

If AFWx = 0, the cross-current protection time at the falling edge of the synchronized PWM signal is omitted in contrast to the active free-wheeling. The pre-discharge, the discharge and the post-charge phases are identical to the control scheme with active free-wheeling. Refer to **Figure 58**.



Figure 57 Adaptive turn-on with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0, motor operating as load



Figure 58 Adaptive turn-off with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=0, motor operating as load

#### **Gate Drivers**



Figure 59 PWM rising edge in generator mode with high-side PWM, adaptive gate control on, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0. EN\_GEN\_CHECK = 1. The PWM MOSFET is the FW MOSFET

112



Figure 60 PWM falling edge in generator mode with high-side PWM, adaptive gate control on, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0. EN\_GEN\_CHECK = 1. The PWM MOSFET is the FW MOSFET



#### 11.3.4.2 Low-side PWM with adaptive gate control, motor operating as load

The following section describes the MOSFET control when the PWM signal is applied to the low-side MOSFET of one half-bridge.

Assumption: the PWM channel z is applied to the low-side MOSFET of the half-bridge x (Figure 61).



Figure 61 PWM Channel z is mapped to low-side x, motor operating as load

The description of the control of the PWM half-bridge differs from the description of **Chapter 11.3.4.1** only by exchanging high-side x and low-side x and thresholds  $V_{SHH}$  and  $V_{SHL}$ .

#### 11.3.4.3 High-side PWM with adaptive gate control, motor operating as generator



Figure 62 PWM input z is mapped to high-side x, the motor operating as generator



Figure 63 Adaptive turn-on with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=1, motor operating as generator

### 11.3.4.4 Low-side PWM with adaptive gate control, motor operating as generator



Figure 64 PWM input z is mapped to low-side x, the motor operating as generator



Adaptive turn-off with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=1, motor operating as Figure 65 generator and EN\_GEN\_CHECK = 1

# infineon

#### **Gate Drivers**

#### 11.3.4.5 Status bits for regulation of turn-on and turn-off delay times

The control bits TDREGx (**TDREG**) indicate if tDONx and tDOFFx of the half-bridge x, using the adaptive control scheme (**AGC** =  $10_B$  or  $11_B$ ), are in regulation.

The half-bridge x is considered in regulation if one of the following conditions is met:

- Condition 1: The effective turn-on and turn-off delays are equal to the configured delays for at least eight cumulative PWM cycle (HBx tDON counter ≥ 8 and HBx tDOFF counter ≥ 8). For each PWM cycle
  - if tDONxEFF<sup>1)</sup> = TDONx<sup>2)</sup>: HBx tDON counter is incremented
  - if tDONxEFF<sup>1)</sup> ≠ TDONx<sup>2)</sup>: HBx tDON counter is decremented
  - if tDOFFxEFF<sup>1)</sup> = TDOFFx<sup>3)</sup>: HBx tDOFF counter is incremented
  - if tDOFFxEFF <sup>1)</sup> ≠ TDOFFx<sup>3)</sup>: HBx tDOFF counter is decremented
- Condition 2: The error between the effective delays ((tDONxEFF-TDONx) and(tDOFFxEFF-TDOFFx))
  changes its sign three times consecutively

#### 11.3.4.6 Time modulation of pre-charge and pre-discharge times

If **DEEP\_ADAP** =0:

- one single precharge current is applied during tPCHGx to regulate TDON
- one single precharge current is applied during tPDCHGx to regulate TDOFF

If **DEEP\_ADAP** = 1 ("deep adaptation" or "time modulation") it is possible to:

- to divide the precharge phase in two parts, during which two different precharge currents can be applied
- to divide the predischarge phase in two parts, during which two different precharge currents can be applied

**Figure 66** describes the principle of the time modulation applied to the precharge phase. The same principle is also applied for the regulation of the pre-discharge phase.

<sup>1)</sup> Refer to EFF\_TDON\_OFF1, EFF\_TDON\_OFF2, EFF\_TDON\_OFF3, EFF\_TDON\_OFF4

<sup>2)</sup> Refer to TDON\_HB\_CTRL

<sup>3)</sup> Refer to TDOFF\_HB\_CTRL



Figure 66 Principle of the time modulation of the precharge phase,  $DEEP\_ADAP = 1$ ,  $AGC = 10_B$  or  $11_B$ 

# infineon

#### **Gate Drivers**

#### 11.3.5 PWM operation without adaptive gate control

The adaptive gate control is disabled if AGC[1:0] is set to (0,0) or (0,1). The effective turn-on and turn -off delays of the PWM MOSFETs are not regulated. Two modes can be selected.

The target turn-on and turn-off delay times of PWM MOSFETs (configured in TRISE\_FALL1, TRISE\_FALL2, TRISE\_FALL3, TRISE\_FALL4) are no longer regulated. Nevertheless the status registers EFF\_TDON\_OFF1, EFF\_TDON\_OFF2, EFF\_TDON\_OFF3, EFF\_TDON\_OFF4 still report the effective turn-on and turn-off times of the PWM MOSFET.

#### 11.3.5.1 $AGC[1:0]=00_B$

When AGC[1:0] = (0,0) (see **GENCTRL**), the control of the gate drivers in PWM mode differs from the description of **Chapter 11.3.4**, **PWM operation with adaptive gate control**, only by the suppression of the pre-charge and pre-discharge phases.

#### 11.3.5.2 AGC[1:0]=01<sub>B</sub>

When AGC = (0,1) (see GENCTRL), then:

- During the pre-charge phase (tDCHGx) the gate of the PWM MOSFET mapped to the PWM input z is charged with the current IPCHGINITx (HB\_PCHG\_INIT).
- During the pre-discharge phase (tPDCHGx), the gate of the PWM MOSFET mapped to the PWM input z is discharged with the current -IPDCHGINITx (**HB\_PCHG\_INIT**).



#### 11.3.6 Gate driver current

Each gate driver is able to source and sink currents from 0.5 mA to 100 mA, with 64 steps according to Figure 67 and Figure 68.



Figure 67 Configurable charge currents in PWM operation



Table 29 Charge currents in PWM operation, initial precharge current and freewheeling MOSFETs charge current

| ICHGx[5:0], PCHGINIT[5:0] | Parameter name     | Nom. charge current [mA] | Max. deviation to nominal values [%] |
|---------------------------|--------------------|--------------------------|--------------------------------------|
| 000000 <sub>B</sub>       | I <sub>CHG0</sub>  | 0.5                      | +/- 60%                              |
| 000001 <sub>B</sub>       | I <sub>CHG1</sub>  | 0.65                     | +/- 60%                              |
| 000010 <sub>B</sub>       | I <sub>CHG2</sub>  | 0.85                     | +/- 60%                              |
| 000011 <sub>B</sub>       | I <sub>CHG3</sub>  | 1.1                      | +/- 60%                              |
| 000100 <sub>B</sub>       | I <sub>CHG4</sub>  | 1.35                     | +/- 60%                              |
| 000101 <sub>B</sub>       | I <sub>CHG5</sub>  | 1.7                      | +/- 60%                              |
| 000110 <sub>B</sub>       | I <sub>CHG6</sub>  | 2.1                      | +/- 60%                              |
| 000111 <sub>B</sub>       | I <sub>CHG7</sub>  | 2.5                      | +/- 60%                              |
| 001000 <sub>B</sub>       | I <sub>CHG8</sub>  | 3.1                      | +/- 55%                              |
| 001001 <sub>B</sub>       | I <sub>CHG9</sub>  | 3.7                      | +/- 55%                              |
| 001010 <sub>B</sub>       | I <sub>CHG10</sub> | 4.3                      | +/- 55%                              |
| 001011 <sub>B</sub>       | I <sub>CHG11</sub> | 5.0                      | +/- 55%                              |
| 001100 <sub>B</sub>       | I <sub>CHG12</sub> | 5.7                      | +/- 55%                              |
| 001101 <sub>B</sub>       | I <sub>CHG13</sub> | 6.5                      | +/- 55%                              |
| 001110 <sub>B</sub>       | I <sub>CHG14</sub> | 7.3                      | +/- 40%                              |
| 001111 <sub>B</sub>       | I <sub>CHG15</sub> | 8.2                      | +/- 40%                              |
| 010000 <sub>B</sub>       | I <sub>CHG16</sub> | 9.2                      | +/- 40 %                             |
| 010001 <sub>B</sub>       | I <sub>CHG17</sub> | 10.2                     | +/- 40 %                             |
| 010010 <sub>B</sub>       | I <sub>CHG18</sub> | 11.3                     | +/- 40%                              |
| 010011 <sub>B</sub>       | I <sub>CHG19</sub> | 12.5                     | +/- 40%                              |
| 010100 <sub>B</sub>       | I <sub>CHG20</sub> | 13.7                     | +/- 40%                              |
| 010101 <sub>B</sub>       | I <sub>CHG21</sub> | 15                       | +/- 40%                              |
| 010110 <sub>B</sub>       | I <sub>CHG22</sub> | 16.3                     | +/- 40%                              |
| 010111 <sub>B</sub>       | I <sub>CHG23</sub> | 17.7                     | +/- 40%                              |
| 011000 <sub>B</sub>       | I <sub>CHG24</sub> | 19.2                     | +/- 40%                              |
| 011001 <sub>B</sub>       | I <sub>CHG25</sub> | 20.8                     | +/- 40%                              |
| 011010 <sub>B</sub>       | I <sub>CHG26</sub> | 22.4                     | +/- 40%                              |
| 011011 <sub>B</sub>       | I <sub>CHG27</sub> | 24.1                     | +/- 40%                              |
| 011100 <sub>B</sub>       | I <sub>CHG28</sub> | 25.8                     | +/- 40%                              |
| 011101 <sub>B</sub>       | I <sub>CHG29</sub> | 27.5                     | +/- 40%                              |
| 011110 <sub>B</sub>       | I <sub>CHG30</sub> | 29.2                     | +/- 30%                              |
| 011111 <sub>B</sub>       | I <sub>CHG31</sub> | 31                       | +/- 30%                              |
| 100000 <sub>B</sub>       | I <sub>CHG32</sub> | 32.8                     | +/- 30%                              |
| 100001 <sub>B</sub>       | I <sub>CHG33</sub> | 34.6                     | +/- 30%                              |
| 100010 <sub>B</sub>       | I <sub>CHG34</sub> | 36.4                     | +/- 30%                              |
| 100011 <sub>B</sub>       | I <sub>CHG35</sub> | 38.2                     | +/- 30%                              |

# infineon

Table 29 Charge currents in PWM operation, initial precharge current and freewheeling MOSFETs charge current (cont'd)

| ICHGx[5:0], PCHGINIT[5:0] | Gx[5:0], PCHGINIT[5:0] Parameter name Nom. charge current [mA] |      | Max. deviation to nominal values [%] |
|---------------------------|----------------------------------------------------------------|------|--------------------------------------|
| 100100 <sub>B</sub>       | I <sub>CHG36</sub>                                             | 40.1 | +/- 30%                              |
| 100101 <sub>B</sub>       | I <sub>CHG37</sub>                                             | 42   | +/- 30%                              |
| 100110 <sub>B</sub>       | I <sub>CHG38</sub>                                             | 43.9 | +/- 30%                              |
| 100111 <sub>B</sub>       | I <sub>CHG39</sub>                                             | 45.8 | +/- 30%                              |
| 101000 <sub>B</sub>       | I <sub>CHG40</sub>                                             | 47.8 | +/- 30%                              |
| 101001 <sub>B</sub>       | I <sub>CHG41</sub>                                             | 49.8 | +/- 30%                              |
| 101010 <sub>B</sub>       | I <sub>CHG42</sub>                                             | 51.8 | +/- 30%                              |
| 101011 <sub>B</sub>       | I <sub>CHG43</sub>                                             | 53.8 | +/- 30%                              |
| 101100 <sub>B</sub>       | I <sub>CHG44</sub>                                             | 55.9 | +/- 30%                              |
| 101101 <sub>B</sub>       | I <sub>CHG45</sub>                                             | 58   | +/- 30%                              |
| 101110 <sub>B</sub>       | I <sub>CHG46</sub>                                             | 60.1 | +/- 30%                              |
| 101111 <sub>B</sub>       | I <sub>CHG47</sub>                                             | 62.2 | +/- 30%                              |
| 110000 <sub>B</sub>       | I <sub>CHG48</sub>                                             | 64.3 | +/- 30%                              |
| 110001 <sub>B</sub>       | I <sub>CHG49</sub>                                             | 66.4 | +/- 30%                              |
| 110010 <sub>B</sub>       | I <sub>CHG50</sub>                                             | 68.6 | +/- 30%                              |
| 110011 <sub>B</sub>       | I <sub>CHG51</sub>                                             | 70.9 | +/- 30%                              |
| 110100 <sub>B</sub>       | I <sub>CHG52</sub>                                             | 73.2 | +/- 30%                              |
| 110101 <sub>B</sub>       | I <sub>CHG53</sub>                                             | 75.5 | +/- 30%                              |
| 110110 <sub>B</sub>       | I <sub>CHG54</sub>                                             | 77.9 | +/- 30%                              |
| 110111 <sub>B</sub>       | I <sub>CHG55</sub>                                             | 80.3 | +/- 30%                              |
| 111000 <sub>B</sub>       | I <sub>CHG56</sub>                                             | 82.7 | +/- 30%                              |
| 111001 <sub>B</sub>       | I <sub>CHG57</sub>                                             | 85.1 | +/- 30%                              |
| 111010 <sub>B</sub>       | I <sub>CHG58</sub>                                             | 87.5 | +/- 30%                              |
| 111011 <sub>B</sub>       | I <sub>CHG59</sub>                                             | 89.9 | +/- 30%                              |
| 111100 <sub>B</sub>       | I <sub>CHG60</sub>                                             | 92.4 | +/- 30%                              |
| 111101 <sub>B</sub>       | I <sub>CHG61</sub>                                             | 94.9 | +/- 30%                              |
| 111110 <sub>B</sub>       | I <sub>CHG62</sub>                                             | 97.4 | +/- 30%                              |
| 111111 <sub>B</sub>       | I <sub>CHG63</sub>                                             | 100  | +/- 30%                              |



Figure 68 Configurable discharge currents in PWM operation

Table 30 Discharge currents in PWM operation, initial predischarge current and freewheeling MOSFETs discharge current

| IDCHGx[5:0],<br>PDCHGINIT[5:0] | Parameter name      | Nom. discharge current [mA] | Max. deviation to nominal values [%] |
|--------------------------------|---------------------|-----------------------------|--------------------------------------|
| 000000 <sub>B</sub>            | I <sub>DCHG0</sub>  | 0.5                         | +/- 60%                              |
| 000001 <sub>B</sub>            | I <sub>DCHG1</sub>  | 0.65                        | +/- 60%                              |
| 000010 <sub>B</sub>            | I <sub>DCHG2</sub>  | 0.85                        | +/- 60%                              |
| 000011 <sub>B</sub>            | I <sub>DCHG3</sub>  | 1.1                         | +/- 60%                              |
| 000100 <sub>B</sub>            | I <sub>DCHG4</sub>  | 1.35                        | +/- 60%                              |
| 000101 <sub>B</sub>            | I <sub>DCHG5</sub>  | 1.7                         | +/- 60%                              |
| 000110 <sub>B</sub>            | I <sub>DCHG6</sub>  | 2.1                         | +/- 60%                              |
| 000111 <sub>B</sub>            | I <sub>DCHG7</sub>  | 2.5                         | +/- 60%                              |
| 001000 <sub>B</sub>            | I <sub>DCHG8</sub>  | 3.1                         | +/- 55%                              |
| 001001 <sub>B</sub>            | I <sub>DCHG9</sub>  | 3.7                         | +/- 55%                              |
| 001010 <sub>B</sub>            | I <sub>DCHG10</sub> | 4.3                         | +/- 55%                              |
| 001011 <sub>B</sub>            | I <sub>DCHG11</sub> | 5.0                         | +/- 55%                              |
| 001100 <sub>B</sub>            | I <sub>DCHG12</sub> | 5.7                         | +/- 55%                              |
| 001101 <sub>B</sub>            | I <sub>DCHG13</sub> | 6.5                         | +/- 55%                              |
| 001110 <sub>B</sub>            | I <sub>DCHG14</sub> | 7.3                         | +/- 40%                              |
| 001111 <sub>B</sub>            | I <sub>DCHG15</sub> | 8.2                         | +/- 40%                              |
| 010000 <sub>B</sub>            | I <sub>DCHG16</sub> | 9.2                         | +/- 40%                              |
| 010001 <sub>B</sub>            | I <sub>DCHG17</sub> | 10.2                        | +/- 40%                              |
| 010010 <sub>B</sub>            | I <sub>DCHG18</sub> | 11.2                        | +/- 40%                              |
| 010011 <sub>B</sub>            | I <sub>DCHG19</sub> | 12.3                        | +/- 40%                              |
| 010100 <sub>B</sub>            | I <sub>DCHG20</sub> | 13.5                        | +/- 40%                              |
| 010101 <sub>B</sub>            | I <sub>DCHG21</sub> | 14.8                        | +/- 40%                              |
| 010110 <sub>B</sub>            | I <sub>DCHG22</sub> | 16.1                        | +/- 40%                              |
| 010111 <sub>B</sub>            | I <sub>DCHG23</sub> | 17.4                        | +/- 40%                              |
| 011000 <sub>B</sub>            | I <sub>DCHG24</sub> | 18.8                        | +/- 40%                              |
| 011001 <sub>B</sub>            | I <sub>DCHG25</sub> | 20.3                        | +/- 40%                              |
| 011010 <sub>B</sub>            | I <sub>DCHG26</sub> | 21.9                        | +/- 40%                              |
| 011011 <sub>B</sub>            | I <sub>DCHG27</sub> | 23.5                        | +/- 40%                              |
| 011100 <sub>B</sub>            | I <sub>DCHG28</sub> | 25.2                        | +/- 40%                              |
| 011101 <sub>B</sub>            | I <sub>DCHG29</sub> | 26.9                        | +/- 40%                              |
| 011110 <sub>B</sub>            | I <sub>DCHG30</sub> | 28.6                        | +/- 30%                              |
| 011111 <sub>B</sub>            | I <sub>DCHG31</sub> | 30.4                        | +/- 30%                              |
| 100000 <sub>B</sub>            | I <sub>DCHG32</sub> | 32.2                        | +/- 30%                              |
| 100001 <sub>B</sub>            | I <sub>DCHG33</sub> | 34                          | +/- 30%                              |
| 100010 <sub>B</sub>            | I <sub>DCHG34</sub> | 35.8                        | +/- 30%                              |
| 100011 <sub>B</sub>            | I <sub>DCHG35</sub> | 37.6                        | +/- 30%                              |
|                                |                     | •                           |                                      |



Table 30 Discharge currents in PWM operation, initial predischarge current and freewheeling MOSFETs discharge current (cont'd)

| IDCHGx[5:0],<br>PDCHGINIT[5:0] | ,                   |      | Max. deviation to nominal values [%] |  |
|--------------------------------|---------------------|------|--------------------------------------|--|
| 100100 <sub>B</sub>            | I <sub>DCHG36</sub> | 39.4 | +/- 30 %                             |  |
| 100101 <sub>B</sub>            | I <sub>DCHG37</sub> | 41.3 | +/- 30 %                             |  |
| 100110 <sub>B</sub>            | I <sub>DCHG38</sub> | 43.2 | +/- 30 %                             |  |
| 100111 <sub>B</sub>            | I <sub>DCHG39</sub> | 45.1 | +/- 30 %                             |  |
| 101000 <sub>B</sub>            | I <sub>DCHG40</sub> | 47   | +/- 30 %                             |  |
| 101001 <sub>B</sub>            | I <sub>DCHG41</sub> | 49   | +/- 30 %                             |  |
| 101010 <sub>B</sub>            | I <sub>DCHG42</sub> | 51   | +/- 30 %                             |  |
| 101011 <sub>B</sub>            | I <sub>DCHG43</sub> | 53   | +/- 30 %                             |  |
| 101100 <sub>B</sub>            | I <sub>DCHG44</sub> | 55   | +/- 30 %                             |  |
| 101101 <sub>B</sub>            | I <sub>DCHG45</sub> | 57   | +/- 30 %                             |  |
| 101110 <sub>B</sub>            | I <sub>DCHG46</sub> | 59   | +/- 30 %                             |  |
| 101111 <sub>B</sub>            | I <sub>DCHG47</sub> | 61.1 | +/- 30 %                             |  |
| 110000 <sub>B</sub>            | I <sub>DCHG48</sub> | 63.2 | +/- 30 %                             |  |
| 110001 <sub>B</sub>            | I <sub>DCHG49</sub> | 65.4 | +/- 30 %                             |  |
| 110010 <sub>B</sub>            | I <sub>DCHG50</sub> | 67.7 | +/- 30 %                             |  |
| 110011 <sub>B</sub>            | I <sub>DCHG51</sub> | 70   | +/- 30 %                             |  |
| 110100 <sub>B</sub>            | I <sub>DCHG52</sub> | 72.4 | +/- 30 %                             |  |
| 110101 <sub>B</sub>            | I <sub>DCHG53</sub> | 74.8 | +/- 30 %                             |  |
| 110110 <sub>B</sub>            | I <sub>DCHG54</sub> | 77.2 | +/- 30 %                             |  |
| 110111 <sub>B</sub>            | I <sub>DCHG55</sub> | 79.6 | +/- 30 %                             |  |
| 111000 <sub>B</sub>            | I <sub>DCHG56</sub> | 82.1 | +/- 30 %                             |  |
| 111001 <sub>B</sub>            | I <sub>DCHG57</sub> | 84.6 | +/- 30 %                             |  |
| 111010 <sub>B</sub>            | I <sub>DCHG58</sub> | 87.1 | +/- 30 %                             |  |
| 111011 <sub>B</sub>            | I <sub>DCHG59</sub> | 89.6 | +/- 30 %                             |  |
| 111100 <sub>B</sub>            | I <sub>DCHG60</sub> | 92.2 | +/- 30 %                             |  |
| 111101 <sub>B</sub>            | / <sub>DCHG61</sub> | 94.8 | +/- 30 %                             |  |
| 111110 <sub>B</sub>            | I <sub>DCHG62</sub> | 97.4 | +/- 30 %                             |  |
| 111111 <sub>B</sub>            | I <sub>DCHG63</sub> | 100  | +/- 30 %                             |  |



#### 11.3.7 PWM operation at high and low duty cycles with active freewheeling

This section describes the internal PWM signal of the active and FW MOSFET when the motor operates as load or generator with active freewheeling (AFWx = 1). In particular, at low and high duty cycles, the active freewheeling is disabled.

#### **Notes**

- 1. It is recommended to clear **EN\_GEN\_CHECK** (**EN\_GEN\_CHECK** to 0) at very high and very low duty cycles:  $t_{ON} < t_{HBxCCP}$  FW or  $t_{OFF} < t_{HBxCCP}$  active. Under these conditions, a generator mode cannot be correctly detected. The control scheme of the active MOSFET and of the freewheeling MOSFET can therefore be inverted.
- 2. The device cannot measure the switching times  $t_{DON}$ ,  $t_{DOFF}$ ,  $t_{RISE}$  and  $t_{FALL}$  at very high and very low duty cycles:  $t_{ON} < t_{HBXCCP}$  FW or  $t_{OFF} < t_{HBXCCP}$  active.

#### General case, motor operating as load, tON > tHBxCCP FW and tOFF > tHBxCCP FW + tHBxCCP active

**Figure 69** shows the internal control signals of the PWM MOSFETs and the freewheeling MOSFET while the motor operates as load:

- tON is longer than the FW cross-current protection time (tHBxCCP FW).
- tOFF is longer than the active cross-current protection time (tHBxCCP FW + tHBxCCP Active).



Figure 69 Internal signals for PWM operation - General case tON > tHBxCCP FW, tOFF > tHBxCCP FW + tHBxCCP active, motor operating as load

### General case, motor operating as generator, tOFF > tHBxCCP FW and tON > tHBxCCP FW + tHBxCCP active

**Figure 70** shows the internal control signals of the PWM MOSFETs and the freewheeling MOSFET while the motor operates as generator:

- tOFF is longer than the FW cross-current protection time (tHBxCCP FW).
- tON is longer than the active cross-current protection time (tHBxCCP FW + tHBxCCP Active).



Internal signals for PWM operation - General case: tOFF > tHBxCCP FW, tON > tHBxCCP FW Figure 70 + tHBxCCP FW, Motor operating as generator

#### **Gate Drivers**

#### High duty cycle: tOFF < tHBxCCP active

No distinction between active MOSFET and FW MOSFET is possible, when the OFF-time of the external PWM signal is shorter than the configured active cross-current protection time. Therefore the PWM MOSFET (selected by HBxMODE[1:0]) is controlled as the active MOSFET. In other words, it is assumed that the motor operates as load. The control signal of the PWM MOSFET is shifted by one FW cross-current protection time compared to the external PWM signal. The MOSFET opposite to the PWM MOSFET stays OFF (passive FW). Refer to Figure 71.

Note: No active FW is applied if tOFF < tHBxCCP FW + tHBxCCP active



Figure 71 Internal signals for PWM operation at high duty cycle, tOFF < tHBxCCP Active + tHBxCCP FW

#### Low duty cycle: tON < tHBxCCP FW

No distinction between active MOSFET and FW MOSFET is possible, when the ON-time of the external PWM signal is shorter than the configured FW cross-current protection time. Therefore the PWM MOSFET (selected by HBxMODE[1:0]) is controlled as the active MOSFET. In other words, it is assumed that the motor operates as load. The control signal of the PWM MOSFET is shifted by one cross-current protection time compared to the external PWM signal.

Refer to Figure 72.

#### **Gate Drivers**



Figure 72 Internal signals for PWM operation at low duty cycle, tON < tHBxCCP FW

#### 11.3.8 Measurements of the switching times

The effective switching times in PWM operation:

- of the PWM MOSFET if EN\_GEN\_CHECK = 0
- of the active MOSFET if EN\_GEN\_CHECK = 1

are reported in the registers:

EFF\_TDON\_OFF1,EFF\_TDON\_OFF2,EFF\_TDON\_OFF3, EFF\_TDON\_OFF4.

If the end of the rise time for a given MOSFET is not detected before  $t_{\rm HBxBLANK}$  Active elapses, then the corresponding status register reports an effective rise time equal to zero.

If the end of the fall time for a given MOSFET is not detected before  $t_{\text{HBxCCP}}$  Active active elapses, then the corresponding status register reports an effective fall time equal to zero.

The device cannot measure the switching times  $t_{\text{DON}}$ ,  $t_{\text{DOFF}}$ ,  $t_{\text{RISE}}$  and  $t_{\text{FALL}}$  at very high and very low duty cycles:  $t_{\text{ON}} < t_{\text{HBxCCP}}$  FW and  $t_{\text{OFF}} < t_{\text{HBxCCP}}$  active. In this case, the corresponding registers report effective  $t_{\text{DON}}$ ,  $t_{\text{DOFF}}$ ,  $t_{\text{RISE}}$  and  $t_{\text{FALL}}$  equal to zero.

#### 11.4 Passive discharge

Resistors ( $R_{GGND}$ ) between the gate of GHx and GND, and between GLx and GND, ensure that the external MOSFETs are turned off in the following conditions:

- V<sub>CC1</sub> undervoltage
- HBxMODE = 00<sub>B</sub> in Normal Mode
- CPEN = 0 in Normal Mode
- VS overvoltage or VSINT overvoltage
- Charge pump undervoltage and charge pump blank time (t<sub>CPUVBLANK</sub>)
- Charge pump overtemperature (CP\_OT)
- VDS overvoltage after active discharge in Normal Mode



#### **Gate Drivers**

• In Init Mode, Stop Mode, Fail Safe Mode, Restart Mode and Sleep Mode (exceptions for low-sides in parking braking and VS / VSINT overvoltage braking, refer to **Chapter 11.6** and **Chapter 12.11.3**)

#### 11.5 Slam mode

The slam mode is applicable in Normal Mode.

If the SLAM bit is set in **BRAKE** register:

- 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active.
- 2. Then charge pump is deactivated independently from CPEN
- 3. Then PWM1/CRC input pin is mapped to LS1, LS2, LS3 and LS4, independently from PMW12MAP, PWM34MAP, HBxMODE and HBx\_PWM\_EN
  - a) If PWM1/CRC is High, then the low-side MOSFETs are turned on within ton Brake.
  - b) If PWM1/CRC is Low, then the low-side MOSFETs are turned off within topp BRAKE.

There is also the possibility to disable selectively the LSx in SLAM mode.

#### 11.6 Parking braking mode

If PARK\_BRK\_EN bit is set, while the device goes in Sleep Mode or in Stop Mode:

- 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active.
- 2. Then charge pump is deactivated independently from CPEN bit.
- 3. Then the passive discharge ( $R_{GGND}$ ) of the low-sides is deactivated, the passive discharge of the high-sides are activated
- 4. If PWM1/CRC is High, then the low-side MOSFETs are turned on within ton Brake.

Refer to **Chapter 12.11.2** for the protection of the of low-side MOSFETs against short circuits when the parking braking mode is activated.



#### 11.7 **Charge pump**

A dual-stage charge pump supplies the gate drivers for the high-side and low-side MOSFETs. It requires three external capacitors connected between CPC1N and CPC1P, CPC2N and CPC2P, VS and CP.

The buffer capacitor between VS and CP must have a capacitance equal or higher than 470 nF.



Figure 73 Charge pump - Block diagram

#### **Logic or normal level MOSFETs**

The regulation of the charge pump outputs voltage can be configured depending on the type of MOSFET.

**FET\_LVL** = 0: Logic level MOSFETs are selected:

- $VCP VS = V_{CP3}$  (11 V typ. at VS > 8 V).
- The high-side gate-source voltage GHx SHx is  $V_{GH4}$  ( $V_S > 8$  V).
- The low-side gate-source voltage GLx SL is  $V_{GH3}$  ( $V_S > 8 \text{ V}$ ).

**FET\_LVL** = 1: Normal level MOSFETs are selected:

- VCP VS =  $V_{CP1}$  (15 V typ. at VS > 8 V).
- The high-side and low-side gate-source voltage GHx SHx or GLx SL is  $V_{GH1}$  ( $V_S > 8$  V).

CPSTGA = 0 (default, see **GENCTRL**), the device operates with the dual-stage charge pump. If CPSTGA = 1, the device switches to single-stage or dual-stage charge pump automatically:

- If  $V_S > V_{CPSO\ DS}$ : the TLE9561-3QX switches from a dual-stage to a single-stage charge pump.
- If  $V_S < V_{CPSO\ SD}$ : the TLE9561-3QX switches from single-stage to dual-stage charge pump.

The operation with the single-stage charge pump reduces the current consumption from the VS pin.

#### **Gate Drivers**

#### **Frequency modulation** 11.8

A modulation of the charge pump frequency can be activated to reduce the peak emission.

The modulation frequency is set by the control bit FMODE in **GENCTRL**:

- FMODE = 0: No modulation.
- FMODE = 1: Modulation frequency = 15.6 kHz (default).



#### **Electrical characteristics gate driver** 11.9

The electrical characteristics related to the gate driver are valid for  $V_{\rm CP} > V_{\rm S} + 8.5 \, {\rm V}$ 

#### Table 31 **Electrical characteristics: gate drivers**

 $V_{SINT} = 5.5 \text{ V to } 28 \text{ V}, T_i = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

| Parameter                                               | Symbol             |                      | Value | S                    | Unit | Note or<br>Test Condition                                                                                                           | Number     |
|---------------------------------------------------------|--------------------|----------------------|-------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|------------|
|                                                         |                    | Min.                 | Тур.  | Max.                 |      |                                                                                                                                     |            |
| Comparators                                             | +                  | +                    |       |                      | -!   | -                                                                                                                                   | +          |
| SHx High Threshold                                      | $V_{SHH}$          | V <sub>S</sub> - 2.6 | -     | V <sub>S</sub> - 1.9 | V    |                                                                                                                                     | P_12.11.1  |
| SHx Low Threshold                                       | $V_{SHL}$          | 1.9                  | _     | 2.6                  | ٧    | Referred to GND                                                                                                                     | P_12.11.2  |
| SHx comparator delay                                    | $t_{SHx}$          | _                    | 12    | 30                   | ns   | 1)                                                                                                                                  | P_12.11.3  |
| MOSFET Driver Output                                    | -                  |                      | "     | - "                  | "    |                                                                                                                                     | 1          |
| High Level Output Voltage<br>GHx vs. SHx and GLx vs. SL | $V_{ m GH1}$       | 10                   | 11.5  | 12.5                 | V    | $^{2)} V_{S} \ge 8 \text{ V},$<br>$C_{Load} = 10 \text{ nF},$<br>$I_{CP} = -12 \text{ mA},$<br>$FET_{LVL} = 1$                      | P_12.11.4  |
| High Level Output Voltage<br>GHx vs. SHx and GLx vs. SL | $V_{\mathrm{GH2}}$ | 7                    | _     | 12.5                 | V    | $V_S = 6 \text{ V},$<br>$C_{Load} = 10 \text{ nF},$<br>$I_{CP} = -6 \text{ mA},$<br>$FET_LVL = 1$                                   | P_12.11.5  |
| High Level Output Voltage<br>GLx vs. SL                 | $V_{GH3}$          | 10                   | -     | 12.5                 | V    | $^{3)}$ $V_{\rm S} \ge 6  \rm V$ ,<br>$C_{\rm Load} = 10  \rm nF$ ,<br>FET_LVL = 0                                                  | P_12.11.6  |
| High Level Output Voltage<br>GHx vs. SHx                | $V_{ m GH4}$       | 8.5                  | 10    | 12.5                 | V    | $^{2)}$ $V_{\rm S} \ge 8 \text{ V}$ ,<br>$C_{\rm Load} = 10 \text{ nF}$ ,<br>$I_{\rm CP} = -12 \text{ mA}$ ,<br>$FET_{\rm LVL} = 0$ | P_12.11.7  |
| High Level Output Voltage<br>GHx vs. SHx                | $V_{\mathrm{GH5}}$ | 7                    | -     | 12.5                 | V    | $V_S = 6 \text{ V},$ $C_{LOAD} = 10 \text{ nF},$ $I_{CP} = -6 \text{ mA},$ $FET_LVL = 0$                                            | P_12.11.8  |
| Charge current                                          | I <sub>CHG0</sub>  | -60%                 | 0.5   | +60%                 | mA   | ICHG = $0_D^{1}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \le V_{GS(ON)}^{4}$                                          | P_12.11.10 |
| Charge current                                          | I <sub>CHG8</sub>  | -55%                 | 3.1   | +55%                 | mA   | ICHG = $8_D^{1}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \le V_{GS(ON)}^{4}$                                          | P_12.11.11 |
| Charge current                                          | I <sub>CHG16</sub> | -40%                 | 9.2   | +40%                 | mA   | ICHG = $16_D^{-1}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \le V_{GS(ON)}^{-4}$                                       | P_12.11.12 |
| Charge current                                          | I <sub>CHG32</sub> | -30%                 | 32.8  | +30%                 | mA   | ICHG = $32_D^{-1}$<br>$C_{Load} = 10 \text{ nF}$<br>$V_S \ge 8V$ , $V_{GS} \le V_{GS(ON)}^{-4}$                                     | P_12.11.13 |

## infineon

#### **Gate Drivers**

#### **Table 31** Electrical characteristics: gate drivers (cont'd)

 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

 $V_{\rm CP} > V_{\rm S} + 8.5 \, \text{V}$ ,  $V_{\rm S} = 6 \, \text{to} \, 19 \, \text{V}$ , all voltages with respect to ground, positive current flowing into pin except for  $I_{\rm GLx}$  and  $I_{\rm GHx}$  (unless otherwise specified).

| Parameter                           | Symbol                    |       | Values |      | Unit | Note or                                                                                                        | Number      |
|-------------------------------------|---------------------------|-------|--------|------|------|----------------------------------------------------------------------------------------------------------------|-------------|
|                                     |                           | Min.  | Тур.   | Max. |      | <b>Test Condition</b>                                                                                          |             |
| Charge current                      | I <sub>CHG48</sub>        | -30%  | 64.3   | +30% | mA   | ICHG = $48_{D}^{1}$<br>$C_{Load} = 10 \text{ nF}$<br>$V_{S} \ge 8V, V_{GS} \le V_{GS(ON)}^{4}$                 | P_12.11.14  |
| Charge current                      | I <sub>CHG63</sub>        | -30%  | 100    | +30% | mA   | ICHG = 63 $_{\rm D}^{1}$<br>$C_{\rm Load}$ = 10 nF<br>$V_{\rm S} \ge 8V$ , $V_{\rm GS} \le V_{\rm GS(ON)}^{4}$ | P_12.11.15  |
| Discharge current                   | I <sub>DCH0</sub>         | -60 % | -0.5   | +60% | mA   | IDCHG = $0_D^{-1}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \ge V_{GS(OFF1)}$                     | P_12.11.16  |
| Discharge current                   | I <sub>DCH8</sub>         | -55 % | -3.1   | +55% | mA   | IDCHG = $8_D^{1}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \ge V_{GS(OFF1)}$                      | P_12.11.17  |
| Discharge current                   | I <sub>DCHG16</sub>       | -40%  | -9.2   | +40% | mA   | IDCHG =16 <sub>D</sub> <sup>1)</sup> $C_{Load}$ = 2.2 nF $V_{S} \ge 8V, V_{GS} \ge V_{GS(OFF1)}$               | P_12.11.18  |
| Discharge current                   | I <sub>DCHG32</sub>       | -30%  | -32.2  | +30% | mA   | IDCHG =32 $_{D}$ <sup>1)</sup> $C_{Load}$ = 10 nF $V_{S} \ge 8V, V_{GS} \ge V_{GS(OFF2)}$                      | P_12.11.19  |
| Discharge current                   | I <sub>DCHG48</sub>       | -30%  | -63.2  | +30% | mA   | IDCHG = $48_D^{1)}$<br>$C_{Load} = 10 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \ge V_{GS(OFF2)}$                     | P_12.11.20  |
| Discharge current                   | I <sub>DCHG63</sub>       | -30%  | -100   | +30% | mA   | IDCHG = $63_D^{1)}$<br>$C_{Load} = 10 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \ge V_{GS(OFF2)}$                     | P_12.11.21  |
| Charge current temperature drift    | I <sub>CHG0,TDrift</sub>  | -37%  | -12%   | 15%  |      | ICHG = 0 <sub>D</sub> <sup>1)5)</sup>                                                                          | P_12.11.107 |
| Charge current temperature drift    | I <sub>CHG8,TDrift</sub>  | -17%  | 1%     | 20%  |      | ICHG = 8 <sub>D</sub> <sup>1)5)</sup>                                                                          | P_12.11.108 |
| Charge current temperature drift    | I <sub>CHG16,TDrift</sub> | -12%  | 3%     | 18%  |      | ICHG = 16 <sub>D</sub> 1)5)                                                                                    | P_12.11.109 |
| Charge current temperature drift    | I <sub>CHG32,TDrift</sub> | -11%  | -1%    | 9%   |      | ICHG = 32 <sub>D</sub> <sup>1)5)</sup>                                                                         | P_12.11.110 |
| Charge current temperature drift    | I <sub>CHG48,TDrift</sub> | -7.5% | 0.5%   | 8%   |      | ICHG = 48 <sub>D</sub> <sup>1)5)</sup>                                                                         | P_12.11.111 |
| Charge current temperature drift    | I <sub>CHG63,TDrift</sub> | -5.5% | 1.5%   | 8.5% |      | ICHG = 63 <sub>D</sub> <sup>1)5)</sup>                                                                         | P_12.11.112 |
| Discharge current temperature drift | I <sub>DCHG0,TDrift</sub> | -29%  | -4.5%  | 20%  |      | IDCHG = 0 <sub>D</sub> <sup>1)6)</sup>                                                                         | P_12.11.113 |

## **TLE9561-3QX**

## **DC Motor System IC**



#### **Gate Drivers**

#### **Electrical characteristics: gate drivers** (cont'd) Table 31

 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{i}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

| Parameter                                            | Symbol                      | Values |       |      | Unit | Note or                                                                                      | Number      |
|------------------------------------------------------|-----------------------------|--------|-------|------|------|----------------------------------------------------------------------------------------------|-------------|
|                                                      |                             | Min.   | Тур.  | Max. |      | <b>Test Condition</b>                                                                        |             |
| Discharge current temperature drift                  | I <sub>DCHG8,TDrift</sub>   | -8%    | 8.5%  | 26%  |      | IDCHG = 8 <sub>D</sub> <sup>1)6)</sup>                                                       | P_12.11.114 |
| Discharge current temperature drift                  | I <sub>DCHG16,TDrift</sub>  | -4%    | 9.5%  | 23%  |      | IDCHG = 16 <sub>D</sub> <sup>1)6)</sup>                                                      | P_12.11.115 |
| Discharge current temperature drift                  | I <sub>DCHG32,TDrift</sub>  | -4%    | 4.5%  | 13%  |      | IDCHG = 32 <sub>D</sub> <sup>1)6)</sup>                                                      | P_12.11.116 |
| Discharge current temperature drift                  | I <sub>DCHG48,TDrift</sub>  | -4%    | 3.5%  | 10%  |      | IDCHG = 48 <sub>D</sub> <sup>1)6)</sup>                                                      | P_12.11.117 |
| Discharge current temperature drift                  | I <sub>DCHG63,TDrift</sub>  | -3.5%  | 3.5%  | 9.5% |      | IDCHG = 63 <sub>D</sub> <sup>1)6)</sup>                                                      | P_12.11.118 |
| Charge current V <sub>S</sub> drift                  | I <sub>CHG0,VsDrift</sub>   | 3%     | 4.5%  | 6%   |      | $ICHG = 0_D^{1)7}$                                                                           | P_12.11.143 |
| Charge current V <sub>S</sub> drift                  | I <sub>CHG8,VsDrift</sub>   | 4.5%   | 6%    | 7.5% |      | ICHG = 8 <sub>D</sub> 1)7)                                                                   | P_12.11.144 |
| Charge current V <sub>S</sub> drift                  | I <sub>CHG16,VsDrift</sub>  | 4%     | 5.8%  | 7.5% |      | ICHG = 16 <sub>D</sub> 1)7)                                                                  | P_12.11.145 |
| Charge current V <sub>S</sub> drift                  | I <sub>CHG32,VsDrift</sub>  | 2%     | 3.8   | 5.8% |      | ICHG = 32 <sub>D</sub> 1)7)                                                                  | P_12.11.146 |
| Charge current V <sub>S</sub> drift                  | I <sub>CHG48,VsDrift</sub>  | -0.5%  | 2%    | 4.5% |      | ICHG = 48 <sub>D</sub> 1)7)                                                                  | P_12.11.147 |
| Charge current V <sub>S</sub> drift                  | I <sub>CHG63,VsDrift</sub>  | -2.3%  | 0.3   | 2.8% |      | ICHG = 63 <sub>D</sub> 1)7)                                                                  | P_12.11.148 |
| Discharge current V <sub>S</sub> drift               | I <sub>DCHG0,VsDrift</sub>  | -3%    | -1.5% | 0%   |      | IDCHG = 0 <sub>D</sub> 1)8)                                                                  | P_12.11.149 |
| Discharge current V <sub>S</sub> drift               | I <sub>DCHG8,VsDrift</sub>  | -3%    | -0.5% | 2%   |      | IDCHG = 8 <sub>D</sub> 1)8)                                                                  | P_12.11.150 |
| Discharge current V <sub>S</sub> drift               | I <sub>DCHG16,VsDrift</sub> | -3.3%  | -0.3% | 2.3% |      | IDCHG = 16 <sub>D</sub> 1)8)                                                                 | P_12.11.151 |
| Discharge current V <sub>S</sub> drift               | I <sub>DCHG32,VsDrift</sub> | -2%    | 0%    | 2%   |      | IDCHG = 32 <sub>D</sub> <sup>1)8)</sup>                                                      | P_12.11.152 |
| Discharge current V <sub>S</sub> drift               | I <sub>DCHG48,VsDrift</sub> | -1.5%  | 0%    | 1.5% |      | IDCHG = 48 <sub>D</sub> <sup>1)8)</sup>                                                      | P_12.11.153 |
| Discharge current V <sub>S</sub> drift               | I <sub>DCHG63,VsDrift</sub> | -1.5%  | 0.2%  | 1.5% |      | IDCHG = 63 <sub>D</sub> <sup>1)8)</sup>                                                      | P_12.11.154 |
| Passive discharge resistance between GHx/GLx and GND | $R_{GGND}$                  | 10     | 20    | 30   | kΩ   | 1)                                                                                           | P_12.11.22  |
| Resistor between SHx and GND                         | R <sub>SHGND</sub>          | 10     | 20    | 30   | kΩ   | 1)9)                                                                                         | P_12.11.23  |
| Low RDSON mode                                       | R <sub>ONCCP</sub>          | _      | 22    | 35   | Ω    | $^{1)} V_{S} = 13.5 \text{ V}$ $V_{CP} = V_{S} + 14 \text{ V}$ $I_{CHG} = I_{DCHG} = 63_{D}$ | P_12.11.24  |
| Gate Drivers Dynamic Par                             | ameters                     |        |       |      |      |                                                                                              |             |
| Gate Driver turn-on delay<br>Time                    | t <sub>DGDRV_ON1</sub>      | -      | -     | 400  | ns   | rising edge to 20%<br>of $I_{CHGx}$ ,<br>x = 0 to 63,<br>$C_{Load} = 10$ nF,<br>BDFREQ = 0   | P_12.11.25  |

#### **Gate Drivers**

#### **Electrical characteristics: gate drivers** (cont'd) Table 31

 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

| Parameter                                       | Symbol                     | Values |       |      | Unit | Note or                                                           | Number      |
|-------------------------------------------------|----------------------------|--------|-------|------|------|-------------------------------------------------------------------|-------------|
|                                                 |                            | Min.   | Тур.  | Max. |      | <b>Test Condition</b>                                             |             |
| Gate Driver turn-on delay                       | $t_{DGDRV\_ON2}$           | _      | _     | 300  | ns   | <sup>10)</sup> From PWM <sup>11)</sup>                            | P_12.11.93  |
| Time                                            |                            |        |       |      |      | rising edge to 20%                                                |             |
|                                                 |                            |        |       |      |      | of $I_{CHGx}$ ,<br>x = 0 to 63,                                   |             |
|                                                 |                            |        |       |      |      | $C_{\text{Load}} = 10 \text{ nF},$                                |             |
|                                                 |                            |        |       |      |      | BDFREQ = 1                                                        |             |
| Gate Driver current turn-on                     | t <sub>GDRV_RISE(ON)</sub> | -      | 30    | 50   | ns   | <sup>10)</sup> From 20% of                                        | P_12.11.26  |
| rise time                                       |                            |        |       |      |      | $I_{\text{CHGx}}$ to $I_{\text{CHGx}}$ ,                          |             |
|                                                 |                            |        |       |      |      | x = 0  to  63,                                                    |             |
| Cata Driver turn off delay                      | +                          |        |       | 400  | nc   | $C_{\text{Load}} = 10 \text{ nF}$ $^{10)} \text{ From PWM}^{11)}$ | P_12.11.27  |
| Gate Driver turn-off delay Time                 | t <sub>DGDRV_OFF1</sub>    | _      |       | 400  | ns   | rising edge to 20%                                                | F_1Z.11.Z1  |
|                                                 |                            |        |       |      |      | of $I_{DCHGx}$ ,                                                  |             |
|                                                 |                            |        |       |      |      | x = 0  to  63,                                                    |             |
|                                                 |                            |        |       |      |      | $C_{\text{Load}} = 10 \text{ nF},$                                |             |
|                                                 |                            |        |       |      |      | BDFREQ = 0                                                        |             |
| Gate Driver turn-off delay                      | $t_{DGDRV\_OFF2}$          | -      | _     | 300  | ns   | <sup>10)</sup> From PWM <sup>11)</sup>                            | P_12.11.94  |
| Time                                            |                            |        |       |      |      | rising edge to 20%                                                |             |
|                                                 |                            |        |       |      |      | of $I_{DCHGx}$ , $x = 0$ to 63,                                   |             |
|                                                 |                            |        |       |      |      | $C_{\text{Load}} = 10 \text{ nF},$                                |             |
|                                                 |                            |        |       |      |      | BDFREQ = 1                                                        |             |
| Gate Driver current turn-off                    | $t_{ m GDRV\_RISE(OFF)}$   | _      | 30    | 50   | ns   | <sup>10)</sup> From 20% of                                        | P_12.11.28  |
| rise time                                       | )                          |        |       |      |      | $I_{\text{DCHGx}}$ to $I_{\text{DCHGx}}$ ,                        |             |
|                                                 |                            |        |       |      |      | x = 0  to  63,                                                    |             |
| Fotom - LMOCEET make to                         | 17                         | -      |       |      | .,   | $C_{\text{Load}} = 10 \text{ nF}$                                 | D 10 11 00  |
| External MOSFET gate-to-<br>source voltage - ON | $V_{GS(ON)1}$              | 7      | _     | _    | V    | $V_{\rm S} \ge 8  \text{V},$ FET_LVL=1                            | P_12.11.29  |
| External MOSFET gate-to-                        | 1/                         | 5.5    | _     | _    | V    | $^{1)}V_{S} \ge 8 \text{ V},$                                     | P_12.11.100 |
| source voltage - ON                             | $V_{\rm GS(ON)2}$          | 5.5    |       |      | V    | FET_LVL=0                                                         | r_12.11.100 |
| External MOSFET gate-to-                        | V <sub>GS(OFF)1</sub>      | _      | _     | 1.5  | V    | 1) IDCHGx ≤ 36 <sub>D</sub> (≤                                    | P_12.11.30  |
| source voltage - OFF                            | G3(OFF)1                   |        |       |      |      | 40 mA typ.)                                                       | _           |
| External MOSFET gate-to-                        | $V_{\rm GS(OFF)2}$         | _      | -     | 3.8  | V    | <sup>1)</sup> IDCHGx > 36 <sub>D</sub> (>                         | P_12.11.101 |
| source voltage - OFF                            |                            |        |       |      |      | 40 mA typ.)                                                       |             |
| PWM synchronization                             | t <sub>PWM_SYNCH0</sub>    | 80     | -     | 200  | ns   | 1) <b>BDFREQ</b> = 0                                              | P_12.11.33  |
| delay                                           |                            |        |       |      |      | 1)                                                                |             |
| PWM synchronization delay                       | t <sub>PWM_SYNCH1</sub>    | 40     | _     | 100  | ns   | 1) BDFREQ= 1                                                      | P_12.11.82  |
| Bridge driver frequency                         | t <sub>BDFREQ0</sub>       | 16.8   | 18.75 | 20.7 | MHz  | 1) BDFREQ= 0                                                      | P_12.11.83  |
| Bridge driver frequency                         | t <sub>BDFREQ1</sub>       | 33.7   | 37.5  | 42.3 | MHz  | 1) BDFREQ= 1                                                      | P_12.11.84  |

#### **Gate Drivers**

#### **Electrical characteristics: gate drivers** (cont'd) Table 31

 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

| Parameter                | Symbol                |          | Value    | S        | Unit    | Note or<br>Test Condition                                                                        | Number     |
|--------------------------|-----------------------|----------|----------|----------|---------|--------------------------------------------------------------------------------------------------|------------|
|                          |                       | Min.     | Тур.     | Max.     |         |                                                                                                  |            |
| Pre-charge time          | t <sub>PCHG000</sub>  | 80       | 107      | 140      | ns      | 1) TPCHG = 000,<br>BDFREQ= 0 or 1                                                                | P_12.11.34 |
| Pre-charge time          | t <sub>PCHG001</sub>  | 130      | 160      | 190      | ns      | <sup>1)</sup> TPCHG = 001,<br>BDFREQ= 0 or 1                                                     | P_12.11.35 |
| Pre-charge time          | t <sub>PCHG010</sub>  | 170      | 214      | 260      | ns      | <sup>1)</sup> TPCHG = 010,<br>BDFREQ= 0 or 1                                                     | P_12.11.36 |
| Pre-charge time          | t <sub>PCHG011</sub>  | 210      | 267      | 330      | ns      | <sup>1)</sup> TPCHG = 011,<br>BDFREQ= 0 or 1                                                     | P_12.11.37 |
| Pre-charge time          | t <sub>PCHG100</sub>  | 250      | 320      | 390      | ns      | <sup>1)</sup> TPCHG = 100,<br>BDFREQ= 0 or 1                                                     | P_12.11.85 |
| Pre-charge time          | t <sub>PCHG101</sub>  | 420      | 533      | 630      | ns      | 1) TPCHG = 101,<br>BDFREQ= 0 or 1                                                                | P_12.11.86 |
| Pre-charge time          | t <sub>PCHG110</sub>  | 600      | 747      | 900      | ns      | 1) TPCHG = 110,<br>BDFREQ= 0 or 1                                                                | P_12.11.87 |
| Pre-charge time          | t <sub>PCHG111</sub>  | 840      | 1067     | 1260     | ns      | 1) TPCHG = 111,<br>BDFREQ= 0 or 1                                                                | P_12.11.88 |
| Pre-discharge time       | t <sub>PDCHG000</sub> | 80       | 107      | 140      | ns      | 1) TPDCHG = 000,<br>BDFREQ= 0 or 1                                                               | P_12.11.38 |
| Pre-discharge time       | t <sub>PDCHG001</sub> | 130      | 160      | 190      | ns      | 1) TPDCHG = 001,<br>BDFREQ= 0 or 1                                                               | P_12.11.39 |
| Pre-discharge time       | t <sub>PDCHG010</sub> | 170      | 214      | 260      | ns      | 1) TPDCHG = 010,<br>BDFREQ= 0 or 1                                                               | P_12.11.40 |
| Pre-discharge time       | t <sub>PDCHG011</sub> | 210      | 267      | 330      | ns      | 1) TPDCHG = 011,<br>BDFREQ= 0 or 1                                                               | P_12.11.41 |
| Pre-discharge time       | t <sub>PDCHG100</sub> | 250      | 320      | 390      | ns      | 1) TPDCHG = 100,<br>BDFREQ= 0 or 1                                                               | P_12.11.89 |
| Pre-discharge time       | t <sub>PDCHG101</sub> | 420      | 533      | 630      | ns      | 1) TPDCHG = 101,<br>BDFREQ= 0 or 1                                                               | P_12.11.90 |
| Pre-discharge time       | t <sub>PDCHG110</sub> | 600      | 747      | 900      | ns      | 1) TPDCHG = 110,<br>BDFREQ= 0 or 1                                                               | P_12.11.91 |
| Pre-discharge time       | t <sub>PDCHG111</sub> | 840      | 1067     | 1260     | ns      | 1) TPDCHG = 111,<br>BDFREQ= 0 or 1                                                               | P_12.11.92 |
| Low-side gate driver, CP | off - Slam m          | ode, par | king bra | king and | VS over | <u> </u>                                                                                         | 1          |
| LS turn-on time, CP off  | t <sub>ON_BRAKE</sub> | _        | 4.5      | 9        | μs      | $C_{LOAD} = 10 \text{ nF}$<br>VGLx-VSL = 5  V,<br>$V_S > 8 \text{ V or } V_{SINT} > 8 \text{ V}$ | P_12.11.42 |



#### **Gate Drivers**

#### **Electrical characteristics: gate drivers** (cont'd) Table 31

 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

| Parameter                                  | Symbol                 |      | Values |      |     | Note or                                                                                                                         | Number     |
|--------------------------------------------|------------------------|------|--------|------|-----|---------------------------------------------------------------------------------------------------------------------------------|------------|
|                                            |                        | Min. | Тур.   | Max. |     | <b>Test Condition</b>                                                                                                           |            |
| LS turn-off time, CP off                   | t <sub>OFF_BRAKE</sub> | -    | 0.7    | 2    | μs  | $C_{LOAD} = 10 \text{ nF}$<br>VGLx-VSL = 1.5  V,<br>$V_S > 8 \text{ V or } V_{SINT} > 8 \text{ V}$                              | P_12.11.43 |
| High output voltage<br>GLx - SL            | $V_{GLx\_BRAKE}$       | 5    | -      | 10   | V   | $V_S > 8 \text{ V or } V_{SINT} > 8 \text{ V}$                                                                                  | P_12.11.48 |
| Charge pump                                |                        |      |        |      |     |                                                                                                                                 |            |
| Charge Pump Frequency                      | $f_{\sf CP}$           | _    | 250    | _    | kHz | 1)                                                                                                                              | P_12.11.49 |
| Output Voltage VCP vs. VS                  | V <sub>CPmin1</sub>    | 8.5  | -      | _    | V   | $V_S = 6 \text{ V}, I_{CP} = -6 \text{ mA},$<br>FET_LVL =1                                                                      | P_12.11.50 |
| Output Voltage VCP vs. VS                  | V <sub>CPmin2</sub>    | 7.5  | -      | -    | V   | $V_{\rm S} = 6  \text{V}, I_{\rm CP} = -6  \text{mA},$<br>FET_LVL =0                                                            | P_12.11.51 |
| Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP1</sub>       | 12   | 15     | 17   | V   | $8 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{13)},$ CPSTGA = 0, FET_LVL =1                      | P_12.11.52 |
| Regulated CP output<br>voltage, VCP vs. VS | $V_{CP2}$              | 12   | 15     | 17   | V   | $18 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{13)},$ CPSTGA = 1, FET_LVL =1                     | P_12.11.53 |
| Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP3</sub>       | 7.5  | 11     | 13   | V   | $8 \text{ V} < V_{\text{S}} < 23 \text{ V}$<br>$I_{\text{CP}} = -12 \text{ mA}^{13)},$<br>CPSTGA = 0,<br>FET_LVL =0             | P_12.11.54 |
| Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP4</sub>       | 7.5  | 11     | 13   | V   | $13 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{13)},$ CPSTGA = 0, FET_LVL =0                     | P_12.11.55 |
| Turn-on time                               | t <sub>ON_VCP1</sub>   | 5    | -      | 60   | μs  | $^{1)12)13)}18 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $(25\%), I_{\text{CP}} = 0,$ $\text{CPSTGA} = 1,$ $\text{FET\_LVL} = 1$ | P_12.11.56 |
| Rise time                                  | t <sub>RISE_VCP1</sub> | 5    | 30     | 60   | μs  | $^{1)12)13)}18 \text{ V} < V_{\text{S}} < 23 \text{ V} (25\%-75\%)$<br>$I_{\text{CP}} = 0$ , CPSTGA = 1,<br>FET_LVL =1          | P_12.11.57 |
| Turn-on time                               | t <sub>ON_VCP2</sub>   | 20   | 60     | 120  | μs  | $^{1)12)13)} 13 \text{ V} < V_{\text{S}} < 23$ V (25%), $I_{\text{CP}} = 0$ , CPSTGA = 1, FET_LVL =0                            | P_12.11.58 |

## TLE9561-3QX

#### **DC Motor System IC**



#### **Gate Drivers**

#### **Table 31** Electrical characteristics: gate drivers (cont'd)

 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{i}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ 

 $V_{\rm CP} > V_{\rm S} + 8.5 \, \text{V}$ ,  $V_{\rm S} = 6 \, \text{to} \, 19 \, \text{V}$ , all voltages with respect to ground, positive current flowing into pin except for  $I_{\rm GLx}$  and  $I_{\rm GHx}$  (unless otherwise specified).

| Parameter                                                    | Symbol                 |                        | Values                  |                        | Unit | Note or<br>Test Condition                                          | Number     |
|--------------------------------------------------------------|------------------------|------------------------|-------------------------|------------------------|------|--------------------------------------------------------------------|------------|
|                                                              |                        | Min.                   | Тур.                    | Max.                   |      |                                                                    |            |
| Rise time                                                    | t <sub>RISE_VCP2</sub> | 5                      | 30                      | 60                     | μs   | $^{1)12)13)}13 \text{ V} < V_{\text{S}} < 23$                      | P_12.11.59 |
|                                                              |                        |                        |                         |                        |      | V (25%-75%)                                                        |            |
|                                                              |                        |                        |                         |                        |      | I <sub>CP</sub> =0, CPSTGA=1,<br>FET_LVL=0                         |            |
| Automatic switch over dual<br>to single stage charge         | V <sub>CPSO DS</sub>   | 16                     | 17                      | 18                     | V    | CPSTGA = 1,<br>FET_LVL =1,                                         | P_12.11.60 |
| oump                                                         |                        |                        |                         |                        |      | VS rising                                                          |            |
| Automatic switch over dual<br>to single stage charge<br>pump | V <sub>CPSO DS</sub>   | 11.5                   | 12.25                   | 13                     | V    | CPSTGA = 1,<br>FET_LVL = 0,<br>VS rising                           | P_12.11.61 |
| Automatic switch over single to dual stage charge oump       | V <sub>CPSO SD</sub>   | 15.5                   | 16.5                    | 17.5                   | V    | CPSTGA = 1,<br>FET_LVL =1,<br>VS falling                           | P_12.11.62 |
| Automatic switch over single to dual stage charge pump       | V <sub>CPSO SD</sub>   | 11                     | 11.75                   | 12.5                   | V    | CPSTGA = 1,<br>FET_LVL = 0,<br>VS falling                          | P_12.11.64 |
| Charge pump switch over hysteresis                           | V <sub>CPSO HY</sub>   | -                      | 0.5                     | -                      | V    | <sup>1)</sup> CPSTGA = 1 $V_{\text{CPSO DS}} - V_{\text{CPSO SD}}$ | P_12.11.65 |
| Charge pump minimum output current                           | I <sub>CPOC1</sub>     | -                      | -                       | -12                    | mA   | $^{13)}$ 8 V < $V_{\rm S}$ < 28 V<br>CPSTGA = 0<br>FET_LVL =1      | P_12.11.68 |
| Charge pump minimum output current                           | I <sub>CPOC2</sub>     | -                      | _                       | -12                    | mA   | $^{13)}$ 8 V < $V_{\rm S}$ < 28 V<br>CPSTGA = 0<br>FET_LVL =0      | P_12.11.69 |
| Digital PWMx Inputs                                          |                        |                        |                         |                        |      |                                                                    |            |
| High Level Input Voltage<br>Threshold                        | $V_{PWMH}$             | -                      | -                       | 0.7 × V <sub>cc1</sub> | V    | -                                                                  | P_12.11.95 |
| Low Level Input Voltage<br>Threshold                         | $V_{PWML}$             | 0.3 × V <sub>cc1</sub> | -                       | -                      | V    | -                                                                  | P_12.11.96 |
| PWMx Input Hysteresis                                        | V <sub>PWM,hys</sub>   | -                      | 0.12 × V <sub>cc1</sub> | _                      | V    | 1)                                                                 | P_12.11.97 |
| PWMx Pull-down<br>Resistance                                 | R <sub>PD_PWM</sub>    | 20                     | 40                      | 80                     | kΩ   | -                                                                  | P_12.11.98 |
| CRC Select; Pin PWM1/CRC                                     | :                      |                        |                         | •                      |      | •                                                                  | •          |
| Config Pull-up Resistance                                    | $R_{CFG}$              |                        | 100                     |                        | kΩ   | 14)                                                                | P_12.11.99 |
| Config Select Filter Time                                    | t <sub>CFG_F</sub>     | 5                      | 10                      | 14                     | μs   | 1)                                                                 | P_12.11.10 |

- 1) Not subject to production test, specified by design.
- 2) Independent from CPSTGA.
- 3) ICP = -12 mA for  $VS \ge 8 V$ , ICP = 6 mA for VS = 6 V.

### TLE9561-3QX

#### **DC Motor System IC**



- 4)  $V_{GS(ON)} = V_{GS(ON)1}$  if FET\_LVL = 1,  $V_{GS(ON)} = V_{GS(ON)2}$  if FET\_LVL = 0.
- 5) (ICHGx@Tj=150°C ICHGx@Tj=-40°C) / ICHGx@Tj=25°C
- 6) (IDCHGx@Tj=150°C IDCHGx@Tj=-40°C) / IDCHGx@Tj=25°C
- 7) (ICHGx@VS=19V ICHGx@VS=8V) / ICHGx@VS=13.5V
- 8) (IDCHGx@VS=19V ICHGx@VS=8V) / IDCHGx@VS=13.5V
- 9) This resistance is the resistance between GHx and GND connected through a diode to SHx. As a consequence, the voltage at SHx can rise up to 0.6 V typ. before it is discharged through the resistor.
- 10) Not subject to production test, specified by design.
- 11) External PWM signal.
- 12) Parameter dependent on the capacitance  $C_{CP}$ .
- 13)  $C_{\text{CPC1}} = C_{\text{CPC2}} = 220 \, \text{nF}$ ,  $C_{\text{CP}} = 470 \, \text{nF}$ . Other  $C_{\text{CP}}$  values higher than 470 nF can be used. Note that this capacitor influences the charge pump rise and turn-on times, and the charge,  $V_{\text{CP}}$  ripple voltage when charging the gate of a MOSFET.
- 14) Config Pull-up will be only active during startup-phase for checking external pull-down. After checking, the typ. 40 k $\Omega$  Pull-down resistance will be present.

**Supervision Functions** 



### 12 Supervision Functions

#### 12.1 Reset Function



Figure 74 Reset Block Diagram

#### 12.1.1 Reset Output Description

The reset output pin RSTN provides a reset information to the microcontroller, for example, in the event that the output voltage has fallen below the undervoltage threshold  $V_{RTx}$ . In case of a reset event, the reset output RSTN is pulled to low after the filter time  $\mathbf{t}_{RF}$  and stays low as long as the reset event is present plus a reset delay time  $\mathbf{t}_{RD1}$  or  $\mathbf{t}_{RD2}$  depending on the value in RSTN\_DEL. When connecting the device to battery voltage, the reset signal remains low initially. When the output voltage VCC1 has reached the reset default threshold  $V_{RT1,r^2}$ , the reset output RSTN is released to high after the reset delay time  $\mathbf{t}_{RD1}$ . A reset can also occur due to a watchdog trigger failure. The reset threshold can be adjusted via SPI, the default reset threshold is  $\mathbf{V}_{RT1,f^2}$ . The RSTN pin has an integrated pull-up resistor. In case reset is triggered, it will be pulled low for  $\mathbf{VCC1} \ge 1V$  and for  $\mathbf{VSINT} \ge \mathbf{V}_{POR,f}$  (see also  $\mathbf{Chapter} \ 12.3$ ).

The timings for the RSTN triggering regarding VCC1 undervoltage and watchdog trigger is shown in Figure 75.

#### **Supervision Functions**



Figure 75 Reset Timing Diagram

#### 12.1.2 Soft Reset Description

In Normal Mode and Stop Mode, it is also possible to trigger a device internal reset via a SPI command in order to bring the device into a defined state in case of failures. In this case the microcontroller must send a SPI command and set the MODE bits to '11' in the M\_S\_CTRL register. As soon as this command becomes valid, the device is set back to Init Mode and all SPI registers are set to their default values (see SPI Chapter 13.5.1 and Chapter 13.6.1).

Two different soft reset configurations are possible via the SPI bit **SOFT\_RESET\_RO**:

- SOFT\_RESET\_RO = '0': The reset output (RSTN) is triggered when the soft reset is executed (default setting) The configured reset delay time t<sub>RD1</sub> or t<sub>RD2</sub> is applied depending on the value in RSTN\_DEL).
- SOFT\_RESET\_RO = '1': The reset output (RSTN) is not triggered when the soft reset is executed.

Note: The device must be in Normal Mode or Stop Mode when sending this command. Otherwise, the command will be ignored.

Note: Allow CRC configuration after software-reset - or better check once again via SPI after software reset.

#### **Supervision Functions**



#### 12.2 Watchdog Function

The watchdog is used to monitor the software execution of the microcontroller and to trigger a reset or move the device to Fail Safe Mode, if the microcontroller stops serving the watchdog due to a lock up in the software.

Two different types of watchdog functions are implemented and can be selected via the bit WD\_CFG:

- Time-Out Watchdog (default value)
- Window Watchdog

The respective watchdog functions can be selected and programmed in Normal Mode. The configuration stays unchanged in Stop Mode.

Please refer to **Table 32** to match the device modes with the respective watchdog modes.

Table 32 Watchdog Functionality by modes

| Mode         | <b>Watchdog Mode</b>            | Remarks                                                            |
|--------------|---------------------------------|--------------------------------------------------------------------|
| Init Mode    | Starts with Long Open<br>Window | Watchdog starts with Long Open Window after RSTN is released.      |
| Normal Mode  | WD Programmable                 | Window Watchdog, Time-Out watchdog or switched off for Stop Mode.  |
| Stop Mode    | Watchdog is fixed or off        |                                                                    |
| Sleep Mode   | Off                             | Device will start with Long Open Window when entering Normal Mode. |
| Restart Mode | Off                             | Device will start with Long Open Window when entering Normal Mode. |

The watchdog timing is programmed via SPI command in the register **WD\_CTRL**. As soon as the watchdog is programmed, the timer starts with the new setting and the watchdog must be served. The watchdog is triggered by sending a valid SPI-write command to the watchdog configuration register. The watchdog trigger command is executed when the SPI command is interpreted.

When coming from Init Mode, Restart Mode or in certain cases from Stop Mode, the watchdog timer is always started with a long open window. The long open window ( $\mathbf{t_{LW}}$ ) allows the microcontroller to run its initialization sequences and then to trigger the watchdog via SPI.

The watchdog timer period can be selected via SPI (**WD\_TIMER**). The timer setting is valid for both watchdog types.

The following watchdog timer periods are available:

- WD Setting 1: 10 ms
- WD Setting 2: 20 ms
- WD Setting 3: 50 ms
- WD Setting 4: 100 ms
- · WD Setting 5: 200 ms
- WD Setting 6: 500 ms
- WD Setting 7: 1 s
- WD Setting 8: 10 s

In case of a reset, Restart Mode or Fail-Safe Mode is entered according to the configuration and the SPI bits **WD\_FAIL** are set. Once the RSTN goes high again the watchdog immediately starts with a long open window the device enters automatically Normal Mode.

The Watchdog behaviour in Software Development Mode is described in **Chapter 5.4.7**.

# infineon

# **Supervision Functions**

In case a watchdog-trigger was missed in Software Development Mode, the watchdog will start with the long-open-window once again.

The WD\_FAIL bits will be set after a watchdog trigger failure.

The **WD\_FAIL** bits are cleared automatically when following conditions apply:

- After a successful watchdog trigger.
- When the watchdog is off: in Stop Mode after successfully disabling it, in Sleep Mode, or in Fail-Safe Mode (except for a watchdog failure).

# 12.2.1 Time-Out Watchdog

The time-out watchdog is an easier and less secure watchdog than a window watchdog as the watchdog trigger can be done at any time within the configured watchdog timer period.

A correct watchdog service immediately results in starting a new watchdog timer period. Taking the tolerances of the internal oscillator into account leads to the safe trigger area as defined in **Figure 76**.

If the time-out watchdog period elapses, a watchdog reset is created by setting the reset output RSTN low and the device switches to Restart Mode or Fail-Safe Mode.



Figure 76 Time-out Watchdog Definitions

# Supervision Functions



# 12.2.2 Window Watchdog

Compared to the time-out watchdog the characteristic of the window watchdog is that the watchdog timer period is divided between a closed and an open window. The watchdog must be triggered within the open window.

A correct watchdog trigger results in starting the window watchdog period by a closed window followed by an open window.

The watchdog timer period is at the same time the typical trigger time and defines the middle of the open window. Taking the oscillator tolerances into account leads to a safe trigger area of:

 $t_{\rm WD} \times 0.72 < \text{safe trigger area} < t_{\rm WD} \times 1.20$ .

The typical closed window is defined to a width of 60% of the selected window watchdog timer period. Taking the tolerances of the internal oscillator into account leads to the timings as defined in **Figure 77**.

A correct watchdog service immediately results in starting the next closed window.

If the trigger signal meet the closed window or if the watchdog timer period elapses, then a watchdog reset is triggered (RSTN low) and the device switches to Restart Mode or Fail-Safe Mode.



Figure 77 Window Watchdog Definitions

# 12.2.3 Watchdog Setting Check Sum

A check sum bit is part of the SPI command to trigger the watchdog and to set the watchdog setting.

The sum of the 16 data bits in the register **WD\_CTRL** needs to have even parity (see **Equation (12.1)**). This is realized by either setting the bit **CHECKSUM** to 0 or 1. If the check sum is wrong, then the SPI command is ignored, i.e. the watchdog is not triggered or the settings are not changed and the bit SPI\_FAIL is set.

The written value of the reserved bits of the **WD\_CTRL** register is considered (even if read as '0' in the SPI output) for checksum calculation, i.e. if a 1 is written on the reserved bit position, then a 1 will be used in the checksum calculation.

(12.1)

 $Bit(CHECKSUM) = Bit22 \oplus ... \oplus Bit8$ 

# **Supervision Functions**



# 12.2.4 Watchdog during Stop Mode

The watchdog can be disabled for Stop Mode in Normal Mode. For safety reasons, there is a special sequence to be followed in order to disable the watchdog as described in **Figure 78**. Two different SPI bits (WD\_STM\_EN\_0, WD\_STM\_EN\_1) in the registers HW\_CTRL and WD\_CTRL need to be set.



Figure 78 Watchdog disabling sequence in Stop Mode

If a sequence error occurs, then the bit **WD\_STM\_EN\_1** will be cleared and the sequence has to be started again.

The watchdog can be enabled by triggering the watchdog in Stop Mode or by switching back to Normal Mode via SPI command. In both cases the watchdog will start with a long open window and the bits **WD\_STM\_EN\_1** and **WD\_STM\_EN\_0** are cleared. After the long open window the watchdog has to be served as configured in the **WD\_CTRL** register.

Note: The bit WD\_STM\_EN\_0 will be cleared automatically when the sequence is started and it was 1 before. WD\_STM\_EN\_0 can also not be set if WD\_STM\_EN\_1 isn't yet set.

## 12.2.5 Watchdog Start in Stop Mode due to Bus Wake

In Stop Mode the Watchdog can be disabled. In addition a feature is available which will start the watchdog with any BUS wake (CAN, ) during Stop Mode. The feature is enabled by setting the bit **WD\_EN\_WK\_BUS** = 1 (default value after POR). The bit can only be changed in Normal Mode and needs to be programmed before starting the watchdog disable sequence.

A wake on the Bus will generate an interrupt and the RXDCAN, is pulled to low. By these signals the microcontroller is informed that the watchdog is started with a long open window. After the long open window the watchdog has to be served as configured in the **WD\_CTRL** register.

To disable the watchdog again, the device needs to be switched to Normal Mode and the sequence needs to be sent again.

# infineon

# **Supervision Functions**

### 12.3 VSINT Power On Reset

At power up of the device, the Power on Reset is detected when VSINT >  $V_{POR,r}$  and the SPI bit POR is set to indicate that all SPI registers are set to POR default settings. VCC1 is starting up and the reset output will be kept low and will only be released once VCC1 has crossed  $V_{RT1,r}$  and after  $t_{RD1}$  has elapsed.

In case VSINT < **V**<sub>POR,f</sub>, an device internal reset will be generated and the device is switched off and will restart in Init Mode at the next VSINT rising. This is shown in **Figure 79**.



Figure 79 Ramp up / down example of Supply Voltage

# **Supervision Functions**



# 12.4 VSINT Under- and Overvoltage

# 12.4.1 VSINT Undervoltage

The VSINT under-voltage monitoring is always active in Init Mode, Restart Mode, Normal Mode. If the supply voltage VSINT drops below  $V_{SINT,UV}$  for more than  $t_{VSUV\_FILT}$ , then the device does the following measures:

- The VCC1 short circuit diagnosis becomes inactive (see Chapter 12.8). However, the thermal protection of
  the device remains active. If the undervoltage threshold is exceeded (VSINT rising) then the function will
  be automatically enabled again.
- The status bit VSINT\_UV is set and latched until a clear command of SUP\_STAT is received.

Note:

VSINT under-voltage monitoring is not available in Stop Mode due to current consumption saving requirements except if the VCC1 load current is above the active peak threshold (I\_PEAK\_TH) or if VCC1 is below the VCC1 prewarning threshold.

# 12.4.2 VSINT Overvoltage

The VSINT over-voltage monitoring is always active in Init Mode, Restart Mode and Normal Mode. If VSINT rises above  $V_{S,OVD1}$ ,  $V_{S,OVD2}$  for more than  $t_{VSOV\_FILT}$  then the device does the following measures:

- 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active.
- 2. Then the charge pump is turned off and the passive discharge is activated.
- 3. The status bits **VSINT\_OV** is set and latched until a clear command of **SUP\_STAT** is received.

If VS or VSINT fall below **V**<sub>S,OVD1</sub> or **V**<sub>S,OVD2</sub>:

- If CPEN = 0: the charge pumps stays and the bridge driver stay off.
- If CPEN = 1:
  - If BDOV\_REC = 0: Then the charge pump is reactivated but the bridge driver stays off until VS\_OV and VSINT\_OV are cleared.
  - If BDOV\_REC = 1: Then the charge pump is reactivated and the bridge driver is enabled if VCP > V<sub>CPUVX</sub>, even if VS\_OV or VSINT\_OV is set. The state of the external MOSFETs is according to the control registers.

# **Supervision Functions**



# 12.5 VS Under- and Overvoltage

# 12.5.1 VS Undervoltage

The VS under-voltage monitoring is always active in Init-, Restart Mode and Normal Mode. If VS drops below **V**<sub>S,UV</sub> for more than **t**<sub>VSUV</sub> <sub>FILT</sub>, then the device does the following measures:

- 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active.
- 2. Then the charge pump is turned off and the passive discharge is activated .
- 3. The status bits VS\_UV is set and latched until a clear command of SUP\_STAT is received.

If VS rises above V<sub>s,uv</sub>, then the charge pump is reactivated (provided that CPEN is set) but the bridge driver stays off until VS\_UV is cleared. The bridge driver will be reactivated once the VS\_UV bit is cleared.

# 12.5.2 VS Overvoltage

The VS over-voltage monitoring is always active in Init-, Restart Mode and Normal Mode or when the charge pump is enabled. If VS rises above  $V_{S,OVD1}$  or  $V_{S,OVD2}$  for more than  $t_{VSOV\_FILT}$ , then the device does the following measures:

- 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active.
- 2. Then the charge pump is turned off and the passive discharge is activated.
- 3. The status bits **VS\_OV** is set and latched until a clear command of **SUP\_STAT** is received.

If VS and VSINT fall below **V<sub>S,OVD1</sub>** or **V<sub>S,OVD2</sub>**:

- If CPEN = 0: the charge pumps and the bridge driver stay off.
- If CPEN = 1:
  - If BDOV\_REC = 0: Then the charge pump is reactivated (provided that CPEN = 1 and CP\_UV = 0) but the bridge driver stays off until VS\_OV and VSINT\_OV are cleared.
  - If BDOV\_REC = 1: Then the charge pump is reactivated and the bridge driver is enabled if VCP > V<sub>CPUVX</sub>, even if VS\_OV or VSINT\_OV is set. The state of the external MOSFETs is according to the control registers.

# infineon

**Supervision Functions** 

# 12.6 VSHS Under- Overvoltage

# 12.6.1 VSHS Undervoltage

If the supply voltage VSHS passes below the undervoltage threshold ( $V_{SHS,UVD}$ ) the device does the following measures:

- HS1...4 are acting accordingly to the SPI setting (refer also to **Chapter 7.2.1**).
- SPI bit **HS\_UV** is set. No other error bits are set. The bit can be cleared once the condition is not present anymore.

# 12.6.2 VSHS Overvoltage

If the supply voltage VSHS reaches the overvoltage threshold ( $V_{SHS,OVD}$ ) the device triggers the following measures:

- HS1...4 are acting accordingly to the SPI setting (refer also to Chapter 7.2.2).
- The status bit **HS\_OV** is set. No other error bits are set. The bit can be cleared once the condition is not present anymore.

# **Supervision Functions**



# 12.7 VCC1 Over-/ Undervoltage and Undervoltage Prewarning

# 12.7.1 VCC1 Undervoltage and Undervoltage Prewarning

This function is always active when the VCC1 voltage regulator is enabled.

A first-level voltage detection threshold is implemented as a prewarning for the microcontroller. The prewarning event is signaled with the bit **VCC1\_WARN**. No other actions are taken.

As described in **Chapter 12.1** and **Figure 80**, a reset will be triggered (RSTN pulled low) when the  $V_{CC1}$  output voltage falls below the selected undervoltage threshold ( $V_{RTx}$ ). The device will enter Restart Mode and the bit **VCC1\_UV** is set when RSTN is released again.

The hysteresis of the VCC1 undervoltage threshold can be increased by setting the bit **RSTN\_HYS**. In this case always the highest rising threshold ( $V_{RT1,R}$ ) is used for the release of the undervoltage reset. The falling reset threshold remains as configured.

An additional safety mechanism is implemented to avoid repetitive VCC1 undervoltage resets due to high dynamic loads on VCC1:

- A counter is increased for every consecutive VCC1 undervoltage event (regardless on the selected reset threshold).
- The counter is active in Init Mode, Normal Mode and Stop Mode.
- For VS < V<sub>SINT,UV</sub> the counter will be stopped in Normal Mode (i.e. the VS UV comparator is always enabled in Normal Mode).
- A 4th consecutive VCC1 undervoltage event will lead to Fail-Safe Mode entry and to setting the bit VCC1\_UV\_FS.
- This counter is cleared:
  - When Fail-Safe Mode is entered.
  - When the bit VCC1\_UV is cleared.
  - When a Soft-Reset is triggered.

Note: After 4 consecutive VCC1\_UV events, the device will enter Fail-Safe Mode and the VCC1\_UV\_FS bit is

set.

Note: The VCC1\_WARN or VCC1\_UV bits are not set in Sleep Mode as  $V_{CC1} = 0$  V in this case.



Figure 80 VCC1 Undervoltage Timing Diagram

# TLE9561-3QX

# **DC Motor System IC**



# **Supervision Functions**

Note:

It is recommended to clear the VCC1\_WARN and VCC1\_UV bit once it is detected by the microcontroller software to verify if the undervoltage still exists or not.

#### **VCC1 Overvoltage** 12.7.2

For fail-safe reasons a configurable VCC1 over voltage detection feature is implemented. It is active when the VCC1 voltage regulator is enabled.

In case the  $V_{CC1,OV,r}$  threshold is crossed, the device triggers following measures depending on the configuration:

- The bit **VCC1\_OV** is always set.
- Based on the configuration of VCC1\_OV\_MOD, different kind of event are generated from device.
- If the VCC1\_OV\_MOD=11<sub>R</sub>, in case of the device enters in Fail Safe Mode, the Fail Safe Output is activated (according WK2\_FO setting).



Figure 81 VCC1 Over Voltage Timing Diagram

#### **VCC1 Short Circuit Diagnostics** 12.8

The short circuit protection feature for  $V_{CC1}$  is implemented as follows:

- The short circuit detection is only enabled if VS > V<sub>SINT,UV</sub>.
- If VCC1 is not above the V<sub>RTx</sub> within t<sub>vcc1,Sc</sub> after device power up or after waking from Sleep Mode or Fail-Safe Mode (i.e. after VCC1 is enabled) then the SPI bit VCC1\_SC bit is set, VCC1 is turned off, the FO pin is enabled, **FAILURE** is set and Fail-Safe Mode is entered. The device can be activated again via a wake-up sources.
- The same behavior applies, if  $V_{CC1}$  falls below  $V_{RTx}$  for longer than  $t_{VCC1,SC}$ .

#### 12.9 VCAN Undervoltage

An undervoltage warning is implemented for VCAN as follows:

 $V_{\text{CAN}}$  undervoltage detection: In case the CAN module is enabled and the voltage on  $V_{\text{CAN}}$  will drop below the V<sub>CAN\_UV.f</sub> threshold, then the SPI bit **VCAN\_UV** is set and can be only cleared via SPI.

# **Supervision Functions**



### 12.10 Thermal Protection

Three independent and different thermal protection features are implemented in the device according to the system impact:

- Individual thermal shutdown of specific blocks
- Temperature prewarning of VCC1 voltage regulator
- Device thermal shutdown due to VCC1 overtemperature

### 12.10.1 Individual Thermal Shutdown

As a first-level protection measure, CAN, HSx and the charge pump are independently switched off if the respective block reaches the temperature threshold  $T_{jTSD1}$ . Then the TSD1 bit is set. This bit can only be cleared via SPI once the overtemperature is not present anymore. Independent of the device mode the thermal shutdown protection is only active if the respective block is ON.

The respective modules behave as follows:

- CAN: The transmitter is disabled and stays in CAN Normal Mode acting like CAN Receive Only Mode. The
  status bits CAN\_FAIL are set to '01'. Once the overtemperature condition is not present anymore, then the
  CAN transmitter is automatically switched on.
- HSx: If one or more HSx switches reach the TSD1 threshold, then the HSx switches are turned OFF
   (depending on configuration either individually or all at once) and the control bits for HSx are cleared
   based on HS\_OT\_SD\_DIS setting. The status bits HSx\_OT are set (see register HS\_OL\_OC\_OT\_STAT).
   Once the over temperature condition is not present anymore, then HSx has to be configured again by SPI.
- Charge pump: If the charge pump reaches T<sub>jTSD1</sub>, then CP\_OT is set, CPEN is cleared and the activated MOSFETs are actively discharged with their respective static currents during their respective active cross current protection times (tHBxCCP active). When all tHBxCCP active elapsed, then the charge pump and the MOSFETs active discharge are disabled. Once the over temperature condition is not present anymore, then CPEN has to be configured again by SPI.

Note: The diagnosis bits are not cleared automatically and have to be cleared via SPI once the overtemperature condition is not present anymore.

## 12.10.2 Temperature Prewarning

As a next level of thermal protection a temperature prewarning is implemented if the main supply VCC1 reaches the thermal prewarning temperature threshold  $T_{jpw}$ . Then the status bit **TPW** is set. This bit can only be cleared via SPI once the overtemperature is not present anymore.

### 12.10.3 Thermal Shutdown

As a highest level of thermal protection a temperature shutdown of the device is implemented if the main supply VCC1 reaches the thermal shutdown temperature threshold  $T_{jTSD2}$ . Once a TSD2 event is detected Fail-Safe Mode is entered. Only when device temperature falls below the TSD2 threshold then the device remains in Fail-Safe Mode for  $t_{TSD2}$  to allow the device to cool down. After this time has expired, the device will automatically change via Restart Mode to Normal Mode (see also **Chapter 5.4.6**).

When a TSD2 event is detected, then the status bit **TSD2** is set. This bit can only be cleared via SPI in Normal Mode once the overtemperature is not present anymore.

For increased robustness requirements it is possible to extend the TSD2 waiting time by 64x of t<sub>TSD2</sub> after 16 consecutive TSD2 events by setting the SPI bit TSD2\_DEL. The counter is incremented with each TSD2 event even if the bit TSD2 is not cleared. Once the counter has reached the value 16, then the bit TSD2\_SAFE is set



# **Supervision Functions**

and the extended TSD2 waiting time is active. The extended waiting time will be kept until **TSD2\_SAFE** is cleared. The TSD counter is cleared when **TSD2** or **TSD2\_DEL** is cleared.

Note: In case a TSD2 overtemperature occurs while entering Sleep Mode then Fail-Safe Mode is still

entered.

Note: In case of a TSD2 event, the **FAILURE** bit is set to '1' and the **DEV\_STAT** field is set to '01' inside the

**DEV\_STAT** register.

# **Supervision Functions**



# 12.11 Bridge driver

This section describes the supervision functions related to the bridge driver.

# 12.11.1 Bridge driver supervision with activated charge pump

This section describes the supervision functions when the charge pump is activated.

# 12.11.1.1 Drain-source voltage monitoring

Voltage comparators monitor the activated MOSFETs to protect high-side MOSFETs and low-side MOSFETs against a short circuit respectively to ground and to the battery during ON-state.

A drain-source overvoltage is detected on a low-side MOSFET if the voltage difference between VSHx and SL exceeds the threshold voltage configured by **LS\_VDS** (see **Table 33**). Consequently, the corresponding half-bridge is latched off with the static discharge current.

A drain-source overvoltage is detected on a high-side MOSFET if the voltage difference between VS and VSHx exceeds the threshold voltage configured by **HS\_VDS** (see **Table 34**). Consequently, the corresponding half-bridge is latched off with the static discharge current.

Table 33 Low-side drain-source overvoltage threshold

| LSxVDSTH[2:0]    | Drain-Source overvoltage threshold for LSx (typical) |  |
|------------------|------------------------------------------------------|--|
| 000 <sub>B</sub> | 160 mV                                               |  |
| 001 <sub>B</sub> | 200 mV (default)                                     |  |
| 010 <sub>B</sub> | 300 mV                                               |  |
| 011 <sub>B</sub> | 400 mV                                               |  |
| 100 <sub>B</sub> | 500 mV                                               |  |
| 101 <sub>B</sub> | 600 mV                                               |  |
| 110 <sub>B</sub> | 800 mV                                               |  |
| 111 <sub>B</sub> | 2 V                                                  |  |

Table 34 High-side drain-source overvoltage threshold

| HSxVDSTH[2:0]    | Drain-Source overvoltage threshold for HSx (typical) |  |
|------------------|------------------------------------------------------|--|
| 000 <sub>B</sub> | 160 mV                                               |  |
| 001 <sub>B</sub> | 200 mV (default)                                     |  |
| 010 <sub>B</sub> | 300 mV                                               |  |
| 011 <sub>B</sub> | 400 mV                                               |  |
| 100 <sub>B</sub> | 500 mV                                               |  |
| 101 <sub>B</sub> | 600 mV                                               |  |
| 110 <sub>B</sub> | 800 mV                                               |  |
| 111 <sub>B</sub> | 2 V                                                  |  |

Attention: 2 V threshold is dedicated for the diagnostic in off-state. It is highly recommended to select another drain-source overvoltage threshold once the routine of the diagnostic in off-state has been performed to avoid additional current consumption from VS and from the charge pump.

The device reports a Drain-Source overvoltage error if both conditions are met:

# **(infineon**

# **Supervision Functions**

- After expiration of the blank time.
- If the Drain-Source voltage monitoring exceeds the configured threshold for a duration longer than the configured filter time (refer to **Table 35** and **LS\_VDS** TFVDS bits).

Table 35 Drain-Source overvoltage filter time

| TFVDS[2:0]      | Drain-Source overvoltage filter time (typical) |
|-----------------|------------------------------------------------|
| 00 <sub>B</sub> | 0.5 μs (default)                               |
| 01 <sub>B</sub> | 1 μs                                           |
| 10 <sub>B</sub> | 2 μs                                           |
| 11 <sub>B</sub> | 6 μs                                           |

If a short circuit is detected by the Drain-Source voltage monitoring:

- The impacted half-bridge is latched off with the static discharge current for the configured cross-current protection time.
- The corresponding bit in the status register DSOV is set.
- The DSOV bit in Global Status Register GEN\_STAT is set.

If a Drain-Source overvoltage is detected for one of the MOSFETs, then the status register **DSOV** must be cleared in order to re-enable the faulty half-bridge.

# 12.11.1.2 Cross-current protection and drain-source overvoltage blank time

All gate drivers feature a cross-current protection time and a Drain-Source overvoltage blank time.

The cross-current protection avoids the simultaneous activation of the high-side and the low-side MOSFETs of the same half-bridge.

During the blank time, the drain-source overvoltage detection is disabled, to avoid a wrong fault detection during the activation phase of a MOSFET.

Note: The setting of the cross-current protection and of the blank times may be changed by the

microcontroller only if all HBx\_PWM\_EN bits are reset.

Note: Changing the Drain-Source overvoltage of a half-bridge x (HBx) in on-state (HBxMODE[1:0]=(0,1) or

(1,0)) may result in a wrong VDS overvoltage detection on HBx. Therefore it is highly recommended

to change this threshold when HBxMODE[1:0]=(0,0) or (1,1)

# 12.11.1.2.1 Cross-current protection

The active and freewheeling cross-current protection times of each half-bridge is configured individually with the control register **CCP BLK**.

The typical cross-current protection time applied to the freewheeling MOSFET of the half-bridge x is 587 ns +  $266 \text{ ns } \times \text{TCCP}[3:0]_D$ , where TCCP[ $3:0]_D$  is the decimal value of the control bits TCCP.

# 12.11.1.2.2 Drain-source overvoltage blank time

A configurable blank time for the Drain-Source monitoring is applied at the turn-on of the MOSFETs. During the blank time, a Drain-Source overvoltage error is masked.

# infineon

# **Supervision Functions**

For Half-Bridges in PWM mode with AFWx = 1:

- the blank time of the PWM MOSFET starts at the expiration of the cross-current protection time of the PWM MOSFET. Refer to Figure 82.
- the blank time of the free-wheeling MOSFET starts after expiration of the cross-current protection time at turn-off of the PWM MOSFET. Refer to **Figure 82**.



Figure 82 Blank time for half-bridges in PWM operation with AFW = 1

For statically activated half-bridges, the blank time starts:

- Case1: at expiration of the cross-current protection (Figure 42), if the opposite MOSFET was previously activated.
- Case 2: right after the decoding of the SPI command to turn on a MOSFET, if the half-bridge was in high impedance (Figure 43).

The blank times of the active and FW MOSFETs can be configured with the control register **CCP\_BLK**. The typical blank is  $587 \text{ ns} + 266 \text{ ns} \times \text{TBLK}[3:0]_D$ .

Note: The blank time is implemented at every new activation of a MOSFET, including a recovery from VS undervoltage, VS overvoltage, VSINT overvoltage, CP UV, CP OT.

## 12.11.1.3 OFF-state diagnostic

In order to support the off-state diagnostic (HBxMODE= 11 and **CPEN** = 1), the gate driver of each MOSFET provides pull-up ( $I_{PUDiag}$ ) and a pull-down currents ( $I_{PDDiag}$ ) at the SHx pins. This function requires an activated charge pump.

The pull-up current source of a given half-bridge is on when the half-bridge is active: HBxMODE= 01, 10 or 11 and CPEN = 1.

The pull-down current of each low-side gate driver is activated by the control bits HBx (**HB\_ICHG\_MAX** register).

During the off-state diagnostic routine performed by the microcontroller, the drain-source overvoltage threshold of the relevant half-bridges must be set to 2V nominal. Refer to **Table 33**. Once the routine is finished, it is highly recommended to decrease the drain-source overvoltage threshold to a lower value, avoiding additional current consumption from the VS input.

# **TLE9561-3QX**

# **DC Motor System IC**

**Supervision Functions** 



The following failures can be detected:

- MOSFET short circuit to GND
- MOSFET short circuit the battery
- Open load (disconnected motor)

The status of the output voltages VOUTx, can be read back with status bit HBxVOUT (register GEN STAT) when the corresponding half-bridge is in off-state (HBxMODE[1:0] = 11).

Note:

HBxVOUT = 0 if the half-bridge x is not actively off (HBxMODE[1:0] = (0,0), (0,1) or (1,0) and CPEN=1) or when the charge pump is deactivated (CPEN=0).

# 12.11.1.4 Charge pump undervoltage

The voltage of the charge pump output (VCP) is monitored in order to ensure a correct control of the external MOSFETs.

The charge pump undervoltage threshold is configurable by the control bits FET\_LVL and CPUVTH.

Table 36 Charge pump undervoltage thresholds

|            | FET_LVL = 0                                    | FET_LVL = 1                                    |
|------------|------------------------------------------------|------------------------------------------------|
| CPUVTH = 0 | V <sub>CPUV1</sub> (6 V typ. referred to VS)   | V <sub>CPUV3</sub> (7.5 V typ. referred to VS) |
| CPUVTH = 1 | V <sub>CPUV2</sub> (6.5 V typ. referred to VS) | V <sub>CPUV4</sub> (8 V typ. referred to VS)   |

If VCP falls below the configured charge pump undervoltage threshold while CPEN = 1:

- If one of the MOSFET is on, then all MOSFETs are actively turned off with their configured static discharge current during their respective tHBxCCP active.
- Then the gate drivers are turned off.
- **CP\_UV** is set and latched.

The CP\_UV is reset and the normal operation is resumed once SUP\_STAT is cleared and VCP > VCPUV.

The charge pump undervoltage detection is blanked (tcpuyblank) during each new activation of the charge pump<sup>1)</sup>.

## 12.11.1.5 Switching parameters of MOSFETs in PWM mode

The effective switching parameters of the active MOSFETs (EN\_GEN\_CHECK=1), respectively PWM MOSFET (**EN\_GEN\_CHECK**=0)can be read out with dedicated status registers:

- The turn-on and turn off delays, noted tDON and tDOFF are reported by the status register EFF\_TDON\_OFF1, EFF\_TDON\_OFF2, EFF\_TDON\_OFF3, EFF\_TDON\_OFF4.
- The rise and fall times, noted tRISE and tFALL, are reported by the status register TRISE\_FALL1, TRISE\_FALL2, TRISE\_FALL3, TRISE\_FALL4.

Refer to Chapter 11.3 for the definition of tDON, tDOFF, tRISE and tFALL for high-side PWM and low-side PWM operations.

# Supervision Functions



# 12.11.2 Low-side drain-source voltage monitoring during braking

The low-side MOSFETs are turned-on while the charge pump is deactivated in the following conditions:

- The slam mode is activated and PWM1/CRC is High.
- The parking braking mode is activated and the device is in Sleep Mode or Stop Mode.
- VS overvoltage brake is activated and (VS > VS Overvoltage braking or VSINT > VSINT Overvoltage braking)
  in all device modes if OV\_BRK\_EN is set.

Under these conditions, the drain-source voltage of the low-sides are monitored and the applied drain-source overvoltage thresholds are according to **VDSTH\_BRK**.

The applied blank time, which starts at the beginning of the brake activation, is:

- t<sub>BLK\_BRAKE1</sub> if TBLK\_BRK = 0
- t<sub>BLK\_BRAKE2</sub> if TBLK\_BRK = 1

During the blank time, a drain-source overvoltage of the low-sides is masked.

The applied filter time is t<sub>EVDS</sub> BRAKE.

If a drain-source overvoltage is detected during braking, then all low-side MOSFETs are turned off (latched) within t<sub>OFF\_BRAKE</sub>. SLAM\_LSx\_DIS (BRAKE, SLAM, PARK\_BRK\_EN, OV\_BRK\_EN are unchanged. The corresponding status bit LSxDSOV\_BRK is set in DSOV.

The low-sides can be reactivated only if all LSxDSOV\_BRK bits (**DSOV**) are cleared (even in slam mode with the respective LSx disabled by the SLAM\_LSx\_DIS bit).

If any of the status bits LSxDSOV\_BRK is set, then the charge pump stays off (CPEN=1 command is accepted but the charge pump stays disabled until all LSxDSOV\_BRK are cleared).

# 12.11.3 VS or VSINT Overvoltage braking

The VS and VSINT overvoltage braking is activated if the **OV\_BRK\_EN** bit in **BRAKE** register is set regardless of the device mode.

If VS, respectively VSINT, exceeds  $V_{\text{OVBR,cfgx,r}}$  (x = 0 to 7), then all low-sides MOSFETs are turned-on within  $\mathbf{t_{ON\_BRAKE}}$ . The status bits **VSOVBRAKE\_ST**, respectively **VSINTOVBRAKE\_ST**, is set and latched (see **DSOV** register).

If VS and VSINT decrease below  $V_{\text{OVBR,cfgx,r}}$  -  $V_{\text{HYS,cfgx}}$  (x = 0 to 7), then all low-sides MOSFETs are turned-off within  $\mathbf{t}_{\text{OFF\_BRAKE}}$  after the filter time  $\mathbf{t}_{\text{OV\_BR\_FILT}}$ .

If (VSHx - VSL) exceeds the configured threshold, then all low-sides MOSFETs are turned-off within  $\mathbf{t}_{\mathsf{OFF\_BRAKE}}$  after the filter time  $\mathbf{t}_{\mathsf{FVDS\_BRAKE}}$ . The threshold is:

- V<sub>VDSMONTHO\_BRAKE</sub> if VDSTH\_BRK = 0
- V<sub>VDSMONTH1\_BRAKE</sub> if VDSTH\_BRK = 1

# **Supervision Functions**



# 12.12 Electrical Characteristics

# **Table 37 Electrical Characteristics**

| Parameter                                                  | Symbol                | Values |      |      | Unit | Note or                          | Number     |
|------------------------------------------------------------|-----------------------|--------|------|------|------|----------------------------------|------------|
|                                                            |                       | Min.   | Тур. | Max. |      | <b>Test Condition</b>            |            |
| VCC1 Monitoring; VCC1 = 5                                  | .0V Version           | 1      |      | ·    |      |                                  |            |
| Undervoltage Prewarning<br>Threshold Voltage PW,f          | $V_{\rm PW,f}$        | 4.53   | 4.70 | 4.84 | V    | VCC1 falling,<br>SPI bit is set  | P_13.12.1  |
| Undervoltage Prewarning<br>Threshold Voltage PW,r          | $V_{\mathrm{PW,r}}$   | 4.60   | 4.75 | 4.90 | V    | VCC1 rising                      | P_13.12.2  |
| Undervoltage Prewarning<br>Threshold Voltage<br>hysteresis | $V_{\rm PW,hys}$      | 30     | 50   | 90   | mV   | 4)                               | P_13.12.3  |
| VCC1 UV Prewarning<br>Detection Filter Time                | $t_{ m VCC1,PW\_F}$   | 5      | 10   | 14   | us   | <sup>2)</sup> rising and falling | P_13.12.4  |
| Reset Threshold<br>Voltage RT1,f                           | $V_{RT1,f}$           | 4.45   | 4.6  | 4.75 | V    | default setting;<br>VCC1 falling | P_13.12.5  |
| Reset Threshold<br>Voltage RT1,r                           | $V_{RT1,r}$           | 4.58   | 4.74 | 4.90 | V    | default setting;<br>VCC1 rising  | P_13.12.6  |
| Reset Threshold<br>Voltage RT2,f                           | V <sub>RT2,f</sub>    | 3.70   | 3.85 | 4.00 | V    | VCC1 falling                     | P_13.12.7  |
| Reset Threshold<br>Voltage RT2,r                           | $V_{RT2,r}$           | 3.85   | 4.0  | 4.15 | V    | VCC1 rising                      | P_13.12.8  |
| Reset Threshold<br>Voltage RT3,f                           | $V_{RT3,f}$           | 3.24   | 3.40 | 3.55 | V    | VS≥4V;<br>VCC1 falling           | P_13.12.9  |
| Reset Threshold<br>Voltage RT3,r                           | $V_{RT3,r}$           | 3.39   | 3.54 | 3.70 | V    | VS ≥ 4 V;<br>VCC1 rising         | P_13.12.10 |
| Reset Threshold<br>Voltage RT4,f                           | $V_{RT4,f}$           | 2.49   | 2.65 | 2.8  | V    | VS≥4V;<br>VCC1 falling           | P_13.12.11 |
| Reset Threshold<br>Voltage RT4,r                           | $V_{RT4,r}$           | 2.65   | 2.76 | 2.95 | V    | VS ≥ 4 V;<br>VCC1 rising         | P_13.12.12 |
| Reset Threshold Hysteresis                                 | $V_{RT,hys}$          | 70     | 140  | 220  | mV   | 4)                               | P_13.12.13 |
| VCC1 Over Voltage<br>Detection Threshold<br>Voltage        | V <sub>CC1,OV,r</sub> | 5.5    | 5.65 | 5.8  | V    | <sup>1)4)</sup> rising VCC1      | P_13.12.26 |
| VCC1 Over Voltage<br>Detection Threshold<br>Voltage        | V <sub>CC1,OV,f</sub> | 5.4    | 5.55 | 5.7  | V    | <sup>4)</sup> falling VCC1       | P_13.12.27 |
| VCC1 OV Detection Filter<br>Time                           | $t_{ m VCC1,OV\_F}$   | 51     | 64   | 80   | us   | 2)                               | P_13.12.31 |

# TLE9561-3QX

# **DC Motor System IC**



# **Supervision Functions**

# **Table 37 Electrical Characteristics** (cont'd)

| Parameter                                             | Symbol                   | Values                 |      |                          | Unit | Note or                                                                                         | Number     |
|-------------------------------------------------------|--------------------------|------------------------|------|--------------------------|------|-------------------------------------------------------------------------------------------------|------------|
|                                                       |                          | Min.                   | Тур. | Max.                     |      | <b>Test Condition</b>                                                                           |            |
| VCC1 Short to GND Filter<br>Time                      | t <sub>vcc1,sc</sub>     | 3.2                    | 4    | 4.8                      | ms   | <sup>2)</sup> blanking time<br>during power-up,<br>short circuit<br>detection for<br>VS ≥ VS,UV | P_13.12.32 |
| Reset Generator; Pin RSTN                             | I                        |                        |      |                          |      |                                                                                                 | _          |
| Reset Low Output Voltage                              | $V_{RSTN,L}$             | -                      | 0.2  | 0.4                      | V    | $I_{RSTN} = 1 \text{ mA for}$<br>$V_{CC1} \ge 1 \text{ V \&}$<br>$V_{S} \ge V_{POR,f}$          | P_13.12.33 |
| Reset High Output Voltage                             | $V_{RSTN,H}$             | 0.8 x V <sub>CC1</sub> | -    | V <sub>CC1</sub> + 0.3 V | V    | $I_{RSTN} = -20 \mu A$                                                                          | P_13.12.34 |
| Reset Pull-up Resistor                                | R <sub>RSTN</sub>        | 10                     | 20   | 40                       | kΩ   | $V_{RSTN} = 0 \text{ V}$                                                                        | P_13.12.35 |
| Reset Filter Time                                     | $t_{RF}$                 | 4                      | 10   | 26                       | μs   | $V_{CC1} < V_{RT1x}$<br>to RSTN = L see<br>also <b>Chapter 12.3</b>                             | P_13.12.36 |
| Reset Delay Time 1                                    | $t_{RD1}$                | 8                      | 10   | 12                       | ms   | 2) <b>RSTN_DEL</b> = 0                                                                          | P_13.12.37 |
| Reset Delay Time 2                                    | $t_{RD2}$                | 1.6                    | 2    | 2.4                      | ms   | 2) <b>RSTN_DEL</b> = 1                                                                          | P_13.12.64 |
| VCAN Monitoring                                       |                          |                        |      |                          |      |                                                                                                 |            |
| CAN Supply undervoltage detection threshold (falling) | V <sub>CAN_UV,f</sub>    | 4.5                    | -    | 4.75                     | V    | VCAN falling                                                                                    | P_13.12.38 |
| CAN Supply undervoltage detection threshold (rising)  | V <sub>CAN_UV,r</sub>    | 4.6                    | -    | 4.85                     | V    | VCAN rising                                                                                     | P_13.12.39 |
| V <sub>CAN</sub> Undervoltage detection hysteresis    | V <sub>CAN,UV, hys</sub> | 50                     | 90   | 130                      | mV   | 4)                                                                                              | P_13.12.40 |
| VCAN UV detection Filter<br>Time                      | t <sub>VCAN,UV_F</sub>   | 5                      | 10   | 14                       | μs   | <sup>2)</sup> VCAN rising and falling                                                           | P_13.12.41 |
| Watchdog Generator / Inte                             | rnal Oscilla             | tor                    |      |                          |      |                                                                                                 | 1          |
| Long Open Window                                      | $t_{LW}$                 | 160                    | 200  | 240                      | ms   | 2)                                                                                              | P_13.12.42 |
| Internal Clock Generator<br>Frequency                 | $f_{CLKSBC,1}$           | 0.8                    | 1.0  | 1.2                      | MHz  | -                                                                                               | P_13.12.43 |
| Minimum Waiting time du                               | ring Fail-Sa             | fe Mode                |      |                          |      |                                                                                                 |            |
| Min. waiting time Fail-Safe                           | $t_{\sf FS,min}$         | 80                     | 100  | 120                      | ms   | 2)3)                                                                                            | P_13.12.45 |
| Power-on Reset, Over / Un                             |                          | Protect                | ion  | <u> </u>                 | 1    |                                                                                                 | 1          |
| VSINT Power on reset rising                           | $V_{POR,r}$              | -                      | _    | 4.5                      | V    | VSINT increasing                                                                                | P_13.12.46 |
| VSINT Power on reset falling                          | $V_{POR,f}$              | _                      | -    | 3                        | V    | VSINT decreasing                                                                                | P_13.12.47 |

# Supervision Functions



# **Table 37 Electrical Characteristics** (cont'd)

| Parameter                                     | Symbol                | Values |      |      | Unit | Note or                                                                                                                 | Number      |
|-----------------------------------------------|-----------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------|-------------|
|                                               |                       | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                   |             |
| VSINT Undervoltage<br>Detection Threshold     | V <sub>SINT,UV</sub>  | 5.3    | -    | 6.0  | V    | Supply UV<br>threshold for VCC1<br>SC detection;<br>hysteresis<br>included; includes<br>rising and falling<br>threshold | P_13.12.48  |
| VSHS Overvoltage<br>Detection Threshold       | V <sub>SHS,OVD</sub>  | 20     | _    | 22   | V    | Supply OV<br>supervision for<br>HSx;<br>hysteresis<br>included                                                          | P_13.12.55  |
| VSHS Overvoltage<br>Detection hysteresis      | $V_{\rm SHS,OVD,hys}$ | 100    | 500  | -    | mV   | 4)                                                                                                                      | P_13.12.56  |
| VSHS Undervoltage<br>Detection Threshold      | V <sub>SHS,UVD</sub>  | 4.8    | -    | 5.5  | V    | Supply UV<br>supervision for<br>HSx;<br>hysteresis<br>included                                                          | P_13.12.57  |
| VSHS Undervoltage<br>Detection hysteresis     | $V_{\rm SHS,UVD,hys}$ | 50     | 200  | 350  | mV   | 4)                                                                                                                      | P_13.12.58  |
| VSHS Undervoltage<br>Detection Filter Time    | $t_{ m VSHS,UV}$      | 5      | 10   | 14   | us   | <sup>2)</sup> rising and falling                                                                                        | P_13.12.300 |
| VSHS Overvoltage<br>Detection Filter Time     | t <sub>VSHS,OV</sub>  | 5      | 10   | 14   | us   | <sup>2)</sup> rising and falling                                                                                        | P_13.12.301 |
| Charge Pump Undervolta                        | ge                    |        |      |      |      |                                                                                                                         |             |
| Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV1</sub>    | 5.4    | 5.9  | 6.4  | V    | FET_LVL = 0<br>CPUVTH = 0<br>falling threshold,<br>VS ≥6 V                                                              | P_13.12.59  |
| Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV2</sub>    | 5.85   | 6.35 | 6.85 | V    | FET_LVL = 0<br>CPUVTH = 1<br>falling threshold,<br>VS ≥ 6 V                                                             | P_13.12.60  |
| Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV3</sub>    | 6.85   | 7.35 | 7.85 | V    | FET_LVL = 1<br>CPUVTH = 0<br>falling threshold,<br>VS ≥ 6 V                                                             | P_13.12.61  |

# **Supervision Functions**



#### Table 37 **Electrical Characteristics** (cont'd)

| Parameter                                     | Symbol Values                  |             |                      |             | Unit | Note or                                                          | Number      |
|-----------------------------------------------|--------------------------------|-------------|----------------------|-------------|------|------------------------------------------------------------------|-------------|
|                                               |                                | Min.        | Тур.                 | Max.        |      | <b>Test Condition</b>                                            |             |
| Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV4</sub>             | 7.5         | 8                    | 8.5         | V    | FET_LVL = 1<br>CPUVTH = 1<br>falling threshold,<br>VS ≥ 6 V      | P_13.12.62  |
| Charge Pump<br>Undervoltage Filter Time       | $t_{CPUV}$                     | 51          | 64                   | 80          | μs   | <sup>4)</sup> VS ≥ 6 V                                           | P_13.12.63  |
| Charge Pump<br>Undervoltage Blank Time        | t <sub>CPUVBLANK</sub>         | 400         | 500                  | 600         | μs   | <sup>4)</sup> VS ≥ 6 V                                           | P_13.12.175 |
| VS monitoring                                 |                                |             |                      |             |      |                                                                  |             |
| VS undervoltage threshold                     | $V_{\rm S,UV}$                 | 4.7         | -                    | 5.4         | V    | hysteresis included                                              | P_13.12.66  |
| VS overvoltage threshold detection 1          | $V_{\rm S,OVD1}$               | 19          | -                    | 22.5        | V    | hysteresis included, VS_OV_SEL = 0                               | P_13.12.68  |
| VS overvoltage threshold detection 2          | $V_{S,OVD2}$                   | 27.75       | -                    | 31.25       | V    | hysteresis included, VS_OV_SEL = 1                               | P_13.12.65  |
| VS undervoltage filter time                   | t <sub>VSUV_FILT</sub>         | 5           | 10                   | 14          | μs   | <sup>2)</sup> rising and falling                                 | P_13.12.71  |
| VS overvoltage filter time                    | $t_{\sf VSOV\_FILT}$           | 5           | 10                   | 14          | μs   | <sup>2)</sup> rising and falling                                 | P_13.12.72  |
| Off-state open load diagno                    |                                |             | 1                    | 1           |      |                                                                  | I.          |
| Pull-up diagnosis current                     | I <sub>PUDiag</sub>            | -600        | -400                 | -270        | μΑ   | VS ≥ 6 V                                                         | P_13.12.73  |
| Pull-down diagnosis current                   | I <sub>PDDiag</sub>            | 1600        | 2200                 | 2800        | μΑ   | VS ≥ 6 V                                                         | P_13.12.74  |
| Diagnosis current ratio                       | I <sub>Diag_ratio</sub>        | 4.25        | 5.25                 | 6.25        |      | Ratio I <sub>PDDiag</sub> / I <sub>PUDiag</sub>                  | P_13.12.302 |
| Drain-source monitoring (                     | P activated                    |             |                      |             |      |                                                                  |             |
| Blank time                                    | t <sub>BLANK</sub>             | typ-<br>20% | 587<br>+266<br>xTBLK | typ+20<br>% | ns   | <sup>4)</sup> TBLK: decimal value of TBLK[3:0], VS ≥ 6 V         | P_13.12.75  |
| Cross-current protection time                 | t <sub>CCP</sub>               | typ-<br>20% | 587<br>+266<br>xTCCP | typ+20<br>% | ns   | <sup>4)</sup> TCCP: decimal value of TCCPx[3:0], VS ≥ 6 V        | P_13.12.76  |
| HS/LS Drain-source overvoltage 0              | V <sub>VDSMONTHO_</sub>        | 0.115       | 0.16                 | 0.195       | V    | VDSTH[2:0] = 000 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.77  |
| HS/LS Drain-source overvoltage 1              | V <sub>VDSMONTH1_</sub>        | 0.16        | 0.2                  | 0.25        | V    | VDSTH[2:0] = 001 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.78  |
| HS/LS Drain-source overvoltage 2              | V <sub>VDSMONTH2</sub><br>CPON | 0.24        | 0.3                  | 0.36        | V    | VDSTH[2:0] = 010 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.79  |

# Supervision Functions



# **Table 37 Electrical Characteristics** (cont'd)

| Parameter                              | Symbol                           | Values   |          |          | Unit   | Note or                                                          | Number      |
|----------------------------------------|----------------------------------|----------|----------|----------|--------|------------------------------------------------------------------|-------------|
|                                        |                                  | Min.     | Тур.     | Max.     |        | <b>Test Condition</b>                                            |             |
| HS/LS Drain-source overvoltage 3       | V <sub>VDSMONTH3</sub> _<br>CPON | 0.32     | 0.4      | 0.48     | V      | $VDSTH[2:0] = 011_{B},$ $VS \ge 6 \text{ V, TFVDS} = 00_{B}$     | P_13.12.80  |
| HS/LS Drain-source overvoltage 4       | V <sub>VDSMONTH4</sub> _         | 0.4      | 0.5      | 0.6      | V      | VDSTH[2:0] = $100_B$ ,<br>VS $\geq$ 6 V, TFVDS= $00_B$           | P_13.12.81  |
| HS/LS Drain-source overvoltage 5       | V <sub>VDSMONTH5</sub> _         | 0.48     | 0.6      | 0.72     | V      | VDSTH[2:0] = 101 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.82  |
| HS/LS Drain-source overvoltage 6       | V <sub>VDSMONTH6_</sub>          | 0.64     | 0.8      | 0.96     | V      | VDSTH[2:0] = 110 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.83  |
| HS/LS Drain-source overvoltage 7       | V <sub>VDSMONTH7</sub> _         | 1.75     | 2.0      | 2.25     | V      | VDSTH[2:0] = 111 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.84  |
| Drain-Source monitoring                | g - Slam mode,                   | , parkin | g brakin | g and VS | overvo | ltage braking, VS o                                              | VSINT ≥ 8V  |
| Blank time                             | t <sub>BLK_BRAKE1</sub>          | 4.5      | 7        | 9.5      | μs     | TBLK_BRK = 0,<br>VS or VSINT ≥ 8 V                               | P_13.12.85  |
| Blank time                             | t <sub>BLK_BRAKE2</sub>          | 9        | 11       | 13       | μs     | TBLK_BRK = 1,<br>VS or VSINT ≥ 8 V                               | P_13.12.86  |
| VDS Filter time                        | t <sub>FVDS_BRAKE</sub>          | 0.5      | 1        | 2.5      | μs     | VS or VSINT ≥ 8 V                                                | P_13.12.87  |
| LS Drain-source monitoring thresholds  | V <sub>VDSMONTH0</sub> _         | 0.56     | 0.8      | 1.05     | V      | VS or VSINT ≥ 8 V<br>VDSTH_BRK = 0                               | P_13.12.89  |
| LS Drain-source monitoring thresholds  | V <sub>VDSMONTH1_</sub>          | 0.15     | 0.22     | 0.29     | V      | VS or VSINT ≥ 8 V<br>VDSTH_BRK = 1                               | P_13.12.90  |
| VS Overvoltage Braking                 | Mode                             |          | <b>"</b> |          | Ti-    |                                                                  |             |
| VS Overvoltage braking config 0 rising | V <sub>OVBR,cfg0,r</sub>         | 25.65    | 27       | 28.35    | V      | OV_BRK_TH=000 <sub>B</sub>                                       | P_13.12.97  |
| VS Overvoltage braking config 1 rising | V <sub>OVBR,cfg1,r</sub>         | 26.60    | 28       | 29.40    | V      | OV_BRK_TH=001 <sub>B</sub>                                       | P_13.12.98  |
| VS Overvoltage braking config 2 rising | V <sub>OVBR,cfg2,r</sub>         | 27.55    | 29       | 30.45    | V      | OV_BRK_TH=010 <sub>B</sub>                                       | P_13.12.99  |
| VS Overvoltage braking config 3 rising | V <sub>OVBR,cfg3,r</sub>         | 28.50    | 30       | 31.50    | V      | OV_BRK_TH=011 <sub>B</sub>                                       | P_13.12.100 |
| VS Overvoltage braking config 4 rising | V <sub>OVBR,cfg4,r</sub>         | 29.45    | 31       | 32.55    | V      | OV_BRK_TH=100 <sub>B</sub>                                       | P_13.12.101 |
| VS Overvoltage braking config 5 rising | V <sub>OVBR,cfg5,r</sub>         | 30.40    | 32       | 33.60    | V      | OV_BRK_TH=101 <sub>B</sub>                                       | P_13.12.102 |
| VS Overvoltage braking config 6 rising | V <sub>OVBR,cfg6,r</sub>         | 31.35    | 33       | 34.65    | V      | OV_BRK_TH=110 <sub>B</sub>                                       | P_13.12.103 |
| VS Overvoltage braking config 7 rising | V <sub>OVBR,cfg7,r</sub>         | 32.30    | 34       | 35.70    | V      | OV_BRK_TH=111 <sub>B</sub>                                       | P_13.12.104 |
| VS Overvoltage braking config 0        | V <sub>HYS,cfg0</sub>            | 0.64     | 0.75     | 0.85     | V      | OV_BRK_TH=000 <sub>B</sub>                                       | P_13.12.105 |

# TLE9561-3QX

# **DC Motor System IC**



# **Supervision Functions**

## **Table 37 Electrical Characteristics** (cont'd)

| Parameter                                     | Symbol                  | Values |      |      | Unit | Note or                                                                       | Number      |
|-----------------------------------------------|-------------------------|--------|------|------|------|-------------------------------------------------------------------------------|-------------|
|                                               |                         | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                         |             |
| VS Overvoltage braking config 1               | V <sub>HYS,cfg1</sub>   | 0.74   | 0.82 | 0.9  | V    | OV_BRK_TH=001 <sub>B</sub>                                                    | P_13.12.109 |
| VS Overvoltage braking config 2               | V <sub>HYS,cfg2</sub>   | 0.80   | 0.89 | 0.98 | V    | OV_BRK_TH=010 <sub>B</sub>                                                    | P_13.12.113 |
| VS Overvoltage braking config 3               | V <sub>HYS,cfg3</sub>   | 0.85   | 0.95 | 1.05 | V    | OV_BRK_TH=011 <sub>B</sub>                                                    | P_13.12.117 |
| VS Overvoltage braking config 4               | V <sub>HYS,cfg4</sub>   | 0.93   | 1.03 | 1.13 | V    | OV_BRK_TH=100 <sub>B</sub>                                                    | P_13.12.121 |
| VS Overvoltage braking config 5               | V <sub>HYS,cfg5</sub>   | 0.97   | 1.08 | 1.19 | V    | OV_BRK_TH=101 <sub>B</sub>                                                    | P_13.12.125 |
| VS Overvoltage braking config 6               | V <sub>HYS,cfg6</sub>   | 1.03   | 1.15 | 1.27 | V    | OV_BRK_TH=110 <sub>B</sub>                                                    | P_13.12.129 |
| VS Overvoltage braking config 7               | V <sub>HYS,cfg7</sub>   | 1.1    | 1.23 | 1.36 | V    | OV_BRK_TH=111 <sub>B</sub>                                                    | P_13.12.133 |
| VS and VSINT overvoltage braking filter time  | t <sub>OV_BR_FILT</sub> | 10     | 15   | 20   | μs   | 4)                                                                            | P_13.12.200 |
| Overtemperature Shutdo                        | wn <sup>4)</sup>        | ·      |      |      |      |                                                                               |             |
| Thermal Prewarning<br>Temperature             | $T_{\rm jPW}$           | 125    | 145  | 165  | °C   | T <sub>j</sub> rising                                                         | P_13.12.169 |
| Thermal Shutdown TSD1                         | $T_{\rm jTSD1}$         | 170    | 185  | 200  | °C   | T <sub>j</sub> rising                                                         | P_13.12.170 |
| Thermal Shutdown TSD2                         | $T_{\rm jTSD2}$         | 170    | 185  | 200  | °C   | $T_{\rm j}$ rising                                                            | P_13.12.171 |
| Thermal Shutdown hysteresis                   | $T_{\rm jTSD,hys}$      | -      | 25   | -    | °C   | 4)                                                                            | P_13.12.172 |
| TSD/TPW Filter Time                           | $t_{TSD\_TPW\_F}$       | 5      | 10   | 15   | us   | rising and falling,<br>applies to all<br>thermal sensors<br>(TPW, TSD1, TSD2) | P_13.12.173 |
| Deactivation time after thermal shutdown TSD2 | t <sub>TSD2</sub>       | 0.8    | 1    | 1.2  | S    | 2)                                                                            | P_13.12.174 |

<sup>1)</sup> It is ensured that the threshold  $V_{\text{CC1,OV,r}}$  is always higher than the highest regulated  $V_{\text{CC1}}$  output voltage  $V_{\text{CC1,out4}}$ .

<sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.

<sup>3)</sup> This time applies for all failure entries except a device thermal shutdown (TSD2 has a typ. 1 s waiting time t<sub>TSD2</sub>).

<sup>4)</sup> Not subject to production test, specified by design.

# **Serial Peripheral Interface**



# 13 Serial Peripheral Interface

The Serial Peripheral Interface is the communication link between the device and the microcontroller. The TLE9561-3QX is supporting multi-slave operation in full-duplex mode with 32-bit data access.

The SPI behavior for the different device modes is as follows:

- The SPI is enabled in Init Mode, Normal Mode and Stop Mode.
- The SPI is OFF in Sleep Mode, Restart Mode and Fail-Safe Mode.

# 13.1 SPI Block Description

The Control Input Word is read via the data input SDI, which is synchronized with the clock input CLK provided by the microcontroller. The output word appears synchronously at the data output SDO (see **Figure 83** with a 32-bit data access example).

The transmission cycle begins when the chip is selected by the input CSN (Chip Select Not), LOW active. After the CSN input returns from LOW to HIGH, the word that has been read is interpreted according to the content. The SDO output switches to tristate status (high impedance) at this point, thereby releasing the SDO bus for other use. The state of SDI is shifted into the input register with every falling edge on CLK. The state of SDO is shifted out of the output register after every rising edge on CLK. The SPI of the device is not daisy chain capable.



Figure 83 SPI Data Transfer Timing (note the reversed order of LSB and MSB shown in this figure compared to the register description)

# infineon

# **Serial Peripheral Interface**

# 13.2 Failure Signalization in the SPI Data Output

When the microcontroller sends a wrong SPI command to the device, the device ignores the information. Wrong SPI commands are either invalid device mode commands or commands which are prohibited by the state machine to avoid undesired device or system states (see below). In this case the diagnosis bit SPI\_FAIL is set and the SPI Write command is ignored (no partial interpretation). This bit can be only reset by actively clearing it via a SPI command.

## Invalid SPI Commands leading to SPI FAIL are listed below (in this case the SPI command is ignored):

- Illegal state transitions:
  - Going from Stop Mode to Sleep Mode. In this case the device enters Restart Mode.
  - Trying to go to Stop Mode or Sleep Mode from Init Mode<sup>1)</sup>. In this case Normal Mode is entered.
- Uneven parity in the data bit of the WD\_CTRL register. In this case the watchdog trigger is ignored and/or
  the new watchdog settings are ignored respectively.
- In Stop Mode: attempting to change any SPI settings, e.g. changing the watchdog configuration, PWM settings and HSx configuration settings during Stop Mode, etc.; the SPI command is ignored in this case; only WD trigger, returning to Normal Mode, triggering a device soft reset, and read & clear status registers commands are valid SPI commands in Stop Mode; Note: No failure handling is done for the attempt to go to Stop Mode when all bits in the registers BUS\_CTRL and WK\_CTRL are cleared because the microcontroller can leave this mode via SPI.
- When entering Stop Mode and WK\_STAT is not cleared; SPI\_FAIL will not be set but the INTN pin will be triggered.
- Changing from Stop Mode to Normal Mode and changing the other bits of the M\_S\_CTRL register. The
  other modifications will be ignored.
- Sleep Mode: attempt to go to Sleep Mode without any wake source set, i.e. when all bits in the **BUS\_CTRL** and **WK\_CTRL** registers are cleared. In this case the **SPI\_FAIL** bit is set and the device enters Restart Mode. Even though the Sleep Mode command is not entered in this case, the rest of the command is executed but restart values apply during Restart Mode; **Note:** At least one wake source must be activated in order to avoid a deadlock situation in Sleep Mode.

  If the only wake source is a timer and the timer is OFF, then the device will wake immediately from Sleep
  - If the only wake source is a timer and the timer is OFF, then the device will wake immediately from Sleep Mode and enter Restart Mode.
- Setting a longer or equal on-time than the timer period of the respective timer.
- SDI stuck at HIGH or LOW, e.g. SDI received all '0' or all '1'.
- Any attempt to configure again the WK2\_FO.
- Configured the HSx controlled by SYNC when the WK4/SYNC is not configured as SYNC-input.

Note: There is no SPI fail information for unused addresses.

Note: In case that the register or banking are accessed but they are not valid as address or banks, the **SPI\_FAIL** is not triggered and the cmd is ignored.

<sup>1)</sup> If the device is externally configured to use SPI with CRC (by PWM1/CRC pin), the attempt to go to Stop or Sleep from Init, will generate SPI\_FAIL even if it is a SPI command with correct CRC. Still, the first SPI command will put the device from Init to Normal Mode even if CRC is not correct (CRC\_FAIL status bit will be set).

# infineon

# **Serial Peripheral Interface**

## Signalization of the ERR Flag (high active) in the SPI Data Output (see Figure 83):

The ERR flag presents an additional diagnosis possibility for the SPI communication. The ERR flag is being set for following conditions:

- in case the number of received SPI clocks is not 0 or 32.
- in case RSTN is LOW and SPI frames are being sent at the same time.

Note: In order to read the SPI ERR flag properly, CLK must be low when CSN is triggered, i.e. the ERR bit is not valid if the CLK is high on a falling edge of CSN.

## The number of received SPI clocks is not 0 or 32:

The number of received input clocks is supervised to be 0 or 32 clock cycles and the input word is discarded in case of a mismatch (0 clock cycle to enable ERR signalization). The error logic also recognizes if CLK was high during CSN edges. Both errors (0 or 32 bit CLK mismatch or CLK high during CSN edges) are flagged in the following SPI output by a "HIGH" at the data output (SDO pin, bit ERR) before the first rising edge of the clock is received. The complete SPI command is ignored in this case.

## RSTN is LOW and SPI frames are being sent at the same time:

The ERR flag will be set when the RSTN pin is triggered (during device restart) and SPI frames are being sent to the device at the same time. The behavior of the ERR flag will be signalized at the next SPI command for below conditions:

- If the command begins when RSTN is HIGH and it ends when RSTN is LOW.
- If a SPI command will be sent while RSTN is LOW.
- If a SPI command begins when RSTN is LOW and it ends when RSTN is HIGH.

And the SDO output will behave as follows:

- Always when RSTN is LOW then SDO will be HIGH.
- When a SPI command begins when RSTN is LOW and ends when RSTN is HIGH, then the SDO should be ignored because wrong data will be sent.

Note: It is possible to quickly check for the ERR flag without sending any data bits. i.e. only the CSN is pulled low and SDO is observed - no SPI Clocks are sent in this case.

Note: The ERR flag could also be set after the device has entered Fail-Safe Mode because the SPI communication is stopped immediately.

# (infin

# **Serial Peripheral Interface**

# 13.3 SPI Programming

For the TLE9561-3QX, 7 bits are used for the address selection (BIT 6...0). Bit 7 is used to decide between Read Only and Read & Clear for the status bits, and between Write and Read Only for configuration bits. For the actual configuration and status information, 16 data bits (BIT 23...8) are used.

Writing, clearing and reading is done word wise. The SPI status bits are not cleared automatically and must be cleared by the microcontroller. Some of the configuration bits will automatically be cleared by the device (refer to the respective register descriptions for detailed information). In Restart Mode, the device ignores all SPI communication, i.e. it does not interpret it.

There are two types of SPI registers:

- Control registers: These registers are used to configure the device, e.g. mode, watchdog trigger, etc.
- Status registers: These registers indicate the status of the device, e.g. wake events, warnings, failures, etc.

For the status registers, the requested information is given in the same SPI command in the data out (SDO). For the control registers, the status of each byte is shown in the same SPI command as well. However, configuration changes of the same register are only shown in the next SPI command (configuration changes inside the device become valid only after CSN changes from low to high). See **Figure 84**.

Writing of control registers is possible in Init and Normal Mode. During Stop Mode only the change to Normal Mode and triggering the watchdog is allowed as well as reading and clearing the status registers.

No status information can be lost, even if a bit changes right after the first 7 SPI clock cycles before the SPI frame ends. In this case the status information field will be updated with the next SPI command. However, the flag is already set in the relevant status register. The device status information from the SPI status registers is transmitted in a compressed format with each SPI response on SDO in the so-called Status Information Field register (see also **Table 38**). The purpose of this register is to quickly signal changes in dedicated SPI status registers to the microcontroller.

Table 38 Status Information Field

| Bit in Status<br>Information Field | Corresponding<br>Address Bit | Status Register Description                                      |
|------------------------------------|------------------------------|------------------------------------------------------------------|
| 0                                  |                              | SUPPLY_STAT = OR of all bits on SUP_STAT register                |
| 1                                  |                              | TEMP_STAT = OR of all bits on THERM_STAT register                |
| 2                                  |                              | BUS_STAT= OR of all bits on BUS_STAT register                    |
| 3                                  |                              | WAKE_UP = OR of all bits on WK_STAT register                     |
| 4                                  |                              | HS_STAT = OR of all bits on HS_OL_OC_OT_STAT register            |
| 5                                  |                              | DEV_STAT = OR of all bits on DEV_STAT except CRC_STAT and SW_DEV |
| 6                                  |                              | BD_STAT = OR of all bits on DSOV register                        |
| 7                                  |                              | SPI_CRC_FAIL = (SPI_FAIL) OR (CRC_FAIL)                          |

# **DC Motor System IC**



# **Serial Peripheral Interface**



Figure 84 SPI Operation Mode

## 13.3.1 CRC

The SPI interface includes also 8 Bits (bits 24 to 31) used for Cyclic Redundancy Check (CRC) to ensure data integrity on sent or received SPI command.

The implemented CRC is based on Autosar specification of CRC Routines revision 4.3.0 and in particular the function CRC8-2FH.

The specification are based on the follow table:

Table 39 CRC8x2FH definition

| CRC result width:     | 8 bits          |
|-----------------------|-----------------|
| Polynomial            | 2F <sub>H</sub> |
| Initial Value         | FF <sub>H</sub> |
| Input data reflected  | No              |
| Result data reflected | No              |
| XOR value             | FF <sub>H</sub> |
| Check                 | DF <sub>H</sub> |
| Magic check           | 42 <sub>H</sub> |

Some examples of CRC calculation are shown in the follow table:

Table 40 CRC8x2FH calculation example

| Data Bytes (hexadecimal) |    |    |    |    |    |    |    |    | CRC |
|--------------------------|----|----|----|----|----|----|----|----|-----|
| 00                       | 00 | 00 | 00 |    |    |    |    |    | 12  |
| F2                       | 01 | 83 |    |    |    |    |    |    | C2  |
| 0F                       | AA | 00 | 55 |    |    |    |    |    | C6  |
| 00                       | FF | 55 | 11 |    |    |    |    |    | 77  |
| 33                       | 22 | 55 | AA | ВВ | СС | DD | EE | FF | 11  |
| 92                       | 6B | 55 |    |    |    |    |    |    | 33  |
| FF                       | FF | FF | FF |    |    |    |    |    | 6C  |

# TLE9561-3QX

# **DC Motor System IC**



# **Serial Peripheral Interface**

## **Polynominal**

The polynomial is:

$$x^8 + x^5 + x^3 + x^2 + x^1 + x^0 ag{13.1}$$

### **Calculation in SDI and SDO**

The calculation of the CRC is done considering the first 24 bits (BIT 0..23) either of SDI or SDO.

The content of SDO Payload (BIT 8..23) is referring the previous data written at the addressed register via SDI.



Figure 85 CRC calculation

## **CRC Activation and status information**

For CRC activation, refer to Chapter 5.2.

The CRC status (CRC\_STAT) and failure (CRC\_FAIL) are readable on DEV\_STAT.

Read out of the register which contains the **CRC\_STAT** and **CRC\_FAIL** is done ignoring the CRC field and no failure flag are set.

The **DEV\_STAT** register shall be cleared considering the CRC setting (ON or OFF).

The **CRC\_STAT** bit is read only.

The **CRC\_FAIL** is set in the follow conditions:

- If the CRC is enabled and the μC sends wrong CRC field.
- If the CRC is disabled and the  $\mu$ C sends wrong static pattern (no A5<sub>H</sub>).

### CRC field in case of CRC disabled

In case that the CRC is not activated, the bits needed for CRC field have to be filled with static pattern.

In case of SDI, the CRC field has to be filled with A5<sub>H</sub> (bits 24:31).

In case of SDO, the device will always answer with 5A<sub>H</sub> (bits 24:31).

The status of the CRC is updated accordingly in CRC\_STAT bit.



# **Serial Peripheral Interface**

#### **SPI Bit Mapping** 13.4

The following figures show the mapping of the registers and the SPI bits of the respective registers.

The Control Registers are Read/Write Register with the following structure:

- Device Control Registers from 000 0001<sub>B</sub> to 000 1011<sub>B</sub>.
- Bridge Driver Control Registers from 001 0000<sub>B</sub> to 001 1101<sub>B</sub>.
- SWK Control Registers from  $011\,0000_{\rm B}$  to  $011\,1111_{\rm B}$ .

Depending on bit 7 the bits are only read (setting bit 7 to '0') or also written (setting bit 7 to '1'). The new setting of the bit after a write can be seen with a new read / write command.

The Status Registers are Read/Clear with the following structure:

- Device Status Registers from 100 0000<sub>B</sub> to 100 0110<sub>B</sub>.
- Bridge Driver Status Registers from 101 0000<sub>B</sub> to 101 1011<sub>B</sub>.
- SWK Status Registers from 110 0000<sub>B</sub> to 110 0011<sub>B</sub>.
- Product Family is 111 0000<sub>B</sub>.

The registers can be read or can be cleared (if clearing is possible) depending on bit 7. To clear the payload of one of the Status Registers bit 7 must be set to 1.

The registers WK\_LVL\_STAT, and FAM\_PROD\_STAT, SWK\_OSC\_CAL\_STAT, SWK\_ECNT\_STAT, SWK\_CDR\_STAT are an exception as they show the actual voltage level at the respective WKx pin (LOW/HIGH), or a fixed family/ product ID respectively and can thus not be cleared.

It is recommended for proper diagnosis to clear respective status bits for wake events or failure.

When changing to a different device mode, certain configurations bits will be cleared automatically or modified:

- The device mode bits are updated to the actual status, e.g. when returning to Normal Mode.
- When changing to a low-power mode (Stop Mode or Sleep Mode), the diagnosis bits of the integrated module are not cleared.
- When changing to Stop Mode, the CAN, control bits will not be modified.
- When changing to Sleep Mode, the CAN, control bits will be modified if they were not OFF or wake capable before.
- FO will stay activated if it was triggered before. Depending on the respective configuration, CAN, transceivers will be either OFF, woken or still wake capable.

Note:

The detailed behavior of the respective SPI bits and control functions is described in **Chapter 13.5**, Chapter 13.6 and in the respective module chapter. The bit type be marked as 'rwh' in case the device will modify respective control bits.

# infineon

# **Serial Peripheral Interface**



Figure 86 SPI Register Mapping Structure

The detailed register mappings for control registers and status registers are shown in **Table 41** and **Table 84** respectively.

# 13.4.1 Register Banking

In order to minimize the number of configuration registers, seven registers follow a bank structure.

The banked registers are:

- WK\_CTRL
- PWM\_CTRL
- CCP\_BLK
- TPRECHG
- HB\_ICHG
- HB\_PCHG\_INIT
- TDON\_HB\_CTRL
- TDOFF\_HB\_CTRL



# **Serial Peripheral Interface**

In these register, the first 3 bits of the payload (bit 8 to 10) select the bank that has to be configured. The rest of the payload is used to configure the selected bank (for more details refer to the specific banked register). In case that CRC is used, the CRC calculation is done considering the first 24 bits (from bit 0 to 23).

The banked registers can be read like the other configuration registers but in the SDO one '0' is automatically added after the status information field. **Figure 87** shows the structure of SDO in banked register.



Figure 87 Register read Out of banked register (3 bit banking)

## De Motor System re

**Serial Peripheral Interface** 



# 13.5 SPI control registers

READ/WRITE Operation (see also **Chapter 13.3**):

- The 'POR / Soft Reset Value' defines the register content after POR or device reset.
- The 'Restart Value' defines the register content after device restart, where 'x' means the bit is unchanged.
- There are different bit types:
  - 'r' = READ: read only bits (or reserved bits).
  - 'rw' = READ/WRITE: readable and writable bits.
  - 'rwh' = READ/WRITE/Hardware: readable/writable bits, which can also be modified by the device hardware.
- Reserved bits are marked as "Reserved" and always read as "0". The respective bits shall also be programmed as "0".
- Reading a register is done word wise by setting the SPI bit 7 to "0" (= Read Only).
- SPI control bits are in general not cleared or changed automatically. This must be done by the microcontroller via SPI programming. Exceptions to this behavior are stated at the respective register description and the respective bit type is marked with a 'h' meaning that the device is able to change the register content.

The registers are addressed wordwise.

Table 41 Register Overview

| Register Short Name        | gister Short Name Register Long Name      |                      |     |  |  |
|----------------------------|-------------------------------------------|----------------------|-----|--|--|
| SPI control registers, Dev | rice Control Registers                    |                      |     |  |  |
| M_S_CTRL                   | Mode and Supply Control                   | 0000001 <sub>B</sub> | 178 |  |  |
| HW_CTRL                    | Hardware Control                          | 0000010 <sub>B</sub> | 180 |  |  |
| WD_CTRL                    | Watchdog Control                          | 0000011 <sub>B</sub> | 182 |  |  |
| BUS_CTRL                   | CAN Control                               | 0000100 <sub>B</sub> | 184 |  |  |
| WK_CTRL                    | Wake-up Control                           | 0000101 <sub>B</sub> | 186 |  |  |
| TIMER_CTRL                 | Timer 1 and Timer 2 Control and Selection | 0000110 <sub>B</sub> | 188 |  |  |
| SW_SD_CTRL                 | High-Side Switch Shutdown Control         | 0000111 <sub>B</sub> | 190 |  |  |
| HS_CTRL                    | High-Side Switch Control                  | 0001000 <sub>B</sub> | 193 |  |  |
| INT_MASK                   | Interrupt Mask Control                    | 0001001 <sub>B</sub> | 195 |  |  |
| PWM_CTRL                   | PWM Configuration Control                 | 0001010 <sub>B</sub> | 197 |  |  |
| SYS_STAT_CTRL              | System Status Control                     | 0001011 <sub>B</sub> | 198 |  |  |
| SPI control registers, Con | trol registers bridge driver              |                      | •   |  |  |
| GENCTRL                    | General Bridge Control                    | 0010000 <sub>B</sub> | 199 |  |  |
| LS_VDS                     | Drain-Source monitoring threshold         | 0010010 <sub>B</sub> | 201 |  |  |
| HS_VDS                     | Drain-Source monitoring threshold         | 0010011 <sub>B</sub> | 203 |  |  |
| CCP_BLK                    | CCP and times selection                   | 0010100 <sub>B</sub> | 205 |  |  |
| HBMODE                     | Half-Bridge MODE                          | 0010101 <sub>B</sub> | 206 |  |  |
| TPRECHG                    | PWM pre-charge and pre-discharge time     | 0010110 <sub>B</sub> | 208 |  |  |
| ST_ICHG                    | Static charge/discharge current           | 0010111 <sub>B</sub> | 210 |  |  |



# **Serial Peripheral Interface**

Table 41 **Register Overview** (cont'd)

| Register Short Name           | Register Long Name                                                 | Offset Address       | Page<br>Number |  |
|-------------------------------|--------------------------------------------------------------------|----------------------|----------------|--|
| HB_ICHG                       | PWM charge/discharge current                                       | 0011000 <sub>B</sub> | 211            |  |
| HB_ICHG_MAX                   | PWM max. pre-charge/pre-discharge current and diagnostic pull-down | 0011001 <sub>B</sub> | 212            |  |
| HB_PCHG_INIT                  | PWM pre-charge/pre-discharge initialization                        | 0011010 <sub>B</sub> | 214            |  |
| TDON_HB_CTRL                  | PWM inputs TON configuration                                       | 0011011 <sub>B</sub> | 215            |  |
| TDOFF_HB_CTRL                 | PWM inputs TOFF configuration                                      | 0011100 <sub>B</sub> | 216            |  |
| BRAKE                         | Brake control                                                      | 0011101 <sub>B</sub> | 217            |  |
| SPI control registers, Select | ive Wake Registers                                                 |                      |                |  |
| SWK_CTRL                      | CAN Selective Wake Control                                         | 0110000 <sub>B</sub> | 219            |  |
| SWK_BTL1_CTRL                 | SWK Bit Timing Control                                             | 0110001 <sub>B</sub> | 220            |  |
| SWK_ID1_CTRL                  | SWK WUF Identifier bits 2813                                       | 0110010 <sub>B</sub> | 221            |  |
| SWK_IDO_CTRL                  | SWK WUF Identifier bits 120                                        | 0110011 <sub>B</sub> | 222            |  |
| SWK_MASK_ID1_CTRL             | SWK WUF Identifier Mask bits 2813                                  | 0110100 <sub>B</sub> | 223            |  |
| SWK_MASK_IDO_CTRL             | SWK WUF Identifier Mask bits 120                                   | 0110101 <sub>B</sub> | 225            |  |
| SWK_DLC_CTRL                  | SWK Frame Data Length Code Control                                 | 0110110 <sub>B</sub> | 227            |  |
| SWK_DATA3_CTRL                | SWK Data7-Data6 Register                                           | 0110111 <sub>B</sub> | 228            |  |
| SWK_DATA2_CTRL                | SWK Data5-Data4 Register                                           | 0111000 <sub>B</sub> | 229            |  |
| SWK_DATA1_CTRL                | SWK Data3-Data2 Register                                           | 0111001 <sub>B</sub> | 230            |  |
| SWK_DATA0_CTRL                | SWK Data1-Data0 Register                                           | 0111010 <sub>B</sub> | 231            |  |
| SWK_CAN_FD_CTRL               | CAN FD Configuration Control Register                              | 0111011 <sub>B</sub> | 232            |  |
| SPI control registers, Select | ive Wake trim and configuration Registers                          |                      |                |  |
| SWK_OSC_TRIM_CTRL             | SWK Oscillator Trimming and option Register                        | 0111100 <sub>B</sub> | 233            |  |
| SWK_OSC_CAL_STAT              | SWK Oscillator Calibration Register                                | 0111101 <sub>B</sub> | 234            |  |
| SWK_CDR_CTRL                  | Clock Data Recovery Control Register                               | 0111110 <sub>B</sub> | 235            |  |
| SWK_CDR_LIMIT                 | SWK Clock Data Recovery Limit Control                              | 0111111 <sub>B</sub> | 237            |  |



# **Serial Peripheral Interface**

#### **Device Control Registers** 13.5.1

# **Mode and Supply Control**

# M\_S\_CTRL

| Mode a |    | pply C | ontrol |    |       |            | (000 | 0001 <sub>B</sub> ) |     |               |   | Reset | Value | see Ta | able 42 |
|--------|----|--------|--------|----|-------|------------|------|---------------------|-----|---------------|---|-------|-------|--------|---------|
| 15     | 14 | 13     | 12     | 11 | 10    | 9          | 8    | 7                   | 6   | 5             | 4 | 3     | 2     | 1      | 0       |
| МС     | DE |        | RES    |    | VCC1_ | оv_мо<br>о | RES  | RSTN_<br>HYS        | RES | I_PEA<br>K_TH |   | RES   |       | vcc    | 1_RT    |
| rv     | vh |        | r      |    | rv    | vh         | r    | rw                  | r   | rw            |   | r     |       | r      | W       |

| Field       | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                  |
|-------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE        | 15:14 | rwh  | Device Mode Control  00 <sub>B</sub> NORMAL, Normal Mode  01 <sub>B</sub> SLEEP, Sleep Mode  10 <sub>B</sub> STOP, Stop Mode  11 <sub>B</sub> RESET, Device reset: Soft reset is executed (configuration of RSTN triggering in bit SOFT_RESET_RO)                                                                            |
| RES         | 13:11 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                  |
| VCC1_OV_MOD | 10:9  | rwh  | Reaction in case of VCC1 Over Voltage  00 <sub>B</sub> NO, no reaction  01 <sub>B</sub> INTN, INTN event is generated  10 <sub>B</sub> RSTN, RSTN event is generated  11 <sub>B</sub> FAILSAFE, Fail-Safe Mode is entered                                                                                                    |
| RES         | 8     | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                  |
| RSTN_HYS    | 7     | rw   | VCC1 Undervoltage Reset Hysteresis Selection (see also Chapter 12.7.1 for more information)  0 <sub>B</sub> DEFAULT, default hysteresis applies as specified in the electrical characteristics table  1 <sub>B</sub> HIGHEST, the highest rising threshold (VRT1,R) is always used for the release of the undervoltage reset |
| RES         | 6     | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                  |
| I_PEAK_TH   | 5     | rw   | VCC1 Active Peak Threshold Selection  0 <sub>B</sub> LOW, low VCC1 active peak threshold selected  1 <sub>B</sub> HIGH, high VCC1 active peak threshold selected                                                                                                                                                             |
| RES         | 4:2   | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                  |
| VCC1_RT     | 1:0   | rw   | VCC1 Reset Threshold Control  00 <sub>B</sub> VRT1, Vrt1 selected (highest threshold)  01 <sub>B</sub> VRT2, Vrt2 selected  10 <sub>B</sub> VRT3, Vrt3 selected  11 <sub>B</sub> VRT4, Vrt4 selected                                                                                                                         |

# TLE9561-3QX

# **DC Motor System IC**



#### Table 42 Reset of M\_S\_CTRL

**Serial Peripheral Interface** 

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 x0x0 00xx <sub>B</sub> |                  |            |      |

## **Notes**

- 1. It is not possible to change from Stop Mode to Sleep Mode via SPI Command. See also the State Machine Chapter.
- 2. After entering Restart Mode, the MODE bits will be automatically set to Normal Mode.
- 3. The SPI output will always show the previously written state with a Write Command (what has been programmed before).

# TLE9561-3QX

# **DC Motor System IC**



# **Serial Peripheral Interface**

# **Hardware Control**

# HW\_CTRL

| Hardw | are Co | ntrol |              |    | (000 0010 <sub>B</sub> ) |              |    |    |                       |           |   | Reset Value: see Table 43 |                     |   |    |
|-------|--------|-------|--------------|----|--------------------------|--------------|----|----|-----------------------|-----------|---|---------------------------|---------------------|---|----|
| 15    | 14     | 13    | 12           | 11 | 10                       | 9            | 8  | 7  | 6                     | 5         | 4 | 3                         | 2                   | 1 | 0  |
|       | RES    | 1     | TSD2_<br>DEL |    | SH_DI<br>SABLE           | RSTN_<br>DEL | RI | ES | SOFT_<br>RESET<br>_RO | FO_O<br>N | R | ES                        | WD_S<br>TM_E<br>N_1 | R | ES |
|       | r      |       | rw           | rw | rw                       | rw           |    | r  | rw                    | rwh       |   | r                         | rwh                 |   | r  |

| Field         | Bits  | Type | Description                                                                                                                                                                                                                                    |  |  |  |  |  |
|---------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RES           | 15:13 | r    | Reserved, always reads as 0                                                                                                                                                                                                                    |  |  |  |  |  |
| TSD2_DEL      | 12    | rw   | TSD2 minimum Waiting Time Selection  1s, Minimum waiting time until TSD2 is released again is always 1 s  1s G4s, Minimum waiting time until TSD2 is released again is 1 s, after > 16 TSD2 consecutive events, it will extended x 64          |  |  |  |  |  |
| VS_OV_SEL     | 11    | rw   | VS OV comparator threshold change  0 <sub>B</sub> 20V, Default threshold setting (V <sub>S,OVD1</sub> )  1 <sub>B</sub> 30V, increased threshold setting (V <sub>S,OVD2</sub> )                                                                |  |  |  |  |  |
| SH_DISABLE    | 10    | rw   | Sample and hold circuitry disable  0 <sub>B</sub> ENABLED, Gate driver S&H circuitry enabled  1 <sub>B</sub> DISABLED, Gate driver S&H circuitry disabled                                                                                      |  |  |  |  |  |
| RSTN_DEL      | 9     | rw   | Reset delay time  0 <sub>B</sub> 10ms, Reset delay time 10 ms (t <sub>RD1</sub> )  1 <sub>B</sub> 2ms, Reset delay time to 2 ms (t <sub>RD2</sub> )                                                                                            |  |  |  |  |  |
| RES           | 8:7   | r    | Reserved, always reads as 0                                                                                                                                                                                                                    |  |  |  |  |  |
| SOFT_RESET_RO | 6     | rw   | Soft Reset Configuration  0 <sub>B</sub> RSTN, RSTN will be triggered (pulled low) during a Soft Reset  1 <sub>B</sub> NO_RSTN, no RSTN trigger during a Soft Reset                                                                            |  |  |  |  |  |
| FO_ON         | 5     | rwh  | Failure Output Activation  0 <sub>B</sub> DISABLED, FO not activated by software, FO will be activated by specified failures  1 <sub>B</sub> ENABLED, FO activated by software (via SPI), only if WK2/FO pin is configured as Fail Safe Output |  |  |  |  |  |
| RES           | 4:3   | r    | Reserved, always reads as 0                                                                                                                                                                                                                    |  |  |  |  |  |
| WD_STM_EN_1   | 2     | rwh  | Watchdog Deactivation during Stop Mode, bit1  0 <sub>B</sub> ACTIVE, Watchdog is active in Stop Mode  1 <sub>B</sub> INACTIVE, Watchdog is deactivated in Stop Mode                                                                            |  |  |  |  |  |
| RES           | 1:0   | r    | Reserved, always reads as 0                                                                                                                                                                                                                    |  |  |  |  |  |

# **(infineon**

#### **Serial Peripheral Interface**

#### Table 43 Reset of HW\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR                 | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Soft reset          | 0000 00x0 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 000x 00x0 0x00 0000 <sub>B</sub> |                  |            |      |

#### **Notes**

- Clearing the FO\_ON bit will not disable the FO outputs in case a failure occurred which triggered the FO outputs. In this case the FO outputs have to be disabled by clearing the FAILURE bit.
   If the FO\_ON bit is set by the software then it will be cleared by the device after Restart Mode was entered and the FO outputs will be disabled (if no failures occurred which triggered the fail outputs).
- 2. WD\_STM\_EN\_1 will also be cleared when changing from Stop Mode to Normal Mode.

### **DC Motor System IC**



### **Serial Peripheral Interface**

### **Watchdog Control**

WD\_CTRL

| Watch        | dog Co | Control (000 0011 <sub>B</sub> ) |    |    |    |   |   |   |                     |            | Reset Value: see Ta  |     |   |        | ble 44 |
|--------------|--------|----------------------------------|----|----|----|---|---|---|---------------------|------------|----------------------|-----|---|--------|--------|
| 15           | 14     | 13                               | 12 | 11 | 10 | 9 | 8 | 7 | 6                   | 5          | 4                    | 3   | 2 | 1      | 0      |
| CHEC<br>KSUM |        | ı                                | 1  | R  | ES | 1 | 1 | 1 | WD_S<br>TM_E<br>N_0 | WD_C<br>FG | WD_E<br>N_WK<br>_BUS | RES | w | D_TIME | ER     |
| rw           |        | •                                |    | •  | r  | • | • | • | rwh                 | rw         | rwh                  | r   |   | rwh    |        |

| Field        | Bits | Type | Description                                                                                                                                                                                                                                                                   |
|--------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHECKSUM     | 15   | rw   | Watchdog Setting Check Sum Bit  0 <sub>B</sub> 0, Counts as 0 for checksum calculation  1 <sub>B</sub> 1, Counts as 1 for checksum calculation                                                                                                                                |
| RES          | 14:7 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                   |
| WD_STM_EN_0  | 6    | rwh  | Watchdog Deactivation during Stop Mode, bit0  0 <sub>B</sub> ACTIVE, Watchdog is active in Stop Mode  1 <sub>B</sub> INACTIVE, Watchdog is deactivated in Stop Mode                                                                                                           |
| WD_CFG       | 5    | rw   | Watchdog Configuration  0 <sub>B</sub> TIMEOUT, Watchdog works as a Time-Out watchdog  1 <sub>B</sub> WINDOW, Watchdog works as a Window watchdog                                                                                                                             |
| WD_EN_WK_BUS | 4    | rwh  | Watchdog Enable after Bus Wake in Stop Mode  0 <sub>B</sub> DISABLED, Watchdog will not start after a CAN wake-up event  1 <sub>B</sub> ENABLED, Watchdog starts with a long open window after CAN Wake-up event                                                              |
| RES          | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                   |
| WD_TIMER     | 2:0  | rwh  | Watchdog Timer Period<br>000 <sub>B</sub> 10ms, 10ms<br>001 <sub>B</sub> 20ms, 20ms<br>010 <sub>B</sub> 50ms, 50ms<br>011 <sub>B</sub> 100ms, 100ms<br>100 <sub>B</sub> 200ms, 200ms<br>101 <sub>B</sub> 500ms, 500ms<br>110 <sub>B</sub> 1s, 1s<br>111 <sub>B</sub> 10s, 10s |

### Table 44 Reset of WD\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0001 0100 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 000x 0100 <sub>B</sub> |                  |            |      |



#### **Serial Peripheral Interface**

#### **Notes**

- 1. See also **Chapter 12.2.4** for more information on disabling the watchdog in Stop Mode.
- 2. See chapter **Chapter 12.2.5** for more information on the effect of the bit WD\_EN\_WK\_BUS.
- 3. See chapter **Chapter 12.2.3** for calculation of checksum.

### **DC Motor System IC**



### **Serial Peripheral Interface**

#### **CAN Control**

### BUS\_CTRL



| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:8 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                |
| RES   | 7    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                |
| RES   | 6    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                |
| RES   | 5    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                |
| RES   | 4:3  | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                |
| CAN   | 2:0  | rwh  | HS-CAN Module Modes  000 <sub>B</sub> OFF, CAN OFF  001 <sub>B</sub> WAKE, CAN is wake capable (no SWK)  010 <sub>B</sub> RECEIVE, CAN Receive Only Mode (no SWK)  011 <sub>B</sub> NORMAL, CAN Normal Mode (no SWK)  100 <sub>B</sub> OFF, CAN OFF  101 <sub>B</sub> WAKE_SWK, CAN is wake capable with SWK  110 <sub>B</sub> RECEIVE_SWK, CAN Receive Only Mode with SWK |

#### Table 45 Reset of BUS\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0010 0000              |                  |            |      |
| Restart             | 0000 0000 0000 0xyy <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. The reset values for CAN, transceivers are marked with 'y' because they will vary depending on the cause of change.
- 2. See Figure 30, for detailed state changes of CAN, transceivers for different device modes.
- 3. The bit CAN\_2 is not modified by the device but can only be changed by the user. Therefore, the bit type is 'rw' compared to bits CAN\_0 and CAN\_1.
- 4. In case SYSERR = 0 and the CAN transceiver is configured to 'x11' while going to Sleep Mode, it will be automatically set to wake capable ('x01'). The SPI bits will be changed to wake capable. If configured to 'x10' and Sleep Mode is entered, then the transceiver is set to wake capable, while it will stay in Receive Only Mode when it had been configured to 'x10' when going to Stop Mode. If it had been configured to wake capable or OFF then the mode will remain unchanged. The Receive Only Mode has to be selected by the user before entering Stop Mode. Please refer to Chapter 5.9 for detailed information on the Selective Wake Mode changes.
- 5. Failure Handling Mechanism: When the device enters Fail-Safe Mode due to a failure, then BUS\_CTRL is modified by the device to 0000 0000 xxx0  $1001_B$  to ensure that the device can be woken again. See also the



#### **Serial Peripheral Interface**

description in **Chapter 8.1**, and **Chapter 9.2.1** for **WK\_CTRL** for other wake sources when entering Fail-Safe Mode.

6. When in Software Development Mode the POR/Soft Reset value are: CAN=001 $_{\rm B}$ , .

### **DC Motor System IC**



### **Serial Peripheral Interface**

### **Wake-up Control**

### WK\_CTRL

| Wake-      | up Con | itrol |        |    |      | (000 0101 <sub>B</sub> ) |   |    |     |     |   | 000 0101 <sub>B</sub> ) Reset Value: see Table 46 |   |        |          |  |  |  |  |
|------------|--------|-------|--------|----|------|--------------------------|---|----|-----|-----|---|---------------------------------------------------|---|--------|----------|--|--|--|--|
| 15         | 14     | 13    | 12     | 11 | 10   | 9                        | 8 | 7  | 6   | 5   | 4 | 3                                                 | 2 | 1      | 0        |  |  |  |  |
| WK2_<br>FO | RES    | \     | NK_FIL | Т  | WK_I | PUPD                     | R | ES | WK. | _EN | R | ES                                                | , | NK_BNI | <b>«</b> |  |  |  |  |
| rw         | r      |       | rw     |    | r    | N                        |   | r  | r   | N   |   | r                                                 |   | rw     |          |  |  |  |  |

| Field   | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WK2_FO  | 15    | rw   | WK2 / FO configuration  0 <sub>B</sub> FAIL_SAFE, WK2/FO pin configured as Fail Safe Output  1 <sub>B</sub> WAKE_UP, WK2/FO pin configured as Wake-up Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RES     | 14    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WK_FILT | 13:11 | rw   | Wake-up Filter Time Configuration  000 <sub>B</sub> 16us, Filter with 16 μs filter time (static sensing)  001 <sub>B</sub> 64us, Filter with 64 μs filter time (static sensing)  010 <sub>B</sub> TIMER1, Filtering at the end of the on-time; filter time of 16 μs (cyclic sensing) is selected, Timer1  011 <sub>B</sub> TIMER2, Filtering at the end of the on-time; filter time of 16 μs (cyclic sensing) is selected, Timer2  100 <sub>B</sub> SYNC, Filter at the end of settle time (80 μs), filter time of 16 μs (cyclic sensing) is selected, SYNC <sup>1)2)</sup> 101 <sub>B</sub> , reserved  110 <sub>B</sub> , reserved |
| WK_PUPD | 10:9  | rw   | <ul> <li>WKx Pull-Up/Pull-Down Configuration</li> <li>00<sub>B</sub> NO, No pull-up/pull-down selected</li> <li>01<sub>B</sub> PULL_DOWN, Pull-down resistor selected</li> <li>10<sub>B</sub> PULL_UP, Pull-up resistor selected<sup>3)</sup></li> <li>11<sub>B</sub> AUTO, Automatic switching to pull-up or pull-down</li> </ul>                                                                                                                                                                                                                                                                                                   |
| RES     | 8:7   | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WK_EN   | 6:5   | rw   | WKx Enable  00 <sub>B</sub> WK_OFF, WKx module OFF  01 <sub>B</sub> WK_ON, WKx module ON  10 <sub>B</sub> SYNC, OFF or (in case of WK4), it is configured as SYNC input  11 <sub>B</sub> OFF, OFF                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RES     | 4:3   |      | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



#### **Serial Peripheral Interface**

| Field  | Bits | Туре | Description                                                     |  |
|--------|------|------|-----------------------------------------------------------------|--|
| WK_BNK | 2:0  | rw   | WKs input Banking                                               |  |
|        |      |      | 000 <sub>B</sub> <b>WK1</b> , WK1 Module (Bank 1)               |  |
|        |      |      | 001 <sub>B</sub> <b>WK2</b> , WK2 Module (Bank 2)               |  |
|        |      |      | 010 <sub>B</sub> <b>WK3</b> , WK3 Module (Bank 3)               |  |
|        |      |      | 011 <sub>B</sub> <b>WK4</b> , WK4 Module (Bank 4)               |  |
|        |      |      | 100 <sub>B</sub> <b>WK5</b> , WK5 Module (Bank 5) <sup>3)</sup> |  |
|        |      |      | 101 <sub>B</sub> , reserved                                     |  |
|        |      |      | 110 <sub>B</sub> , reserved                                     |  |
|        |      |      | 111 <sub>B</sub> , reserved                                     |  |

- 1) This setting is available only in case of WK4 configured as WK\_EN=10<sub>B</sub>.
- 2) The min TON time for cyclic sense with SYNC is 100  $\mu s$ .
- 3) WK5 has a fixed pull-up resistor and is not configurable. So in Bank 5, the WK\_PUPD field is reserved.

#### Table 46 Reset of WK\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0010 0000 <sub>B</sub> |                  |            |      |
| Restart             | x0xx xxx0 0xx0 0000 <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. **WK2\_FO** bit is accessable only if the Bank 2 is selected.
- 2. The SYNC functionality is accessable only if the Bank 4 is selected.
- 3. When selecting a filter time configuration, the user must make sure to also assign the respective timer/SYNC to at least one HS switch during cyclic sense operation.
- 4. At Fail-Safe Mode entry **WK\_EN** will be automatically changed (by the device) in "01". Exceptions: WK2 is configured as FO and WK4 if configured as SYNC previously
- 5. During Fail-Safe Mode the WK\_FILT bits are ignored and static-sense with 16 µs filter time is used by default.

### **DC Motor System IC**



### **Serial Peripheral Interface**

### Timer 1 and Timer 2 Control and Selection

## TIMER\_CTRL

| Timer 1 and | Timer: | 2 Contr    | ol and | l and Selection |    |            | (000 0110 <sub>B</sub> ) |     |        |           | Reset Value: see Table 47 |     |        |     |
|-------------|--------|------------|--------|-----------------|----|------------|--------------------------|-----|--------|-----------|---------------------------|-----|--------|-----|
| 15 14       | 13     | 12         | 11     | 10              | 9  | 8          | 7                        | 6   | 5      | 4         | 3                         | 2   | 1      | 0   |
| TIMER2      | ON     | <b>RES</b> | TII    | MER2_P          | ER | <b>CYC</b> |                          | TII | MER1_0 | <b>DN</b> | <b>RES</b>                | TIM | MER1_P | PER |

| Field      | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMER2_ON  | 15:13 | rwh  | Timer2 On-Time Configuration  000 <sub>B</sub> OFF_LOW, OFF / Low (timer not running, HSx output is low)  001 <sub>B</sub> 100us, 0.1ms on-time  010 <sub>B</sub> 300us, 0.3ms on-time  011 <sub>B</sub> 1ms, 1.0ms on-time  100 <sub>B</sub> 10ms, 10ms on-time  101 <sub>B</sub> 20ms, 20ms on-time  110 <sub>B</sub> OFF_HIGH, OFF / HIGH (timer not running, HSx output is high)  111 <sub>B</sub> , reserved, same behaviour as 110 <sub>B</sub> |
| RES        | 12    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TIMER2_PER | 11:9  | rwh  | Timer2 Period Configuration  000 <sub>B</sub> 10ms, 10ms  001 <sub>B</sub> 20ms, 20ms  010 <sub>B</sub> 50ms, 50ms  011 <sub>B</sub> 100ms, 100ms  100 <sub>B</sub> 200ms, 200ms  101 <sub>B</sub> 500ms, 500ms  111 <sub>B</sub> 1s, 1s  111 <sub>B</sub> 2s, 2s                                                                                                                                                                                     |
| СҮСЖК      | 8:7   | rwh  | Cyclic Wake Configuration  00 <sub>B</sub> DISABLED, Timer1 and Timer2 disabled as wake-up sources  01 <sub>B</sub> TIMER1, Timer1 is enabled as wake-up source (Cyclic Wake)  10 <sub>B</sub> TIMER2, Timer2 is enabled as wake-up source (Cyclic Wake)  11 <sub>B</sub> , reserved                                                                                                                                                                  |



#### **Serial Peripheral Interface**

| Field      | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMER1_ON  | 6:4  | rwh  | Timer1 On-Time Configuration  000 <sub>B</sub> OFF_LOW, OFF / Low (timer not running, HSx output is low)  001 <sub>B</sub> 100us, 0.1ms on-time  010 <sub>B</sub> 300us, 0.3ms on-time  011 <sub>B</sub> 1ms, 1.0ms on-time  100 <sub>B</sub> 10ms, 10ms on-time  101 <sub>B</sub> 20ms, 20ms on-time  110 <sub>B</sub> OFF_HIGH, OFF / HIGH (timer not running, HSx output is high)  111 <sub>B</sub> , reserved, same behaviour as 110 <sub>B</sub> |
| RES        | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TIMER1_PER | 2:0  | rwh  | Timer1 Period Configuration  000 <sub>B</sub> 10ms, 10ms  001 <sub>B</sub> 20ms, 20ms  010 <sub>B</sub> 50ms, 50ms  011 <sub>B</sub> 100ms, 100ms  100 <sub>B</sub> 200ms, 200ms  101 <sub>B</sub> 500ms, 500ms  111 <sub>B</sub> 1s, 1s  111 <sub>B</sub> 2s, 2s                                                                                                                                                                                     |

#### Table 47 Reset of TIMER\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. The timer must be first assigned and is then automatically activated as soon as the on-time is configured.
- 2. If cyclic sense is selected and the HSx switch is cleared during Restart Mode then also the timer settings (period and on-time) are cleared to avoid incorrect switch detection. However, the timer settings are not cleared in case of failure not leading to Restart Mode.
- 3. In case the timer is set as wake sources and cyclic sense is running, then both cyclic sense and cyclic wake will be active at the same time.
- 4. Timer accuracy is linked to the oscillator accuracy (see Parameter P\_13.12.43).

**Serial Peripheral Interface** 



### **High-Side Switch Shutdown Control**

SW SD CTRL

| High-S             | itrol              | (000 0111 <sub>B</sub> ) |    |    |    | Reset Value: see Table 48 |      |                            |       | ıble 48 |   |               |   |     |   |
|--------------------|--------------------|--------------------------|----|----|----|---------------------------|------|----------------------------|-------|---------|---|---------------|---|-----|---|
| 15                 | 14                 | 13                       | 12 | 11 | 10 | 9                         | 8    | 7                          | 6     | 5       | 4 | 3             | 2 | 1   | 0 |
| HS4_<br>OV_RE<br>C | HS3_<br>OV_RE<br>C |                          |    |    |    | ov_s                      | ov_s | HS1_<br>OV_S<br>DN_DI<br>S | V_SDS |         |   | HS_U<br>V_REC |   | RES |   |
| rw                 | rw                 | rw                       | rw | rw | rw | rw                        | rw   | rw                         | rw    | rw      | r | rw            |   | r   |   |

| Field                              | Bits | Туре | Description                                                                                                                                                                                                                         |
|------------------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HS4_OV_REC  HS3_OV_REC  HS2_OV_REC | 15   | rw   | Switch recovery after removal of VSHS Overvoltage for HS4  0 <sub>B</sub> DISABLED, Switch recovery is disabled  1 <sub>B</sub> PREVIOUS, Previous state before VSHS Overvoltage is enabled after Overvoltage considtion is removed |
| HS3_OV_REC                         | 14   | rw   | Switch recovery after removal of VSHS Overvoltage for HS3  0 <sub>B</sub> DISABLED, Switch recovery is disabled  1 <sub>B</sub> PREVIOUS, Previous state before VSHS Overvoltage is enabled after Overvoltage considtion is removed |
| HS2_OV_REC                         | 13   | rw   | Switch recovery after removal of VSHS Overvoltage for HS2  0 <sub>B</sub> DISABLED, Switch recovery is disabled  1 <sub>B</sub> PREVIOUS, Previous state before VSHS Overvoltage is enabled after Overvoltage considtion is removed |
| HS1_OV_REC                         | 12   | rw   | Switch recovery after removal of VSHS Overvoltage for HS1  0 <sub>B</sub> DISABLED, Switch recovery is disabled  1 <sub>B</sub> PREVIOUS, Previous state before VSHS Overvoltage is enabled after Overvoltage considtion is removed |
| HS_OT_SD_DIS                       | 11   | rw   | Shutdown Disabling of all HS in case of Overtemperature event  0 <sub>B</sub> ALL, shudown for all HSx in case of Overtemperature  1 <sub>B</sub> INDIVIDUAL, individual shudown in case of Overtemperature                         |



### **Serial Peripheral Interface**

| Field          | Bits | Туре | Description                                                                                                                                                                                                                           |
|----------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HS4_OV_SDN_DIS | 10   | rw   | Shutdown Disabling of HS4 in case of input supply overvoltage in Normal Mode  0 <sub>B</sub> ENABLED, shudown enabled in case of VSHS Overvoltage  1 <sub>B</sub> DISABLED, shudown disabled in case of VSHS Overvoltage              |
| HS3_OV_SDN_DIS | 9    | rw   | Shutdown Disabling of HS3 in case of input supply overvoltage in Normal Mode  0 <sub>B</sub> ENABLED, shudown enabled in case of VSHS Overvoltage  1 <sub>B</sub> DISABLED, shudown disabled in case of VSHS Overvoltage              |
| HS2_OV_SDN_DIS | 8    | rw   | Shutdown Disabling of HS2 in case of input supply overvoltage in Normal Mode  0 <sub>B</sub> ENABLED, shudown enabled in case of VSHS Overvoltage  1 <sub>B</sub> DIASBLED, shudown disabled in case of VSHS Overvoltage              |
| HS1_OV_SDN_DIS | 7    | rw   | Shutdown Disabling of HS1 in case of input supply overvoltage in Normal Mode  0 <sub>B</sub> ENABLED, shudown enabled in case of VSHS Overvoltage  1 <sub>B</sub> DISABLED, shudown disabled in case of VSHS Overvoltage              |
| HS_OV_SDS_DIS  | 6    | rw   | Shutdown Disabling of HSx in case of input supply overvoltage in Stop Mode or Sleep Mode  0 <sub>B</sub> ENABLED, shudown enabled in case of VSHS Overvoltage  1 <sub>B</sub> DISABLED, shudown disabled in case of VSHS Overvoltage  |
| HS_UV_SD_DIS   | 5    | rw   | Shutdown Disabling of HSx in case of input supply undervoltage  0 <sub>B</sub> ENABLED, shudown enabled in case of VSHS                                                                                                               |
| RES            | 4    | r    | Reserved, always reads as 0                                                                                                                                                                                                           |
| HS_UV_REC      | 3    | rw   | Switch recovery after removal of Undervoltage for HSx  0 <sub>B</sub> DISABLED, Switch recovery is disabled  1 <sub>B</sub> PREVIOUS, Previous state before VSHS     Undervoltage is enabled after Undervoltage considtion is removed |
| RES            | 2:0  | r    | Reserved, always reads as 0                                                                                                                                                                                                           |



### **Serial Peripheral Interface**

### Table 48 Reset of SW\_SD\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx xxxx xxx0 x000 <sub>B</sub> |                  |            |      |

## DC Motor System IC



### Serial Peripheral Interface

### **High-Side Switch Control**

## HS\_CTRL

|   | High-Side Switch Control |    |    |    |     |    | (000 1000 <sub>B</sub> ) |     |   |        |     |   | Reset Value: see Table 49 |   |   |   |
|---|--------------------------|----|----|----|-----|----|--------------------------|-----|---|--------|-----|---|---------------------------|---|---|---|
|   | 15                       | 14 | 13 | 12 | 11  | 10 | 9                        | 8   | 7 | 6      | 5   | 4 | 3                         | 2 | 1 | 0 |
|   | HS4                      |    |    |    | HS3 |    |                          | HS2 |   |        | HS1 |   |                           |   |   |   |
| • | rwh                      |    |    |    |     | rw | rwh rwh                  |     |   | vh rwh |     |   |                           |   |   |   |

| Field | Bits  | Type | Description                                            |
|-------|-------|------|--------------------------------------------------------|
| HS4   | 15:12 | rwh  | HS4 Configuration                                      |
| IS4   |       |      | 0000 <sub>B</sub> <b>OFF</b> , OFF                     |
|       |       |      | 0001 <sub>B</sub> <b>ON</b> , ON                       |
|       |       |      | 0010 <sub>B</sub> <b>TIMER1</b> , Controlled by Timer1 |
|       |       |      | 0011 <sub>B</sub> <b>TIMER2</b> , Controlled by Timer2 |
|       |       |      | 0100 <sub>B</sub> <b>PWM1</b> , Controlled by PWM1     |
|       |       |      | 0101 <sub>B</sub> PWM2, Controlled by PWM2             |
|       |       |      | 0110 <sub>B</sub> PWM3, Controlled by PWM3             |
|       |       |      | 0111 <sub>B</sub> <b>PWM4</b> , Controlled by PWM4     |
|       |       |      | 1000 <sub>B</sub> WK4_SYNC, Synchronized with WK4/SYNC |
|       |       |      | 1001 <sub>B</sub> , reserved                           |
|       |       |      | 1010 <sub>B</sub> , reserved                           |
|       |       |      | 1011 <sub>B</sub> , reserved                           |
|       |       |      | 1100 <sub>B</sub> , reserved                           |
|       |       |      | 1101 <sub>B</sub> , reserved                           |
|       |       |      | 1110 <sub>B</sub> , reserved                           |
|       |       |      | 1111 <sub>B</sub> , reserved                           |
| HS3   | 11:8  | rwh  | HS3 Configuration                                      |
|       |       |      | 0000 <sub>B</sub> <b>OFF</b> , OFF                     |
|       |       |      | 0001 <sub>B</sub> <b>ON</b> , ON                       |
|       |       |      | 0010 <sub>B</sub> TIMER1, Controlled by Timer1         |
|       |       |      | 0011 <sub>B</sub> <b>TIMER2</b> , Controlled by Timer2 |
|       |       |      | 0100 <sub>B</sub> <b>PWM1</b> , Controlled by PWM1     |
|       |       |      | 0101 <sub>B</sub> PWM2, Controlled by PWM2             |
|       |       |      | 0110 <sub>B</sub> PWM3, Controlled by PWM3             |
|       |       |      | 0111 <sub>B</sub> <b>PWM4</b> , Controlled by PWM4     |
|       |       |      | 1000 <sub>B</sub> WK4_SYNC, Synchronized with WK4/SYNC |
|       |       |      | 1001 <sub>B</sub> , reserved                           |
|       |       |      | 1010 <sub>B</sub> , reserved                           |
|       |       |      | 1011 <sub>B</sub> , reserved                           |
|       |       |      | 1100 <sub>B</sub> , reserved                           |
|       |       |      | 1101 <sub>B</sub> , reserved                           |
|       |       |      | 1110 <sub>B</sub> , reserved                           |
|       |       |      | 1111 <sub>B</sub> , reserved                           |



### **Serial Peripheral Interface**

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HS2   | 7:4  | rwh  | HS2 Configuration  0000 <sub>B</sub> OFF, OFF  0001 <sub>B</sub> ON, ON  0010 <sub>B</sub> TIMER1, Controlled by Timer1  0011 <sub>B</sub> TIMER2, Controlled byTimer2                                                                                                                                                                                                                                                                                                                                                                  |
|       |      |      | 0100 <sub>B</sub> PWM1, Controlled by PWM2<br>0101 <sub>B</sub> PWM2, Controlled by PWM3<br>0111 <sub>B</sub> PWM4, Controlled by PWM4<br>1000 <sub>B</sub> WK4_SYNC, Synchronized with WK4/SYNC<br>1001 <sub>B</sub> , reserved<br>1010 <sub>B</sub> , reserved<br>1010 <sub>B</sub> , reserved<br>1100 <sub>B</sub> , reserved<br>1110 <sub>B</sub> , reserved                                                                                                                                                                        |
| HS1   | 3:0  | rwh  | HS1 Configuration  0000 <sub>B</sub> OFF, OFF  0001 <sub>B</sub> ON, ON  0010 <sub>B</sub> TIMER1, Controlled by Timer1  0011 <sub>B</sub> TIMER2, Controlled by Timer2  0100 <sub>B</sub> PWM1, Controlled by PWM1  0101 <sub>B</sub> PWM2, Controlled by PWM2  0110 <sub>B</sub> PWM3, Controlled by PWM3  0111 <sub>B</sub> PWM4, Controlled by PWM4  1000 <sub>B</sub> WK4_SYNC, Synchronized with WK4/SYNC  1001 <sub>B</sub> , reserved  1010 <sub>B</sub> , reserved  1110 <sub>B</sub> , reserved  1110 <sub>B</sub> , reserved |

### Table 49 Reset of HS\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |

PWMx in this register designates the internal PWM generators for the integrated high-side switches.

### **DC Motor System IC**



### **Serial Peripheral Interface**

### Interrupt Mask Control<sup>1)</sup>

| INT | MASK |
|-----|------|

| Interrupt Mask Control |    |    |     |    |    |   | (000 1001 <sub>B</sub> ) |                        |    |                      |             | Reset Value: see Table 50 |              |               |                     |
|------------------------|----|----|-----|----|----|---|--------------------------|------------------------|----|----------------------|-------------|---------------------------|--------------|---------------|---------------------|
| 15                     | 14 | 13 | 12  | 11 | 10 | 9 | 8                        | 7                      | 6  | 5                    | 4           | 3                         | 2            | 1             | 0                   |
|                        | ı  | ı  | RES | ı  | ı  | 1 | INTN_<br>CYC_E<br>N      | WD_S<br>DM_DI<br>SABLE |    | SPI_C<br>RC_FA<br>IL | BD_ST<br>AT | HS_ST<br>AT               | BUS_S<br>TAT | TEMP<br>_STAT | SUPP<br>LY_ST<br>AT |
|                        |    |    | r   |    |    |   | rw                       | rw                     | rw | rw                   | rw          | rw                        | rw           | rw            | rw                  |

| Field          | Bits | Type | Description                                                                                                                                                                                                                                                                |
|----------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES            | 15:9 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                |
| INTN_CYC_EN    | 8    | rw   | Periodical INTN generation  0 <sub>B</sub> DISABLED, no periodical INTN event generated in case of pending interrupts  1 <sub>B</sub> ENABLED, periodical INTN event generated in case of pending interrupts                                                               |
| WD_SDM_DISABLE | 7    | rw   | Disable Watchdog in Software Development Mode  0 <sub>B</sub> ENABLED, WD is enabled in Software Development Mode  1 <sub>B</sub> DISABLED, WD is disabled in Software Development Mode                                                                                    |
| WD_SDM         | 6    | rw   | Watchdog failure in Software Development Mode  0 <sub>B</sub> DISABLED, no INTN event generated in case of WD trigger failure in Software Development Mode  1 <sub>B</sub> ENABLED, one INTN event is generated in case of WD trigger failure in Software Development Mode |
| SPI_CRC_FAIL   | 5    | rw   | SPI and CRC interrupt generation  0 <sub>B</sub> DISABLED, no INTN event generated in case of SPI_FAIL or CRC_FAIL  1 <sub>B</sub> ENABLED, one INTN event is generated n case of SPI_FAIL or CRC_FAIL                                                                     |
| BD_STAT        | 4    | rw   | Bridge Driver Interrupt generation  0 <sub>B</sub> DISABLED, no INTN event generated in case BD_STAT (on Status Information Field) is set  1 <sub>B</sub> ENABLED, one INTN event generated in case BD_STAT (on Status Information Field) is set                           |
| HS_STAT        | 3    | rw   | High Side Interrupt generation  0 <sub>B</sub> DISABLED, no INTN event generated in case HS_STAT (on Status Information Field) is set  1 <sub>B</sub> ENABLED, one INTN event generated in case HS_STAT (on Status Information Field) is set                               |

<sup>1)</sup> Every event will generate a signal on the INTN pin (when masked accordingly). Even if the status-bit was already set in the corresponding status-register it can still trigger a signal on the INTN pin.



### **Serial Peripheral Interface**

| Field       | Bits | Type | Description                                                                                                                                                                                                                                              |
|-------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BUS_STAT    | 2    | rw   | BUS Interrupt generation  0 <sub>B</sub> DISABLED, no INTN event generated in case BUS_STAT (on Status Information Field) is set  1 <sub>B</sub> ENABLED, one INTN event generated in case BUS_STAT (on Status Information Field) is set                 |
| TEMP_STAT   | 1    | rw   | Temperature Interrupt generation  0 <sub>B</sub> DISABLED, no INTN event generated in case TEMP_STAT (on Status Information Field) is set  1 <sub>B</sub> ENABLED, one INTN event generated in case TEMP_STAT (on Status Information Field) is set       |
| SUPPLY_STAT | 0    | rw   | SUPPLY Status Interrupt generation  0 <sub>B</sub> DISABLED, no INTN event generated in case SUPPLY_STAT (on Status Information Field) is set  1 <sub>B</sub> ENABLED, one INTN event generated in case SUPPLY_STAT (on Status Information Field) is set |

### Table 50 Reset of INT\_MASK

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0001 0100 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 000x xxxx xxxx <sub>B</sub> |                  |            |      |

### **DC Motor System IC**



#### **Serial Peripheral Interface**

#### **PWM Configuration Control**

#### PWM\_CTRL



| Field    | Bits | Туре | Description                                                                                                                                                                                                        |
|----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES      | 15   | r    | Reserved, always reads as 0                                                                                                                                                                                        |
| PWM_FREQ | 14   | rw   | PWM generator Frequency Setting 0 <sub>B</sub> 100Hz, 100Hz is selected 1 <sub>B</sub> 200Hz, 200Hz is selected                                                                                                    |
| PWM_DC   | 13:4 | rw   | PWM Duty Cycle Setting (bit4 = LSB; bit13 = MSB) $0000000000_{\rm B}$ , $100\%$ OFF, i.e. HS = OFF xx xxxx xxxx <sub>B</sub> , ON with duty cycle fraction of 1024 $1111111111_{\rm B}$ , $100\%$ ON, i.e. HS = ON |
| RES      | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                        |
| PWM_BNK  | 2:0  | rw   | Internal PWM generator selection  000 <sub>B</sub> PWM1, PWM1 Module  001 <sub>B</sub> PWM2, PWM2 Module  010 <sub>B</sub> PWM3, PWM3 Module  011 <sub>B</sub> PWM4, PWM4 Module  1xx <sub>B</sub> , Don't care    |

#### Table 51 Reset of PWM\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0xxx xxxx xxxx 0000 <sub>B</sub> |                  |            |      |

PWMx in this register designates the internal PWM generators for the integrated high-side switches.

#### **Notes**

- 1. 0% and 100% duty cycle settings are used to have the switch turned ON or OFF respectively.
- 2. The desired duty cycle should be set first before the HSx is enabled as PWM.
- 3. The PWM signal is correct only after at least one PWM pulse.
- 4. PWM generator accuracy is linked to the oscillator accuracy (see parameter P\_13.12.43).

### **DC Motor System IC**



## **System Status Control**

**Serial Peripheral Interface** 



| Field    | Bits | Туре | Description                                                                                        |
|----------|------|------|----------------------------------------------------------------------------------------------------|
| SYS_STAT | 15:0 | rw   | System Status Control (bit0=LSB; bit15=MSB)  Dedicated bytes for system configuration, access only |
|          |      |      | by microcontroller. Cleared after power up and soft reset.                                         |

#### Table 52 Reset of SYS\_STAT\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR / Soft reset    | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

Note:

This register is intended for storing system configuration of the ECU by the microcontroller and is only accessible in Normal Mode. The register is not accessible by the TLE9561-3QX and is also not cleared after Fail-Safe or Restart Mode. It allows the microcontroller to quickly store system configuration without loosing data.

## Serial Peripheral Interface



## 13.5.2 Control registers bridge driver

### **General Bridge Control**

#### **GENCTRL**

| General Bridge Control |              |    |            |             |            | (001 0000 <sub>B</sub> ) |              |    |    | Reset Value: see Table 53 |              |             |                      |       |           |
|------------------------|--------------|----|------------|-------------|------------|--------------------------|--------------|----|----|---------------------------|--------------|-------------|----------------------|-------|-----------|
| 15                     | 14           | 13 | 12         | 11          | 10         | 9                        | 8            | 7  | 6  | 5                         | 4            | 3           | 2                    | 1     | 0         |
| BDFR<br>EQ             | PWM3<br>4MAP |    | CPUV<br>TH | FET_L<br>VL | CPST<br>GA | BDOV<br>_REC             | IPCHG<br>ADT | AC | GC | CPEN                      | POCH<br>GDIS | AGCFI<br>LT | EN_GE<br>N_CH<br>ECK | IHOLD | FMOD<br>E |
| rw                     | rw           | rw | rw         | rw          | rw         | rw                       | rw           | r  | W  | rw                        | rw           | rw          | rw                   | rw    | rw        |

| Field    | Bits  | Type | Description                                                                                                                                                                                                                          |
|----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BDFREQ   | 15 rw |      | Bridge driver synchronization frequency 0 <sub>B</sub> 18MHz, typ. 18.75 MHz (default) 1 <sub>B</sub> 37MHz, typ. 37.5 MHz                                                                                                           |
| PWM34MAP | 14    | rw   | PWM34MAP  0 <sub>B</sub> PWM34_TO_HB34, PWM3 mapped to HB3, PWM4 mapped to HB4 (default)  1 <sub>B</sub> PWM3_TO_HB4, PWM3 mapped to HB4                                                                                             |
| PWM12MAP | 13    | rw   | PWM12MAP  0 <sub>B</sub> PWM12_TO_HB12, PWM1/CRC mapped to HB1, PWM2 mapped to HB2 (default)  1 <sub>B</sub> PWM1_TO_HB2, PWM1/CRC mapped to HB2                                                                                     |
| СРUVТН   | 12    | rw   | Charge pump under voltage (referred to VS)  0 <sub>B</sub> TH1, (default) CPUV threshold 1 for FET_LVL = 0, CPUV threshold 1 for FET_LVL = 1  1 <sub>B</sub> TH2, CPUV threshold 2 for FET_LVL = 0, CPUV threshold 2 for FET_LVL = 1 |
| FET_LVL  | 11    | rw   | External MOSFET normal / logic level selection  0 <sub>B</sub> LOGIC, Logic level MOSFET selected  1 <sub>B</sub> NORMAL, Normal level MOSFET selected(default                                                                       |
| CPSTGA   | 10    | rw   | Automatic switchover between dual and single charge pump stage  0 <sub>B</sub> INACTIVE, Automatic switch over deactivated (default)  1 <sub>B</sub> ACTIVE, Automatic switch over activated                                         |
| BDOV_REC | 9     | rw   | Bridge driver recover from VS and VSINT Overvoltage  0 <sub>B</sub> INACTIVE, Recover deactivated (default) 1 <sub>B</sub> ACTIVE, Recover activated                                                                                 |
| IPCHGADT | 8     | rw   | Adaptation of the pre-charge and pre-discharge current  0 <sub>B</sub> 1STEP, 1 current step (default)  1 <sub>B</sub> 2STEPS, 2 current steps                                                                                       |



### **Serial Peripheral Interface**

| Field        | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGC          | 7:6  | rw   | Adaptive gate control  OOB INACTIVE1, (default) Adaptive gate control disabled, pre-charge and pre-discharge disabled  OOB INACTIVE2, Adaptive gate control disabled, precharge is enabled with IPRECHG = IPCHGINIT, predischarge is enabled with IPREDCHG = IPDCHGINIT  OOB ACTIVE, Adaptive gate control enabled, IPRECHG and IPREDCHG are self adapted  OOB ACTIVE, Adaptive gate control enabled, IPRECHG and IPREDCHG are self adapted |
| CPEN         | 5    | rw   | CPEN  0 <sub>B</sub> DISABLED, Charge pump disabled (default)  1 <sub>B</sub> ENABLED, Charge pump enabled                                                                                                                                                                                                                                                                                                                                  |
| POCHGDIS     | 4    | rw   | Postcharge disable bit  0 <sub>B</sub> ENABLED, The postcharge phase is enabled during PWM (default)  1 <sub>B</sub> DISABLED, The postcharge phase is disabled during PWM                                                                                                                                                                                                                                                                  |
| AGCFILT      | 3    | rw   | Filter for adaptive gate control  0 <sub>B</sub> NO_FILT, No filter applied (default)  1 <sub>B</sub> FILT_APPL, Filter applied                                                                                                                                                                                                                                                                                                             |
| EN_GEN_CHECK | 2    | rw   | Detection of active / FW MOSFET  0 <sub>B</sub> DISABLED, Detection disabled (default)  1 <sub>B</sub> ENABLED, Detection enabled                                                                                                                                                                                                                                                                                                           |
| IHOLD        | 1    | rw   | Gate driver hold current IHOLD $0_{\rm B}$ TH1, (default) Charge: $I_{\rm CHG19}$ , discharge $I_{\rm DCHG19}$ . $1_{\rm B}$ TH2, Charge: $I_{\rm CHG25}$ , discharge: $I_{\rm CHG25}$                                                                                                                                                                                                                                                      |
| FMODE        | 0    | rw   | Frequency modulation of the charge pump  0 <sub>B</sub> NO, No modulation  1 <sub>B</sub> 15KHz, Modulation frequency 15.6 kHz (default)                                                                                                                                                                                                                                                                                                    |

### Table 53 Reset of GENCTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 1000 0000 0001 <sub>B</sub> |                  |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

### **DC Motor System IC**

**Serial Peripheral Interface** 



## **Drain-Source monitoring threshold LS1-4**

### LS\_VDS

| 1 | VDS monitoring threshold LS1-4 |    |                |    |             | (001 0010 <sub>B</sub> ) |    |        |    |   | Reset Value: see Tabl |            |   |   | ıble 54 |   |
|---|--------------------------------|----|----------------|----|-------------|--------------------------|----|--------|----|---|-----------------------|------------|---|---|---------|---|
| _ | 15                             | 14 | 13             | 12 | 11          | 10                       | 9  | 8      | 7  | 6 | 5                     | 4          | 3 | 2 | 1       | 0 |
|   | RES                            |    | TFVDS LS4VDSTI |    | TH LS3VDSTH |                          | L: | S2VDST | Ή  | L | S1VDST                | ' <b>H</b> |   |   |         |   |
| - | r                              |    | r              | W  |             | rw                       |    |        | rw |   |                       | rw         |   |   | rw      |   |

| Field           | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                  |
|-----------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES             | 15:14 | r    | Reserved. Always read as 0                                                                                                                                                                                                                                                                                   |
| TFVDS           | 13:12 | rw   | Filter time of drain-source voltage monitoring $00_B$ 500ns, $0.5 \mu s$ (default) $01_B$ 1us, $1 \mu s$ $10_B$ 2us, $2 \mu s$ $11_B$ 6us, $6 \mu s$                                                                                                                                                         |
| LS4VDSTH        | 11:9  | rw   | LS4 drain-source overvoltage threshold  000 <sub>B</sub> 160mV, 0.16 V  001 <sub>B</sub> 200mV, 0.20 V (default)  010 <sub>B</sub> 300mV, 0.30 V  011 <sub>B</sub> 400mV, 0.40 V  100 <sub>B</sub> 500mV, 0.50 V  101 <sub>B</sub> 600mV, 0.60 V  110 <sub>B</sub> 800mV, 0.80 V  111 <sub>B</sub> 2V, 2.0 V |
| <b>LS3VDSTH</b> | 8:6   | rw   | LS3 drain-source overvoltage threshold $000_B$ 160mV, 0.16 V $001_B$ 200mV, 0.20 V (default) $010_B$ 300mV, 0.30 V $011_B$ 400mV, 0.40 V $100_B$ 500mV, 0.50 V $101_B$ 600mV, 0.60 V $110_B$ 800mV, 0.80 V $111_B$ 2V, 2.0 V                                                                                 |
| LS2VDSTH        | 5:3   | rw   | LS2 drain-source overvoltage threshold  000 <sub>B</sub> 160mV, 0.16V  001 <sub>B</sub> 200mV, 0.20 V (default)  010 <sub>B</sub> 300mV, 0.30 V  011 <sub>B</sub> 400mV, 0.40 V  100 <sub>B</sub> 500mV, 0.50 V  101 <sub>B</sub> 600mV, 0.60 V  110 <sub>B</sub> 800mV, 0.80 V  111 <sub>B</sub> 2V, 2.0 V  |



### **Serial Peripheral Interface**

| Field    | Bits | Туре | Description                                      |
|----------|------|------|--------------------------------------------------|
| LS1VDSTH | 2:0  | rw   | LS1 drain-source overvoltage threshold           |
|          |      |      | 000 <sub>B</sub> <b>160mV</b> , 0.16 V           |
|          |      |      | 001 <sub>B</sub> <b>200mV</b> , 0.20 V (default) |
|          |      |      | 010 <sub>B</sub> <b>300mV</b> , 0.30 V           |
|          |      |      | 011 <sub>B</sub> <b>400mV</b> , 0.40 V           |
|          |      |      | 100 <sub>B</sub> <b>500mV</b> , 0.50 V           |
|          |      |      | 101 <sub>B</sub> <b>600mV</b> , 0.60 V           |
|          |      |      | 110 <sub>B</sub> <b>800mV</b> , 0.80 V           |
|          |      |      | 111 <sub>B</sub> <b>2V</b> , 2.0 V               |

### Table 54 Reset of LS\_VDS

| Register Reset Type | Reset Values                     | Reset Short Name    | Reset Mode | Note |
|---------------------|----------------------------------|---------------------|------------|------|
| POR/Soft reset      | 0000 0010 0100 1001 <sub>B</sub> | 0000 0000 0000 0000 |            |      |
| Restart             | 0000 xxxx xxxx xxxx <sub>B</sub> |                     |            |      |

### **DC Motor System IC**

**Serial Peripheral Interface** 



### **Drain-Source monitoring Threshold HS1-4**

## HS\_VDS

|   | /DS m |    | ing th | reshold       | HS1-4 | 4      |   | (001 | 0011 <sub>B</sub> ) |   |   |        | Reset | Value: | see Ta | able 55 |
|---|-------|----|--------|---------------|-------|--------|---|------|---------------------|---|---|--------|-------|--------|--------|---------|
|   | 15    | 14 | 13     | 12            | 11    | 10     | 9 | 8    | 7                   | 6 | 5 | 4      | 3     | 2      | 1      | 0       |
|   | RI    | ES | RES    | DEEP_<br>ADAP | н     | S4VDST | Н | н    | S3VDST              | Н | н | S2VDS1 | ГН    | H      | S1VDS1 | ГН      |
| L | 1     | r  | rw     | rw            |       | rw     |   |      | rw                  |   |   | rw     |       |        | rw     |         |

| Field     | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                  |
|-----------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES       | 15:14 | r    | Reserved. Always read as 0                                                                                                                                                                                                                                                                                                   |
| RES       | 13    | rw   | Reserved. This bit must be programmed to '0'                                                                                                                                                                                                                                                                                 |
| DEEP_ADAP | 12    | rw   | Deep adaptation enable  0 <sub>B</sub> NO_DEEP_ADAP, Deep adaptation disabled (default)  1 <sub>B</sub> DEEP_ADAP, Deep adaptation enabled                                                                                                                                                                                   |
| HS4VDSTH  | 11:9  | rw   | HS4 drain-source overvoltage threshold<br>000 <sub>B</sub> 160mV, 0.16 V<br>001 <sub>B</sub> 200mV, 0.20 V (default)<br>010 <sub>B</sub> 300mV, 0.30 V<br>011 <sub>B</sub> 400mV, 0.40 V<br>100 <sub>B</sub> 500mV, 0.50 V<br>101 <sub>B</sub> 600mV, 0.60 V<br>110 <sub>B</sub> 800mV, 0.80 V<br>111 <sub>B</sub> 2V, 2.0 V |
| HS3VDSTH  | 8:6   | rw   | HS3 drain-source overvoltage threshold $000_B$ 160mV, 0.16 V $001_B$ 200mV, 0.20 V (default) $010_B$ 300mV, 0.30 V $011_B$ 400mV, 0.40 V $100_B$ 500mV, 0.50 V $101_B$ 600mV, 0.60 V $110_B$ 800mV, 0.80 V $111_B$ 2V, 2.0 V                                                                                                 |
| HS2VDSTH  | 5:3   | rw   | HS2 drain-source overvoltage threshold  000 <sub>B</sub> 160mV, 0.16 V  001 <sub>B</sub> 200mV, 0.20 V (default)  010 <sub>B</sub> 300mV, 0.30 V  011 <sub>B</sub> 400mV, 0.40 V  100 <sub>B</sub> 500mV, 0.50 V  101 <sub>B</sub> 600mV, 0.60 V  111 <sub>B</sub> 2V, 2.0 V                                                 |



### **Serial Peripheral Interface**

| Field    | Bits | Туре | Description                                      |
|----------|------|------|--------------------------------------------------|
| HS1VDSTH | 2:0  | rw   | HS1 drain-source overvoltage threshold           |
|          |      |      | 000 <sub>B</sub> <b>160mV</b> , 0.16 V           |
|          |      |      | 001 <sub>B</sub> <b>200mV</b> , 0.20 V (default) |
|          |      |      | 010 <sub>B</sub> <b>300mV</b> , 0.30 V           |
|          |      |      | 011 <sub>B</sub> <b>400mV</b> , 0.40 V           |
|          |      |      | 100 <sub>B</sub> <b>500mV</b> , 0.50 V           |
|          |      |      | 101 <sub>B</sub> <b>600mV</b> , 0.60 V           |
|          |      |      | 110 <sub>B</sub> <b>800mV</b> , 0.80 V           |
|          |      |      | 111 <sub>B</sub> <b>2V</b> , 2.0 V               |

### Table 55 Reset of HS\_VDS

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0010 0100 1001 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx xxxx xxxx <sub>B</sub> |                  |            |      |

### **DC Motor System IC**



### **Serial Peripheral Interface**

#### **CCP** and times selection

### CCP\_BLK



| Field   | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TBLANK  | 15:12 | rw   | Blank time  nom. tHBxBLANK = 587 ns + 266 x T[3:0] <sub>D</sub> The CCP_BNK bits select the blank time for the FW or active MOSFET and the half-bridge HBx  Reset of active and FW tHBxBLANK: 2450 ns typ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ТССР    | 11:8  | rw   | Cross-current protection time  nom. tHBxCCP = 587 ns + 266 x TCCP[3:0] <sub>D</sub> The CCP_BNK bits select the cross-current protection time for the FW or active MOSFET and the half-bridge HBx  Reset of all active and FW tHBxCCP: 2450 ns typ.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RES     | 7:3   | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CCP_BNK | 2:0   | rw   | Cross-current and time banking  000 <sub>B</sub> ACT_HB1, Active blank and cross-current prot.     times for HB1 (default)  001 <sub>B</sub> ACT_HB2, Active blank and cross-current prot.     times for HB2  010 <sub>B</sub> ACT_HB3, Active blank and cross-current prot.     times for HB3  011 <sub>B</sub> ACT_HB4, Active blank and cross-current prot.     times for HB4  100 <sub>B</sub> FW_HB1, FW blank and cross-current prot. times     for HB1  101 <sub>B</sub> FW_HB2, FW blank and cross-current prot. times     for HB2  110 <sub>B</sub> FW_HB3, FW blank and cross-current prot. for     times for HB3  111 <sub>B</sub> FW_HB4, FW blank and cross-current prot. for     times for HB3 |

### Table 56 Reset of CCP\_BLK

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0111 0111 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx xxxx 0000 0000 <sub>B</sub> |                  |            |      |

### **DC Motor System IC**



### **Serial Peripheral Interface**

### **Half-Bridge MODE**

#### **HBMODE**

| Half- | Bridge | MODE |                    |      | (001 0101 <sub>B</sub> ) |      |                    |      |      |      |                    | Reset | Value | see Ta | ble 57             |
|-------|--------|------|--------------------|------|--------------------------|------|--------------------|------|------|------|--------------------|-------|-------|--------|--------------------|
| 15    | 14     | 13   | 12                 | 11   | 10                       | 9    | 8                  | 7    | 6    | 5    | 4                  | 3     | 2     | 1      | 0                  |
| HB4   | IMODE  | AFW4 | HB4_<br>PWM_<br>EN | НВЗМ | MODE                     | AFW3 | HB3_<br>PWM_<br>EN | HB2N | MODE | AFW2 | HB2_<br>PWM_<br>EN | HB1N  | MODE  | AFW1   | HB1_<br>PWM_<br>EN |
|       | rw     | rw   | rw                 | r    | W                        | rw   | rw                 | r    | W    | rw   | rw                 | r     | W     | rw     | rw                 |

| Field      | Bits  | Type | Description                                                                                                                                                                                                                                                                                                   |
|------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HB4MODE    | 15:14 | rw   | Half-bridge 4 MODE selection  00 <sub>B</sub> PASSIVE_OFF, LS4 and HS4 are off by passive discharge (default)  01 <sub>B</sub> LS4_ON, LS4 is ON  10 <sub>B</sub> HS4_ON, HS4 is ON  11 <sub>B</sub> ACTIVE_OFF, LS4 and HS4 kept off by the active discharge                                                 |
| AFW4       | 13    | rw   | Active freewheeling for half-bridge 4 during PWM  0 <sub>B</sub> DISABLED, active freewheeling disabled  1 <sub>B</sub> ENABLED, active freewheeling enabled (default)                                                                                                                                        |
| HB4_PWM_EN | 12    | rw   | PWM mode for half-bridge 4  0 <sub>B</sub> INACTIVE, PWM deactivated for HB4(default)  1 <sub>B</sub> ACTIVE, PWM activated for HB4                                                                                                                                                                           |
| HB3MODE    | 11:10 | rw   | Half-bridge 3 MODE selection  00 <sub>B</sub> PASSIVE_OFF, LS3 and HS3 are off by passive discharge (default)  01 <sub>B</sub> LS3_ON, LS3 is ON  10 <sub>B</sub> HS3_ON, HS3 is ON  11 <sub>B</sub> ACTIVE_OFF, LS3 and HS3 kept off by the active discharge                                                 |
| AFW3       | 9     | rw   | Active freewheeling for half-bridge 3 during PWM  0 <sub>B</sub> DISABLED, active freewheeling disabled  1 <sub>B</sub> ENABLED, active freewheeling enabled (default)                                                                                                                                        |
| HB3_PWM_EN | 8     | rw   | PWM mode for half-bridge 3 if PWM34MAP=0 <sup>1)</sup> 0 <sub>B</sub> INACTIVE, PWM deactivated for HB2(default) 1 <sub>B</sub> ACTIVE, PWM activated for HB2                                                                                                                                                 |
| HB2MODE    | 7:6   | rw   | <ul> <li>Half-bridge 2 MODE selection</li> <li>00<sub>B</sub> PASSIVE_OFF, LS2 and HS2 are off by passive discharge (default)</li> <li>01<sub>B</sub> LS2_ON, LS2 is ON</li> <li>10<sub>B</sub> HS2_ON, HS2 is ON</li> <li>11<sub>B</sub> ACTIVE_OFF, LS2 and HS2 kept off by the active discharge</li> </ul> |



#### **Serial Peripheral Interface**

| Field      | Bits | Type | Description                                                                                                                                                                                                                                                   |
|------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AFW2       | 5    | rw   | Active freewheeling for half-bridge 2 during PWM  0 <sub>B</sub> DISABLED, active freewheeling disabled  1 <sub>B</sub> ENABLED, active freewheeling enabled (default)                                                                                        |
| HB2_PWM_EN | 4    | rw   | PWM mode for half-bridge 2  0 <sub>B</sub> INACTIVE, PWM deactivated for HB2(default)  1 <sub>B</sub> ACTIVE, PWM activated for HB2                                                                                                                           |
| HB1MODE    | 3:2  | rw   | Half-bridge 1 MODE selection  00 <sub>B</sub> PASSIVE_OFF, LS1 and HS1 are off by passive discharge (default)  01 <sub>B</sub> LS1_ON, LS1 is ON  10 <sub>B</sub> HS1_ON, HS1 is ON  11 <sub>B</sub> ACTIVE_OFF, LS1 and HS1 kept off by the active discharge |
| AFW1       | 1    | rw   | Active freewheeling for half-bridge 1 during PWM  0 <sub>B</sub> DISABLED, active freewheeling disabled  1 <sub>B</sub> ENABLED, active freewheeling enabled (default)                                                                                        |
| HB1_PWM_EN | 0    | rw   | PWM mode for half-bridge 1 if PWM12MAP=0 <sup>2)</sup> 0 <sub>B</sub> INACTIVE, PWM deactivated for HB1 (default) 1 <sub>B</sub> ACTIVE, PWM activated for HB1                                                                                                |

<sup>1)</sup> If PWM34MAP = 1, HB3 is controlled statically according to HB3MODE independently from HB3\_PWM\_EN.

### Table 57 Reset of HBMODE

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0010 0010 0010 0010 <sub>B</sub> |                         |            |      |
| Restart             | 0010 0010 0010 0010 <sub>B</sub> |                         |            |      |

<sup>2)</sup> If PWM12MAP = 1, HB1 is controlled statically according to HB1MODE independently from HB1\_PWM\_EN.

## **Serial Peripheral Interface**



### HB pre-charge and pre-discharge time

#### **TPRECHG**



| Field  | Bits  | Type | Description                                                                                 |
|--------|-------|------|---------------------------------------------------------------------------------------------|
| TPCHG4 | 15:13 | rw   | If TPCHG_BNK=0: precharge time of HB 4, If                                                  |
|        |       |      | TPCHG_BNK=1: predischarge time of HB 4                                                      |
|        |       |      | $000_{\rm B}$ <b>107ns</b> , $t_{\rm PCHG000}$ / $t_{\rm PDCHG000}$ (default)               |
|        |       |      | $001_{\rm B}$ <b>160ns</b> , $t_{\rm PCHG001}/t_{\rm PDCHG001}$                             |
|        |       |      | $010_{\rm B}$ <b>214ns</b> , $t_{\rm PCHG010}/t_{\rm PDCHG010}$                             |
|        |       |      | $011_{\rm B}$ <b>267ns</b> , $t_{\rm PCHG011}/t_{\rm PDCHG011}$                             |
|        |       |      | $100_{\rm B}$ <b>320ns</b> , $t_{\rm PCHG100}/t_{\rm PDCHG100}$                             |
|        |       |      | $101_{\rm B}$ <b>533ns</b> , $t_{\rm PCHG101}/t_{\rm PDCHG101}$                             |
|        |       |      | 110 <sub>B</sub> <b>747ns</b> , $t_{PCHG110} / t_{PDCHG110}$                                |
|        |       |      | 111 <sub>B</sub> <b>1067ns</b> , <i>t</i> <sub>PCHG111</sub> / <i>t</i> <sub>PDCHG111</sub> |
| TPCHG3 | 12:10 | rw   | If TPCHG_BNK=0: precharge time of HB 3, If                                                  |
|        |       |      | TPCHG_BNK=1: predischarge time of HB 3                                                      |
|        |       |      | $000_{\rm B}$ <b>107ns</b> , $t_{\rm PCHG000}$ / $t_{\rm PDCHG000}$ (default)               |
|        |       |      | $001_{\rm B}$ <b>160ns</b> , $t_{\rm PCHG001}/t_{\rm PDCHG001}$                             |
|        |       |      | $010_{\rm B}$ <b>214ns</b> , $t_{\rm PCHG010}/t_{\rm PDCHG010}$                             |
|        |       |      | $011_{\rm B}$ <b>267ns</b> , $t_{\rm PCHG011}/t_{\rm PDCHG011}$                             |
|        |       |      | $100_{\rm B}$ <b>320ns</b> , $t_{\rm PCHG100} / t_{\rm PDCHG100}$                           |
|        |       |      | $101_{\rm B}$ <b>533ns</b> , $t_{\rm PCHG101}/t_{\rm PDCHG101}$                             |
|        |       |      | 110 <sub>B</sub> <b>747ns</b> , $t_{PCHG110} / t_{PDCHG110}$                                |
|        |       |      | 111 <sub>B</sub> <b>1067ns</b> , t <sub>PCHG111</sub> / t <sub>PDCHG111</sub>               |
| TPCHG2 | 9:7   | rw   | If TPCHG_BNK=0: precharge time of HB 2, If                                                  |
|        |       |      | TPCHG_BNK=1: predischarge time of HB 2                                                      |
|        |       |      | $000_{\rm B}$ <b>107ns</b> , $t_{\rm PCHG000}$ / $t_{\rm PDCHG000}$ (default)               |
|        |       |      | $001_{\rm B}$ <b>160ns</b> , $t_{\rm PCHG001}/t_{\rm PDCHG001}$                             |
|        |       |      | $010_{\rm B}$ <b>214ns</b> , $t_{\rm PCHG010}/t_{\rm PDCHG010}$                             |
|        |       |      | $011_{\rm B}$ <b>267ns</b> , $t_{\rm PCHG011}/t_{\rm PDCHG011}$                             |
|        |       |      | $100_{\rm B}$ <b>320ns</b> , $t_{\rm PCHG100}$ / $t_{\rm PDCHG100}$                         |
|        |       |      | $101_{\rm B}$ <b>533ns</b> , $t_{\rm PCHG101}/t_{\rm PDCHG101}$                             |
|        |       |      | 110 <sub>B</sub> <b>747ns</b> , $t_{PCHG110} / t_{PDCHG110}$                                |
|        |       |      | 111 <sub>B</sub> <b>1067ns</b> , $t_{PCHG111} / t_{PDCHG111}$                               |



### **Serial Peripheral Interface**

| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPCHG1    | 6:4  | rw   | If TPCHG_BNK=0: precharge time of HB 1, If TPCHG_BNK=1: predischarge time of HB 1  000 <sub>B</sub> 107ns, t <sub>PCHG000</sub> / t <sub>PDCHG000</sub> (default)  001 <sub>B</sub> 160ns, t <sub>PCHG001</sub> / t <sub>PDCHG001</sub> 010 <sub>B</sub> 214ns, t <sub>PCHG010</sub> / t <sub>PDCHG010</sub> 011 <sub>B</sub> 267ns, t <sub>PCHG011</sub> / t <sub>PDCHG011</sub> 100 <sub>B</sub> 320ns, t <sub>PCHG100</sub> / t <sub>PDCHG100</sub> 101 <sub>B</sub> 533ns, t <sub>PCHG101</sub> / t <sub>PDCHG101</sub> 110 <sub>B</sub> 747ns, t <sub>PCHG110</sub> / t <sub>PDCHG110</sub> 111 <sub>B</sub> 1067ns, t <sub>PCHG111</sub> / t <sub>PDCHG111</sub> |
| RES       | 3    | r    | Reserved, always read as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TPCHG_BNK | 2:0  | rw   | Precharge/predischarge time selection  000 <sub>B</sub> PRECHARGE, Precharge time selected (default)  001 <sub>B</sub> PREDISCHARGE, Predischarge time selected  x1x <sub>B</sub> , wrong setting of TPCHG_BNK  1xx <sub>B</sub> , wrong setting of TPCHG_BNK                                                                                                                                                                                                                                                                                                                                                                                                          |

#### Table 58 Reset of TPRECHG

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx xxxx xxxx 0000 <sub>B</sub> |                  |            |      |

## **DC Motor System IC**



### **Serial Peripheral Interface**

### Static charge/discharge current

### ST\_ICHG



| Field   | Bits  | Type | Description                                                                       |
|---------|-------|------|-----------------------------------------------------------------------------------|
| ICHGST4 | 15:12 | rw   | Static charge and discharge currents of HB4                                       |
|         |       |      | Refer to Table 27                                                                 |
|         |       |      | Default: 0100 <sub>B</sub> - charge: I <sub>CHG16</sub> , 9.2 mA typ., discharge  |
|         |       |      | I <sub>DCHG16</sub> , 9.2 mA typ.                                                 |
| ICHGST3 | 11:8  | rw   | Static charge and discharge currents of HB3                                       |
|         |       |      | Refer to <b>Table 27</b>                                                          |
|         |       |      | Default: 0100 <sub>B</sub> - charge: I <sub>CHG16</sub> , 9.2 mA typ., discharge: |
|         |       |      | I <sub>DCHG16</sub> , 9.2 mA typ.                                                 |
| ICHGST2 | 7:4   | rw   | Static charge and discharge currents of HB2                                       |
|         |       |      | Refer to <b>Table 27</b>                                                          |
|         |       |      | Default: 0100 <sub>B</sub> - charge: I <sub>CHG16</sub> , 9.2 mA typ., discharge  |
|         |       |      | I <sub>DCHG16</sub> , 9.2 mA typ.                                                 |
| ICHGST1 | 3:0   | rw   | Static charge and discharge currents of HB1                                       |
|         |       |      | Refer to Table 27                                                                 |
|         |       |      | Default: 0100 <sub>B</sub> - charge: I <sub>CHG16</sub> , 9.2 mA typ., discharge  |
|         |       |      | I <sub>DCHG16</sub> , 9.2 mA typ.                                                 |

### Table 59 Reset of ST\_ICHG

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0100 0100 0100 0100 <sub>B</sub> |                         |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                         |            |      |

### **DC Motor System IC**



### **Serial Peripheral Interface**

### HB charge/discharge currents for PWM operation

# HB\_ICHG HB charge/discharge currents for PWM operation

 (001 1000<sub>B</sub>)
 Reset Value: see Table 60

 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

 IDCHG
 ICHG\_BNK

 rw
 r
 rw

| Field    | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDCHG    | 15:10 | rw   | If ICHG_BNK =0xx <sub>B</sub> : Discharge current of HBx active MOSFET  If ICHG_BNK=1xx <sub>B</sub> : Reserved. Always read as '0'  Default value for all active MOSFETs discharge currents: 001111 <sub>B</sub> , I <sub>DCHG15</sub> Refer to Table 30 for the configuration of the discharge current                                                                                                                                                                                                                                               |
| ICHG     | 9:4   | rw   | If ICHG_BNK=0xx <sub>B</sub> : Charge current of HBx active MOSFET  If ICHG_BNK=1xx <sub>B</sub> : Charge and discharge current of HBx FW MOSFETs  Default value for all active MOSFETs charge currents and all FW MOSFETs charge/discharge currents: 001101 <sub>B</sub> , I <sub>CHG13</sub> Refer to Table 29 for the configuration of the charge current of the active and FW MOSFET  Refer to Table 30 for the configuration of the discharge current of the FW MOSFET                                                                            |
| RES      | 3     | r    | Reserved, always read as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ICHG_BNK | 2:0   | rw   | Banking bits for charge and discharge currents of active MOSFETs  000 <sub>B</sub> ACT_HB1, Active MOSFET of HB1 is selected (default)  001 <sub>B</sub> ACT_HB2, Active MOSFET of HB2 is selected  010 <sub>B</sub> ACT_HB3, Active MOSFET of HB3 is selected  011 <sub>B</sub> ACT_HB4, Active MOSFET of HB4 is selected  100 <sub>B</sub> FW_HB1, FW MOSFET of HB1 is selected  101 <sub>B</sub> FW_HB2, FW MOSFET of HB2 is selected  110 <sub>B</sub> FW_HB3, FW MOSFET of HB3 is selected  111 <sub>B</sub> FW_HB4, FW MOSFET of HB4 is selected |

#### Table 60 Reset of HB\_ICHG

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note                             |
|---------------------|----------------------------------|------------------|------------|----------------------------------|
| POR/Soft reset      | 0011 1100 1101 0000 <sub>B</sub> |                  |            | POR value valid for ICHG_BNK = 0 |
| Restart             | xxxx xxxx xxxx 0000 <sub>B</sub> |                  |            |                                  |

### **DC Motor System IC**



#### **Serial Peripheral Interface**

HB max. pre-charge/pre-discharge in PWM operation current and diagnostic pull-down

### **HB\_ICHG\_MAX**

HB max. pre-charge/pre-discharge in PWM operation current and diagnostic pull-down  $(001\ 1001_B)$  Reset Value: see Table 61

| 15           | 14           | 13           | 12           | 11  | 10  | 9     | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1 | 0 |
|--------------|--------------|--------------|--------------|-----|-----|-------|------|------|------|------|------|------|------|---|---|
| HB4ID<br>IAG | HB3ID<br>IAG | HB2ID<br>IAG | HB1ID<br>IAG | RES |     | ICHGI | MAX4 | ICHG | МАХЗ | ICHG | MAX2 | ICHG | MAX1 |   |   |
|              |              |              |              |     | 11_ |       | 1    | 1    |      |      | 1    |      | 1    |   |   |
| rw           | rw           | rw           | rw           |     | r   |       |      | r٧   | V    | r    | W    | r    | W    | r | N |

| Field    | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HB4IDIAG | 15   | rw   | Control of HB4 off-state current source and current sink  0 <sub>B</sub> INACTIVE, Pull-down deactivated (default)  1 <sub>B</sub> ACTIVE, Pull-down activated                                                                                                                                                                                                                                                                                                                                                                                            |
| HB3IDIAG | 14   | rw   | Control of HB3 off-state current source and current sink  0 <sub>B</sub> INACTIVE, Pull-down deactivated (default)  1 <sub>B</sub> ACTIVE, Pull-down activated                                                                                                                                                                                                                                                                                                                                                                                            |
| HB2IDIAG | 13   | rw   | Control of HB2 pull-down for off-state diagnostic  0 <sub>B</sub> INACTIVE, Pull-down deactivated (default)  1 <sub>B</sub> ACTIVE, Pull-down activated                                                                                                                                                                                                                                                                                                                                                                                                   |
| HB1IDIAG | 12   | rw   | Control of HB1 pull-down for off-state diagnostic  0 <sub>B</sub> INACTIVE, Pull-down deactivated (default)  1 <sub>B</sub> ACTIVE, Pull-down activated                                                                                                                                                                                                                                                                                                                                                                                                   |
| RES      | 11:8 | r    | Reserved, always read as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ICHGMAX4 | 7:6  | rw   | Maximum drive current of HB4 during the pre- charge phase and pre-discharge phases <sup>1)</sup> 19mA, charge I <sub>CHG24</sub> : typ. 19.2 mA, discharge I <sub>DCHG24</sub> : typ. 18.8 mA (default)  10 <sub>B</sub> 32mA, charge I <sub>CHG32</sub> : typ. 32.8 mA, discharge I <sub>DCHG32</sub> : typ. 32.2 mA  10 <sub>B</sub> 73mA, charge I <sub>CHG52</sub> : typ. 73.2 mA, discharge I <sub>DCHG52</sub> : typ. 72.4mA  11 <sub>B</sub> 100mA, charge I <sub>CHG63</sub> : typ. 100 mA, discharge I <sub>DCHG63</sub> : typ. 100 mA           |
| ICHGMAX3 | 5:4  | rw   | Maximum drive current of HB3 during the pre- charge and pre-discharge phases <sup>1)</sup> 00 <sub>B</sub> 19mA, charge I <sub>CHG24</sub> : typ. 19.2 mA, discharge I <sub>DCHG24</sub> : typ. 18.8 mA (default)  01 <sub>B</sub> 32mA, charge I <sub>CHG32</sub> : typ. 32.8 mA, discharge I <sub>DCHG32</sub> : typ. 32.2 mA  10 <sub>B</sub> 73mA, charge I <sub>CHG52</sub> : typ. 73.2 mA, discharge I <sub>DCHG52</sub> : typ. 72.4mA  11 <sub>B</sub> 100mA, charge I <sub>CHG63</sub> : typ. 100 mA, discharge I <sub>DCHG63</sub> : typ. 100 mA |



### **Serial Peripheral Interface**

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICHGMAX2 | 3:2  | rw   | Maximum drive current of HB2 during the pre- charge phase and pre-discharge phases <sup>1)</sup> 00 <sub>B</sub> 19mA, charge I <sub>CHG24</sub> : typ. 19.2 mA, discharge I <sub>DCHG24</sub> : typ. 18.8 mA (default)  01 <sub>B</sub> 32mA, charge I <sub>CHG32</sub> : typ. 32.8 mA, discharge I <sub>DCHG32</sub> : typ. 32.2 mA  10 <sub>B</sub> 73mA, charge I <sub>CHG52</sub> : typ. 73.2 mA, discharge I <sub>DCHG52</sub> : typ. 72.4mA  11 <sub>B</sub> 100mA, charge I <sub>CHG63</sub> : typ. 100 mA, discharge I <sub>DCHG63</sub> : typ. 100 mA |
| ICHGMAX1 | 1:0  | rw   | Maximum drive current of HB1 during the precharge and pre-discharge phases¹)  00 <sub>B</sub> 19mA, charge I <sub>CHG24</sub> : typ. 19.2 mA, discharge I <sub>DCHG24</sub> : typ. 18.8 mA (default)  01 <sub>B</sub> 32mA, charge I <sub>CHG32</sub> : typ. 32.8 mA, discharge I <sub>DCHG32</sub> : typ. 32.2 mA  10 <sub>B</sub> 73mA, charge I <sub>CHG52</sub> : typ. 73.2 mA, discharge I <sub>DCHG52</sub> : typ. 72.4mA  11 <sub>B</sub> 100mA, charge I <sub>CHG63</sub> : typ. 100 mA, discharge I <sub>DCHG63</sub> : typ. 100 mA                    |

<sup>1)</sup> ICHGMAX is also the current applied during the post-charge of the PWM MOSFET.

### Table 61 Reset of HB\_ICHG\_MAX

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx 0000 xxxx xxxx <sub>B</sub> |                  |            |      |

### **DC Motor System IC**



## HBx pre-charge/pre-dischage initialization configuration in PWM operation

**HB\_PCHG\_INIT** 

**Serial Peripheral Interface** 

### HBx pre-charge/pre-discharge initialization configuration in PWM operation

(001 1010<sub>B</sub>) Reset Value: see Table 62 15 12 11 10 **PDCHGINIT PCHGINIT RES** INIT\_BNK rw rw rw

| Field     | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                         |  |
|-----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PDCHGINIT | 15:10 | rw   | Initial predischarge current of HBx, IPDCHGINITx The INIT_BNK bits select the addressed half-bridge Default: 001111 <sub>B</sub> Refer to Table 30                                                                                                                                                                                                                                  |  |
| PCHGINIT  | 9:4   | rw   | Initial precharge current of HBx, IPCHGINITx The INIT_BNK bits select the addressed half-bridge Default: 001101 <sub>B</sub> Refer to Table 29                                                                                                                                                                                                                                      |  |
| RES       | 3     | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                         |  |
| INIT_BNK  | 2:0   | rw   | Banking bits for Precharge an Predischarge Initia Current  000 <sub>B</sub> HB1, precharge/discharge init. for HB1 selecte (default)  001 <sub>B</sub> HB2, precharge/discharge init. for HB2 selecte 010 <sub>B</sub> HB3, precharge/discharge init. for HB3 selecte 011 <sub>B</sub> HB4, precharge/discharge init. for HB4 selecte 1xx <sub>B</sub> , wrong setting of INIT_BANK |  |

#### Table 62 Reset of HB\_PCHG\_INIT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0011 1100 1101 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx xxxx xxxx 0000 <sub>B</sub> |                  |            |      |

### **DC Motor System IC**

**Serial Peripheral Interface** 



### **HBx inputs TDON configuration**

### TDON\_HB\_CTRL **HBx inputs TDON configuration**

(001 1011<sub>B</sub>)

Reset Value: see Table 63



| Field       | Bits  | Туре | Description                                                                                                                                                                                                                                                                     |  |
|-------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RES         | 15:14 | r    | Reserved, always read as 0                                                                                                                                                                                                                                                      |  |
| TDON        | 13:8  | rw   | Turn-on delay time of active MOSFET of HBx  The HB_TDON_BNK bits selects the turn-on delay tim of the active MOSFET of the half-bridge HBx  Nominal tDON = $53.3 \text{ ns x TDON}[5:0]_D$ Default: $00 \ 1100_B : 640 \text{ ns typ.}$                                         |  |
| RES         | 7:3   | r    | Reserved, always read as 0                                                                                                                                                                                                                                                      |  |
| HB_TDON_BNK | 2:0   | rw   | Banking bits for turn-on delay time  000 <sub>B</sub> HB1, tDON of HB1 selected (default)  001 <sub>B</sub> HB2, tDON of HB2 selected  010 <sub>B</sub> HB3, tDON of HB3 selected  011 <sub>B</sub> HB4, tDON of HB4 selected  1xx <sub>B</sub> , wrong setting of PWM_TDON_BNK |  |

#### Reset of TDON\_HB\_CTRL Table 63

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 1100 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 0000 0000 <sub>B</sub> |                  |            |      |

### **DC Motor System IC**



#### **Serial Peripheral Interface**

### **HBx TDOFF configuration**

### TDOFF\_HB\_CTRL **HBx TDOFF configuration**

(001 1100<sub>B</sub>)

Reset Value: see Table 64



| Field        | Bits  | Туре | Description                                                                                                                                                                                                                              |  |
|--------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RES          | 15:14 | r    | Reserved, always read as 0                                                                                                                                                                                                               |  |
| TDOFF        | 13:8  | rw   | Turn-off delay time of active MOSFET of HBx The HB_TDOFF_BNK bits selects the turn-off delay time of the active MOSFET of the half-bridge HBx Nominal tDOFF = 53.3 ns x TDOFF[5:0] <sub>D</sub> Default: 0000 1100 <sub>B</sub> : 640 ns |  |
| RES          | 7:3   | r    | Reserved, always read as 0                                                                                                                                                                                                               |  |
| HB_TDOFF_BNK | 2:0   |      |                                                                                                                                                                                                                                          |  |

#### Table 64 Reset of TDOFF\_HB\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 1100 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 0000 0000 <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



# **Serial Peripheral Interface**

### **Brake control**

**BRAKE** 

| E | Brake ( | contro | ol                   |                      |                      |                      |      | (001              | L101 <sub>B</sub> ) |                     |                   | Reset Value: see Table |    |    |       |    |
|---|---------|--------|----------------------|----------------------|----------------------|----------------------|------|-------------------|---------------------|---------------------|-------------------|------------------------|----|----|-------|----|
|   | 15 14   |        | 13                   | 12                   | 11                   | 10                   | 9    | 8                 | 7                   | 6                   | 5                 | 4                      | 3  | 2  | 1     | 0  |
|   | RES     |        | SLAM<br>_LS4_<br>DIS | SLAM<br>_LS3_<br>DIS | SLAM<br>_LS2_<br>DIS | SLAM<br>_LS1_<br>DIS | SLAM | VDST<br>H_BR<br>K | TBLK_<br>BRK        | PARK_<br>BRK_E<br>N | OV_B<br>RK_E<br>N | R                      | ES | ov | _BRK_ | тн |
| - |         |        | rw                   | rw                   | rw                   | rw                   | rw   | rw                | rw                  | rw                  | rw                | r                      | W  |    | rw    |    |

| Field        | Bits  | Type | Description                                                                                                                                                                            |
|--------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES          | 15:14 | r    | Reserved, always read as 0                                                                                                                                                             |
| SLAM_LS4_DIS | 13    | rw   | LS4 output disable during SLAM mode  0 <sub>B</sub> ACTIVE, LS4 control active in Slam mode                                                                                            |
| SLAM_LS3_DIS | 12    | rw   | LS3 output disable during SLAM mode  0 <sub>B</sub> ACTIVE, LS3 control active in Slam mode                                                                                            |
| SLAM_LS2_DIS | 11    | rw   | LS2 output disable during SLAM mode  0 <sub>B</sub> ACTIVE, LS2 control active in Slam mode                                                                                            |
| SLAM_LS1_DIS | 10    | rw   | LS1 output disable during SLAM mode  0 <sub>B</sub> ACTIVE, LS1 control active in Slam mode                                                                                            |
| SLAM         | 9     | rw   | Slam mode  0 <sub>B</sub> INACTIVE, Slam mode deactivated (default)  1 <sub>B</sub> AVTIVE, Slam mode activated                                                                        |
| VDSTH_BRK    | 8     | rw   | VDS Overvoltage for LS1-4 during braking  0 <sub>B</sub> 800mV, V <sub>VDSMONTHO_BRAKE</sub> , 0.8 V, typ. (default)  1 <sub>B</sub> 220mV, V <sub>VDSMONTH1_BRAKE</sub> , 0.22 V typ. |
| TBLK_BRK     | 7     | rw   | Blank time of VDS overvoltage during braking $0_B$ 7uS, $\mathbf{t_{BLK\_BRAKE1}}$ , 7 $\mu s$ typ. $1_B$ 11uS, $\mathbf{t_{BLK\_BRAKE2}}$ , 11 $\mu s$ typ. (default)                 |
| PARK_BRK_EN  | 6     | rw   | Parking brake enable  0 <sub>B</sub> DISABLED, Parking brake disabled (default)  1 <sub>B</sub> ENABLED, Parking brake enabled                                                         |
| OV_BRK_EN    | 5     | rw   | Overvoltage brake enable  0 <sub>B</sub> DISABLED, Overvoltage brake disabled  1 <sub>B</sub> ENABLED, Overvoltage brake enabled (default                                              |
| RES          | 4:3   | rw   | Reserved, to be set to 0                                                                                                                                                               |



# **Serial Peripheral Interface**

| Field     | Bits | Туре | Description                                      |  |
|-----------|------|------|--------------------------------------------------|--|
| OV_BRK_TH | 2:0  | rw   | Overvoltage brake threshold                      |  |
|           |      |      | 000 <sub>B</sub> <b>27V</b> , typ. 27V (default) |  |
|           |      |      | 001 <sub>B</sub> <b>28V</b> , typ. 28V           |  |
|           |      |      | 010 <sub>B</sub> <b>29V</b> , typ. 29V           |  |
|           |      |      | 011 <sub>B</sub> <b>30V</b> , typ. 30V           |  |
|           |      |      | 100 <sub>B</sub> <b>31V</b> , typ. 31V           |  |
|           |      |      | 101 <sub>B</sub> <b>32V</b> , typ. 32V           |  |
|           |      |      | 110 <sub>B</sub> <b>33V</b> , typ. 33V           |  |
|           |      |      | 111 <sub>B</sub> <b>34V</b> , typ. 34V           |  |

#### Table 65 Reset of BRAKE

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 1010 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx xxx0 0xxx <sub>B</sub> |                  |            |      |

Note: For min and max values of **OV\_BRK\_TH**, refer to **Chapter 12.12**.

# **DC Motor System IC**



# 13.5.3 Selective Wake Registers

#### **CAN Selective Wake Control**

**Serial Peripheral Interface** 

## SWK\_CTRL



| Field       | Bits | Type | Description                                                                                                                                                                           |  |  |  |  |  |  |
|-------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RES         | 15:8 | r    | Reserved, always reads as 0                                                                                                                                                           |  |  |  |  |  |  |
| OSC_CAL     | 7    | rw   | Oscillator Calibration Mode  0 <sub>B</sub> DISABLED, Oscillator Calibration is disabled  1 <sub>B</sub> ENABLED, Oscillator Calibration is enabled                                   |  |  |  |  |  |  |
| TRIM_EN     | 6:5  | rw   | (Un)locking mechanism of oscillator recalibration  00 <sub>B</sub> LOCKED, locked  01 <sub>B</sub> LOCKED, locked  10 <sub>B</sub> LOCKED, locked  11 <sub>B</sub> UNLOCKED, unlocked |  |  |  |  |  |  |
| CANTO_ MASK | 4    | rw   | CAN Time Out Masking  0 <sub>B</sub> MASKED, CAN time-out is masked - no interrupt (on pin INTN) is triggered  1 <sub>B</sub> UNMASKED, CAN time-out is signaled on INTN              |  |  |  |  |  |  |
| RES         | 3:1  | r    | Reserved, always reads as 0                                                                                                                                                           |  |  |  |  |  |  |
| CFG_VAL     | 0    | rwh  | SWK Configuration valid  0 <sub>B</sub> NOT_VALID, Configuration is not valid (SWK not possible)  1 <sub>B</sub> VALID, SWK configuration valid, needs to be set to enable SWK        |  |  |  |  |  |  |

#### Table 66 Reset of SWK\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |  |  |
|---------------------|----------------------------------|------------------|------------|------|--|--|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |  |  |
| Restart             | 0000 0000 xxxx 0000 <sub>B</sub> |                  |            |      |  |  |

#### Notes

- 1. TRIM\_EN unlocks the oscillation calibration mode. Only the bit combination '11' is the valid unlock. The pin TXDCAN is used for oscillator synchronisation (trimming).
- 2. The microcontroller needs to validate the SWK configuration and set 'CFG\_VAL' to '1'. The device will only enable SWK if CFG\_VAL' to '1'. The bit will be cleared automatically by the device after a wake up or POR or if a SWK configuration data is changed by the microcontroller.

# **DC Motor System IC**



#### **Serial Peripheral Interface**

3. CANTO bit will only be updated inside BUS\_STAT while CAN\_2 is set. Therefore, an interrupt is only signaled upon occurrence of CANTO while CAN\_2 (SWK is enabled) is set in Normal Mode and Stop Mode.

#### **SWK Bit Timing Control**

### SWK\_BTL1\_CTRL **SWK Bit Timing Control**

13

SP

rw

12

11

10

14

15



| Field | Bits  | Туре | Description                                                                                                                                |  |  |  |  |  |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| SP    | 15:10 | rw   | Sampling Point Position                                                                                                                    |  |  |  |  |  |
|       |       |      | Represents the sampling point position (fractional number < 1). Example: 0011 0011 = 0.796875 (~80%)                                       |  |  |  |  |  |
| RES   | 9:8   | r    | Reserved, always reads as 0                                                                                                                |  |  |  |  |  |
| ТВІТ  | 7:0   | rw   | Number of Time Quanta in a Bit Time Represents the number of time quanta in a bit time. Quanta is depending on x<1:0> from the x register. |  |  |  |  |  |

#### Table 67 Reset of SWK\_BTL1\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |  |  |
|---------------------|----------------------------------|------------------|------------|------|--|--|
| POR/Soft reset      | 1100 1100 1001 0110 <sub>B</sub> |                  |            |      |  |  |
| Restart             | xxxx xx00 xxxx xxxx <sub>B</sub> |                  |            |      |  |  |

# **DC Motor System IC**



### **Serial Peripheral Interface**

### **SWK WUF Identifier bits**

# SWK ID1 CTRL

| SWK W | VUF Ide | entifier | bits 2 | 813  |      |      | (011 ( | 0010 <sub>B</sub> ) |      | Reset Value: see Tab |      |      |      |      | ible 68 |
|-------|---------|----------|--------|------|------|------|--------|---------------------|------|----------------------|------|------|------|------|---------|
| 15    | 14      | 13       | 12     | 11   | 10   | 9    | 8      | 7                   | 6    | 5                    | 4    | 3    | 2    | 1    | 0       |
| ID28  | ID27    | ID26     | ID25   | ID24 | ID23 | ID22 | ID21   | ID20                | ID19 | ID18                 | ID17 | ID16 | ID15 | ID14 | ID13    |
| rw    | rw      | rw       | rw     | rw   | rw   | rw   | rw     | rw                  | rw   | rw                   | rw   | rw   | rw   | rw   | rw      |

| Field | Bits | Туре | Description           |
|-------|------|------|-----------------------|
| ID28  | 15   | rw   | WUF Identifier Bit 28 |
| ID27  | 14   | rw   | WUF Identifier Bit 27 |
| ID26  | 13   | rw   | WUF Identifier Bit 26 |
| ID25  | 12   | rw   | WUF Identifier Bit 25 |
| ID24  | 11   | rw   | WUF Identifier Bit 24 |
| ID23  | 10   | rw   | WUF Identifier Bit 23 |
| ID22  | 9    | rw   | WUF Identifier Bit 22 |
| ID21  | 8    | rw   | WUF Identifier Bit 21 |
| ID20  | 7    | rw   | WUF Identifier Bit 20 |
| ID19  | 6    | rw   | WUF Identifier Bit 19 |
| ID18  | 5    | rw   | WUF Identifier Bit 18 |
| ID17  | 4    | rw   | WUF Identifier Bit 17 |
| ID16  | 3    | rw   | WUF Identifier Bit 16 |
| ID15  | 2    | rw   | WUF Identifier Bit 15 |
| ID14  | 1    | rw   | WUF Identifier Bit 14 |
| ID13  | 0    | rw   | WUF Identifier Bit 13 |

#### Table 68 Reset of SWK\_ID1\_CTRL

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                         |            |      |

# **DC Motor System IC**



### **Serial Peripheral Interface**

### **SWK WUF Identifier bits**

## SWK IDO CTRL

| _    | /UF Ide | entifier | bits 1 | 20  |     |     | (011 | 0011 <sub>B</sub> ) |     |     | Reset Value: see Table |     |     |     |     |
|------|---------|----------|--------|-----|-----|-----|------|---------------------|-----|-----|------------------------|-----|-----|-----|-----|
| 15   | 14      | 13       | 12     | 11  | 10  | 9   | 8    | 7                   | 6   | 5   | 4                      | 3   | 2   | 1   | 0   |
| ID12 | ID11    | ID10     | ID9    | ID8 | ID7 | ID6 | ID5  | RES                 | ID4 | ID3 | ID2                    | ID1 | ID0 | RTR | IDE |
| rw   | rw      | rw       | rw     | rw  | rw  | rw  | rw   | r                   | rw  | rw  | rw                     | rw  | rw  | rw  | rw  |

| Field | Bits | Туре | Description                                                                                                                                |  |  |  |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ID12  | 15   | rw   | WUF Identifier Bit 12                                                                                                                      |  |  |  |
| ID11  | 14   | rw   | WUF Identifier Bit 11                                                                                                                      |  |  |  |
| ID10  | 13   | rw   | WUF Identifier Bit 10                                                                                                                      |  |  |  |
| ID9   | 12   | rw   | WUF Identifier Bit 9                                                                                                                       |  |  |  |
| ID8   | 11   | rw   | WUF Identifier Bit 8                                                                                                                       |  |  |  |
| ID7   | 10   | rw   | WUF Identifier Bit 7                                                                                                                       |  |  |  |
| ID6   | 9    | rw   | WUF Identifier Bit 6                                                                                                                       |  |  |  |
| ID5   | 8    | rw   | WUF Identifier Bit 5                                                                                                                       |  |  |  |
| RES   | 7    | r    | Reserved, always reads as 0                                                                                                                |  |  |  |
| ID4   | 6    | rw   | WUF Identifier Bit 4                                                                                                                       |  |  |  |
| ID3   | 5    | rw   | WUF Identifier Bit 3                                                                                                                       |  |  |  |
| ID2   | 4    | rw   | WUF Identifier Bit 2                                                                                                                       |  |  |  |
| ID1   | 3    | rw   | WUF Identifier Bit 1                                                                                                                       |  |  |  |
| ID0   | 2    | rw   | WUF Identifier Bit 0                                                                                                                       |  |  |  |
| RTR   | 1    | rw   | Remote Transmission Request Field (acc. ISO11898-2:2016)  0 <sub>B</sub> NORMAL, Normal Data Frame                                         |  |  |  |
|       |      |      | 1 <sub>B</sub> <b>REMOTE</b> , Remote Transmission Request                                                                                 |  |  |  |
| IDE   | 0    | rw   | Identifier Extension Bit  0 <sub>B</sub> STD, Standard Identifier Length (11 bit)  1 <sub>B</sub> EXT, Extended Identifier Length (29 bit) |  |  |  |

# Table 69 Reset of SWK\_IDO\_CTRL

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | xxxx xxxx 0xxx xxxx <sub>B</sub> |                         |            |      |



# **Serial Peripheral Interface**

### SWK WUF Identifier Mask bits 28...13

SWK MASK ID1 CTRL

| _  | /UF Ide | entifier |    | bits 28 | 13 |    | (011 ( | )100 <sub>B</sub> ) |               |    |    | Reset | Value: | see Ta | ble 70 |
|----|---------|----------|----|---------|----|----|--------|---------------------|---------------|----|----|-------|--------|--------|--------|
| 15 | 14      | 13       | 12 | 11      | 10 | 9  | 8      | 7                   | 6             | 5  | 4  | 3     | 2      | 1      | 0      |
| _  | _       | _        | _  | _       | _  | _  | _      | _                   | MASK<br>_ID19 | _  | _  | _     | _      | _      | _      |
| rw | rw      | rw       | rw | rw      | rw | rw | rw     | rw                  | rw            | rw | rw | rw    | rw     | rw     | rw     |

| Field     | Bits | Туре | Description                                                                                                                                  |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| MASK_ID28 | 15   | rw   | WUF Identifier Mask Bit 28  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID27 | 14   | rw   | WUF Identifier Mask Bit 27  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID26 | 13   | rw   | WUF Identifier Mask Bit 26  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID25 | 12   | rw   | WUF Identifier Mask Bit 25  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID24 | 11   | rw   | WUF Identifier Mask Bit 24  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID23 | 10   | rw   | WUF Identifier Mask Bit 23  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID22 | 9    | rw   | WUF Identifier Mask Bit 22  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID21 | 8    | rw   | WUF Identifier Mask Bit 21  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID20 | 7    | rw   | WUF Identifier Mask Bit 20  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID19 | 6    | rw   | WUF Identifier Mask Bit 19  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID18 | 5    | rw   | WUF Identifier Mask Bit 18  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |



# **Serial Peripheral Interface**

| Field     | Bits | Туре | Description                                                                                                                                  |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| MASK_ID17 | 4    | rw   | WUF Identifier Mask Bit 17  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID16 | 3    | rw   | WUF Identifier Mask Bit 16  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID15 | 2    | rw   | WUF Identifier Mask Bit 15  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID14 | 1    | rw   | WUF Identifier Mask Bit 14  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID13 | 0    | rw   | WUF Identifier Mask Bit 13  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |

# Table 70 Reset of SWK\_MASK\_ID1\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



# **Serial Peripheral Interface**

### SWK WUF Identifier Mask bits 12...0

SWK\_MASK\_IDO\_CTRL

| SWK W         | /UF Ide | entifier | Mask | bits 12      | 0            |              | (0110        | 101 <sub>B</sub> ) |              |              |              | Reset        | Value:       | see Ta | able 71 |
|---------------|---------|----------|------|--------------|--------------|--------------|--------------|--------------------|--------------|--------------|--------------|--------------|--------------|--------|---------|
| 15            | 14      | 13       | 12   | 11           | 10           | 9            | 8            | 7                  | 6            | 5            | 4            | 3            | 2            | 1      | 0       |
| MASK<br>_ID12 |         |          |      | MASK<br>_ID8 | MASK<br>_ID7 | MASK<br>_ID6 | MASK<br>_ID5 | RES                | MASK<br>_ID4 | MASK<br>_ID3 | MASK<br>_ID2 | MASK<br>_ID1 | MASK<br>_ID0 | R      | ES      |
| rw            | rw      | rw       | rw   | rw           | rw           | rw           | rw           | r                  | rw           | rw           | rw           | rw           | rw           |        | r       |

| Field     | Bits | Туре | Description                                                                                                                                  |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| MASK_ID12 | 15   | rw   | WUF Identifier Mask Bit 12  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID11 | 14   | rw   | WUF Identifier Mask Bit 11  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID10 | 13   | rw   | WUF Identifier Mask Bit 10  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID9  | 12   | rw   | WUF Identifier Mask Bit 9  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| MASK_ID8  | 11   | rw   | WUF Identifier Mask Bit 8  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| MASK_ID7  | 10   | rw   | WUF Identifier Mask Bit 7  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| MASK_ID6  | 9    | rw   | WUF Identifier Mask Bit 6  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| MASK_ID5  | 8    | rw   | WUF Identifier Mask Bit 5  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| RES       | 7    | r    | Reserved, always reads as 0                                                                                                                  |
| MASK_ID4  | 6    | rw   | WUF Identifier Mask Bit 4  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| MASK_ID3  | 5    | rw   | WUF Identifier Mask Bit 3  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |
| MASK_ID2  | 4    | rw   | WUF Identifier Mask Bit 2  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame  |



# **Serial Peripheral Interface**

| Field    | Bits | Type | Description                                                                                                                                 |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| MASK_ID1 | 3    | rw   | WUF Identifier Mask Bit 1  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| MASK_ID0 | 2    | rw   | WUF Identifier Mask Bit 0  0 <sub>B</sub> UNMASKED, Unmasked - bit is ignored  1 <sub>B</sub> MASKED, Masked - bit is compared in CAN frame |
| RES      | 1:0  | r    | Reserved, always reads as 0                                                                                                                 |

### Table 71 Reset of SWK\_MASK\_IDO\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx xxxx 0xxx xx00 <sub>B</sub> |                  |            |      |

## **DC Motor System IC**



### **Serial Peripheral Interface**

#### **SWK Frame Data Length Code Control**

#### SWK\_DLC\_CTRL



| Field | Bits | Туре | Description                                                   |
|-------|------|------|---------------------------------------------------------------|
| RES   | 15:4 | r    | Reserved, always reads as 0                                   |
| DLC   | 3:0  | rw   | Payload length in number of bytes                             |
|       |      |      | 0000 <sub>B</sub> <b>0</b> , Frame Data Length = 0 or cleared |
|       |      |      | 0001 <sub>B</sub> <b>1</b> , Frame Data Length = 1            |
|       |      |      | 0010 <sub>B</sub> <b>2</b> , Frame Data Length = 2            |
|       |      |      | 0011 <sub>B</sub> <b>3</b> , Frame Data Length = 3            |
|       |      |      | 0100 <sub>B</sub> <b>4</b> , Frame Data Length = 4            |
|       |      |      | 0101 <sub>B</sub> <b>5</b> , Frame Data Length = 5            |
|       |      |      | 0110 <sub>B</sub> <b>6</b> , Frame Data Length = 6            |
|       |      |      | 0111 <sub>B</sub> <b>7</b> , Frame Data Length = 7            |
|       |      |      | $1000_B$ <b>8</b> , to $1111_B$ Frame Data Length = 8         |

### Table 72 Reset of SWK\_DLC\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 0000 xxxx <sub>B</sub> |                  |            |      |

#### Note:

The number of transmitted bytes in the data field has to be indicated by the DLC. The DLC value consists of four bits. The admissible number of data bytes for a data frame is in a range from zero to eight. DLCs in the range of zero to seven indicates data fields of length of zero to seven bytes. DLCs in the range from eight to fifteen indicate data fields with a length of eight bytes. The configured DLC value has to match bit by bit with the DLC in the received wake-up frame (refer also to Chapter 5.9.2.2).

# DC Motor System IC



#### **Serial Peripheral Interface**

#### **SWK Data7-Data6 Register**

# SWK\_DATA3\_CTRL



| Field | Bits | Туре | Description                            |
|-------|------|------|----------------------------------------|
| DATA7 | 15:8 | rw   | Data7 byte content(bit0=LSB; bit7=MSB) |
| DATA6 | 7:0  | rw   | Data6 byte content(bit0=LSB; bit7=MSB) |

### Table 73 Reset of SWK\_DATA3\_CTRL

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | xxxx xxxx xxxx xxxx <sub>B</sub> |                         |            |      |

# **DC Motor System IC**



#### **Serial Peripheral Interface**

#### **SWK Data5-Data4 Register**

# SWK\_DATA2\_CTRL



| Field | Bits | Туре | Description                            |
|-------|------|------|----------------------------------------|
| DATA5 | 15:8 | rw   | Data5 byte content(bit0=LSB; bit7=MSB) |
| DATA4 | 7:0  | rw   | Data4 byte content(bit0=LSB; bit7=MSB) |

### Table 74 Reset of SWK\_DATA2\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



#### **Serial Peripheral Interface**

#### **SWK Data3-Data2 Register**

# SWK\_DATA1\_CTRL



| Field | Bits | Туре | Description                            |
|-------|------|------|----------------------------------------|
| DATA3 | 15:8 | rw   | Data3 byte content(bit0=LSB; bit7=MSB) |
| DATA2 | 7:0  | rw   | Data2 byte content(bit0=LSB; bit7=MSB) |

### Table 75 Reset of SWK\_DATA1\_CTRL

| Register Reset Type | Reset Values                      | Reset Short Name | Reset Mode | Note |
|---------------------|-----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub>  |                  |            |      |
| Restart             | XXXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

# DC Motor System IC



#### **Serial Peripheral Interface**

#### **SWK Data1-Data0 Register**

# SWK\_DATA0\_CTRL



| Field | Bits | Туре | Description                            |
|-------|------|------|----------------------------------------|
| DATA1 | 15:8 | rw   | Data1 byte content(bit0=LSB; bit7=MSB) |
| DATA0 | 7:0  | rw   | Data0 byte content(bit0=LSB; bit7=MSB) |

### Table 76 Reset of SWK\_DATAO\_CTRL

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | xxxx xxxx xxxx xxxx <sub>B</sub> |                         |            |      |

# **DC Motor System IC**



#### **Serial Peripheral Interface**

#### **CAN FD Configuration Control Register**

# SWK\_CAN\_FD\_CTRL



| Field        | Bits | Type | Description                                                                                                                                                                        |
|--------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES          | 15:6 | r    | Reserved, always reads as 0                                                                                                                                                        |
| DIS_ERR_ CNT | 5    | rwh  | Error Counter Disable Function  0 <sub>B</sub> ENABLED, Error Counter is enabled during SWK  1 <sub>B</sub> DISABLED, Error counter is disabled during SWK only if CAN_FD_EN = '1' |
| RES          | 4    | r    | Reserved, always reads as 0                                                                                                                                                        |
| FD_FILTER    | 3:1  | rw   | CAN FD Dominant Filter Time                                                                                                                                                        |
|              |      |      | 000 <sub>B</sub> <b>50ns</b> , 50 ns                                                                                                                                               |
|              |      |      | 001 <sub>B</sub> <b>100ns</b> , 100 ns                                                                                                                                             |
|              |      |      | 010 <sub>B</sub> <b>150ns</b> , 150 ns                                                                                                                                             |
|              |      |      | 011 <sub>B</sub> <b>200ns</b> , 200 ns                                                                                                                                             |
|              |      |      | 100 <sub>B</sub> <b>250ns</b> , 250 ns                                                                                                                                             |
|              |      |      | 101 <sub>B</sub> <b>300ns</b> , 300 ns                                                                                                                                             |
|              |      |      | 110 <sub>B</sub> <b>350ns</b> , 350 ns                                                                                                                                             |
|              |      |      | 111 <sub>B</sub> <b>775ns</b> , 775 ns                                                                                                                                             |
| CAN_FD_EN    | 0    | rw   | Enable CAN FD Tolerant Mode                                                                                                                                                        |
|              |      |      | 0 <sub>B</sub> <b>DISABLED</b> , CAN FD Tolerant Mode disabled                                                                                                                     |
|              |      |      | 1 <sub>B</sub> <b>ENABLED</b> , CAN FD Tolerant Mode enabled                                                                                                                       |

#### Table 77 Reset of SWK\_CAN\_FD\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 00x0 xxxx <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. **DIS\_ERR\_ CNT** is cleared by the device at tsilence expiration.
- 2. The Normal Mode CAN Receiver ( $RX\_WK\_SEL = 0_B$ ) has to selected with a CAN FD tolerant operation for baud rates > 2 MBit/s.

# Serial Peripheral Interface



# 13.5.4 Selective Wake trim and configuration Registers

**SWK Oscillator Trimming and option Register** 

# SWK\_OSC\_TRIM\_CTRL SWK Oscillator Trimming and option Register

 $(011\ 1100_{\rm B})$ Reset Value: see Table 78 15 14 13 12 11 10 8 7 6 5 RX\_W RES RES TEMP\_COEF TRIM\_OSC **K\_SEL** rw rw rw

| Field     | Bits  | Туре | Description                                                                                                                                                                             |
|-----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES       | 15    | r    | Reserved, always reads as 0                                                                                                                                                             |
| RX_WK_SEL | 14    | rw   | SWK Receiver selection (only accessible if TRIM_EN = '11')  0 <sub>B</sub> LOW_POWER, Low-Power Receiver selected during SWK  1 <sub>B</sub> STD, Standard Receiver selected during SWK |
| RES       | 13:12 | r    | Reserved, always reads as 0                                                                                                                                                             |
| TEMP_COEF | 11:7  | rw   | Trimming of temp_coef (only writable if TRIM_EN = '11')                                                                                                                                 |
| TRIM_OSC  | 6:0   | rw   | Trimming of oscillator (only writable if TRIM_EN = '11')                                                                                                                                |

#### Table 78 Reset of SWK\_OSC\_TRIM\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0x00 xxxx xxxx xxxx <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. The bit RX\_WK\_SEL is used to select the respective receiver during Selective Wake operation. The lowest quiescent current during Frame Detect Mode is achieved with the default setting RX\_WK\_SEL = '0', i.e. the Low-Power Receiver is already selected.
- 2. TRIM\_OSC[6:0] represent the 128-steps coarse trimming range, which is not monotonous. It is not recommended to change these values.

# **DC Motor System IC**



### **Serial Peripheral Interface**

# **SWK Oscillator Calibration Register**

# SWK\_OSC\_CAL\_STAT



| Field     | Bits | Туре | Description                          |
|-----------|------|------|--------------------------------------|
| OSC_CAL_H | 15:8 | r    | Oscillator Calibration High Register |
| OSC_CAL_L | 7:0  | r    | Oscillator Calibration Low Register  |

### Table 79 Reset of SWK\_OSC\_CAL\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

**Serial Peripheral Interface** 



# **Clock Data Recovery Control Register**

# SWK\_CDR\_CTRL



| Field       | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES         | 15:7 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                 |
| SEL_OSC_CLK | 6:5  | rw   | Input Frequency for CDR module See Table 81 and Table 82                                                                                                                                                                                                                                                                                                                    |
| RES         | 4    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                 |
| SELFILT     | 3:2  | rw   | Select Time Constant of Filter  00 <sub>B</sub> 8, Time constant 8  01 <sub>B</sub> 16, Time constant 16 (default)  10 <sub>B</sub> 32, Time constant 32  11 <sub>B</sub> ADAPTIVE, adapt distance between falling edges 2, 3 bit: Time constant 32 distance between f. edges 4, 5, 6, 7, 8 bit: Time constant 16 distance between falling edges 9, 10 bit: Time constant 8 |
| RES         | 1    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                 |
| CDR_EN      | 0    | rw   | Enable CDR  0 <sub>B</sub> DISABLED, CDR disabled  1 <sub>B</sub> ENABLED, CDR enabled                                                                                                                                                                                                                                                                                      |

#### Table 80 Reset of SWK\_CDR\_CTRL

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0100 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 0xx0 xx0x <sub>B</sub> |                  |            |      |

#### Table 81 Frequency Settings of Internal Clock for the CDR

| SEL_OSC_CLK[1:0] | int. Clock for CDR |
|------------------|--------------------|
| 00               | 75 MHz             |
| 01               | 37.5 MHz           |
| 10               | 18.75 MHz          |
| 11               | 9.375 MHz          |

# infineon

# **Serial Peripheral Interface**

**Table 82** Recommended CDR Settings for Different Baud Rates

| SEL_OSC_CLK [1:0] | Baudrate | SWK_BTL1_CTRL Value                                                    | SWK_CDR_LIMIT Value                      |  |  |  |  |  |
|-------------------|----------|------------------------------------------------------------------------|------------------------------------------|--|--|--|--|--|
| 00                | 500k     | xxxx xxxx 1001 0110                                                    | 1001 1101 1000 1111                      |  |  |  |  |  |
| 01                | 500k     | xxxx xxxx 0100 1011                                                    | 0100 1110 0100 0111                      |  |  |  |  |  |
| 10                | 500k     | CDR Setting not recommended for this baudrate due to insufficient pred |                                          |  |  |  |  |  |
| 11                | 500k     | CDR Setting not recommended for this baudrate due to insufficient p    |                                          |  |  |  |  |  |
| 00                | 250k     | CDR Setting not to be used due to excessive time quanta (counter over  |                                          |  |  |  |  |  |
| 01                | 250k     | xxxx xxxx 1001 0110                                                    | 1001 1101 1000 1111                      |  |  |  |  |  |
| 10                | 250k     | xxxx xxxx 0100 1011                                                    | 0100 1110 0100 0111                      |  |  |  |  |  |
| 11                | 250k     | CDR Setting not recommended for this                                   | s baudrate due to insufficient precision |  |  |  |  |  |
| 00                | 125k     | CDR Setting not to be used due to exc                                  | essive time quanta (counter overflow)    |  |  |  |  |  |
| 01                | 125k     | CDR Setting not to be used due to excessive time quanta (counter ov    |                                          |  |  |  |  |  |
| 10                | 125k     | xxxx xxxx 1001 0110                                                    | 1001 1101 1000 1111                      |  |  |  |  |  |
| 11                | 125k     | xxxx xxxx 0100 1011                                                    | 0100 1110 0100 0111                      |  |  |  |  |  |

# **DC Motor System IC**



#### **Serial Peripheral Interface**

# **SWK Clock Data Recovery Limit Control**

#### SWK\_CDR\_LIMIT



| Field     | Bits | Туре | Description                                                                                     |
|-----------|------|------|-------------------------------------------------------------------------------------------------|
| CDR_LIM_H | 15:8 | rw   | Upper Bit Time Detection Range of Clock and Data<br>Recovery<br>x values > + 5% will be clamped |
| CDR_LIM_L | 7:0  | rw   | Lower Bit Time Detection Range of Clock and Data<br>Recovery<br>x values > - 5% will be clamped |

#### Table 83 Reset of SWK\_CDR\_LIMIT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 1001 1101 1000 1111 <sub>B</sub> |                  |            |      |
| Restart             | XXXX XXXX XXXX XXXX <sub>B</sub> |                  |            |      |

# Serial Peripheral Interface



#### 13.6 SPI status information registers

READ/CLEAR Operation (see also **Chapter 13.3**):

- One 32-bit SPI command consist of four bytes:
  - The 7-bit address and one additional bit for the register access mode and
  - following the two data bytes and the CRC.

The numbering of following bit definitions refers to the data byte and correspond to the bits D0...D7 and to the SPI bits 8...23 (see also figure).

- There are two different bit types:
  - 'r' = READ: read only bits (or reserved bits).
  - 'rc' = READ/CLEAR: readable and clearable bits.
- Reading a register is done word wise by setting the SPI bit 7 to "0" (= Read Only).
- Clearing a register is done word wise by setting the SPI bit 7 to "1". No single bits can be cleared. Therefore the content of a SPI message (bit 8..23) doesn't matter.
- SPI status registers are in general not cleared or changed automatically (an exception are the x bits). This must be done by the microcontroller via SPI command.

The registers are addressed wordwise.

**Table 84** Register Overview

| Register Short Name       | Register Long Name                                         | Offset Address       | Page<br>Number |  |  |
|---------------------------|------------------------------------------------------------|----------------------|----------------|--|--|
| SPI status information re | egisters, Device Status Registers                          |                      |                |  |  |
| SUP_STAT                  | Supply Voltage Fail Status                                 | 1000000 <sub>B</sub> | 240            |  |  |
| THERM_STAT                | HERM_STAT Thermal Protection Status                        |                      |                |  |  |
| DEV_STAT                  | Device Information Status                                  | 1000010 <sub>B</sub> | 243            |  |  |
| BUS_STAT                  | US_STAT Bus Communication Status                           |                      |                |  |  |
| WK_STAT                   | Wake-up Source and Information Status                      | 1000100 <sub>B</sub> | 247            |  |  |
| WK_LVL_STAT               | WK Input Level                                             | 1000101 <sub>B</sub> | 249            |  |  |
| HS_OL_OC_OT_STAT          | High-Side Switch Status                                    | 1000110 <sub>B</sub> | 250            |  |  |
| SPI status information re | egisters, Status registers bridge driver                   |                      |                |  |  |
| GEN_STAT                  | GEN Status register                                        | 1010000 <sub>B</sub> | 252            |  |  |
| TDREG                     | Turn-on/off delay regulation register                      | 1010001 <sub>B</sub> | 254            |  |  |
| DSOV                      | Drain-source overvoltage HBVOUT                            | 1010010 <sub>B</sub> | 256            |  |  |
| EFF_TDON_OFF1             | Effective MOSFET turn-on/off delay - PWM half-<br>bridge 1 | 1010011 <sub>B</sub> | 258            |  |  |
| EFF_TDON_OFF2             | Effective MOSFET turn-on/off delay - PWM half-<br>bridge 2 | 1010100 <sub>B</sub> | 259            |  |  |
| EFF_TDON_OFF3             | Effective MOSFET turn-on/off delay - PWM half-bridge 3     | 1010101 <sub>B</sub> | 260            |  |  |
| EFF_TDON_OFF4             | Effective MOSFET turn-on/off delay - PWM half-<br>bridge 4 | 1010110 <sub>B</sub> | 261            |  |  |
| TRISE_FALL1               | MOSFET rise/fall time - PWM half-bridge 1                  | 1010111 <sub>B</sub> | 262            |  |  |
| TRISE_FALL2               | MOSFET rise/fall time - PWM half-bridge 2                  | 1011000 <sub>B</sub> | 263            |  |  |
| TRISE_FALL3               | MOSFET rise/fall time - PWM half-bridge 3                  | 1011001 <sub>B</sub> | 264            |  |  |

# **DC Motor System IC**



# **Serial Peripheral Interface**

#### Table 84 **Register Overview** (cont'd)

| Register Short Name       | Register Long Name                              | Offset Address       | Page<br>Number |  |
|---------------------------|-------------------------------------------------|----------------------|----------------|--|
| TRISE_FALL4               | MOSFET rise/fall time - PWM half-bridge 4       | 1011010 <sub>B</sub> | 265            |  |
| SPI status information re | gisters, Selective wake status registers        |                      |                |  |
| SWK_STAT                  | Selective Wake Status                           | 1100000 <sub>B</sub> | 266            |  |
| SWK_ECNT_STAT             | WK_ECNT_STAT Selective Wake ECNT Status         |                      |                |  |
| SWK_CDR_STAT              | 1100011 <sub>B</sub>                            | 268                  |                |  |
| SPI status information re | gisters, Family and product information registe | er                   | -              |  |
| FAM_PROD_STAT             | Family and Product Identification Register      | 1110000 <sub>B</sub> | 269            |  |

**Serial Peripheral Interface** 



#### 13.6.1 **Device Status Registers**

# **Supply Voltage Fail Status**

# SUP\_STAT

| Supply Voltage Fail Status |    |    |           | s              | (100 0000 <sub>B</sub> ) |           |              |              |       |       | Reset | Value:      | see Ta      | able 85     |               |
|----------------------------|----|----|-----------|----------------|--------------------------|-----------|--------------|--------------|-------|-------|-------|-------------|-------------|-------------|---------------|
| 15                         | 14 | 13 | 12        | 11             | 10                       | 9         | 8            | 7            | 6     | 5     | 4     | 3           | 2           | 1           | 0             |
| POR                        | RI | ES | CP_O<br>T | VCC1_<br>UV_FS | HS_U<br>V                | HS_O<br>V | VSINT<br>_UV | VSINT<br>_OV | vs_uv | vs_ov | CP_UV | VCC1_<br>SC | VCC1_<br>UV | VCC1_<br>OV | VCC1_<br>WARN |
| rc                         |    | r  | rc        | rc             | rc                       | rc        | rc           | rc           | rc    | rc    | rc    | rc          | rc          | rc          | rc            |

| Field      | Bits  | Type | Description                                                                                                                                                                                          |
|------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POR        | 15    | rc   | Power-On reset detection  0 <sub>B</sub> NO_POR, No POR  1 <sub>B</sub> POR, POR occurred                                                                                                            |
| RES        | 14:13 | r    | Reserved, always reads as 0                                                                                                                                                                          |
| CP_OT      | 12    | rc   | Charge pump overtemperature  0 <sub>B</sub> NO_CP_OT, No charge pump OT detected  1 <sub>B</sub> CP_OT, Charge pump OT detected                                                                      |
| VCC1_UV_FS | 11    | rc   | 4th consecutive VCC1 UV-Detection  0 <sub>B</sub> NO_FAILSAFE, No Fail-Safe Mode entry due to 4th consecutive VCC1_UV  1 <sub>B</sub> FAILSAFE, Fail-Safe Mode entry due to 4th consecutive VCC1_UV  |
| HS_UV      | 10    | rc   | HS Supply UV-Detection  0 <sub>B</sub> NO_UV, No Undervoltage  1 <sub>B</sub> UV_EVENT, HS Supply Undervoltage detected                                                                              |
| HS_OV      | 9     | rc   | HS Supply OV-Detection  0 <sub>B</sub> NO_OV, No Overvoltage  1 <sub>B</sub> OV_EVENT, HS Supply Overvoltage detected                                                                                |
| VSINT_UV   | 8     | rc   | VSINT UV-Detection  0 <sub>B</sub> NO_UV, No Undervoltage  1 <sub>B</sub> UV_EVENT, VSINT Undervoltage detected                                                                                      |
| VSINT_OV   | 7     | rc   | VSINT OV-Detection  0 <sub>B</sub> NO_OV, No Overvoltage  1 <sub>B</sub> OV_EVENT, VSINT Overvoltage detected                                                                                        |
| VS_UV      | 6     | rc   | VS Undervoltage Detection (V <sub>s,uv</sub> )  0 <sub>B</sub> NO_VS, No VS undervoltage detected  1 <sub>B</sub> VS_EVENT, VS undervoltage detected (detection is only active when VCC1 is enabled) |
| VS_OV      | 5     | rc   | VS Overvoltage Detection (V <sub>s,ov</sub> )  0 <sub>B</sub> NO_OV, No VS overvoltage detected  1 <sub>B</sub> OV_EVENT, VS overvoltage detected (detection only active when VCC1 is enabled)       |



#### **Serial Peripheral Interface**

| Field     | Bits | Туре | Description                                                                                                                                           |
|-----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| CP_UV     | 4    | rc   | CP_UV  0 <sub>B</sub> NO_UV, No CP undervoltage detected  1 <sub>B</sub> UV_EVENT, CP undervoltage detected                                           |
| VCC1_SC   | 3    | rc   | VCC1 SC  0 <sub>B</sub> NO_SC, No VCC1 short to GND detected  1 <sub>B</sub> SC_EVENT, VCC1 short to GND                                              |
| VCC1_UV   | 2    | rc   | VCC1 UV-Detection (due to Vrtx reset)  0 <sub>B</sub> NO_UV, No VCC1_UV detection  1 <sub>B</sub> UV_EVENT, VCC1 undervoltage detected                |
| VCC1_OV   | 1    | rc   | VCC1 Overvoltage Detection  0 <sub>B</sub> NO_OV, No VCC1 overvoltage warning  1 <sub>B</sub> OV_EVENT, VCC1 overvoltage detected                     |
| VCC1_WARN | 0    | rc   | VCC1 Undervoltage Prewarning  0 <sub>B</sub> NO_UV, No VCC1 undervoltage prewarning  1 <sub>B</sub> UV_PREWARN, VCC1 undervoltage prewarning detected |

#### Table 85 Reset of SUP\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | y000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | x00x xxxx xxxx xxxx <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. The VCC1 undervoltage prewarning threshold  $V_{PW,f}/V_{PW,r}$  is a fixed threshold and independent of the VCC1 undervoltage reset thresholds.
- 2. VSINT undervoltage monitoring is not available in Stop Mode due to current consumption saving requirements. Exception: VSINT undervoltage detection is also available in Stop Mode if the VCC1 load current is above the active peak threshold (I\_PEAK\_TH) or if VCC1 is below the VCC1 prewarning threshold (VCC1\_WARN is set).
- 3. The MSB of the POR/Soft Reset value is marked as 'y': the default value of the POR bit is set after Power-on reset (POR value = 1000 0000). However it will be cleared after a device Soft Reset command (Soft Reset value = 0000 0000).
- 4. During Sleep Mode, the bits VCC1\_SC, VCC1\_OV and VCC1\_UV will not be set when VCC1 is off.
- 5. The VCC1\_UV bit is never updated in Restart Mode, in Init Mode it is only updated after RSTN was released, it is always updated in Normal Mode and Stop Mode, and it is always updated in any device modes in a VCC1\_SC condition (after VCC1\_UV = 1 for > 2 ms).

## **DC Motor System IC**



#### **Serial Peripheral Interface**

#### **Thermal Protection Status**

### THERM\_STAT



| Field     | Bits | Туре | Description                                                                                                                                                                                                                       |  |  |  |  |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RES       | 15:4 | r    | Reserved, always reads as 0                                                                                                                                                                                                       |  |  |  |  |
| TSD2_SAFE | 3    | rc   | TSD2 Thermal Shut-Down Safe State Detection  0 <sub>B</sub> NO_TSD2_SF, No TSD2 safe state detected  1 <sub>B</sub> TSD2_SF, TSD2 safe state detected: >16  consecutive TSD2 events occurred, next TSD2  waiting time will be 64s |  |  |  |  |
| TSD2      | 2    | rc   | TSD2 Thermal Shut-Down Detection  0 <sub>B</sub> NO_TSD2, No TSD2 event  1 <sub>B</sub> TSD2_EVENT, TSD2 OT detected - leading to Fa                                                                                              |  |  |  |  |
| TSD1      | 1    | rc   | TSD1 Thermal Shut-Down Detection  0 <sub>B</sub> NO_TSD1, No TSD1 fail  1 <sub>B</sub> TSD1_EVENT, TSD1 OT detected (affected module is disabled)                                                                                 |  |  |  |  |
| TPW       | 0    | rc   | Thermal Pre Warning  0 <sub>B</sub> NO_TPW, No Thermal Pre warning  1 <sub>B</sub> TPW, Thermal Pre warning detected                                                                                                              |  |  |  |  |

#### Table 86 Reset of THERM\_STAT

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 0000 0000 0000 xxxx <sub>B</sub> |                         |            |      |

Temperature warning and shutdown bits are not reset automatically, even if the temperature pre Note: warning or the TSD condition is not present anymore.

# **DC Motor System IC**



### **Serial Peripheral Interface**

### **Device Information Status**

# DEV\_STAT

| Device Information Status |   |   |    |    |   | (100 0010 <sub>B</sub> ) |              |      |      | Reset Value: see Table 87 |            |     |      |              |             |
|---------------------------|---|---|----|----|---|--------------------------|--------------|------|------|---------------------------|------------|-----|------|--------------|-------------|
| 15 14 13 12 11 10         |   |   |    | 10 | 9 | 8                        | 7            | 6    | 5    | 4                         | 3          | 2   | 1    | 0            |             |
|                           | 1 | R | ES | ı  | 1 | CRC_S<br>TAT             | CRC_F<br>AIL | DEV_ | STAT | RES                       | SW_D<br>EV | WD_ | FAIL | SPI_F<br>AIL | FAILU<br>RE |
|                           |   | I | r  |    | " | r                        | rc           | r    | c    | r                         | rh         | r   | h    | rc           | rc          |

| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                           |
|----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES      | 15:10 | r    | Reserved, always read as 0                                                                                                                                                                                                                                                                                                                            |
| CRC_STAT | 9     | r    | CRC STAT Information  0 <sub>B</sub> DISABLED, CRC disabled  1 <sub>B</sub> ENABLED, CRC enabled                                                                                                                                                                                                                                                      |
| CRC_FAIL | 8     | rc   | CRC Fail Information <sup>1)</sup> 0 <sub>B</sub> NO_FAIL, No CRC Failure 1 <sub>B</sub> FAIL, CRC Failure detected                                                                                                                                                                                                                                   |
| DEV_STAT | 7:6   | rc   | Device Status before Restart Mode  00 <sub>B</sub> CLEARED, Cleared (Register must be actively cleared)  01 <sub>B</sub> RESTART, Restart due to failure (WD fail, TSD2, VCC1_UV, trial to access Sleep Mode without any wake source activated); also after a wake from Fail-Safe Mode  10 <sub>B</sub> SLEEP, Sleep Mode  11 <sub>B</sub> , reserved |
| RES      | 5     | r    | Reserved, always reads 0                                                                                                                                                                                                                                                                                                                              |
| SW_DEV   | 4     | rh   | Status of Operating Mode  0 <sub>B</sub> NORMAL, Normal operation  1 <sub>B</sub> SW_DEV, Software Development Mode is enabled                                                                                                                                                                                                                        |
| WD_FAIL  | 3:2   | rh   | Number of WD-Failure Events  00 <sub>B</sub> NO_FAIL, No WD Fail  01 <sub>B</sub> 1x, 1x WD Fail,  10 <sub>B</sub> 2x, 2x WD Fail  11 <sub>B</sub> 3x, more than 3xWD Fail                                                                                                                                                                            |
| SPI_FAIL | 1     | rc   | SPI Fail Information  0 <sub>B</sub> NO_FAIL, No SPI fail  1 <sub>B</sub> INVALID, Invalid SPI command detected                                                                                                                                                                                                                                       |
| FAILURE  | 0     | rc   | Failure detection  0 <sub>B</sub> NO_FAIL, No Failure  1 <sub>B</sub> FAIL, Failure occured                                                                                                                                                                                                                                                           |

<sup>1)</sup> The CRC\_FAIL bit will not be set in case the static CRC enabling / disabling sequence is sent (see **Chapter 5.2**).

# **DC Motor System IC**



### **Serial Peripheral Interface**

#### Table 87 Reset of DEV\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 00xx xx0x xxxx <sub>B</sub> |                  |            |      |

#### **Notes**

- 1. The bits **DEV\_STAT** show the status of the device before exiting Restart Mode. Either the device came from regular Sleep Mode or a failure (Restart Mode or Fail-Safe Mode) occurred. Coming from Sleep Mode will also be shown if there was a trial to enter Sleep Mode without having cleared all wake flags before.
- 2. The WD\_FAIL bits are implemented as a counter and are the only status bits, which are cleared automatically by the device.
- 3. The SPI\_FAIL bit can only be cleared via SPI command.
- 4. The bit CRC\_STAT and CRC\_FAIL can be read regardless the CRC setting. The SPI read command on **DEV\_STAT** ignores the CRC field.

# **DC Motor System IC**



# **Serial Peripheral Interface**

#### **Bus Communication Status**

#### BUS\_STAT



| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                     |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES      | 15:7 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                     |
| RES      | 6:5  | r    | Reserved, always reads as 0                                                                                                                                                                                                                                     |
| CANTO    | 4    | rc   | CAN Time Out Detection  0 <sub>B</sub> NO_FAIL, Normal operation  1 <sub>B</sub> TIME_OUT, CAN Time Out detected                                                                                                                                                |
| SYSERR   | 3    | rc   | SWK System Error  0 <sub>B</sub> NO_FAIL, Selective Wake Mode is possible  1 <sub>B</sub> FAIL, System Error detected, SWK enabling not possible                                                                                                                |
| CAN_FAIL | 2:1  | rc   | CAN failure status  00 <sub>B</sub> NO_ERR, No error  01 <sub>B</sub> CAN_TSD, CAN Thermal shutdown  10 <sub>B</sub> CAN_TXD_DOM_TO, CAN_TXD_DOM: TXD  dominant time out detected  11 <sub>B</sub> CAN_BUS_DOM_TO, CAN_BUS_DOM: BUS  dominant time out detected |
| VCAN_UV  | 0    | rc   | Under Voltage CAN Bus Supply  0 <sub>B</sub> NORMAL, Normal operation  1 <sub>B</sub> UNDERVOLTAGE, CAN Supply undervoltage detected. Transmitter disabled                                                                                                      |

#### Table 88 Reset of BUS\_STAT

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 0000 0000 0xxx xxxx <sub>B</sub> |                         |            |      |

#### **Notes**

- 1. The VCAN\_UV comparator is enabled if CAN Normal or CAN Receive Only Mode.
- 2. CAN Recovery Conditions:
  - 1.) TXD Time Out: TXD goes HIGH or transmitter is set to wake capable or switched off.
  - 2.) Bus dominant time out: Bus will become recessive or transceiver is set to wake capable or switched off.
  - 3.) Supply under voltage: as soon as the threshold is crossed again, i.e. VCAN > VCAN\_UV for CAN.
  - 4.) In all cases (also for TSD shutdown): to enable the Bus transmission again, TXD needs to be HIGH (recessive) for a certain time (transmitter enable time).



#### **Serial Peripheral Interface**

- 3. CANTO will be set only if CAN2 = 1 (=SWK Mode enabled). It will be set as soon as CANSIL was set and will stay set even in CANSIL it is reset. An interrupt is issued in Stop Mode and Normal Mode as soon as CANTO is set and the interrupt is not masked out, i.e. CANTO\_MASK must be set to 1.
- 4. The SYSERR Flag is set in case of a configuration error and in case of an error counter overflow (n > 32) It is only updated if SWK is enabled  $(CAN_2 = '1')$ . See also chapter x.
- 5. CANTO is set asynchronously to the INTN pulse. In order to prevent undesired clearing of CANTO and thus possibly missing this interrupt, the bit will be prevented from clearing (i.e. cannot be cleared) until the next falling edge of INTN.

# **DC Motor System IC**



# Serial Peripheral Interface

# **Wake-up Source and Information Status**

# WK\_STAT

| ١ | Nake- | up Soı | ırce an | d Infor | matio | n Statı | us         | (100 (        | )100 <sub>B</sub> ) |    |    |            | Reset      | Value      | see Ta     | ble 89     |
|---|-------|--------|---------|---------|-------|---------|------------|---------------|---------------------|----|----|------------|------------|------------|------------|------------|
|   | 15    | 14     | 13      | 12      | 11    | 10      | 9          | 8             | 7                   | 6  | 5  | 4          | 3          | 2          | 1          | 0          |
|   |       | ı      | RES     | 1       | ı     | RES     | CAN_<br>WU | TIMER<br>2_WU | TIMER<br>1_WU       | RE | :S | WK5_<br>WU | WK4_<br>WU | WK3_<br>WU | WK2_<br>WU | WK1_<br>WU |
| _ |       |        | r       |         |       | r       | rc         | rc            | rc                  | r  |    | rc         | rc         | rc         | rc         | rc         |

| Field     | Bits  | Туре | Description                                                                                |
|-----------|-------|------|--------------------------------------------------------------------------------------------|
| RES       | 15:11 | r    | Reserved, always reads as 0                                                                |
| RES       | 10    | r    | Reserved, always reads as 0                                                                |
| CAN_WU    | 9     | rc   | Wake up via CAN Bus  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected |
| TIMER2_WU | 8     | rc   | Wake up via Timer2  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected  |
| TIMER1_WU | 7     | rc   | Wake up via Timer1  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected  |
| RES       | 6:5   | r    | Reserved, always reads as 0                                                                |
| WK5_WU    | 4     | rc   | Wake up via WK5  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected     |
| WK4_WU    | 3     | rc   | Wake up via WK4  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected     |
| WK3_WU    | 2     | rc   | Wake up via WK3  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected     |
| WK2_WU    | 1     | rc   | Wake up via WK2  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected     |
| WK1_WU    | 0     | rc   | Wake up via WK1  0 <sub>B</sub> NO_WU, No Wake up  1 <sub>B</sub> WU, Wake up detected     |

### Table 89 Reset of WK\_STAT

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 0000 0xxx x000 00x0 <sub>B</sub> |                         |            |      |



# **Serial Peripheral Interface**

Note: At Fail-Safe Mode entry, the **WK\_STAT** register is automatically cleared by the device.

# **DC Motor System IC**

**Serial Peripheral Interface** 



## **WK Input Level**

WK IVI STAT

| WK_LV | _  |    |    |    |     | (100 0101 <sub>B</sub> ) |   |   |   |   |             | Reset Value: see Table 90 |             |             |             |  |
|-------|----|----|----|----|-----|--------------------------|---|---|---|---|-------------|---------------------------|-------------|-------------|-------------|--|
| 15    | 14 | 13 | 12 | 11 | 10  | 9                        | 8 | 7 | 6 | 5 | 4           | 3                         | 2           | 1           | 0           |  |
|       | ı  |    |    |    | RES |                          |   |   |   |   | WK5_<br>LVL | WK4_<br>LVL               | WK3_<br>LVL | WK2_<br>LVL | WK1_<br>LVL |  |
|       |    |    | 1  |    | r   |                          |   |   | 1 |   | r           | r                         | r           | r           | r           |  |

| Field   | Bits | Туре | Description                                                                             |
|---------|------|------|-----------------------------------------------------------------------------------------|
| RES     | 15:5 | r    | Reserved, always reads as 0                                                             |
| WK5_LVL | 4    | r    | Status of WK5  0 <sub>B</sub> LOW, Low Level (=0)  1 <sub>B</sub> HIGH, High Level (=1) |
| WK4_LVL | 3    | r    | Status of WK4  0 <sub>B</sub> LOW, Low Level (=0)  1 <sub>B</sub> HIGH, High Level (=1) |
| WK3_LVL | 2    | r    | Status of WK3  0 <sub>B</sub> LOW, Low Level (=0)  1 <sub>B</sub> HIGH, High Level (=1) |
| WK2_LVL | 1    | r    | Status of WK2  0 <sub>B</sub> LOW, Low Level (=0)  1 <sub>B</sub> HIGH, High Level (=1) |
| WK1_LVL | 0    | r    | Status of WK1  0 <sub>B</sub> LOW, Low Level (=0)  1 <sub>B</sub> HIGH, High Level (=1) |

#### Table 90 Reset of WK\_LVL\_STAT

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 00x0 <sub>B</sub> |                         |            |      |
| Restart             | 0000 0000 0000 00x0 <sub>B</sub> |                         |            |      |

Note:

WK\_LVL\_STAT is updated in Normal Mode and Stop Mode and also in Init and Restart Mode. In cyclic sense or wake mode, the registers contain the sampled level, i.e. the registers are updated after every sampling.

# **DC Motor System IC**



# Serial Peripheral Interface

# **High-Side Switch Status**

HS\_OL\_OC\_OT\_STAT High-Side Switch Status

(100 0110<sub>B</sub>)

Reset Value: see Table 91

|   | 15 | 14 | 13         | 12         | 11         | 10         | 9   | 8          | 7          | 6          | 5          | 4   | 3          | 2          | 1          | 0          |
|---|----|----|------------|------------|------------|------------|-----|------------|------------|------------|------------|-----|------------|------------|------------|------------|
| T | RI | ES | HS4_<br>OT | HS3_<br>OT | HS2_<br>OT | HS1_<br>OT | RES | HS4_<br>OL | HS3_<br>OL | HS2_<br>OL | HS1_<br>OL | RES | HS4_<br>OC | HS3_<br>OC | HS2_<br>OC | HS1_<br>OC |
|   | I  | r  | rc         | rc         | rc         | rc         | r   | rc         | rc         | rc         | rc         | r   | rc         | rc         | rc         | rc         |

| Field  | Bits  | Туре | Description                                                                                   |
|--------|-------|------|-----------------------------------------------------------------------------------------------|
| RES    | 15:14 | r    | Reserved, always reads as 0                                                                   |
| HS4_OT | 13    | rc   | Overtemperature Detection on HS4  0 <sub>B</sub> NO_OT, No OT  1 <sub>B</sub> OT, OT detected |
| HS3_OT | 12    | rc   | Overtemperature Detection on HS3  0 <sub>B</sub> NO_OT, No OT  1 <sub>B</sub> OT, OT detected |
| HS2_OT | 11    | rc   | Overtemperature Detection on HS2  0 <sub>B</sub> NO_OT, No OT  1 <sub>B</sub> OT, OT detected |
| HS1_OT | 10    | rc   | Overtemperature Detection on HS1  0 <sub>B</sub> NO_OT, No OT  1 <sub>B</sub> OT, OT detected |
| RES    | 9     | r    | Reserved, always reads as 0                                                                   |
| HS4_OL | 8     | rc   | Open-Load Detection on HS4  0 <sub>B</sub> NO_OL, No OL  1 <sub>B</sub> OL, OL detected       |
| HS3_OL | 7     | rc   | Open-Load Detection on HS3  0 <sub>B</sub> NO_OL, No OL  1 <sub>B</sub> OL, OL detected       |
| HS2_OL | 6     | rc   | Open-Load Detection on HS2  0 <sub>B</sub> NO_OL, No OL  1 <sub>B</sub> OL, OL detected       |
| HS1_OL | 5     | rc   | Open-Load Detection on HS1  0 <sub>B</sub> NO_OL, No OL  1 <sub>B</sub> OL, OL detected       |
| RES    | 4     | r    | Reserved, always reads as 0                                                                   |
| HS4_OC | 3     | rc   | Overcurrent Detection on HS4  0 <sub>B</sub> NO_OC, No OC  1 <sub>B</sub> OC, OC detected     |
| HS3_OC | 2     | rc   | Overcurrent Detection on HS3  0 <sub>B</sub> NO_OC, No OC  1 <sub>B</sub> OC, OC detected     |



# **Serial Peripheral Interface**

| Field  | Bits | Туре | Description                            |
|--------|------|------|----------------------------------------|
| HS2_OC | 1    | rc   | Overcurrent Detection on HS2           |
|        |      |      | O <sub>B</sub> NO_OC, No OC            |
|        |      |      | 1 <sub>B</sub> <b>OC</b> , OC detected |
| HS1_OC | 0    | rc   | Overcurrent Detection on HS1           |
|        |      |      | O <sub>B</sub> <b>NO_OC</b> , No OC    |
|        |      |      | 1 <sub>B</sub> <b>OC</b> , OC detected |

# Table 91 Reset of HS\_OL\_OC\_OT\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx xxxx xxxx <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



#### **Serial Peripheral Interface**

# 13.6.2 Status registers bridge driver

### **General Status register**

# GEN\_STAT

| Genera | General Status register |    |    |    |    |             |             | (101 0000 <sub>B</sub> ) |             |     |     |              | Reset Value: see Table 92 |   |              |  |  |
|--------|-------------------------|----|----|----|----|-------------|-------------|--------------------------|-------------|-----|-----|--------------|---------------------------|---|--------------|--|--|
| 15     | 14                      | 13 | 12 | 11 | 10 | 9           | 8           | 7                        | 6           | 5   | 4   | 3            | 2                         | 1 | 0            |  |  |
|        | ı                       | R  | ES |    | 1  | HB4V<br>OUT | HB3V<br>OUT | HB2V<br>OUT              | HB1V<br>OUT | RES | RES | PWM4<br>STAT | PWM3<br>STAT              |   | PWM1<br>STAT |  |  |
|        |                         |    | r  |    |    | r           | r           | r                        | r           | r   | r   | r            | r                         | r | r            |  |  |

| Field    | Bits  | Type | Description                                                                                                                                                                               |
|----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES      | 15:10 | r    | Reserved, always reads as 0                                                                                                                                                               |
| HB4VOUT  | 9     | r    | Voltage level at VSH4 when HB4MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_B$ LOW, VSH4 = Low : VS - VSH4 > $V_{\rm HS4VDSTHx}$ $1_B$ HIGH, VSH4 = High: VS - VSH4 $\leq V_{\rm HS4VDSTHx}$ |
| HB3VOUT  | 8     | r    | Voltage level at VSH3 when HB3MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_B$ LOW, VSH3 = Low : VS - VSH3 > $V_{\rm HS3VDSTHx}$ $1_B$ HIGH, VSH3 = High: VS - VSH3 $\leq V_{\rm HS3VDSTHx}$ |
| HB2VOUT  | 7     | r    | Voltage level at VSH2 when HB2MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_B$ LOW, VSH2 = Low: VS - VSH2 > $V_{\rm HS2VDSTHx}$ $1_B$ HIGH, VSH2 = High: VS - VSH2 $\leq V_{\rm HS2VDSTHx}$  |
| HB1VOUT  | 6     | r    | Voltage level at VSH1 when HB1MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_B$ LOW, VSH1 = Low : VS - VSH1 > $V_{\rm HS1VDSTHx}$ $1_B$ HIGH, VSH1 = High: VS - VSH1 $\leq V_{\rm HS1VDSTHx}$ |
| RES      | 5     | r    | Reserved, always reads as 0                                                                                                                                                               |
| RES      | 4     | r    | Reserved, always reads as 0                                                                                                                                                               |
| PWM4STAT | 3     | r    | PWM4 Status  0 <sub>B</sub> LOW, PWM4 is Low  1 <sub>B</sub> HIGH, PWM4 is High                                                                                                           |
| PWM3STAT | 2     | r    | PWM3 status 0 <sub>B</sub> LOW, PWM3 is Low 1 <sub>B</sub> HIGH, PWM3 is High                                                                                                             |
| PWM2STAT | 1     | r    | PWM2 Status  0 <sub>B</sub> LOW, PWM2 is Low  1 <sub>B</sub> HIGH, PWM2 is High                                                                                                           |
| PWM1STAT | 0     | r    | PWM1/CRC status  0 <sub>B</sub> LOW, PWM1/CRC is Low  1 <sub>B</sub> HIGH, PWM1/CRC is High                                                                                               |

<sup>1)</sup> HBxVOUT = 0 if (CPEN=1 and HBxMODE  $\neq$  11) or CPEN=0.



# **Serial Peripheral Interface**

# Table 92 Reset of GEN\_STAT

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 0000 0000 xx00 000x <sub>B</sub> |                         |            |      |

# **DC Motor System IC**



# **Serial Peripheral Interface**

# Turn-on/off delay regulation register

### **TDREG**

| Turn-c | on/off | delay r | egulat | ion reg        | gister |   | (101 ( | 0001 <sub>B</sub> ) |   |   |   | Reset      | Value:     | see Ta     | able 93    |
|--------|--------|---------|--------|----------------|--------|---|--------|---------------------|---|---|---|------------|------------|------------|------------|
| 15     | 14     | 13      | 12     | 11             | 10     | 9 | 8      | 7                   | 6 | 5 | 4 | 3          | 2          | 1          | 0          |
|        | R      | ES      | 1      | IPDCH<br>G4_ST |        |   |        |                     |   |   |   | TDRE<br>G4 | TDRE<br>G3 | TDRE<br>G2 | TDRE<br>G1 |
|        | 1      | r       |        | r              | r      | r | r      | r                   | r | r | r | r          | r          | r          | r          |

| Field      | Bits  | Туре | Description                                                                                                                                                                                                                                                                         |
|------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES        | 15:12 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                         |
| IPDCHG4_ST | 11    | r    | HB4 predischarge status  0 <sub>B</sub> CLAMP, the predischarge current is equal to 0.5 mA typ. or ICHGMAX4 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB4_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX4 <sup>1)</sup>     |
| IPDCHG3_ST | 10    | r    | HB3 predischarge status  0 <sub>B</sub> CLAMP, the predischarge current is equal to 0.5 mA typ. or ICHGMAX3 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB3_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX3 <sup>1)</sup>     |
| IPDCHG2_ST | 9     | r    | HB2 predischarge status  0 <sub>B</sub> CLAMP, the predischarge current is equal to 0.5 mA typ. or ICHGMAX2 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB2_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX2 <sup>1)</sup>     |
| IPDCHG1_ST | 8     | r    | HB1 predischarge status  0 <sub>B</sub> CLAMP, the predischarge current is equal to the 0.5 mA typ. or ICHGMAX1 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HBx_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX1 <sup>1)</sup> |
| IPCHG4_ST  | 7     | r    | HB4 discharge status  0 <sub>B</sub> CLAMP, the discharge current is equal to 0.5 mA typ. or ICHGMAX4 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB4_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < discharge current < ICHGMAX4 <sup>1)</sup>              |



### **Serial Peripheral Interface**

| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPCHG3_ST | 6    | r    | HB3 precharge status  0 <sub>B</sub> CLAMP, the precharge current is equal to 0.5 mA typ. or ICHGMAX3 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB3_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < precharge current < ICHGMAX3 <sup>1)</sup>     |
| IPCHG2_ST | 5    | r    | HB2 precharge status  0 <sub>B</sub> CLAMP, the precharge current is equal to 0.5 mA typ. or ICHGMAX2 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB2_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < precharge current < ICHGMAX2 <sup>1)</sup>     |
| IPCHG1_ST | 4    | r    | HB1 precharge status  0 <sub>B</sub> CLAMP, the precharge current is equal to the 0.5 mA typ. or ICHGMAX1 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB1_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < precharge current < ICHGMAX1 <sup>1)</sup> |
| TDREG4    | 3    | r    | HB4 Regulation of turn-on/off delay  0 <sub>B</sub> NO_REG, tDON4 and tDOFF4 are not in regulation  1 <sub>B</sub> REG, tDON4 and/or tDOFF4 are in regulation                                                                                                              |
| TDREG3    | 2    | r    | HB3 Regulation of turn-on/off delay  0 <sub>B</sub> NO_REG, tDON3 and tDOFF3 are not in regulation  1 <sub>B</sub> REG, tDON3 and/or tDOFF3 are in regulation                                                                                                              |
| TDREG2    | 1    | r    | HB2 Regulation of turn-on/off delay  0 <sub>B</sub> NO_REG, tDON2 and tDOFF2 are not in regulation  1 <sub>B</sub> REG, tDON2 and/or tDOFF2 are in regulation                                                                                                              |
| TDREG1    | 0    | r    | HB1 Regulation of turn-on/off delay  0 <sub>B</sub> NO_REG, tDON and tDOFF are not in regulation  1 <sub>B</sub> REG, tDON and/or tDOFF are in regulation                                                                                                                  |

<sup>1)</sup> IPCHGx\_ST = 1 otherwise (PWM disabled, HB in high impedance or AGC[1:0] =  $00_B$  or  $01_B$ ).

#### Table 93 **Reset of TDREG**

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 xx00 000x <sub>B</sub> |                  |            |      |



# **Serial Peripheral Interface**

# **Drain-source overvoltage status**

# **DSOV**

| Drain- | source | overv                       | oltage |      | (101 0010 <sub>B</sub> ) |    |    |    |             |             | Reset Value: see Table 94 |             |             |             |             |
|--------|--------|-----------------------------|--------|------|--------------------------|----|----|----|-------------|-------------|---------------------------|-------------|-------------|-------------|-------------|
| 15     | 14     | 13                          | 12     | 11   | 10                       | 9  | 8  | 7  | 6           | 5           | 4                         | 3           | 2           | 1           | 0           |
| RES    | RES    | VSINT<br>OVBR<br>AKE_S<br>T | BRAK   | OV_B |                          |    |    |    | HS4D<br>SOV | LS3DS<br>OV | HS3D<br>SOV               | LS2DS<br>OV | HS2D<br>SOV | LS1DS<br>OV | HS1D<br>SOV |
| r      | r      | rc                          | rc     | rc   | rc                       | rc | rc | rc | rc          | rc          | rc                        | rc          | rc          | rc          | rc          |

| Field           | Bits | Type | Description                                                                                                                                                             |
|-----------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES             | 15   | r    | Reserved, always reads as 0                                                                                                                                             |
| RES             | 14   | r    | Reserved, always reads as 0                                                                                                                                             |
| VSINTOVBRAKE_ST | 13   | rc   | VSINT Brake status  0 <sub>B</sub> NOT_DETECT, VSINT overvoltage brake condition is not detected  1 <sub>B</sub> DETECT, VSINT overvoltage brake conditions is detected |
| VSOVBRAKE_ST    | 12   | rc   | VS Brake status  0 <sub>B</sub> NOT_DETECT, VS overvoltage brake conditions is not detected  1 <sub>B</sub> DETECT, VS overvoltage brake conditions is detected         |
| LS4DSOV_BRK     | 11   | rc   | Drain-source overvoltage on low-side 4 during braking  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS4  1 <sub>B</sub> OV, Drain-source overvoltage on LS4     |
| LS3DSOV_BRK     | 10   | rc   | Drain-source overvoltage on low-side 3 during braking  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS3  1 <sub>B</sub> OV, Drain-source overvoltage on LS3     |
| LS2DSOV_BRK     | 9    | rc   | Drain-source overvoltage on low-side 2 during braking  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS2  1 <sub>B</sub> OV, Drain-source overvoltage on LS2     |
| LS1DSOV_BRK     | 8    | rc   | Drain-source overvoltage on low-side 1 during braking  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS1  1 <sub>B</sub> OV, Drain-source overvoltage on LS1     |
| LS4DSOV         | 7    | rc   | Drain-source overvoltage on low-side 4  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS4  1 <sub>B</sub> OV, Drain-source overvoltage on LS4                    |
| HS4DSOV         | 6    | rc   | Drain-source overvoltage on high-side 4  0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS4  1 <sub>B</sub> OV, Drain-source overvoltage on HS4                   |



# **Serial Peripheral Interface**

| Field   | Bits | Туре | Description                                                                                                                                           |
|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| LS3DSOV | 5    | rc   | Drain-source overvoltage on low-side 3  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS3  1 <sub>B</sub> OV, Drain-source overvoltage on LS3  |
| HS3DSOV | 4    | rc   | Drain-source overvoltage on high-side 3  0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS3  1 <sub>B</sub> OV, Drain-source overvoltage on HS3 |
| LS2DSOV | 3    | rc   | Drain-source overvoltage on low-side 2  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS2  1 <sub>B</sub> OV, Drain-source overvoltage on LS2  |
| HS2DSOV | 2    | rc   | Drain-source overvoltage on high-side 2  0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS2  1 <sub>B</sub> OV, Drain-source overvoltage on HS2 |
| LS1DSOV | 1    | rc   | Drain-source overvoltage on low-side 1  0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS1  1 <sub>B</sub> OV, Drain-source overvoltage on LS1  |
| HS1DSOV | 0    | rc   | Drain-source overvoltage on high-side 1  0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS1  1 <sub>B</sub> OV, Drain-source overvoltage on HS1 |

# Table 94 Reset of DSOV

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 00xx xxxx xxxx xxxx <sub>B</sub> |                         |            |      |

# **DC Motor System IC**

**Serial Peripheral Interface** 



# Effective MOSFET turn.on/off delay - PWM half-bridge 1

# EFF\_TDON\_OFF1



| Field     | Bits  | Туре | Description                                                                                                  |
|-----------|-------|------|--------------------------------------------------------------------------------------------------------------|
| RES       | 15:14 | r    | Reserved, always reads as 0                                                                                  |
| TDOFF1EFF | 13:8  | r    | Effective active MOSFET turn-off delay HB1 Nominal effective tDOFF1 = 53.3 ns x TDOFF1EFF[13:8] <sub>D</sub> |
| RES       | 7:6   | r    | Reserved, always reads as 0                                                                                  |
| TDON1EFF  | 5:0   | r    | Effective active MOSFET turn-on delay HB1 Nominal effective tDON1 = 53.3 ns x TDON1EFF[5:0] <sub>D</sub>     |

# Table 95 Reset of EFF\_TDON\_OFF1

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



# **Serial Peripheral Interface**

# Effective MOSFET turn.on/off delay - PWM half-bridge 2

# EFF\_TDON\_OFF2



| Field     | Bits  | Туре | Description                                                                                                  |
|-----------|-------|------|--------------------------------------------------------------------------------------------------------------|
| RES       | 15:14 | r    | Reserved, always reads as 0                                                                                  |
| TDOFF2EFF | 13:8  | r    | Effective active MOSFET turn-off delay HB2 Nominal effective tDOFF2 = 53.3 ns x TDOFF2EFF[13:8] <sub>D</sub> |
| RES       | 7:6   | r    | Reserved, always reads as 0                                                                                  |
| TDON2EFF  | 5:0   | r    | Effective active MOSFET turn-on delay HB2 Nominal effective tDON2 = 53.3 ns x TDON2EFF[5:0] <sub>D</sub>     |

# Table 96 Reset of EFF\_TDON\_OFF2

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                         |            |      |

# **DC Motor System IC**

**Serial Peripheral Interface** 



# Effective MOSFET turn.on/off delay - PWM half-bridge 3

# EFF\_TDON\_OFF3



| Field     | Bits  | Туре | Description                                                                                                |
|-----------|-------|------|------------------------------------------------------------------------------------------------------------|
| RES       | 15:14 | r    | Reserved, always reads as 0                                                                                |
| TDOFF3EFF | 13:8  | r    | Effective active MOSFET turn-off delay HB3 Nominal effective tDOFF3 = 53.3 ns x TDO3EFF[13:8] <sub>D</sub> |
| RES       | 7:6   | r    | Reserved, always reads as 0                                                                                |
| TDON3EFF  | 5:0   | r    | Effective active MOSFET turn-on delay HB3 Nominal effective tDON3 = 53.3 ns x TDON3EFF[5:0] <sub>D</sub>   |

# Table 97 Reset of EFF\_TDON\_OFF3

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



### **Serial Peripheral Interface**

# Effective MOSFET turn.on/off delay - PWM half-bridge 4

# EFF\_TDON\_OFF4



| Field     | Bits  | Туре | Description                                                                                                  |
|-----------|-------|------|--------------------------------------------------------------------------------------------------------------|
| RES       | 15:14 | r    | Reserved, always reads as 0                                                                                  |
| TDOFF4EFF | 13:8  | r    | Effective active MOSFET turn-off delay HB4 Nominal effective tDOFF4 = 53.3 ns x TDOFF4EFF[13:8] <sub>D</sub> |
| RES       | 7:6   | r    | Reserved, always reads as 0                                                                                  |
| TDON4EFF  | 5:0   | r    | Effective active MOSFET turn-on delay HB4 Nominal effective tDON4 = 53.3 ns x TDON4EFF[5:0] <sub>D</sub>     |

# Table 98 Reset of EFF\_TDON\_OFF4

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                  |            |      |

# DC Motor System IC



# **Serial Peripheral Interface**

# MOSFET rise/fall time - PWM half-bridge 1

# TRISE\_FALL1



| Field  | Bits  | Туре | Description                                                                     |
|--------|-------|------|---------------------------------------------------------------------------------|
| RES    | 15:14 | r    | Reserved, always reads as 0                                                     |
| TFALL1 | 13:8  | r    | Active MOSFET fall time HB1 Nominal tFALL1 = 53.3 ns x TFALL1[5:0] <sub>D</sub> |
| RES    | 7:6   | r    | Reserved, always reads as 0                                                     |
| TRISE1 | 5:0   | r    | Active MOSFET rise time HB1 Nominal tRISE1 = 53.3 ns x TRISE1[5:0] <sub>D</sub> |

# Table 99 Reset of TRISE\_FALL1

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                         |            |      |

# **DC Motor System IC**



# **Serial Peripheral Interface**

# MOSFET rise/fall time - PWM half-bridge 2

# TRISE\_FALL2



| Field  | Bits  | Туре | Description                                                                     |
|--------|-------|------|---------------------------------------------------------------------------------|
| RES    | 15:14 | r    | Reserved, always reads as 0                                                     |
| TFALL2 | 13:8  | r    | Active MOSFET fall time HB2 Nominal tFALL2 = 53.3 ns x TFALL2[5:0] <sub>D</sub> |
| RES    | 7:6   | r    | Reserved, always reads as 0                                                     |
| TRISE2 | 5:0   | r    | Active MOSFET rise time HB2 Nominal tRISE2 = 53.3 ns x TRISE2[5:0] <sub>D</sub> |

# Table 100 Reset of TRISE\_FALL2

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                  |            |      |

# DC Motor System IC



# **Serial Peripheral Interface**

# MOSFET rise/fall time - PWM half-bridge 3

# TRISE\_FALL3



| Field  | Bits  | Туре | Description                                                                     |
|--------|-------|------|---------------------------------------------------------------------------------|
| RES    | 15:14 | r    | Reserved, always reads as 0                                                     |
| TFALL3 | 13:8  | r    | Active MOSFET fall time HB3 Nominal tFALL3 = 53.3 ns x TFALL3[5:0] <sub>D</sub> |
| RES    | 7:6   | r    | Reserved, always reads as 0                                                     |
| TRISE3 | 5:0   | r    | Active MOSFET rise time HB3 Nominal tRISE3 = 53.3 ns x TRISE3[5:0] <sub>D</sub> |

# Table 101 Reset of TRISE\_FALL3

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                  |            |      |

# **DC Motor System IC**



# **Serial Peripheral Interface**

# MOSFET rise/fall time - PWM half-bridge 4

# TRISE\_FALL4



| Field  | Bits  | Туре | Description                                                                     |
|--------|-------|------|---------------------------------------------------------------------------------|
| RES    | 15:14 | r    | Reserved, always reads as 0                                                     |
| TFALL4 | 13:8  | r    | Active MOSFET fall time HB4 Nominal tFALL4 = 53.3 ns x TFALL4[5:0] <sub>D</sub> |
| RES    | 7:6   | r    | Reserved, always reads as 0                                                     |
| TRISE4 | 5:0   | r    | Active MOSFET rise time HB4 Nominal tRISE4 = 53.3 ns x TRISE4[5:0] <sub>D</sub> |

# Table 102 Reset of TRISE\_FALL4

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 00xx xxxx 00xx xxxx <sub>B</sub> |                  |            |      |



# **Serial Peripheral Interface**

#### Selective wake status registers 13.6.3

#### **Selective Wake Status**

### SWK\_STAT



| Field   | Bits | Туре | Description                                                                                                                                                                                                                                          |  |  |  |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RES     | 15:7 | r    | Reserved, always reads as 0                                                                                                                                                                                                                          |  |  |  |
| SYNC    | 6    | r    | Synchronisation (at least one CAN frame without fail must have been received)  0 <sub>B</sub> NO_SYNC, SWK function not working or not synchronous to CAN bus  1 <sub>B</sub> SYNC, Valid CAN frame received, SWK function is synchronous to CAN bus |  |  |  |
| WUP     | 5    | rc   | Wake-up Pattern Detection  0 <sub>B</sub> NO_WUP, No WUP  1 <sub>B</sub> WUP_DETECTED, WUP detected                                                                                                                                                  |  |  |  |
| WUF     | 4    | rc   | SWK Wake-up Frame Detection  0 <sub>B</sub> NO_WUF, No WUF  1 <sub>B</sub> WUF_DETECTED, WUF detected                                                                                                                                                |  |  |  |
| CANSIL  | 3    | r    | CAN Silent Time during SWK operation  0 <sub>B</sub> NO_SIL, tsilence not exceeded  1 <sub>B</sub> SIL_EXCEEDED, set if tsilence is exceeded.                                                                                                        |  |  |  |
| SWK_SET | 2    | r    | Selective Wake Activity  0 <sub>B</sub> INACTIVE, Selective Wake is not active  1 <sub>B</sub> ACTIVE, Selective Wake is activated                                                                                                                   |  |  |  |
| RES     | 1:0  | r    | Reserved, always reads as 0                                                                                                                                                                                                                          |  |  |  |

#### Table 103 Reset of SWK\_STAT

| Register Reset Type | Reset Values                     | <b>Reset Short Name</b> | Reset Mode | Note |
|---------------------|----------------------------------|-------------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                         |            |      |
| Restart             | 0000 0000 0xxx xx00 <sub>B</sub> |                         |            |      |

Note:

SWK\_SET is set to flag that the selective wake functionality is activated (SYSERR = 0, CFG\_VAL = 1, CAN\_2 = 1). The selective wake function is activated via a CAN mode change, except if CAN = '100'.

# **DC Motor System IC**



### **Serial Peripheral Interface**

#### **Selective Wake ECNT Status**

# SWK\_ECNT\_STAT



| Field | Bits | Туре | Description                                                                                                                                                                                                              |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:6 | r    | Reserved, always reads as 0                                                                                                                                                                                              |
| ECNT  | 5:0  | r    | SWK CAN Frame Error Counter 00 0000 <sub>B</sub> NO_ERR, No Frame Error 01 1111 <sub>B</sub> 31, 31 Frame Errors have been counted 10 0000 <sub>B</sub> OVERFLOW, Error counter overflow - SWK function will be disabled |

#### Table 104 Reset of SWK\_ECNT\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0000 00xx xxxx <sub>B</sub> |                  |            |      |

Note:

If a frame has been received that is valid according to ISO11898-2:2016 and the counter is not zero, then the counter shall be decremented. If the counter has reached a value of 32, the following actions shall be performed: Selective Wake function shall be disabled, SYSERR shall be set and CAN wake capable function shall be enabled, which leads to a wake with the next WUP.

# **DC Motor System IC**



# Serial Peripheral Interface

### **Selective Wake CDR Status**

# SWK\_CDR\_STAT



| Field | Bits | Туре | Description                                                                                                                             |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| N_AVG | 15:4 | r    | Output Value from Filter Block  N_AVG is representing the integer part of the number of selected input clock frequency per CAN bus bit. |
| RES   | 3:0  | r    | Reserved, always reads as 0                                                                                                             |

# Table 105 Reset of SWK\_CDR\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 1010 0000 0000 0000 <sub>B</sub> |                  |            |      |
| Restart             | xxxx xxxx xxxx 0000 <sub>B</sub> |                  |            |      |



# **Serial Peripheral Interface**

#### Family and product information register 13.6.4

# **Family and Product Identification Register**

### FAM\_PROD\_STAT

**Family and Product Identification Register**  $(1110000_{\rm B})$ Reset Value: see Table 106 13 12 11 10 8 5 3 **PROD RES FAM** 

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:11 | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| FAM   | 10:7  | r    | <b>Device Family Identifier</b><br>1000 <sub>B</sub> , DC Motor System IC                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PROD  | 6:0   | r    | Device Product Identifier  000 0000 <sub>B</sub> TLE9562-3QX/QX, TLE9562-3QX/-3QXJ/QX  000 0001 <sub>B</sub> TLE9561-3QX/QX, TLE9561-3QX/-3QXJ/QX  000 0010 <sub>B</sub> TLE9563-3QX, TLE9563-3QX  000 0011 <sub>B</sub> TLE9564QX, TLE9564QX, TLE9185QX  001 0000 <sub>B</sub> TLE9562-3QX V33, TLE9562-3QX V33  001 0010 <sub>B</sub> TLE9563-3QX V33, TLE9563-3QX V33  001 0011 <sub>B</sub> TLE9564QX V33,  TLE9564QX V33,TLE9185QX V33  001 1000 <sub>B</sub> TLE9560QX, TLE9560-3QX/-3QXJ |

### Table 106 Reset of FAM\_PROD\_STAT

| Register Reset Type | Reset Values                     | Reset Short Name | Reset Mode | Note |
|---------------------|----------------------------------|------------------|------------|------|
| POR/Soft reset      | 0000 0100 0000 0001 <sub>B</sub> |                  |            |      |
| Restart             | 0000 0100 0000 0001 <sub>B</sub> |                  |            |      |

**Serial Peripheral Interface** 



#### **Electrical Characteristics** 13.7

# **Table 107 Electrical Characteristics: Power Stage**

 $V_{\text{SINT}} = 5.5 \text{ V}$  to 28 V,  $T_{\text{i}} = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                  | Symbol                | Values                 |                         |                        | Unit | Note or                                                           | Number    |
|--------------------------------------------|-----------------------|------------------------|-------------------------|------------------------|------|-------------------------------------------------------------------|-----------|
|                                            |                       | Min.                   | Тур.                    | Max.                   |      | <b>Test Condition</b>                                             |           |
| SPI frequency                              |                       |                        | ·                       |                        |      |                                                                   |           |
| Maximum SPI frequency                      | $f_{\rm SPI,max}$     | _                      | _                       | 6.0                    | MHz  | $^{1)} V_{CC1} > 3 V$                                             | P_14.7.1  |
| SPI Interface; Logic Inputs                |                       | d CSN                  |                         | *                      | *    |                                                                   | -         |
| H-input Voltage Threshold                  | $V_{IH}$              | -                      | -                       | 0.7 × V <sub>CC1</sub> | V    | -                                                                 | P_14.7.2  |
| L-input Voltage Threshold                  | V <sub>IL</sub>       | 0.3 × V <sub>CC1</sub> | -                       | -                      | V    | -                                                                 | P_14.7.3  |
| Hysteresis of input Voltage                | V <sub>IHY</sub>      | -                      | 0.12 × V <sub>CC1</sub> | -                      | V    | 1)                                                                | P_14.7.4  |
| Pull-up Resistance at pin CSN              | R <sub>ICSN</sub>     | 20                     | 40                      | 80                     | kΩ   | -                                                                 | P_14.7.5  |
| Pull-down Resistance at pin<br>SDI and CLK | R <sub>ICLK/SDI</sub> | 20                     | 40                      | 80                     | kΩ   | $V_{\text{SDI/CLK}} = 0.2 \times V_{\text{CC1}}$                  | P_14.7.6  |
| Input Capacitance at pin CSN, SDI or CLK   | Cı                    | -                      | 10                      | _                      | pF   | $V_{\text{CSN}}, V_{\text{SDI}}, V_{\text{CLK}} = V_{\text{CC1}}$ | P_14.7.7  |
| Logic Output SDO                           |                       |                        |                         |                        | •    |                                                                   |           |
| H-output Voltage Level                     | $V_{SDOH}$            | 0.8 × V <sub>CC1</sub> | _                       | _                      | V    | I <sub>DOH</sub> = -2 mA                                          | P_14.7.8  |
| L-output Voltage Level                     | $V_{SDOL}$            | -                      | -                       | 0.2 × V <sub>CC1</sub> | V    | I <sub>DOL</sub> = 2 mA                                           | P_14.7.9  |
| 'Tri-state Input Capacitance               | $C_{SDO}$             | -                      | 10                      | 15                     | pF   | $V_{\text{CSN}}, V_{\text{SDI}}, V_{\text{CLK}} = V_{\text{CC1}}$ | P_14.7.11 |
| Tri-state Leakage Current                  | I <sub>SDOLK</sub>    | -10                    | -                       | 10                     | μΑ   | $^{1)}V_{CSN} = V_{CC1},$<br>$0V < V_{SDO} < V_{CC1}$             | P_14.7.38 |
| Data Input Timing <sup>1)</sup>            |                       |                        |                         |                        | •    |                                                                   |           |
| Clock Period                               | $t_{pCLK}$            | 160                    | _                       | -                      | ns   | -                                                                 | P_14.7.12 |
| Clock HIGH Time                            | $t_{CLKH}$            | 70                     | _                       | -                      | ns   | _                                                                 | P_14.7.13 |
| Clock LOW Time                             | $t_{CLKL}$            | 70                     | _                       | _                      | ns   | -                                                                 | P_14.7.14 |
| Clock LOW before CSN LOW                   | $t_{bef}$             | 70                     | _                       | _                      | ns   | -                                                                 | P_14.7.15 |
| CSN Setup Time                             | $t_{\text{lead}}$     | 160                    | _                       | -                      | ns   | -                                                                 | P_14.7.16 |
| CLK Setup Time                             | $t_{lag}$             | 160                    | _                       | _                      | ns   | -                                                                 | P_14.7.17 |
| Clock LOW after CSN HIGH                   | $t_{beh}$             | 70                     | _                       | _                      | ns   | -                                                                 | P_14.7.18 |
| SDI Setup Time                             | $t_{\sf DISU}$        | 60                     | _                       | _                      | ns   | -                                                                 | P_14.7.19 |
| SDI Hold Time                              | $t_{DIHO}$            | 40                     | _                       | _                      | ns   | _                                                                 | P_14.7.20 |

# **DC Motor System IC**



### **Serial Peripheral Interface**

### Table 107 Electrical Characteristics: Power Stage (cont'd)

 $V_{\text{SINT}} = 5.5 \text{ V}$  to 28 V,  $T_{\text{j}} = -40 ^{\circ}\text{C}$  to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                      | Symbol                 | Values |      |      | Unit | Note or                                                              | Number    |
|------------------------------------------------|------------------------|--------|------|------|------|----------------------------------------------------------------------|-----------|
|                                                |                        | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                |           |
| Input Signal Rise Time at pin SDI, CLK and CSN | t <sub>rIN</sub>       | -      | -    | 20   | ns   | -                                                                    | P_14.7.21 |
| Input Signal Fall Time at pin SDI, CLK and CSN | $t_{fIN}$              | -      | -    | 20   | ns   | -                                                                    | P_14.7.22 |
| Delay Time for Mode<br>Changes <sup>2)</sup>   | t <sub>Del,Mode</sub>  | -      | -    | 5    | μs   | 3)                                                                   | P_14.7.23 |
| CSN HIGH Time                                  | t <sub>CSN(high)</sub> | 3      | _    | _    | μs   | -                                                                    | P_14.7.24 |
| Data Output Timing <sup>1)</sup>               |                        |        |      |      |      |                                                                      |           |
| SDO Rise Time                                  | $t_{rSDO}$             | -      | 30   | 40   | ns   | $C_L = 50 \text{ pF}, 0.2 \times V_{CC1}$<br>to $0.8 \times V_{CC1}$ | P_14.7.25 |
| SDO Fall Time                                  | $t_{fSDO}$             | -      | 30   | 40   | ns   | $C_L = 50 \text{ pF}, 0.8 \times V_{CC1}$<br>to $0.2 \times V_{CC1}$ | P_14.7.26 |
| SDO Enable Time                                | $t_{\sf ENSDO}$        | _      | -    | 40   | ns   | LOW impedance                                                        | P_14.7.27 |
| SDO Disable Time                               | $t_{	extsf{DISSDO}}$   | _      | _    | 40   | ns   | HIGH impedance                                                       | P_14.7.28 |
| SDO Valid Time                                 | $t_{VASDO}$            | _      | _    | 40   | ns   | $C_1 = 50 \text{ pF}$                                                | P_14.7.29 |

- 1) Not subject to production test; specified by design.
- 2) Applies to all mode changes triggered via SPI commands.
- 3) Guaranteed by design.



Figure 88 SPI Timing Diagram

Note: Numbers in drawing correlate with the last 2 digits of the Number field in the Electrical Characteristics table.

# **Application Information**



# 14 Application Information

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

# 14.1 Application Diagrams



Figure 89 TLE9561-3QX Application Diagram

Note: This is a very simplified example of an application circuit. The function must be always verified in the real application.

# **(infineon**

# **Application Information**

# Table 108 Bill of Material

| Ref.                                | Typical Value                     | Purpose / Comment                                                                                                                                                            |
|-------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Capacitance                         | es                                |                                                                                                                                                                              |
| C <sub>in1</sub>                    | 100 nF ±20% ceramic               | Input filter battery capacitor for optimum EMC behavior                                                                                                                      |
| C <sub>in2</sub>                    | 100 μF ±20%, 50 V<br>Electrolytic | Buffering capacitor to cut off battery spikes, depending on the application                                                                                                  |
| C <sub>in2b</sub>                   | 470 μF ±20%, 50 V<br>Electrolytic | Buffering capacitor for bridges. Cut off battery spikes, depending on the application                                                                                        |
| C <sub>in3</sub>                    | 100 nF ±20%, 50 V<br>Ceramic      | Input capacitor                                                                                                                                                              |
| C <sub>in4</sub>                    | 100 nF ±20%, 50 V<br>Ceramic      | Input capacitor                                                                                                                                                              |
| C <sub>in5</sub>                    | 470 μF ±20%, 50 V<br>Electrolytic | Buffering capacitor for bridges. Cut off battery spikes, depending on the application                                                                                        |
| C <sub>CP</sub>                     | 470 nF ±20%, 50 V<br>Ceramic      | Charge-Pump buffering capacitor                                                                                                                                              |
| C <sub>CP1</sub> / C <sub>CP2</sub> | 220 nF ±20%, 50 V<br>Ceramic      | Charge-Pump flying capacitor to be placed as closed as possible to the device pins, in order to minimize the length of the PCB tracks                                        |
| C <sub>CAN</sub>                    | 4.7 nF / OEM dependent            | Split termination stability                                                                                                                                                  |
| C <sub>VCC1</sub>                   | 2.2 uF ±20%, 16 V                 | Blocking capacitor. Low ESR. Minimum 1 uF effective capacitance                                                                                                              |
| C <sub>VCAN</sub>                   | 1 uF 4.7 uF                       | Input filter CAN supply. The capacitor must be placed close to the VCAN pin. For optimum EMC and CAN FD performances, the capacitor has to be $\geq$ 2.2 $\mu$ F             |
| C <sub>HB1x</sub>                   | 10 nF ±20%, 50 V<br>Ceramic       | Half-Bridge EME (electromagnetic emission) and ESD suppression filter to be placed close to the connector. Other capacitance values might be needed depending on application |
| C <sub>HB2x</sub>                   | 560 pF ±20%, 50 V<br>Ceramic      | Optional filter for EMI immunity to be placed close to the SHx pin (PCB footprints highly recommended). Other capacitance values might be needed depending on application    |
| C <sub>HS1</sub>                    | 47 pF / OEM dependent             | Only required om case of off-board connection to optimize EMC behavior, place close to pin                                                                                   |
| C <sub>HS2</sub>                    | 33 nF / OEM dependent             | As required by application, mandatory protection for off-board connection                                                                                                    |
| C <sub>WK1</sub> / C <sub>WK2</sub> | 47 nF / OEM dependent             | Spike filtering, as required by application, mandatory protection for off-board connections                                                                                  |
| Inductance                          | <u></u>                           |                                                                                                                                                                              |
| L <sub>1</sub>                      | 4 uH 6 uH                         | Input filter for power stage - consider high current rating (application dependent)                                                                                          |

# **DC Motor System IC**



# **Application Information**

### **Table 108** Bill of Material (cont'd)

| Table 106 Bitt Of Material (Cont. d) |                                                                                                                                                     |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Typical Value                        | Purpose / Comment                                                                                                                                   |  |  |  |  |
| <b>;</b>                             |                                                                                                                                                     |  |  |  |  |
| 100 kΩ ±5%                           | Other values needed depending on application                                                                                                        |  |  |  |  |
| 10 kΩ ±5%                            | Device protection against reverse battery                                                                                                           |  |  |  |  |
| 10 kΩ ±5%                            |                                                                                                                                                     |  |  |  |  |
| 60 Ω / OEM dependent                 | CAN bus termination                                                                                                                                 |  |  |  |  |
| 1 k                                  | Limit LED-current                                                                                                                                   |  |  |  |  |
| 10 kΩ ±5%                            |                                                                                                                                                     |  |  |  |  |
|                                      |                                                                                                                                                     |  |  |  |  |
| ponents                              |                                                                                                                                                     |  |  |  |  |
| RR268MM600                           | Reverse polarity protection                                                                                                                         |  |  |  |  |
| BZX84C16                             | Gate protection. Limit V <sub>GS</sub>                                                                                                              |  |  |  |  |
| BAS21                                |                                                                                                                                                     |  |  |  |  |
| IPZ40N04S5L-2R8                      | Reverse battery protection, N-MOS                                                                                                                   |  |  |  |  |
| BC846                                |                                                                                                                                                     |  |  |  |  |
| IPZ40N04S5-5R4                       | Main power switches                                                                                                                                 |  |  |  |  |
|                                      | Typical Value  100 kΩ ±5%  10 kΩ ±5%  10 kΩ ±5%  60 Ω / OEM dependent  1 k  10 kΩ ±5%  Ponents  RR268MM600  BZX84C16  BAS21  IPZ40N04S5L-2R8  BC846 |  |  |  |  |

### **Application Information**



#### 14.2 ESD Tests

# 14.2.1 ESD according to IEC61000-4-2

Tests for ESD robustness according to IEC61000-4-2 "GUN test" (150 pF, 330  $\Omega$ ) have been performed. The results and test condition are available in a test report. The values for the test are listed below.

Table 109 ESD "GUN test" 1)2)

| Performed Test                                                  | Result | Unit | Remarks        |
|-----------------------------------------------------------------|--------|------|----------------|
| ESD at pin CANH, CANL, HSx,<br>VS,VSINT,VSHS, WKx<br>versus GND | > 6    | kV   | positive pulse |
| ESD at pin CANH, CANL, HSx, VS,VSINT,VSHS, WKx versus GND       | <-6    | kV   | negative pulse |

<sup>1)</sup> ESD susceptibility "ESD GUN" according to EMC 1.3 Test specification, Section 4.3 (IEC 61000-4-2). Tested by external test house (IBEE Zwickau, EMC Test report Nr. 20.12.20).

# 14.2.2 ESD according to SAE J2962

Tests for ESD robustness according to SAE J2962 have been performed.

Table 110 ESD according to SAE J2962

| Performed Test                    | Result | Unit | Remarks                      |
|-----------------------------------|--------|------|------------------------------|
| ESD at pin CANH, CANL, versus GND | ± 4    | kV   | Unpowered, contact discharge |
| ESD at pin CANH, CANL versus GND  | ± 8    | kV   | Powered, contact discharge   |
| ESD at pin CANH, CANL versus GND  | ± 15   | kV   | Powered, air discharge       |

<sup>2)</sup> ESD Test "Gun Test" is specified with external components for pins VS, VSINT, VSHS, WKx, HSx. See the application diagram in **Chapter 14.1** for more information.

#### **Application Information**



#### 14.3 **Thermal Behavior of Package**



Figure 90 **Board Setup** 

Board setup is defined according JESD 51-2, -5, -7.

Board: 76.2 × 114.3 × 1.5 mm<sup>3</sup> with 2 inner copper layers (35 μm thick), with thermal via array under the exposed pad contacting the first inner copper layer and 300 mm<sup>2</sup> cooling area on the bottom layer (70 μm).

#### **Further Application Information** 14.4

- The VS pin supplies the bridge driver and the charge pump, and is the sense pin for the high-side MOSFETs drain voltage. It is therefore highly recommended to connect a 100 nF / 50V ceramic by-pass capacitor as close as possible to the VS pin with a short PCB trace to GND.
- Please contact us for information regarding the FMEA pin
- For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a>

### **Package Outlines**



# 15 Package Outlines



Figure 91 PG-VQFN-481)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

#### **Further information on packages**

https://www.infineon.com/packages

# **DC Motor System IC**



# **Revision History**

#### **Revision History** 16

| Revision | Date       | Changes       |
|----------|------------|---------------|
| 1.0      | 2021-01-21 | First release |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-01-21 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for CAN Interface IC category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

PCA82C250T/N4 UJA1169TK/3Z TLE7251VLE UM3608QA TJA1055T/3/1 TLE9251VLE ATA6562-GAQW1 UJA1169TK/F

UJA1169TK/X/FZ TLE9252VSK TLE9471ES V33 CA-IF1043NF-Q1 CA-IF1043DF-Q1 HX82C251-P TPT1051V-SO1R TPT1256-SO1R

SIT1051AQT TJA1040TM/TR TJA1050TM/TR HMT1051T HMT1042T HMT1051T/3 HMT1044T/3 HMT1042T/3 HMT1044T

XL1042T/3 PCA82C250MM/TR TJA1044GTK/3 TCAN11623DMTRQ1 TCAN1046AVDMTRQ1 MCP2561-HMF MCP2510-E/P

MCP2515-E/P TJA1042T,118 TJA1050T/CM TJA1042T3CM,118 TJA1051T3CM,118 TJA1042T1J TJA1042T31J TJA1051TCM,118

TJA1051T/E,118 TJA1052IT/5Y UJA1078ATW/5V0/WDJ MCP2515-I/ML NCV7342D13R2G SJA1000T/N1.118 MCP2561FD-EP

TLE6251DSXUMA2 MCP2562T-H/MF TLE7250GVIOXUMA2