

## TLS203B0 V50

Linear Voltage Post Regulator Low Dropout, Low Noise, 5V, 300mA

TLS203B0EJV50 TLS203B0LDV50

### **Data Sheet**

Rev. 1.1, 2015-01-15

**Automotive Power** 



### Linear Voltage Post Regulator Low Dropout, Low Noise, 5V, 300mA

#### TLS203B0EJV50 TLS203B0LDV50





#### 1 Overview

#### **Features**

- Low Noise down to 42  $\mu V_{\rm RMS}$  (BW = 10 Hz to 100 kHz)
- · 300 mA Current Capability
- Low Quiescent Current: 30 μA
- Wide Input Voltage Range up to 20 V
- Internal circuitry working down to 2.3 V
- 2.5% Output Voltage Accuracy (over full temperature and load range)
- Low Dropout Voltage: 290 mV
- Very low Shutdown Current: < 1 μA</li>
- · No Protection Diodes needed
- Fixed Output Voltage: 5.0 V
- Stable with ≥ 3.3 µF Output Capacitor
- Stable with Aluminium, Tantalum or Ceramic Output Capacitors
- Reverse Polarity Protection
- · No Reverse Current
- Overcurrent and Overtemperature Protected
- PG-DSO-8 Exposed Pad and PG-TSON-10 Exposed Pad Package
- Suitable for use in Automotive Electronics as Post Regulator
- Green Product (RoHS compliant)
- AEC Qualified



**PG-DSO-8 Exposed Pad** 



PG-TSON-10

The TLS203B0 V50 is a micropower, low noise, low dropout voltage 5 V regulator. The device is capable of supplying an output current of 300 mA with a dropout voltage of 290 mV. Designed for use in battery-powered systems, the low quiescent current of 30 µA makes it an ideal choice.

A key feature of the TLS203B0 V50 is its low output noise. By adding an external 10 nF bypass capacitor output noise values down to 42  $\mu V_{\rm RMS}$  over a 10 Hz to 100 kHz bandwidth can be reached. The TLS203B0 V50 voltage regulator is stable with output capacitors as small as 3.3  $\mu$ F. Small ceramic capacitors can be used without the series resistance required by many other linear voltage regulators.

Internal protection circuitry includes reverse battery protection, current limiting and reverse current protection. The TLS203B0 V50 comes as 5.0 V fixed output voltage variant and is available in a PG-DSO-8 Exposed Pad as well as in a PG-TSON-10 Exposed Pad package.

| Туре          | Package              | Marking  |
|---------------|----------------------|----------|
| TLS203B0EJV50 | PG-DSO-8 Exposed Pad | 203B0V50 |
| TLS203B0LDV50 | PG-TSON-10           | 203B0V5  |

Data Sheet 2 Rev. 1.1, 2015-01-15



**Block Diagram** 

### 2 Block Diagram

Note: Pin numbers in block diagrams refer to the PG-DSO-8 Exposed Pad package type.



Figure 1 Block Diagram TLS203B0 V50



**Pin Configuration** 

### 3 Pin Configuration

### 3.1 Pin Assignment



Figure 2 Pin Configuration of TLS203B0EJV50 in PG-DSO-8 Exposed Pad



Figure 3 Pin Configuration of TLS203B0LDV50 in PG-TSON-10



**Pin Configuration** 

#### 3.2 Pin Definitions and Functions

| Pin                               | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (DSO-8 EP)<br>1,2 (TSON-10)     | Q      | <b>Output.</b> Supplies power to the load. For this pin a minimum output capacitor of 3.3 μF is required to prevent oscillations. Larger output capacitors may be required for applications with large transient loads in order to limit peak voltage transients or when the regulator is applied in conjunction with a bypass capacitor. For more details please refer to " <b>Application Information</b> " on Page 19.                                                                                                                                                                                                                                                                                            |
| 2 (DSO-8 EP)<br>4 (TSON-10)       | SENSE  | <b>Output Sense.</b> The SENSE pin is the input to the error amplifier. This allows to achieve an optimized regulation performance in case of small voltage drops $R_{\rm p}$ that occur between regulator and load. In applications where such drops are relevant they can be eliminated by connecting the SENSE pin directly at the load. In standard configuration the SENSE pin can be directly connected to Q. For further details please refer to the section "Kelvin Sense Connection" on Page 19.                                                                                                                                                                                                            |
| 3, 7 (DSO-8 EP)<br>3, 8 (TSON-10) | NC     | <b>No Connect.</b> The NC Pins have no connection to any internal circuitry. Connect either to GND or leave open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4 (DSO-8 EP)<br>5 (TSON-10)       | ВҮР    | <b>Bypass.</b> The BYP pin is used to bypass the reference of the TLS203B0 V50 to achieve low noise performance. The BYP-pin is clamped internally to $\pm 0.6$ V (i.e. one $V_{\rm BE}$ ). A small capacitor from the output Q to the BYP pin will bypass the reference to lower the output voltage noise <sup>1)</sup> . If not used this pin must be left unconnected.                                                                                                                                                                                                                                                                                                                                            |
| 5 (DSO-8 EP)<br>7 (TSON-10)       | EN     | <b>Enable.</b> With the EN pin the TLS203B0 V50 can be put into a low power shutdown state. The output will be off when the EN is pulled low. The EN pin can be driven either by 3.3 V or 5 V logic or as well by open-collector logic with pull-up resistor. The pull-up resistor is required to supply the pull-up current of the open-collector gate $^{2)}$ and the EN pin current $^{3)}$ . Please note that if the EN pin is not used it must be connected to $V_{\rm I}$ . It must not be left floating.                                                                                                                                                                                                      |
| 6 (DSO-8 EP)<br>6 (TSON-10)       | GND    | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8 (DSO-8 EP)<br>9, 10 (TSON-10)   |        | <b>Input.</b> The device is supplied by the input pin I. A capacitor at the input pin is required if the device is more than 6 inches away from the main input filter capacitor or if a non-negligible inductance is present at the input I <sup>4</sup> ). The TLS203B0 V50 is designed to withstand reverse voltages on the input pin I with respect to GND and output Q. In the case of reverse input (e.g. due to a wrongly attached battery) the device will act as if there is a diode in series with its input. In this way there will be no reverse current flowing into the regulator and no reverse voltage will appear at the load. Hence, the device will protect both - the device itself and the load. |
| 9 (DSO-8 EP)<br>11 (TSON-10)      | Tab    | <b>Exposed Pad.</b> To ensure proper thermal performance, solder Pin 11 of TSON-10 to the PCB ground and tie directly to Pin 6. In the case of DSO-8 EP as well solder Pin 9 (exposed pad) to the PCB ground and tie directly to Pin 6 (GND).                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

<sup>1)</sup> A maximum value of 10 nF can be used for reducing output voltage noise over the bandwidth from 10 Hz to 100 kHz.

Data Sheet 5 Rev. 1.1, 2015-01-15

<sup>2)</sup> Normally several microamperes.

<sup>3)</sup> Typical value is 1  $\mu$ A.

<sup>4)</sup> In general the output impedance of a battery rises with frequency, so it is advisable to include a bypass capacitor in battery-powered circuits. Depending on actual conditions an input capacitor in the range of 1 to 10  $\mu$ F is sufficient.



**General Product Characteristics** 

#### 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

### Table 1 Absolute Maximum Ratings 1)

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                            | Symbol            |      | Values         | •    | Unit     | Note /<br>Test Condition | Number   |
|--------------------------------------|-------------------|------|----------------|------|----------|--------------------------|----------|
|                                      |                   | Min. | Тур.           | Max. |          |                          |          |
| Input Voltage                        | 1                 |      |                |      | <u> </u> |                          | 1        |
| Voltage                              | $V_1$             | -20  | _              | 20   | V        | _                        | P_4.1.1  |
| Output Voltage                       | *                 |      | <del>- !</del> | •    | -        |                          | !        |
| Voltage                              | $V_{Q}$           | -20  | _              | 20   | V        | _                        | P_4.1.2  |
| Input to Output Differential Voltage | $V_{I}$ - $V_{Q}$ | -20  | _              | 20   | V        | _                        | P_4.1.3  |
| Sense Pin                            | 1                 |      |                |      | <u> </u> |                          | 1        |
| Voltage                              | $V_{SENSE}$       | -20  | _              | 20   | V        | _                        | P_4.1.4  |
| BYP Pin                              | *                 |      | -              | *    | -        |                          |          |
| Voltage                              | $V_{BYP}$         | -0.6 | _              | 0.6  | V        |                          | P_4.1.5  |
| Enable Pin                           | 11                | -    |                |      |          |                          | 1        |
| Voltage                              | $V_{EN}$          | -20  | _              | 20   | V        | _                        | P_4.1.6  |
| Temperatures                         | 11                |      |                |      |          |                          | 1        |
| Junction Temperature                 | $T_{\rm j}$       | -40  | _              | 150  | °C       | _                        | P_4.1.7  |
| Storage Temperature                  | $T_{stg}$         | -55  | _              | 150  | °C       | _                        | P_4.1.8  |
| ESD Susceptibility                   | -                 | •    |                | *    | •        | •                        | •        |
| All Pins                             | $V_{ESD}$         | -2   | _              | 2    | kV       | HBM <sup>2)</sup>        | P_4.1.9  |
| All Pins                             | $V_{ESD}$         | -1   | _              | 1    | kV       | CDM 3)                   | P_4.1.10 |

<sup>1)</sup> Not subject to production testing, specified by design.

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

Data Sheet 6 Rev. 1.1, 2015-01-15

<sup>2)</sup> ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 kΩ, 100 pF)

<sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101



**General Product Characteristics** 

### 4.2 Functional Range

Table 2 Functional Range

| Parameter                                     | Symbol      |      | Value | s    | Unit | Note / Test Condition                                  | Number  |
|-----------------------------------------------|-------------|------|-------|------|------|--------------------------------------------------------|---------|
|                                               |             | Min. | Typ.  | Max. |      |                                                        |         |
| Input Voltage Range                           | $V_1$       | 5.5  | _     | 20   | ٧    | _                                                      | P_4.2.1 |
| Output Capacitor's Requirements for Stability | $C_{Q}$     | 3.3  | -     | -    | μF   | $C_{\rm BYP}$ = 0 nF <sup>1)</sup>                     | P_4.2.2 |
| Output Capacitor's Requirements for Stability | $C_{Q}$     | 6.8  | -     | -    | μF   | $0 \text{ nF} < C_{\text{BYP}} \le 10 \text{ nF}^{-1}$ | P_4.2.3 |
| ESR                                           | ESR         | _ 2) | _     | 3    | Ω    | <b>–</b> 1)                                            | P_4.2.4 |
| Operating Junction Temperature                | $T_{\rm j}$ | -40  | _     | 125  | °C   | _                                                      | P_4.2.5 |

<sup>1)</sup> for further details see corresponding graph.

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

Table 3 Thermal Resistance 1)

| Parameter               | Symbol      |      | Value | S            | Unit | Note /<br>Test Condition                               | Number   |
|-------------------------|-------------|------|-------|--------------|------|--------------------------------------------------------|----------|
|                         |             | Min. | Тур.  | Max.         |      |                                                        |          |
| TLS203B0EJV50 (PG-DSO-8 | Exposed Pag | d)   |       | <del>!</del> |      |                                                        |          |
| Junction to Case        | $R_{thJC}$  | _    | 7.0   | _            | K/W  | _                                                      | P_4.3.1  |
| Junction to Ambient     | $R_{thJA}$  | _    | 39    | _            | K/W  | _ 2)                                                   | P_4.3.2  |
| Junction to Ambient     | $R_{thJA}$  | _    | 155   | _            | K/W  | Footprint only 3)                                      | P_4.3.3  |
| Junction to Ambient     | $R_{thJA}$  | _    | 66    | _            | K/W  | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.4  |
| Junction to Ambient     | $R_{thJA}$  | _    | 52    | _            | K/W  | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.5  |
| TLS203B0LDV50 (PG-TSON  | -10)        |      |       |              |      |                                                        |          |
| Junction to Case        | $R_{thJC}$  | _    | 6.4   | _            | K/W  | _                                                      | P_4.3.6  |
| Junction to Ambient     | $R_{thJA}$  | _    | 53    | _            | K/W  | _ 2)                                                   | P_4.3.7  |
| Junction to Ambient     | $R_{thJA}$  | _    | 183   | _            | K/W  | Footprint only 3)                                      | P_4.3.8  |
| Junction to Ambient     | $R_{thJA}$  | -    | 69    | _            | K/W  | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.9  |
| Junction to Ambient     | $R_{thJA}$  | _    | 57    | _            | K/W  | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.10 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup>  $C_{\text{BYP}} = 0 \text{ nF}$ ,  $C_{\text{Q}} \ge 3.3 \, \mu\text{F}$ ; please note that for cases where a bypass capacitor at BYP is used – depending on the actual applied capacitance of  $C_{\text{Q}}$  and  $C_{\text{BYP}}$  a minimum requirement for ESR of  $C_{\text{Q}}$  may apply.



#### **General Product Characteristics**

- 2) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
- 3) Specified  $R_{\text{thJA}}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70  $\mu$ m Cu).

Data Sheet 8 Rev. 1.1, 2015-01-15



### **5** Electrical Characteristics

Table 4 Electrical Characteristics

-40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing out of pin; unless otherwise specified.

| Parameter                                    | Symbol          | Values    |      | S     | Unit | Note / Test Condition                                                                                                   | Number   |
|----------------------------------------------|-----------------|-----------|------|-------|------|-------------------------------------------------------------------------------------------------------------------------|----------|
|                                              |                 | Min. Typ. |      | Max.  |      |                                                                                                                         |          |
| <b>Minimum Operating Voltage</b>             | ; <sup>1)</sup> |           |      |       |      |                                                                                                                         |          |
| Minimum Operating Voltage                    | $V_{I,min}$     | _         | 1.8  | 2.3   | V    | $I_{\rm Q}$ = 300 mA                                                                                                    | P_5.0.1  |
| Output Voltage 2)                            |                 |           |      |       |      |                                                                                                                         |          |
| Output Voltage                               | $V_{Q}$         | 4.875     | 5.00 | 5.125 | V    | $\begin{array}{l} {\rm 1mA} < I_{\rm Q} < 300 \; {\rm mA} \; ; \\ {\rm 6 \; V} < V_{\rm I} < 20 \; {\rm V} \end{array}$ | P_5.0.2  |
| Line Regulation                              |                 |           |      |       | •    |                                                                                                                         |          |
| Line Regulation                              | $\Delta V_{Q}$  | _         | 1    | 25    | mV   | $\Delta V_{\rm I}$ = 5.5 V to 20 V ; $I_{\rm Q}$ = 1 mA                                                                 | P_5.0.3  |
| Load Regulation                              |                 |           |      |       |      |                                                                                                                         |          |
| Load Regulation                              | $\Delta V_{Q}$  | _         | 8    | 22    | mV   | $T_{\rm J}$ = 25 °C ; $V_{\rm I}$ = 6.0 V ; $\Delta I_{\rm Q}$ = 1 to 300 mA                                            | P_5.0.4  |
| Load Regulation                              | $\Delta V_{Q}$  | _         | _    | 43    | mV   | $V_{\rm I}$ = 6.0 V;<br>$\Delta I_{\rm Q}$ = 1 to 300 mA                                                                | P_5.0.5  |
| Dropout Voltage 3)                           |                 |           |      |       |      |                                                                                                                         |          |
| Dropout Voltage                              | $V_{DR}$        | _         | 130  | 190   | mV   | $I_{\rm Q}$ = 10 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                                               | P_5.0.6  |
| Dropout Voltage                              | $V_{DR}$        | _         | _    | 250   | mV   | $I_{\rm Q}$ = 10 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                                     | P_5.0.7  |
| Dropout Voltage                              | $V_{DR}$        | _         | 170  | 220   | mV   | $I_{\rm Q}$ = 50 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                                               | P_5.0.8  |
| Dropout Voltage                              | $V_{DR}$        | _         | _    | 320   | mV   | $I_{\rm Q}$ = 50 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                                     | P_5.0.9  |
| Dropout Voltage                              | $V_{DR}$        | _         | 200  | 240   | mV   | $I_{\rm Q}$ = 100 mA ;<br>$V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                                           | P_5.0.10 |
| Dropout Voltage                              | $V_{DR}$        | _         | _    | 340   | mV   | $I_{\rm Q}$ = 100 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                                    | P_5.0.11 |
| Dropout Voltage                              | $V_{DR}$        | _         | 290  | 320   | mV   | $I_{\rm Q}$ = 300 mA ;<br>$V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                                           | P_5.0.12 |
| Dropout Voltage                              | $V_{DR}$        | _         | _    | 410   | mV   | $I_{\rm Q}$ = 300 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                                    | P_5.0.13 |
| Quiescent Current                            |                 |           |      |       |      | 3,                                                                                                                      |          |
| Quiescent Current (Active-Mode, EN-pin high) | $I_{q}$         | _         | 30   | 60    | μΑ   | $V_{\rm I} = V_{\rm Q,nom}$ ;<br>$I_{\rm Q} = 0 \text{ mA}$                                                             | P_5.0.14 |
| Quiescent Current<br>(Off-Mode, EN-pin low)  | $I_{q}$         | _         | 0.1  | 1     | μΑ   | $V_{\rm I} = 6 \text{ V} ; V_{\rm EN} = 0 \text{ V} ;$<br>$T_{\rm J} = 25 ^{\circ}\text{C}$                             | P_5.0.15 |
| GND Pin Current 4)                           |                 | 1         |      | 1     | -1   |                                                                                                                         | 1        |
| GND Pin Current                              | $I_{GND}$       | _         | 50   | 100   | μΑ   | $V_{\rm I} = V_{\rm Q,nom};$<br>$I_{\rm Q} = 1 \text{ mA}$                                                              | P_5.0.16 |
| GND Pin Current                              | $I_{GND}$       | _         | 300  | 850   | μΑ   | $V_{\rm I} = V_{\rm Q,nom};$ $I_{\rm Q} = 50 \text{ mA}$                                                                | P_5.0.17 |



### Table 4 Electrical Characteristics (cont'd)

-40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing out of pin; unless otherwise specified.

| Parameter                     | Symbol                  |      | Value    | s    | Unit          | Note / Test Condition                                                                                                                                                                   | Number P_5.0.18 |
|-------------------------------|-------------------------|------|----------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|                               |                         | Min. | Тур.     | Max. |               |                                                                                                                                                                                         |                 |
| GND Pin Current               | $I_{GND}$               | _    | 0.7      | 2.2  | mA            | $V_{\rm I} = V_{\rm Q,nom}$ ;<br>$I_{\rm Q} = 100 \text{ mA}$                                                                                                                           |                 |
| GND Pin Current               | $I_{GND}$               | _    | 4        | 12   | mA            | $V_{\rm I}$ = $V_{\rm Q,nom}$ ;<br>$I_{\rm Q}$ = 300 mA                                                                                                                                 | P_5.0.19        |
| Enable                        |                         |      |          |      |               |                                                                                                                                                                                         |                 |
| Enable Threshold High         | $V_{\mathrm{th,EN}}$    | _    | 8.0      | 2.0  | V             | $V_{\rm Q}$ = Off to On                                                                                                                                                                 | P_5.0.20        |
| Enable Threshold Low          | $V_{\mathrm{tl,EN}}$    | 0.25 | 0.65     | _    | V             | $V_{\rm Q}$ = On to Off                                                                                                                                                                 | P_5.0.21        |
| EN Pin Current 5)             | $I_{EN}$                | _    | 0.01     | _    | μΑ            | $V_{\rm EN}$ = 0 V ; $T_{\rm J}$ = 25 °C                                                                                                                                                | P_5.0.22        |
| EN Pin Current 5)             | $I_{EN}$                | _    | 1        | _    | μΑ            | $V_{\rm EN}$ = 20V ; $T_{\rm J}$ = 25 °C                                                                                                                                                | P_5.0.23        |
| Output Voltage Noise 6)       |                         |      |          |      | ,             |                                                                                                                                                                                         |                 |
| Output Voltage Noise          | $e_{no}$                | _    | 55       | _    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 10 $\mu{\rm F}$ ;<br>$C_{\rm BYP}$ = 10 $n{\rm F}$ ;<br>$I_{\rm Q}$ = 300 mA ;<br>BW = 10 Hz to 100 kHz                                                                   | P_5.0.24        |
| Output Voltage Noise          | $e_{no}$                | _    | 44       | _    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 10 μF<br>+250mΩ resistor in series;<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 300 mA ;<br>BW = 10 Hz to 100 kHz                                                         | P_5.0.25        |
| Output Voltage Noise          | $e_{no}$                | _    | 42       | _    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 22 $\mu$ F<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 300 mA ;<br>BW = 10 Hz to 100 kHz                                                                                  | P_5.0.26        |
| Output Voltage Noise          | e <sub>no</sub>         | -    | 42       | -    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 22 µF<br>+250m $\Omega$ resistor in series;<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 300 mA ;<br>BW = 10 Hz to 100 kHz                                                 | P_5.0.27        |
| Power Supply Ripple Rejection |                         |      | 05       |      | -ID           | IV IV A F.M. ()                                                                                                                                                                         | D 5000          |
| Power Supply Ripple Rejection | PSRR                    | _    | 65       |      | dB            | $\begin{split} V_{\rm I} - V_{\rm Q} &= 1.5  {\rm V \ (avg)} \; ; \\ V_{\rm RIPPLE} &= 0.5  {\rm Vpp} \; ; \\ f_{\rm r} &= 120  {\rm Hz} \; ; \; I_{\rm Q} = 300  {\rm mA} \end{split}$ | P_5.0.28        |
| Output Current Limitation     |                         |      |          |      |               |                                                                                                                                                                                         |                 |
| Output Current Limit          | $I_{\mathrm{Q,limit}}$  | 320  | _        | _    | mA            | $V_{\rm I}$ = 7 V ; $V_{\rm Q}$ = 0 V                                                                                                                                                   | P_5.0.29        |
| Output Current Limit          | $I_{\mathrm{Q,limit}}$  | 320  | _        | _    | mA            | $V_{\rm I} = V_{\rm Q,nom} + 1 \text{ V}$<br>$\Delta V_{\rm Q} = -0.1 \text{ V}$                                                                                                        | P_5.0.30        |
| Input Reverse Leakage Curre   | ent                     |      | <u>'</u> |      |               |                                                                                                                                                                                         |                 |
| Input Reverse Leakage         | $I_{\mathrm{leak,rev}}$ | _    | _        | 1    | mA            | $V_{\rm I}$ = -20 V ; $V_{\rm Q}$ = 0 V                                                                                                                                                 | P_5.0.31        |
| Reverse Output Current 7)     | •                       | •    | •        | •    | •             |                                                                                                                                                                                         |                 |
| Reverse Output Current        | $I_{Reverse}$           | _    | 10       | 20   | μΑ            | $V_{\rm Q} = V_{\rm Q,nom}$ ; $V_{\rm I} < V_{\rm Q,nom}$ ; $T_{\rm J} = 25~{\rm ^{\circ}C}$                                                                                            | P_5.0.32        |



- 1) This parameter defines the minimum input voltage for which the device is powered up and provides the maximum nominal output current of 300 mA. Under this minimum input voltage condition the TLS203B0 V50 starts to be in tracking mode and the output voltage will typically be in the range of around 1 V while providing the 300 mA.
- 2) The operation conditions are limited by the maximum junction temperature. The regulated output voltage specification will only apply for conditions where the limit of the maximum junction temperature is fulfilled. It will therefore not apply for all possible combinations of input voltage and output current. When operating at maximum input voltage, the output current must be limited for thermal reasons. The same holds true when operating at maximum output current where the input voltage range must be limited for thermal reasons.
- 3) The dropout voltage is the minimum input to output voltage differential needed to maintain regulation at a specified output current. In dropout, the output voltage will be equal to  $V_1$   $V_{DR}$
- 4) GND-pin current is tested with  $V_1 = V_{Q,nom}$  and a current source load. This means that this parameter is tested while being in the dropout region. The GND pin current will in most cases decrease slightly at higher input voltages please also refer to the corresponding typical performance graphs.
- 5) The EN pin current flows into EN pin.
- 6) Not subject to production test, specified by design.
- 7) Reverse output current is tested with the I pin grounded and the Q pin forced to the rated output voltage. This current flows into the Q pin and out of the GND pin.

Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specified mean values expected over the production spread. If not otherwise specified, typical characteristics apply at  $T_A$  = 25 °C and the given supply voltage.

Data Sheet 11 Rev. 1.1, 2015-01-15



### 5.1 Typical Performance Characteristics

# Dropout Voltage $V_{\rm DR}$ versus Output Current $I_{\rm Q}$



Dropout Voltage  $V_{\mathrm{DR}}$  versus Junction Temperature  $T_{\mathrm{I}}$ 



# Guaranteed Dropout Voltage $V_{\mathrm{DR}}$ versus Output Current $I_{\mathrm{Q}}$



Quiescent Current versus Junction Temperature  $T_{\rm i}$ 





## Output Voltage $V_{\rm Q}$ versus Junction Temperature $T_{\rm J}$



GND Pin Current  $I_{\mathrm{GND}}$  versus Input Voltage  $V_{\mathrm{I}}$ 



## Quiescent Current $I_{\mathrm{q}}$ versus Input Voltage $V_{\mathrm{I}}$



GND Pin Current  $I_{\mathrm{GND}}$  versus Input Voltage  $V_{\mathrm{I}}$ 





# GND Pin Current $I_{\rm GND}$ versus Output Current $I_{\rm Q}$



EN Pin Threshold (Off-to-On) versus Junction Temperature  $T_{\rm J}$ 



## EN Pin Threshold (On-to-Off) versus Junction Temperature $T_{\rm J}$



EN Pin Input Current versus EN Pin Voltage  $V_{\rm EN}$ 



Data Sheet 14 Rev. 1.1, 2015-01-15



## EN Pin Current versus Junction Temperature $T_{\rm J}$



Current Limit versus Junction Temperature  $T_{\mathsf{J}}$ 



# Current Limit versus Input Voltage $V_{\rm I}$



Reverse Output Current versus Output Voltage  $V_{\mathbf{Q}}$ 





# Reverse Output Current versus Junction Temperature $T_{\rm J}$



# Minimum Input Voltage $^{1)}$ versus Junction Temperature $T_{\rm J}$



# Load Regulation versus Junction Temperature $T_{\rm J}$



1)  $V_{\rm I,min}$  is referred here as the minimum input voltage for which the requested current is provided and  $V_{\rm Q}$  reaches 1 V.



# ESR Stability versus Output Current $I_{\rm Q}$ (for $C_{\rm Q}$ = 3.3 $\mu$ F)



Input Ripple Rejection PSRR versus Frequency f



 ${\rm ESR}(C_{\rm Q}) \ {\rm with} \ C_{\rm BYP} = {\rm 10 \ nF} \ {\rm versus}$  Output Capacitance  $C_{\rm Q}$ 



Input Ripple Rejection PSRR versus Junction Temperature  $T_{\rm J}$ 





# Output Noise Spectral Density versus Frequency $f(C_Q = 10 \mu F, I_Q = 50 mA)$



Output Noise Spectral Density versus Frequency  $f(C_Q = 22 \mu F, I_Q = 50 \text{ mA})$ 



Transient Response  $C_{\text{BYP}}$ = 0 nF





### 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 4 Typical Application Circuit TLS203B0 V50

Note: This is a very simplified example of an application circuit. The function must be verified in the real application. 1) 2)

The TLS203B0 V50 is a 300 mA low dropout regulator with very low quiescent current and Enable-functionality. The device is capable of supplying 300 mA at a dropout voltage of 290 mV. Output voltage noise numbers down to 42  $\mu V_{\rm RMS}$  can be achieved over a 10 Hz to 100 kHz bandwidth with the addition of a 10 nF reference bypass capacitor. The usage of a reference bypass capacitor will additionally improve transient response of the regulator, lowering the settling time for transient load conditions. The device has a low operating quiescent current of typical 30  $\mu$ A that drops to less than 1  $\mu$ A in shutdown (EN-pin pulled to low level). The device also incorporates several protection features which makes it ideal for battery-powered systems. It is protected against both reverse input and reverse output voltages.

#### 6.1 Kelvin Sense Connection

The SENSE pin of the TLS203B0 V50 is the input to the error amplifier. An optimum regulation will be obtained at the point where the SENSE pin is connected to the output pin Q of the regulator. In critical applications however small voltage drops may be caused by the resistance  $R_{\rm p}$  of the PC-traces and thus may lower the resulting voltage at the load. This effect may be eliminated by connecting the SENSE pin to the output as close as possible at the load (see **Figure 5**). Please note that the voltage drop across the external PC trace will add up to the dropout voltage of the regulator.

Data Sheet 19 Rev. 1.1, 2015-01-15

<sup>1)</sup> Please note that in case a non-negligible inductance at the input pin I is present, e.g. due to long cables, traces, parasitics, etc, a bigger input capacitor  $C_1$  may be required to filter its influence. As a rule of thumb if the I pin is more than six inches away from the main input filter capacitor an input capacitor value of  $C_1$  = 10  $\mu$ F is recommended.

<sup>2)</sup> For specific needs a small optional resistor may be placed in series to very low ESR output capacitors  $C_{\rm Q}$  for enhanced noise performance (for details please see "Bypass Capacitance and Low Noise Performance" on Page 20).





Figure 5 Kelvin Sense Connection

#### 6.2 Bypass Capacitance and Low Noise Performance

The TLS203B0 V50 regulator may be used in combination with a bypass capacitor connecting the output pin Q to the BYP pin in order to minimize output voltage noise<sup>1)</sup>. This capacitor will bypass the reference of the regulator, providing a low frequency noise pole. The noise pole provided by such a bypass capacitor will lower the output voltage noise in the considered bandwidth. Actual numbers of the output voltage noise of the TLS203B0 V50 will - next to the bypass capacitor itself - be dependent on the capacitance of the applied output capacitor  $C_{\mathrm{Q}}$  and its ESR: In case of applying a bypass capacitor of 10 nF in combination with a (low ESR) ceramic  $C_Q$  of 10  $\mu$ F output voltage noise numbers will be in the range of typical 55  $\mu V_{\rm RMS}$ . This output noise level can be reduced to typical 44  $\mu V_{\rm RMS}$  under the same conditions by adding a small resistor of ~250 m $\Omega$  in series to the 10  $\mu F$  ceramic output capacitor acting as additional ESR. A reduction of the output voltage noise can also be achieved by increasing capacitance of the output capacitor. For  $C_Q$  = 22  $\mu$ F (ceramic low ESR) the output voltage noise will be typically around 42  $\mu V_{\rm RMS}$ . For output capacitor values of 22  $\mu {\rm F}$  or bigger adding resistance in series to  $C_{\rm O}$  does not further lower output noise numbers significantly anymore. For further details please also see "Output Voltage Noise" on Page 10,, of the Electrical Characteristics. Please note that next to reducing the output voltage noise level the usage of a bypass capacitor has the additional benefit of improving transient response which will be also explained in the next chapter. However one needs to take into consideration that on the other hand the regulator start-up time is proportional to the size of the bypass capacitor and slows down to values around 15 ms when using a 10 nF bypass capacitor in combination with a 10  $\mu$ F  $C_0$  output capacitor.

#### 6.3 Output Capacitance and Transient Response

The TLS203B0 V50 is designed to be stable with a wide range of output capacitors. The ESR of the output capacitor is an essential parameter with regard to stability, most notably with small capacitors. A minimum output capacitor of 3.3  $\mu$ F with an ESR of 3  $\Omega$  or less is recommended to prevent oscillations. Like in general for LDO's the output transient response of the TLS203B0 V50 will be a function of the output capacitance. Larger values of output capacitance decrease peak deviations and thus improve transient response for larger load current changes. Bypass capacitors, used to decouple individual components powered by the TLS203B0 V50 will increase the effective output capacitor value. Please note that with the usage of bypass capacitors for low noise operation either larger values of output capacitors may be needed or a minimum ESR requirement of  $C_{\rm Q}$  may have to be considered (see also typical performance graph "ESR( $C_{\rm Q}$ ) with  $C_{\rm BYP}$  = 10 nF versus Output Capacitance

<sup>1)</sup> a good quality low leakage capacitor is recommended.



 $C_{\rm Q}$ " on Page 17 as example). In conjunction with the usage of a 10 nF bypass capacitor an output capacitor  $C_{\rm Q} \ge 6.8~\mu{\rm F}$  is recommended. The benefit of a bypass capacitor to the transient response performance is impressive and illustrated as one example in **Figure 6** where the transient response of the TLS203B0 V50 to one and the same load step from 100 mA to 300 mA is shown with and without a 10 nF bypass capacitor: for the given configuration of  $C_{\rm Q}$  = 10  $\mu{\rm F}$  with no bypass capacitor the load step will settle in the range of less than 200  $\mu{\rm S}$  while for  $C_{\rm Q}$  = 10  $\mu{\rm F}$  in conjunction with a 10 nF bypass capacitor the same load step will settle in the range of 20  $\mu{\rm S}$ . Due to the shorter reaction time of the regulator by adding the bypass capacitor not only the settling time improves but also output voltage deviations due to load steps are sharply reduced.



Figure 6 Influence of  $C_{\rm BYP}$ : example of transient response to one and the same load step with and without  $C_{\rm BYP}$  of 10 nF ( $I_{\rm O}$ : 100 mA to 300 mA)

#### 6.4 Protection Features

The TLS203B0 V50 regulators incorporate several protection features which make them ideal for use in battery-powered circuits. In addition to normal protection features associated with monolithic regulators like current limiting and thermal limiting the device is protected against reverse input voltage, reverse output voltage and reverse voltages from output to input.

Current limit protection and thermal overload protection are intended to protect the device against current overload conditions at the output of the device. For normal operation the junction temperature must not exceed 125 °C.

The input of the device will withstand reverse voltages of 20 V. Current flowing into the device will be limited to less than 1 mA (typically less than 100  $\mu$ A) and no negative voltage will appear at the output. The device will protect both itself and the load. This provides protection against batteries being plugged backwards.

The output of the TLS203B0 V50 can be pulled below ground without damaging the device. If the input is left open-circuit or grounded, the output can be pulled below ground by 20 V. Under such conditions the output of the device by itself behaves like an open circuit with practically no current flowing out of the pin  $^{1)}$ . In more application relevant cases however where the output is connected to the SENSE pin there will be a small current of typically less than 100  $\mu$ A present from this origin. If the input is powered by a voltage source the output will source the short circuit current of the device and will protect itself by thermal limiting. In this case grounding the EN pin will turn off the device and stop the output from sourcing the short-circuit current.

In circuits where a backup battery is required, several different input/output conditions can occur. The output voltage may be held up while the input is either pulled to ground, pulled to some intermediate voltage or is left open-circuit. Current flow back into the output will follow the curve as shown in **Figure 7** below.

Data Sheet 21 Rev. 1.1, 2015-01-15

<sup>1)</sup> typically < 1  $\mu$ A for the mentioned conditions,  $V_{\rm Q}$  being pulled below ground with other pins either grounded or open.





Figure 7 Reverse Output Current



**Package Outlines** 

### 7 Package Outlines



Figure 8 PG-DSO-8 Exposed Pad package outlines



Figure 9 PG-TSON-10 Package Outlines

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

Dimensions in mm



**Revision History** 

### 8 Revision History

| Revision | Date       | Changes                                                                                                                                                                                                                                   |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1      | 2015-01-15 | <ul> <li>Data Sheet - Revision 1.1:</li> <li>PG-TSON-10 package variant added: Product Overview, Pin Configuration, Thermal Resistance, etc - wording and description added / updated accordingly.</li> <li>Editorial changes.</li> </ul> |
| 1.0      | 2014-06-30 | Data Sheet - Initial Release                                                                                                                                                                                                              |

Data Sheet 24 Rev. 1.1, 2015-01-15

Edition 2015-01-15

Published by Infineon Technologies AG 81726 Munich, Germany © 2015 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Infineon manufacturer:

Other Similar products are found below:

AP7363-SP-13 L79M05TL-E PT7M8202B12TA5EX TCR3DF185,LM(CT MP2013GQ-33-Z 059985X NCP4687DH15T1G 701326R

TCR2EN28,LF(S NCV8170AXV250T2G TCR2EN18,LF(S AP7315-25W5-7 IFX30081LDVGRNXUMA1 NCV47411PAAJR2G

AP2113KTR-G1 AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117IH-1.8TRG1 TCR3DG12,LF MIC5514-3.3YMT-T5 MIC5512-1.2YMT
T5 MIC5317-2.8YM5-T5 SCD7912BTG NCP154MX180270TAG SCD33269T-5.0G NCV8170BMX330TCG NCV8170AMX120TCG

NCP706ABMX300TAG NCP153MX330180TCG NCP114BMX075TCG MC33269T-3.5G CAT6243-ADJCMT5T TCR3DG33,LF

AP2127N-1.0TRG1 TCR4DG35,LF LT1117CST-3.3 LT1117CST-5 TAR5S15U(TE85L,F) TAR5S18U(TE85L,F) TCR3UG19A,LF

TCR4DG105,LF NCV8170AMX360TCG MIC94310-NYMT-T5 TLE4268GSXUMA2 NCV8186BMN175TAG NCP715SQ15T2G

MIC5317-3.0YD5-T5 NCV563SQ18T1G MIC5317-2.8YD5-T5 NCP715MX30TBG