#### **FEATURES:**

- · 1 to 10 differential clock distribution
- Optimized for clock distribution in DDR2 (Double Data Rate) SDRAM applications
- · Operating frequency: 125MHz to 410MHz
- · Stabilization time: <6us
- Very low skew: ≤40ps
- Very low jitter: ≤40ps
- 1.8V AVDD and 1.8V VDDQ
- · CMOS control signal input
- · Test mode enables buffers while disabling PLL
- · Low current power-down mode
- · Tolerant of Spread Spectrum input clock
- · Available in 52-Ball VFBGA and 40-pin VFQFPN packages

### **APPLICATIONS:**

- Meets or exceeds JEDEC standard CUA877 for registered DDR2 clock driver
- Along with SSTUA32864/66, DDR2 register, provides complete solution for DDR2 DIMMs

#### **DESCRIPTION:**

The CSPUA877A is a PLL based clock driver that acts as a zero delay buffer to distribute one differential clock input pair(CLK,  $\overline{\text{CLK}}$ ) to 10 differential output pairs  $(\overline{\text{Y}[0:9]}, \text{Y}[0:9])$  and one differential pair of feedback clock output (FBOUT,  $\overline{\text{FBOUT}}$ ). External feedback pins (FBIN,  $\overline{\text{FBIN}}$ ) for synchronization of the outputs to the input reference is provided. OE, OS, and AVDD control the power-down and test mode logic. When AVDD is grounded, the PLL is turned off and bypassed for test mode purposes. When the differential clock inputs (CLK,  $\overline{\text{CLK}}$ ) are both at logic low, this device will enter a low power-down mode. In this mode, the receivers are disabled, the PLL is turned off, and the output clock drivers are disabled, resulting in a clock driver current consumption of less than 500  $\mu$ A.

The CSPUA877A requires no external components and has been optimised for very low phase error, skew, and jitter, while maintaining frequency and duty cycle over the operating voltage and temperature range. The CSPUA877, designed for use in both module assemblies and system motherboard based solutions, provides an optimum high-performance clock source.

The CSPUA877A is available in Commercial Temperature Range (0°C to +70°C). See Ordering Information for details.

## **FUNCTIONAL BLOCK DIAGRAM**



**NOVEMBER 2008** 

## **PIN CONFIGURATION**

| _ |                | Г         |           | Г          | 1    | 1    | 1     |       |            |            |
|---|----------------|-----------|-----------|------------|------|------|-------|-------|------------|------------|
| 6 | Y6             | <u>Y6</u> | <u>Y7</u> | <b>Y</b> 7 | FBIN | FBIN | FBOUT | FBOUT | Y8         | <u>Y8</u>  |
| 5 | <b>Y</b> 5     | GND       | GND       | os         | VDDQ | OE   | VDDQ  | GND   | GND        | <u>Y9</u>  |
| 4 | <u>Y</u> 5     | GND       | NB        | VDDQ       | NB   | NB   | VDDQ  | NB    | GND        | <b>Y</b> 9 |
| 3 | Y <sub>0</sub> | GND       | NB        | VDDQ       | NB   | NB   | VDDQ  | NB    | GND        | <b>Y</b> 4 |
| 2 | Y0             | GND       | GND       | VDDQ       | VDDQ | VDDQ | VDDQ  | GND   | GND        | <u>Y4</u>  |
| 1 | Y1             | <u>Y1</u> | <u>Y2</u> | <b>Y</b> 2 | CLK  | CLK  | AGND  | AVDD  | <b>Y</b> 3 | <u>Y</u> 3 |
|   | A              | В         | С         | D          | Е    | F    | G     | Н     | J          | K          |

VFBGA TOP VIEW

## **52 BALL VFBGA PACKAGE LAYOUT**



## PIN CONFIGURATION, CONT.



VFQFPN TOP VIEW

## **ABSOLUTE MAXIMUM RATINGS**(1,2)

| Symbol          | Rating                          | Max                | Unit |
|-----------------|---------------------------------|--------------------|------|
| Vdda, AVdd      | VDDQ, AVDD Supply Voltage Range |                    | V    |
| VI(3)           | Input Voltage Range             | -0.5 to VDDQ + 0.5 | V    |
| Vo(3)           | Voltage range applied to any    | -0.5 to VDDQ + 0.5 | V    |
|                 | output in the high or low state |                    |      |
| lık             | Input clamp current             | ±50                | mA   |
| (VI <0)         |                                 |                    |      |
| Іок             | Output Clamp Current            | ±50                | mA   |
| (Vo <0 or       |                                 |                    |      |
| Vo > Vddq)      |                                 |                    |      |
| lo              | Continuous Output Current       | ±50                | mA   |
| (Vo =0 to VDDQ) |                                 |                    |      |
| VDDQ or GND     | Continuous Current              | ±100               | mA   |
| TSTG            | Storage Temperature Range       | - 65 to +150       | °C   |

#### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
  permanent damage to the device. This is a stress rating only and functional operation of
  the device at these or any other conditions above those indicated in the operational
  sections of this specification is not implied. Exposure to absolute maximum rating
  conditions for extended periods may affect reliability.
- The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.
- The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. This value is limited to 2.5V max.

## CAPACITANCE(1)

| Parameter Description |                           | Min. | Тур. | Max. | Unit |  |  |  |
|-----------------------|---------------------------|------|------|------|------|--|--|--|
| CIN                   | Input Capacitance         | 2    | _    | 3    | pF   |  |  |  |
|                       | VI = VDDQ or GND          |      |      |      |      |  |  |  |
| СІД                   | ∆ Delta Input Capacitance |      |      | 0.25 | pF   |  |  |  |
|                       | CLK, CLK, FBIN, FBIN      |      |      |      |      |  |  |  |
| CL                    | Load Capacitance          | _    | 10   | _    | pF   |  |  |  |

#### NOTE:

1. Unused inputs must be held high or low to prevent them from floating.

### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                      | Min. | Тур. | Max. | Unit |
|---------------------------------|--------------------------------|------|------|------|------|
| AV <sub>DD</sub> <sup>(1)</sup> | Supply Voltage                 |      | VDDQ |      | V    |
| VDDQ                            | I/O Supply Voltage             | 1.7  | 1.8  | 1.9  | V    |
| TA                              | Operating Free-Air Temperature | 0    | _    | +70  | °C   |

#### NOTE:

1. The PLL is turned off and bypassed for test purposes when AVpb is grounded. During this test mode, Vpbp remains within the recommended operating conditions and no timing parameters are guaranteed.

# **PIN DESCRIPTION (VFBGA)**

| Pin Name      | Pin Number                             | Description                                                                     |
|---------------|----------------------------------------|---------------------------------------------------------------------------------|
| AGND          | G1                                     | Ground for 1.8V analog supply                                                   |
| AVdd          | H1                                     | 1.8V analog supply                                                              |
| CLK, CLK      | E1, F1                                 | Differential clock input with a 10K $\Omega$ to 100K $\Omega$ pulldown resistor |
| FBIN, FBIN    | E6, F6                                 | Feedback differential clock input                                               |
| FBOUT, FBOUT  | G6, H6                                 | Feedback differential clock output                                              |
| GND           | B2 - B5, C2, C5, H2, H5, J2 - J5       | Ground                                                                          |
| VDDQ          | D2 - D4, E2, E5, F2, G2 - G5           | 1.8V supply                                                                     |
| OE            | F5                                     | Output Enable                                                                   |
| OS            | D5                                     | Output Select (tied to GND or VDDQ)                                             |
| <u>Y[0:9]</u> | A3, A4, B1, B6, C1, C6, K1, K2, K5, K6 | Buffered output of input clock, CLK                                             |
| Y[0:9]        | A1, A2, A5, A6, D1, D6, J1, J6, K3, K4 | Buffered output of input clock, CLK                                             |
| NB            |                                        | No Ball                                                                         |

# PIN DESCRIPTION (VFQFPN)

| Pin Name     | Pin Number                            | Description                                                                     |
|--------------|---------------------------------------|---------------------------------------------------------------------------------|
| AGND         | 7                                     | Ground for 1.8V analog supply                                                   |
| AVdd         | 8                                     | 1.8V analog supply                                                              |
| CLK, CLK     | 4, 5                                  | Differential clock input with a 10K $\Omega$ to 100K $\Omega$ pulldown resistor |
| FBIN, FBIN   | 26,27                                 | Feedback differential clock input                                               |
| FBOUT, FBOUT | 24,25                                 | Feedback differential clock output                                              |
| GND          | 10                                    | Ground                                                                          |
| VDDQ         | 1, 6, 9, 15, 20, 23, 28, 31, 36       | 1.8V supply                                                                     |
| OE           | 22                                    | Output Enable                                                                   |
| OS           | 21                                    | Output Select (tied to GND or VDDQ)                                             |
| Y[0:9]       | 3, 11, 14, 16, 19, 29, 33, 34, 38, 39 | Buffered output of input clock, CLK                                             |
| Y[0:9]       | 2, 12, 13, 17, 18, 30, 32, 35, 37, 40 | Buffered output of input clock, CLK                                             |
| NB           |                                       | No Ball                                                                         |

## **FUNCTION TABLE**(1,2)

|            | INPUTS OUTPUTS |    |                  |                  |            |                |       |       |     |
|------------|----------------|----|------------------|------------------|------------|----------------|-------|-------|-----|
| AVDD       | OE             | OS | CLK              | CLK              | Υ          | Ÿ              | FBOUT | FBOUT | PLL |
| GND        | Н              | Х  | L                | Н                | L          | Н              | L     | Н     | OFF |
| GND        | Н              | Х  | Н                | L                | Н          | L              | Н     | L     | OFF |
| GND        | L              | Н  | L                | Н                | L(z)       | L(z)           | L     | Н     | OFF |
|            |                |    |                  |                  | L(z)       | L(z)           |       |       |     |
| GND        | L              | L  | Н                | L                | <b>Y</b> 7 | <del>Y</del> 7 | Н     | L     | OFF |
|            |                |    |                  |                  | Active     | Active         |       |       |     |
| 1.8V (nom) | L              | Н  | L                | Н                | L(z)       | L(z)           | L     | Н     | ON  |
|            |                |    |                  |                  | L(z)       | L(z)           |       |       |     |
| 1.8V (nom) | L              | L  | Н                | L                | <b>Y</b> 7 | <del>Y</del> 7 | Н     | L     | ON  |
|            |                |    |                  |                  | Active     | Active         |       |       |     |
| 1.8V (nom) | Н              | Х  | L                | Н                | L          | Н              | L     | Н     | ON  |
| 1.8V (nom) | Н              | Х  | Н                | L                | Н          | L              | Н     | L     | ON  |
| 1.8V (nom) | Χ              | Х  | L <sup>(3)</sup> | L <sup>(3)</sup> | L(z)       | L(z)           | L(z)  | L(z)  | OFF |
| Х          | Х              | Х  | Н                | Н                | Reserved   |                |       |       |     |

### NOTES:

- H = HIGH Voltage Level
   L = LOW Voltage Level

  - X = Don't Care
- 2. L(z) means the outputs are disabled to a LOW state, meeting the lool limit in DC Electrical Characteristics table.
- 3. The device will enter a low power-down mode when CLK and  $\overline{\text{CLK}}$  are both at logic LOW.

### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Commercial:  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ 

| Symbol                 | Parameter                             | Conditions                                              | Min.       | Тур. | Max.       | Unit |
|------------------------|---------------------------------------|---------------------------------------------------------|------------|------|------------|------|
| Vik                    | Input Clamp Voltage (All Inputs)      | VDDQ = 1.7V, II = -18mA                                 | _          | _    | -1.2       | V    |
| VIL <sup>(2)</sup>     | Input LOW Voltage (OE, OS, CLK, CLK)  |                                                         | _          | _    | 0.35VDDQ   | V    |
| VIH <sup>(2)</sup>     | Input HIGH Voltage (OE, OS, CLK, CLK) |                                                         | 0.65VDDQ   | _    | _          |      |
| VIN <sup>(1)</sup>     | Input Signal Voltage                  |                                                         | -0.3       | _    | VDDQ + 0.3 | V    |
| VID(DC) <sup>(2)</sup> | DC Input Differential Voltage         |                                                         | 0.3        |      | VDDQ + 0.4 | V    |
| Vop <sup>(3)</sup>     | Output Differential Voltage           | AVDD/VDDQ = 1.7V                                        | 0.6        | _    | _          | V    |
| Voн                    | Output HIGH Voltage                   | IOH = -100µA, VDDQ = 1.7V to 1.9V                       | VDDQ - 0.2 |      | _          | V    |
|                        |                                       | IOH = -9mA, VDDQ = 1.7V                                 | 1.1        |      | _          |      |
| Vol                    | Output LOW Voltage                    | IOL = 100μA, VDDQ = 1.7V to 1.9V                        |            |      | 0.1        | V    |
|                        |                                       | IOL = 9mA, VDDQ = 1.7V                                  |            |      | 0.6        |      |
| IODL                   | Output Disabled LOW Current           | OE = L, Vodl = 100mV, Avdd/Vddq = 1.7V                  | 100        | _    | _          | μА   |
| lin                    | Input Current CLK, CLK                | AVDD/VDDQ = Max., VI = 0V to VDDQ                       |            |      | ±250       | μΑ   |
|                        | OE, OS, FBIN, FBIN                    |                                                         |            |      | ±10        |      |
| Iddld                  | Static Supply Current (IDDQ and IADD) | AVDD/VDDQ = Max., CLK and $\overline{\text{CLK}}$ = GND |            |      | 500        | μΑ   |
| IDD                    | Dynamic Power Supply Current          | AVDD/VDDQ = Max., CLK = 410MHz                          |            |      | 300        | mA   |
|                        | (IDDQ and IADD) <sup>(4,5)</sup>      |                                                         |            |      |            |      |

#### NOTES:

- 1. VIN specifies the allowable DC excursion of each different output.
- 2. VID is the magnitude of the difference between the input level on CLK and the input level on CLK and TCLK and TCLK VIH and VIL limits are used to define the DC LOW and HIGH levels for the power down mode.
- 3. Vop is the magnitude of the difference between the true output level and the complementary level.
- 4. All Outputs are left open (unconnected to PCB).
- 5. Total IDD = IDDQ + IADD = FCK \* CPD \* VDDQ, for CPd = (IDDQ + IADD) / (FCK \* VDDQ) where FCK is the input frequency, VDDQ is the power supply, and CPD is the Power Dissipation Capacitance.

### TIMING REQUIREMENTS

| Symbol | Parameter                                      | Min. | Max. | Unit |
|--------|------------------------------------------------|------|------|------|
| fclk   | Operating Clock Frequency <sup>(1,2,5)</sup>   | 125  | 410  | MHz  |
|        | Application Clock Frequency <sup>(1,3,5)</sup> | 160  | 410  | MHz  |
| toc    | Input Clock Duty Cycle                         | 40   | 60   | %    |
| t_     | Stabilization Time <sup>(4)</sup>              | _    | 6    | μs   |

#### NOTES:

- 1. The PLL will track a spread spectrum clock input.
- 2. Operating clock frequency is the range over which the PLL will lock, but may not meet all timing specifications. To be used only for low speed system debug.
- 3. Application clock frequency is the range over which timing specifications apply.
- 4. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal after power up. During normal operation, the stabilization time is also the time required for the PLL circuit to obtain phase lock of its feedback signal to its reference signal when CLK and CLK go to a logic LOW state, enters the power-down mode, and later return to active operation. CLK and CLK may be left floating after they have been driven LOW for one complete clock cycle.
- 5. Will lock to input frequency as low as 30MHz at room temperature and nominal or higher supply voltage (1.8V 1.9V).

## AC ELECTRICAL CHARACTERISTICS(1)

| Symbol                     | Description                                          | fcк (MHz)                                       | Min.            | Typ. <sup>(2)</sup> | Max.         | Unit |
|----------------------------|------------------------------------------------------|-------------------------------------------------|-----------------|---------------------|--------------|------|
| ten                        | OE to any Y/Y                                        | 160 to 410                                      |                 | _                   | 8            | ns   |
| tdis                       | OE to any Y/Y                                        | 160 to 410                                      | _               | _                   | 8            | ns   |
| SLR(I)                     | Output Enable (OE)                                   | 160 to 410                                      | 0.5             | _                   | _            | V/ns |
|                            | Input Clock Slew Rate, measured single-ended         | 160 to 410                                      | 1               | 2.5                 | 4            |      |
| SLR(0) <sup>(4)</sup>      | Output Clock Slew Rate, measured single-ended        | 160 to 410                                      | 1.5             | 2.5                 | 3            | V/ns |
| Vox <sup>(6)</sup>         | Output Differential-Pair Cross-Voltage               | 160 to 410                                      | (VDDQ/2)-0.1    | _                   | (VDDQ/2)+0.1 | V    |
| tur(cc+)                   | Cycle-to-Cycle Period Jitter                         | 160 to 410                                      | 0               | _                   | 40           | ps   |
| tuit(cc-)                  | Cycle-to-Cycle Period Jitter                         | 160 to 410                                      | 0               |                     | -40          | ps   |
| t(∅) <sup>(5)</sup>        | Static Phase Offset                                  | 160 to 410                                      | -50             |                     | 50           | ps   |
| t(∅)DYN <sup>(7)</sup>     | Dynamic Phase Offset                                 | 160 to 270                                      | -50             | _                   | 50           | ps   |
|                            |                                                      | 271 to 410                                      | t(∅)DYN(MIN)    | _                   | t(∅)DYN(MAX) |      |
| tsk(0) <sup>(7)</sup>      | Output Clock Skew                                    | 160 to 270                                      | _               | _                   | 40           | ps   |
|                            |                                                      | 271 to 410                                      | _               | _                   | tsk(o)max    |      |
| tJIT(PER) <sup>(3,7)</sup> | Period Jitter                                        | 160 to 270                                      | -40             | _                   | 40           | ps   |
|                            |                                                      | 271 to 410                                      | tJIT(PER)MIN    | _                   | tjit(per)max |      |
| tjit(hper) <sup>(3)</sup>  | Half-Period Jitter                                   | 160 to 270                                      | -75             | _                   | 75           | ps   |
|                            |                                                      | 271 to 410                                      | -50             |                     | 50           |      |
| $\Sigma$ t(SU) $^{(7)}$    | tjit(per)   +   t(Ø)dyn   + tsk(0)                   | 271 to 410                                      | _               |                     | 80           | ps   |
| $\Sigma t(H)^{(7)}$        | t(Ø)DYN   + tSK(O)                                   | 271 to 410                                      | _               |                     | 60           | ps   |
| The PLL on th              | ne CSPUA877A will meet all the above test parameters | s while supporting SSC synthesizers with the fo | ollowing parame | ters:               |              |      |
|                            | SSC Modulation Frequency                             |                                                 | 30              |                     | 33           | KHz  |
|                            | SSC Clock Input Frequency Deviation                  |                                                 | 0               |                     | 0.5          | %    |
| CSPUA877A                  | PLL designs should target the value below to minimiz | re SSC-induced skew:                            |                 |                     |              |      |
|                            | PLL Loop Bandwidth (-3dB from unity gain)            |                                                 | 2               |                     | _            | MHz  |

#### NOTES:

- There are two different terminations that are used with the above AC tests. The output load shown in figure 1 is used to measure the input and output differential pair cross-voltage only. The output load shown in figure 2 is used to measure all other tests, including input and output slew rates. For consistency, use 50Ω equal length cables with SMA connectors on the test board.
- 2. Refers to transition of non-inverting output.
- 3. Period jitter and half-period jitter specifications are seperate specifications that must be met independently of each other.
- 4. To eliminate the impact of input slew rates on static phase offset, the input slew rates of reference clock input (CLK, CLK) and feedback clock input (FBIN, FBIN) are recommended to be nearly equal. The 2.5V/ns slew rates are shown as a recommended target. Compliance with these nominal values is not mandatory if it can be adequately demonstrated that alternative characteristics meet the requirements of the registered DDR2 DIMM application.
- 5. Static phase offset does not include jitter.
- 6. Vox is specified at the DDR DRAM clock input or test load.
- 7. In the frequency range of 271 410MHz, the min and max values for Litt(PER) and t(Ø)DYN, and the max value for tsk(o), must not exceed the corresponding min and max values of the 160 270MHz range. Also, the sum of the specified values for | tJIT(PER) |, | t(Ø)DYN |, and tSK(O) must meet the requirement for Σt(SU), and the sum of the specified values for | t(Ø)DYN | and tSK(O) must meet the requirement for Σt(H).



Figure 1: Output Load Test Circuit 1



Figure 2: Output Load Test Circuit 2

(N is a large number of samples)

## **TEST CIRCUIT AND SWITCHING WAVEFORMS**



 $t_{jit(cc)} = t_{cycle n} - t_{cycle n+1}$ 

## Cycle-to-Cycle jitter



$$t_{(\emptyset)} = \frac{\sum_{1}^{n = N} t_{(\emptyset)n}}{N}$$

Static Phase Offset



**Output Skew** 



$$t_{jit(per)} = t_{cycle} n - \frac{1}{f_0}$$

NOTE:

fo = Average input frequency measured at CLK /  $\overline{\text{CLK}}$ 

### Period jitter

$$\overline{Yx}$$
,  $\overline{FBOUT}$ 
 $\overline{Yx}$ ,  $\overline{Yx}$ ,

NOTE:

fo = Average input frequency measured at CLK /  $\overline{\text{CLK}}$ 

Half-Period jitter





Time Delay Between Output Enable (OE) and Clock Output  $(Y, \overline{Y})$ 



**Dynamic Phase Offset** 



Input and Output Slew Rates



#### NOTES:

Place all decoupling capacitors as close to the CSPUA877A pins as possible.

Use wide traces for AVDD and AGND.

Recommended bead: Fair-rite P/N 2506036017Y0 or equivalent (0.8 $\Omega$  DC max., 600 $\Omega$  at 100MHz).

Recommended Filtering for the Analog and Digital Power Supplies (AVDD and VDDQ)

## **APPLICATION INFORMATION**

|                 |                            | Clock Loading on the PLL outputs (pF) |      |  |  |
|-----------------|----------------------------|---------------------------------------|------|--|--|
| Clock Structure | # of SDRAM Loads per Clock | Min.                                  | Max. |  |  |
| #1              | 2                          | 3                                     | 5    |  |  |
| #2              | 4                          | 6                                     | 10   |  |  |

## **APPLICATION INFORMATION**



Clock Structure 1



Clock Structure 2

## **ORDERING INFORMATION**



#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Drivers & Distribution category:

Click to view products by Integrated Device Tech manufacturer:

Other Similar products are found below:

8501BYLF 854S015CKI-01LF 8T33FS6221EPGI NB7V72MMNHTBG Si53314-B-GMR 4RCD0124KC0ATG P9090-0NLGI8
SY100EP33VKG 850S1201BGILF 8004AC-13-33E-125.00000X ISPPAC-CLK5520V-01T100C8P 4RCD0124KC0ATG8 854110AKILF
PI6C4931504-04LIE SI53305-B-GMR 83210AYLF NB6VQ572MMNG 4RCD0229KB1ATG PI6C4931502-04LIEX 8SLVD1212ANLGI
PI6C4931504-04LIEX AD9508BCPZ-REEL7 NBA3N200SDR2G 8T79S308NLGI SI53315-B-GMR NB7NQ621MMUTWG
49FCT3805DPYGI8 49FCT805BTPYG 49FCT805PYGI RS232-S5 542MILFT 6ES7390-1AF30-0AA0 74FCT3807PYGI SY89873LMG
SY89875UMG-TR 853S011BGILFT 853S9252BKILF 8P34S1102NLGI8 8T53S111NLGI CDCVF2505IDRQ1 CDCUA877ZQLT
CDCE913QPWRQ1 CDC2516DGGR 8SLVP2104ANBGI/W 8S73034AGILF LV5609LP-E 5T9950PFGI STCD2400F35F
74FCT3807QGI8 74FCT3807PYGI8