

## **CPRI Intel® FPGA IP User Guide**

Updated for Intel® Quartus® Prime Design Suite: 19.2

IP Version: **19.2.0** 



**UG-20008 | 2019.10.01**Latest document on the web: **PDF | HTML** 



## **Contents**

| 1. A  | bout the CPRI Intel® FPGA IP Core                                                    | 5  |
|-------|--------------------------------------------------------------------------------------|----|
|       | 1.1. CPRI Intel FPGA IP Core Supported Features                                      | 6  |
|       | 1.2. CPRI Intel FPGA IP Core Device Family and Speed Grade Support                   |    |
|       | 1.2.1. Device Family Support                                                         | 7  |
|       | 1.2.2. CPRI Intel FPGA IP Core Performance: Device and Transceiver Speed             |    |
|       | Grade Support                                                                        |    |
|       | 1.3. Intel FPGA IP Core Verification                                                 |    |
|       | 1.4. Resource Utilization for CPRI Intel FPGA IP Cores                               | 10 |
|       | 1.5. Release Information                                                             |    |
|       | 1.6. Installation and Licensing Features                                             |    |
|       | 1.6.1. Intel FPGA IP Evaluation Mode                                                 |    |
|       | 1.6.2. Intel FPGA IP Evaluation Mode Time-Out Behavior                               |    |
|       | 1.6.3. Intel FPGA IP Evaluation Mode                                                 | 13 |
| 2. G  | etting Started with the CPRI Intel FPGA IP Core                                      | 16 |
|       | 2.1. Installation and Licensing                                                      | 16 |
|       | 2.2. Generating CPRI Intel FPGA IP Cores                                             | 17 |
|       | 2.3. CPRI Intel FPGA IP File Structure                                               | 19 |
|       | 2.4. CPRI Intel FPGA IP Core Parameters                                              |    |
|       | 2.5. Integrating Your Intel FPGA IP Core in Your Design: Required External Blocks    | 29 |
|       | 2.5.1. Adding the Transceiver TX PLL IP Core                                         |    |
|       | 2.5.2. Adding the Reset Controller                                                   |    |
|       | 2.5.3. Adding the Transceiver Reconfiguration Controller                             |    |
|       | 2.5.4. Adding the Off-Chip Clean-Up PLL                                              |    |
|       | 2.5.5. Adding and Connecting the Single-Trip Delay Calibration Blocks                |    |
|       | 2.5.6. Transceiver PLL Calibration                                                   |    |
|       | 2.6. Simulating Intel FPGA IP Cores                                                  |    |
|       | 2.7. Understanding the Testbench                                                     |    |
|       | 2.8. Running the Testbench                                                           |    |
|       | 2.9. Compiling the Full Design and Programming the FPGA                              | 42 |
| 3. Fu | unctional Description                                                                | 43 |
|       | 3.1. Interfaces Overview                                                             | 43 |
|       | 3.2. CPRI Intel FPGA IP Core Clocking Structure                                      | 45 |
|       | 3.2.1. Example CPRI Intel FPGA IP Core Clock Connections in Different Clocking Modes | 49 |
|       | 3.3. CPRI Intel FPGA IP Core Reset Requirements                                      |    |
|       | 3.4. Start-Up Sequence Following Reset                                               |    |
|       | 3.4.1. Start-Up Sequence Interface Signals                                           |    |
|       | 3.5. AUX Interface                                                                   |    |
|       | 3.5.1. AUX Interface Signals                                                         |    |
|       | 3.5.2. AUX Interface Synchronization                                                 |    |
|       | 3.5.3. Auxiliary Latency Cycles                                                      |    |
|       | 3.5.4. Direct Interface CPRI Frame Data Format                                       |    |
|       | 3.6. Direct IQ Interface                                                             |    |
|       | 3.7. Ctrl_AxC Interface                                                              |    |
|       | 3.8. Direct Vendor Specific Access Interface                                         |    |
|       | 3.9. Real-Time Vandor Specific Interface                                             | 78 |



|       | 3.10. Direct HDLC Serial Interface.                                               |     |
|-------|-----------------------------------------------------------------------------------|-----|
|       | 3.11. Direct L1 Control and Status Interface                                      |     |
|       | 3.12. L1 Debug Interface                                                          |     |
|       | 3.13. Media Independent Interface (MII) to External Ethernet Block                |     |
|       | 3.14. Gigabit Media Independent Interface (GMII) to External Ethernet Block       |     |
|       | 3.15. CPU Interface to CPRI Intel FPGA IP Registers                               |     |
|       | 3.15.1. CPU Interface Signals                                                     |     |
|       | 3.15.2. Accessing the Hyperframe Control Words                                    |     |
|       | 3.16. Auto-Rate Negotiation                                                       |     |
|       | 3.17.1 Extended Delay Measurement                                                 |     |
|       | 3.17.1. Extended Delay Measurement for Soft Internal Buffers                      |     |
|       | 3.17.2. Extended Delay Measurement for Intel Stratix 10 Hard FIFOs                |     |
|       | 3.17.3. Extended Delay Measurement Interface                                      |     |
|       | 3.18. Deterministic Latency and Delay Measurement and Calibration                 |     |
|       | 3.18.2. Delay Requirements                                                        |     |
|       | 3.18.3. Single-Hop Delay Measurement                                              |     |
|       | 3.18.4. Multi-Hop Delay Measurement                                               |     |
|       | 3.18.5. Delay Calibration Features                                                |     |
|       | 3.19. CPRI Intel FPGA IP Transceiver and Transceiver Management Interfaces        |     |
|       | 3.19.1. CPRI Link                                                                 |     |
|       | 3.19.2. Main Transceiver Clock and Reset Signals                                  |     |
|       | 3.19.3. Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration |     |
|       | Interface                                                                         | 112 |
|       | 3.19.4. Intel Arria 10 and Intel Stratix 10 Transceiver Reconfiguration Interface |     |
|       | 3.19.5. RS-FEC Interface                                                          | 116 |
|       | 3.19.6. Interface to the External Reset Controller                                | 116 |
|       | 3.19.7. Interface to the External PLL                                             | 117 |
|       | 3.19.8. Transceiver Debug Interface                                               | 118 |
|       | 3.20. Testing Features                                                            |     |
|       | 3.20.1. CPRI Intel FPGA IP Core Loopback Modes                                    |     |
|       | 3.20.2. CPRI Intel FPGA IP Core Self-Synchronization Feature                      | 119 |
| 4. CP | RI Intel FPGA IP Core Signals                                                     | 120 |
|       | 4.1. CPRI Intel FPGA IP Core L2 Interface                                         | 120 |
|       | 4.2. CPRI Intel FPGA IP Core L1 Direct Access Interfaces                          | 121 |
|       | 4.3. CPRI Intel FPGA IP Core Management Interfaces                                |     |
|       | 4.4. CPRI Intel FPGA IP Core Transceiver and Transceiver Management Signals       | 125 |
| 5. CP | RI Intel FPGA IP Core Registers                                                   | 127 |
|       | 5.1. INTR Register                                                                |     |
|       | 5.2. L1_STATUS Register                                                           |     |
|       | 5.3. L1_CONFIG Register                                                           |     |
|       | 5.4. BIT_RATE_CONFIG Register                                                     |     |
|       | 5.5. PROT VER Register                                                            |     |
|       | 5.6. TX_SCR Register                                                              |     |
|       | 5.7. RX_SCR Register                                                              |     |
|       | 5.8. CM_CONFIG Register                                                           |     |
|       | 5.9. CM_STATUS Register                                                           |     |
|       | 5.10. START_UP_SEQ Register                                                       |     |
|       | 5.11. START_UP_TIMER Register                                                     |     |
|       | 5.12. FLSAR Register                                                              |     |
|       |                                                                                   |     |



#### Contents



|       | 5.13. CTRL_INDEX Register                                            | 135 |
|-------|----------------------------------------------------------------------|-----|
|       | 5.14. TX_CTRL Register                                               | 137 |
|       | 5.15. RX_CTRL Register                                               | 137 |
|       | 5.16. RX_ERR Register                                                | 137 |
|       | 5.17. RX_BFN Register                                                | 137 |
|       | 5.18. LOOPBACK Register                                              | 138 |
|       | 5.19. TX_DELAY Register                                              | 139 |
|       | 5.20. RX_DELAY Register                                              | 139 |
|       | 5.21. TX_EX_DELAY Register                                           | 140 |
|       | 5.22. RX_EX_DELAY Register                                           | 140 |
|       | 5.23. ROUND_TRIP_DELAY Register                                      | 141 |
|       | 5.24. XCVR_BITSLIP Register                                          | 141 |
|       | 5.25. DELAY_CAL_STD_CTRL1 Register                                   | 141 |
|       | 5.26. DELAY_CAL_STD_CTRL2 Register                                   | 142 |
|       | 5.27. DELAY_CAL_STD_CTRL3 Register                                   | 143 |
|       | 5.28. DELAY_CAL_STD_CTRL4 Register                                   | 143 |
|       | 5.29. DELAY_CAL_STD_CTRL5 Register                                   | 144 |
|       | 5.30. DELAY_CAL_STD_STATUS Register                                  | 144 |
|       | 5.31. DELAY_CAL_RTD Register                                         | 145 |
|       | 5.32. XCVR_TX_FIFO_DELAY Register                                    | 145 |
|       | 5.33. XCVR_RX_FIFO_DELAY Register                                    | 146 |
|       | 5.34. IP_INFO Register                                               | 146 |
|       | 5.35. DEBUG_STATUS Register                                          | 147 |
| A. Ad | ditional Information                                                 | 148 |
|       | A.1. CPRI Intel FPGA IP User Guide Archives                          | 148 |
|       | A.2. Document Revision History for the CPRI Intel FPGA IP User Guide |     |
|       |                                                                      |     |





## 1. About the CPRI Intel® FPGA IP Core

The Common Public Radio Interface (CPRI) Intel FPGA IP core implements the CPRI Specification V7.0 (2015-10-09). CPRI is a high-speed serial interface for network radio equipment controllers (REC) to receive data from and provide data to remote radio equipment (RE).

The CPRI Intel FPGA IP core targets high-performance, remote radio network applications. You can configure the CPRI Intel FPGA IP core as an RE or an REC.

This user guide describes CPRI MAC layer information and does not cover information related to CPRI PHY. Please refer to the About the E-Tile CPRI PHY Intel FPGA IP of the E-tile Hard IP User GuideUser Guide for E-tile CPRI PHY related information.

#### Figure 1. **Typical CPRI Application on Intel FPGA Devices**

Example system implementation with a two-hop daisy chain. Optical links between devices support high performance.



Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



#### **Related Information**

#### About the E-Tile CPRI PHY Intel FPGA IP

Information about how to implement the E-tile CPRI PHY Intel FPGA IP in Intel Stratix 10 E-tile devices.

## 1.1. CPRI Intel FPGA IP Core Supported Features

The CPRI Intel FPGA IP core offers the following features:

- Compliant with the Common Public Radio Interface (CPRI) Specification v7.0 (2015-10-09) Interface Specification available on the CPRI Industry Initiative website (www.cpri.info).
- Supports radio equipment controller (REC) and radio equipment (RE) module configurations.
- Configurable CPRI communication line bit rate (to 0.6144, 1.2288, 2.4576, 3.0720, 4.9152, 6.144, 8.11008, 9.8304, 10.1376, 12.16512 or 24.33024 Gbps) using Intel FPGA on-chip high-speed transceivers.
- CPRI line bit rate auto-rate negotiation support.
- CPRI Intel FPGA IP core variations that target an Intel Stratix<sup>®</sup> 10 device with 24.33024 Gbps line rate includes a Reed-Solomon Forward Error Correction (RS-FEC) block. This block corrects the errors on receiver side.
- Configurable and run-time programmable synchronization mode: master port or slave port on a CPRI link.
- Scrambling and descrambling at 8.11008, 10.1376, 12.16512 and 24.33024 Gbps.
- Optional scrambling and descrambling at 4.9152, 6.1440, and 9.8304 Gbps.
- Transmitter (Tx) and receiver (Rx) deterministic latency and delay measurement and calibration.

Note: Compliant with the CPRI Specification requirements R-19, R-20, R-20A, R-21, amd R-21A.

- Optional support for single-trip delay calibration.
- Optional round-trip delay calibration.
- L1 link status and alarm (Z.130.0) control and status monitoring.
- Access to all Vendor Specific data.
- Diagnostic parallel reverse loopback paths.
- Diagnostic serial and parallel forward loopback paths.
- Diagnostic stand-alone slave testing mode.
- Register access interface to external or on-chip processor, using the Intel Avalon<sup>®</sup> Memory-Mapped (Avalon-MM) interconnect specification.
- Optional auxiliary (AUX) interface for full access to raw CPRI frame. Provides direct
  access to full radioframe, synchronizes the frame position with timing references,
  and enables routing application support from slave to master ports to implement
  daisy-chain topologies.
- Optional choice of IEEE 802.3 100BASE-X compliant 10/100 Mbps MII or 1000BASE-X compliant 1Gbps GMII for Ethernet frame access.
- Optional direct I/Q access interface enables integration of all user-defined air standard I/Q mapping schemes.



UG-20008 | 2019.10.01



- Optional external I/Q mapper and demapper modules with reference design support.
- Optional external I/Q compression and decompression modules with reference design support.
- Optional vendor specific data access interfaces provide direct access to Vendor Specific (VS), Control AxC (Ctrl\_AxC), and Real-time Vendor Specific (RTVS) subchannels.
- Optional HDLC serial interface provides direct access to slow control and management subchannels.
- Optional L1 inband interface provides direct access to Z.130.0 link status and alarm control word.

#### **Related Information**

CPRI Industry Initiative website

For a detailed specification of the CPRI protocol refer to the *CPRI Specification* v7.0 (2015-10-09) Interface Specification available on the CPRI Industry Initiative website.

Intel FPGA Design Store
 Includes CPRI reference designs.

# 1.2. CPRI Intel FPGA IP Core Device Family and Speed Grade Support

The following sections list the device family and device speed grade support offered by the CPRI Intel FPGA IP core:

## 1.2.1. Device Family Support

**Table 1.** Intel FPGA IP Core Device Support Levels

| Device Support<br>Level | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance                 | The IP core is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP core for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (datapath width, burst depth, I/O standards tradeoffs). |
| Preliminary             | Intel has verified the IP core with preliminary timing models for this device family. The IP core meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.                                                                                                                                                                                                                                                                                                                                    |
| Final                   | Intel has verified the IP core with final timing models for this device family. The IP core meets all functional and timing requirements for the device family and can be used in production designs.                                                                                                                                                                                                                                                                                                                                                                                           |



#### Table 2. CPRI Intel FPGA IP Core Device Family Support

Shows the level of support offered by the CPRI IP core for each Intel FPGA device family.

| Device Family         | Support                                                                                                                                                                                                                                                                                             |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel Stratix 10      | Advance                                                                                                                                                                                                                                                                                             |
| Intel Arria® 10       | Default support level provided in the Intel Quartus <sup>®</sup> Prime software. Refer to the <i>Quartus Prime Standard Edition Software and Device Support Release Notes</i> and the <i>Quartus Prime Pro Edition Software and Device Support Release Notes</i> for the relevant software release. |
| Arria V (GX and GT)   | Default support level provided in Intel Quartus Prime Standard Edition software. Refer to the <i>Quartus Prime Standard Edition Software and Device Support Release Notes</i> for the relevant software release.                                                                                    |
| Arria V GZ            | Default support level provided in Intel Quartus Prime Standard Edition software. Refer to the <i>Quartus Prime Standard Edition Software and Device Support Release Notes</i> for the relevant software release.                                                                                    |
| Cyclone V (GX and GT) | Default support level provided in Intel Quartus Prime Standard Edition software. Refer to the Quartus Prime Standard Edition Software and Device Support Release Notes for the relevant software release.                                                                                           |
| Stratix V (GX and GT) | Default support level provided in Intel Quartus Prime Standard Edition software. Refer to the Quartus Prime Standard Edition Software and Device Support Release Notes for the relevant software release.                                                                                           |
| Other device families | No support                                                                                                                                                                                                                                                                                          |

#### **Related Information**

- CPRI Intel FPGA IP Core Performance: Device and Transceiver Speed Grade Support on page 9
- Timing and Power Models for the Intel Quartus Prime Standard Edition
   Reports the default device support levels in the current version of the Intel
   Quartus Prime Standard Edition software.
- Timing and Power Models for the Intel Quartus Prime Pro Edition Reports the default device support levels in the current version of the Intel Quartus Prime Pro Edition software.





# 1.2.2. CPRI Intel FPGA IP Core Performance: Device and Transceiver Speed Grade Support

## Table 3. Slowest Supported Device Speed Grade and Supported Transceiver Speed Grade

Lower device speed grade numbers correspond to faster devices. The entry -x indicates that both the industrial speed grade Ix and the commercial speed grade Cx are supported for this device family and CPRI line bit rate. Table entries show slowest supported device speed grade / supported transceiver speed grade.

| Device                                      |                          |         |         |       | CPRI L     | ine Bit R  | ate (Gbps   | s)      |             |          |          |
|---------------------------------------------|--------------------------|---------|---------|-------|------------|------------|-------------|---------|-------------|----------|----------|
| Family                                      | 0.6144                   | 1.2288  | 2.4576  | 3.072 | 4.9152     | 6.1440     | 8.1100<br>8 | 9.8304  | 10.137<br>6 | 12.16512 | 24.33024 |
| Intel<br>Stratix 10<br>E-tile               |                          | (1)     | -2 / -2 | (1)   | -2 / -2    | (          | (1)         | -2      | / -2        | (1)      | -2 / -2  |
| Intel<br>Stratix 10<br>H-Tile and<br>L-Tile | Stratix 10<br>H-Tile and |         | -2 / -3 | 3     |            |            |             | -2 / -2 |             |          |          |
| Intel Arria<br>10                           | (1)                      | -3 / -4 |         |       |            |            | (1)         |         |             |          |          |
| Stratix V<br>GT                             |                          | -3 / H3 |         |       |            | -2 / H2    |             |         | (1)         |          |          |
| Stratix V<br>GX                             |                          | -4 / H3 |         |       |            |            | -2 / H2     |         |             | (1)      |          |
| Arria V GZ                                  |                          |         | -4 /    | H3    |            |            | -3 /        | H2      |             | (1)      |          |
| Arria V GX                                  | -6 / H6                  |         |         |       | -5 /<br>H4 | -5 /<br>H4 |             |         | (1)         |          |          |
| Arria V GT                                  |                          | -5/H3   |         |       |            |            | (1)         |         |             |          |          |
| Cyclone V<br>GT                             | -7 / H5                  |         |         |       | (1)        |            |             |         |             |          |          |
| Cyclone V<br>GX                             | -8 /<br>H7               |         | -7 / H6 |       | (1)        |            |             |         |             |          |          |

#### 1.3. Intel FPGA IP Core Verification

To ensure functional correctness of the CPRI Intel FPGA IP core, Intel performs basic validation through both simulation and hardware testing. Before releasing a version of the CPRI Intel FPGA IP core, Intel runs basic regression tests in the associated version of the Intel Quartus Prime software.

#### **Related Information**

Knowledge Base

Some exceptions to functional correctness are documented in the CPRI Intel FPGA IP core errata.

CPRI Errata page

Other exceptions to functional correctness are documented on the Intel FPGA wiki CPRI Errata page.

<sup>(1)</sup> The CPRI Intel FPGA IP core does not support this CPRI line bit rate for this device family.





#### 1.4. Resource Utilization for CPRI Intel FPGA IP Cores

Resource utilization changes depending on the parameter settings you specify in the CPRI parameter editor. For example, with every additional interface you enable, the IP core requires additional resources to implement the module that supports that interface.

The resource utilization numbers are approximate as the Intel Quartus Prime Fitter assigns resources based on the entirety of your design. The numbers below result from a single run on a simple design. Your results may vary.

#### Table 4. Minimum and Maximum IP Core Variations for Resource Utilization Reporting

The IP core FPGA resource utilization table reports resource utilization for a minimum IP core variation and a maximum IP core variation. Parameters not specified remain at their default values, or their values do not affect resource utilization.

| Parameter                                                                   | Minimum Variation                                                                                                                   | Maximum Variation                          |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Line bit rate                                                               | 1.2288 Gbps for target device in the Intel Arria 10 and Intel Stratix 10 device families, 0.6144 Gbps for all other device families | Maximum bit rate (device family dependent) |
| Synchronization mode                                                        | Master                                                                                                                              | Master                                     |
| Operation mode                                                              | TX/RX Duplex                                                                                                                        | TX/RX Duplex                               |
| Core clock source input                                                     | Internal                                                                                                                            | Internal                                   |
| Receiver soft buffer depth                                                  | 4                                                                                                                                   | 8                                          |
| Auxiliary and direct interfaces write latency cycle(s)                      | _                                                                                                                                   | 9                                          |
| Enable interface, for all optional direct interfaces in the L1 Features tab | Off                                                                                                                                 | On                                         |
| Ethernet PCS interface                                                      | NONE                                                                                                                                | GMII                                       |
| L2 Ethernet PCS Tx/Rx FIFO depth                                            | _                                                                                                                                   | 11                                         |
| Enable single-trip delay calibration                                        | Off                                                                                                                                 | Off                                        |
| Enable round-trip delay calibration                                         | Off                                                                                                                                 | On                                         |
| Round-trip delay calibration FIFO depth                                     | _                                                                                                                                   | 4                                          |

#### Table 5. CPRI IP Core FPGA Resource Utilization

Lists the resources and expected performance for minimum and maximum variations of the CPRI IP core in each supported device family.

These results were obtained using the Intel Quartus Prime Pro Edition v19.2 software on an Intel Stratix 10 and Intel Arria 10 device, and using the Intel Quartus Prime Standard Edition v17.1 software for all other target device families. These numbers were obtained by turning on the **Enable Native PHY Debug Master Endpoint(NPDME)**, transceiver capability, control and status register access parameter.

- The numbers of ALMs and logic registers are rounded up to the nearest 100.
- The numbers of ALMs, before rounding, are the **ALMs needed** numbers from the Intel Quartus Prime Fitter Report.

| Intel Stratix 10 Device (with E-tile Transceivers) | ALMs | Logic Registers | M20K Blocks |
|----------------------------------------------------|------|-----------------|-------------|
| Minimum (2.457 Gbps CPRI line bit rate)            | 3000 | 5400            | 6           |
| Maximum (24.33024 Gbps CPRI line bit rate)         | 7800 | 12600           | 33          |



#### UG-20008 | 2019.10.01



| Intel Stratix 10 Device (with H-and L-tile Transceivers) | ALMs  | Logic Registers | M20K Blocks |
|----------------------------------------------------------|-------|-----------------|-------------|
| Minimum (1.2288 Gbps CPRI line bit rate)                 | 1300  | 2260            | 1           |
| Maximum (24.33024 Gbps CPRI line bit rate)               | 16000 | 32700           | 40          |

| Intel Arria 10 Device                     | ALMs | Logic Registers | M20K Blocks |
|-------------------------------------------|------|-----------------|-------------|
| Minimum (1.2288 Gbps CPRI line bit rate)  | 980  | 1960            | 2           |
| Maximum (10.1376 Gbps CPRI line bit rate) | 3900 | 5900            | 17          |

| Arria V GX or GT Device                  | ALMs | Logic Registers | M10K Blocks |
|------------------------------------------|------|-----------------|-------------|
| Minimum (0.6144 Gbps CPRI line bit rate) | 900  | 1600            | 6           |
| Maximum (6.144 Gbps CPRI line bit rate)  | 3200 | 5000            | 15          |

| Arria V GZ Device                        | ALMs | Logic Registers | M20K Blocks |
|------------------------------------------|------|-----------------|-------------|
| Minimum (0.6144 Gbps CPRI line bit rate) | 1000 | 1600            | 2           |
| Maximum (9.8304 Gbps CPRI line bit rate) | 3300 | 5100            | 9           |

| Cyclone V GX or GT Device                | ALMs | Logic Registers | M10K Blocks |
|------------------------------------------|------|-----------------|-------------|
| Minimum (0.6144 Gbps CPRI line bit rate) | 900  | 1600            | 6           |
| Maximum (4.9512 Gbps CPRI line bit rate) | 3100 | 5000            | 11          |

| Stratix V GX or GT Device                 | ALMs | Logic Registers | M20K Blocks |
|-------------------------------------------|------|-----------------|-------------|
| Minimum (0.6144 Gbps CPRI line bit rate)  | 900  | 1600            | 2           |
| Maximum (10.1376 Gbps CPRI line bit rate) | 3900 | 6000            | 18          |

#### **Related Information**

Fitter Resources Reports in the Intel Quartus Prime Help

Information about Intel Quartus Prime resource utilization reporting, including **ALMs needed**.

## 1.5. Release Information

IP versions are the same as the Intel Quartus Prime Design Suite software versions up to v19.1. From Intel Quartus Prime Design Suite software version 19.2 or later, IP cores have a new IP versioning scheme.

The IP versioning scheme (X.Y.Z) number changes from one software version to another. A change in:

- X indicates a major revision of the IP. If you update your Intel Quartus Prime software, you must regenerate the IP.
- Y indicates the IP includes new features. Regenerate your IP to include these new features.
- Z indicates the IP includes minor changes. Regenerate your IP to include these changes.





Table 6. CPRI Intel FPGA IP Core Current Release Information

| Item                        | Description |
|-----------------------------|-------------|
| IP Version                  | 19.2.0      |
| Intel Quartus Prime Version | 19.2        |
| Release Date                | 2019.09.26  |
| Ordering Codes              | IP-CPRI-V7  |

## 1.6. Installation and Licensing Features

The CPRI IP core provides Intel FPGA IP Evaluation Mode support.

#### 1.6.1. Intel FPGA IP Evaluation Mode

The Intel FPGA IP Evaluation Mode is available for the CPRI IP core. With the Intel FPGA IP Evaluation Mode feature, you can perform the following actions:

- Simulate the behavior of a licensed Intel FPGA IP core in your system.
- Verify the functionality of your design, as well as evaluate its size and speed quickly and easily.
- Generate time-limited device programming files for designs that include IP core functions.
- Program a device and verify your design in hardware.

You need to purchase a license for the Intel FPGA IP core only when you are completely satisfied with its functionality and performance, and want to take your design to production.

#### **Related Information**

AN 320: Using Intel FPGA IP Evaluation Mode

Information about the Intel FPGA IP Evaluation Mode feature.

#### 1.6.2. Intel FPGA IP Evaluation Mode Time-Out Behavior

Intel FPGA IP Evaluation Mode hardware evaluation can support the following two modes of operation:

- Untethered—the design runs for a limited time.
- Tethered—requires a connection between your board and the host computer. If tethered mode is supported by all Intel FPGA IP core in a design, the device can operate for a longer time or indefinitely.

All Intel FPGA IP cores in a device time-out simultaneously when the most restrictive evaluation time is reached. If a design contains more than one Intel FPGA IP core, a specific IP core's time-out behavior may be masked by the time-out behavior of the other IP cores.

Note:

For Intel FPGA IP core , the untethered time-out is 1 hour; the tethered time-out value is indefinite.

Your design stops working after the hardware evaluation time expires.





#### **Related Information**

AN 320: Using Intel FPGA IP Evaluation Mode Information about the Intel FPGA IP Evaluation Mode feature.

#### 1.6.3. Intel FPGA IP Evaluation Mode

The free Intel FPGA IP Evaluation Mode allows you to evaluate licensed Intel FPGA IP cores in simulation and hardware before purchase. Intel FPGA IP Evaluation Mode supports the following evaluations without additional license:

- Simulate the behavior of a licensed Intel FPGA IP core in your system.
- Verify the functionality, size, and speed of the IP core quickly and easily.
- Generate time-limited device programming files for designs that include IP cores.
- Program a device with your IP core and verify your design in hardware.

Intel FPGA IP Evaluation Mode supports the following operation modes:

- **Tethered**—Allows running the design containing the licensed Intel FPGA IP indefinitely with a connection between your board and the host computer. Tethered mode requires a serial joint test action group (JTAG) cable connected between the JTAG port on your board and the host computer, which is running the Intel Quartus Prime Programmer for the duration of the hardware evaluation period. The Programmer only requires a minimum installation of the Intel Quartus Prime software, and requires no Intel Quartus Prime license. The host computer controls the evaluation time by sending a periodic signal to the device via the JTAG port. If all licensed IP cores in the design support tethered mode, the evaluation time runs until any IP core evaluation expires. If all of the IP cores support unlimited evaluation time, the device does not time-out.
- **Untethered**—Allows running the design containing the licensed IP for a limited time. The IP core reverts to untethered mode if the device disconnects from the host computer running the Intel Quartus Prime software. The IP core also reverts to untethered mode if any other licensed IP core in the design does not support tethered mode.

When the evaluation time expires for any licensed Intel FPGA IP in the design, the design stops functioning. All IP cores that use the Intel FPGA IP Evaluation Mode time out simultaneously when any IP core in the design times out. When the evaluation time expires, you must reprogram the FPGA device before continuing hardware verification. To extend use of the IP core for production, purchase a full production license for the IP core.

You must purchase the license and generate a full production license key before you can generate an unrestricted device programming file. During Intel FPGA IP Evaluation Mode, the Compiler only generates a time-limited device programming file (roject name>\_time\_limited.sof) that expires at the time limit.



Figure 2. Intel FPGA IP Evaluation Mode Flow



Note: Refer to each IP core's user guide for parameterization steps and implementation details.

Intel licenses IP cores on a per-seat, perpetual basis. The license fee includes first-year maintenance and support. You must renew the maintenance contract to receive updates, bug fixes, and technical support beyond the first year. You must purchase a full production license for Intel FPGA IP cores that require a production license, before generating programming files that you may use for an unlimited time. During Intel FPGA IP Evaluation Mode, the Compiler only generates a time-limited device programming file (project name>\_time\_limited.sof) that expires at the time limit. To obtain your production license keys, visit the Self-Service Licensing Center.

The Intel FPGA Software License Agreements govern the installation and use of licensed IP cores, the Intel Quartus Prime design software, and all unlicensed IP cores.

#### 1. About the CPRI Intel® FPGA IP Core

UG-20008 | 2019.10.01



#### **Related Information**

- Intel Quartus Prime Licensing Site
- Introduction to Intel FPGA Software Installation and Licensing





## 2. Getting Started with the CPRI Intel FPGA IP Core

The following sections explains how to install, parameterize, simulate, and initialize the CPRI Intel FPGA IP core:

Installation and Licensing on page 16

Generating CPRI Intel FPGA IP Cores on page 17

After you install and integrate the extended Intel FPGA IP core in the ACDS release, the CPRI Intel FPGA IP core supports the standard customization and generation process. This IP core does not generate a testbench or example design simultaneously with generation of the IP core. Instead, you must use the Example Design button in the CPRI parameter editor to generate the testbench. The Platform Designer system does not support this IP.

CPRI Intel FPGA IP File Structure on page 19

CPRI Intel FPGA IP Core Parameters on page 21

Integrating Your Intel FPGA IP Core in Your Design: Required External Blocks on page 29

Simulating Intel FPGA IP Cores on page 39

Understanding the Testbench on page 39

Running the Testbench on page 40

Compiling the Full Design and Programming the FPGA on page 42

#### **Related Information**

Introduction to Intel FPGA IP IP Cores

Additional information about generating an Intel FPGA IP core and integrating it in your Intel Quartus Prime project.

## 2.1. Installation and Licensing

The CPRI Intel FPGA IP core is an extended FPGA IP core which is not included with the Intel Quartus Prime release. This section provides a general overview of the Intel extended FPGA IP core installation process to help you quickly get started with any Intel extended FPGA IP core.

The Intel extended FPGA IP cores are available from the Intel Self-Service Licensing Center (SSLC). Refer to Related Information below for the correct link for this IP core.

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2015 Registered



#### Figure 3. Intel FPGA IP Core Installation Directory Structure

Directory structure after you install the CPRI IP core.



#### Table 7. Intel FPGA IPCore Installation Locations

| Location                                                                                          | Software                                | Platform |
|---------------------------------------------------------------------------------------------------|-----------------------------------------|----------|
| <pre><drive>:\intelFPGA_pro\<version>\quartus\ip \altera_cloud</version></drive></pre>            | Intel Quartus Prime Pro Edition         | Windows* |
| <pre><drive>:\intelFPGA\<version>\quartus\ip \altera_cloud</version></drive></pre>                | Intel Quartus Prime Standard<br>Edition | Windows  |
| <pre><home directory="">:/intelFPGA_pro/<version>/ quartus/ip/altera_cloud</version></home></pre> | Intel Quartus Prime Pro Edition         | Linux*   |
| <pre><home directory="">:/intelFPGA/<version>/quartus/ip/ altera_cloud</version></home></pre>     | Intel Quartus Prime Standard<br>Edition | Linux    |

#### **Related Information**

- Intel FPGA website
- Self-Service Licensing Center (SSLC)

After you purchase the CPRI Intel FPGA IP core, the IP core is available for download from the SSLC page in your My Intel account. You must create a My Intel account if you do not have one already, and log in to access the SSLC. On the SSLC page, click Run for this IP core. The SSLC provides an installation dialog box to guide your installation of the IP core.

## 2.2. Generating CPRI Intel FPGA IP Cores

You can configure a custom Intel FPGA IP variation in the parameter editor. Use the following steps to specify CPRI IP core options and parameters in the parameter editor.



#### Figure 4. IP Parameter Editor



- In the Intel Quartus Prime Pro Edition software, click File ➤ New Project Wizard
  to create a new Intel Quartus Prime project, or File ➤ Open Project to open an
  existing Intel Quartus Prime project. The wizard prompts you to specify a device.
  In the Intel Quartus Prime Standard Edition software, this step is not required.
- 2. In the Intel FPGA IP Catalog (**Tools** ➤ **IP Catalog**), locate and double-click the name **CPRI Intel FPGA IP**. The parameter editor appears.
- 4. Specify the parameters and options for your IP variation in the parameter editor, including one or more of the following. Refer to *CPRI Intel FPGA IP Core Parameters* for information about specific IP parameters.
  - Specify parameters defining the IP core functionality, port configurations, and device-specific features.
  - Specify options for processing the IP core files in other EDA tools.
- 5. Click **Generate HDL**. The **Generation** dialog box appears.
- 6. Specify output file generation options, and then click **Generate**. The IP variation files generate according to your specifications.
- 7. To generate a simulation testbench, click **Generate Example Design**. Please refer to the instructions in the *Running the Testbench* section.



UG-20008 | 2019.10.01



- To generate an HDL instantiation template that you can copy and paste into your text editor, click Generate ➤ Show Instantiation Template.
- 9. Click **Finish**. The parameter editor adds the top-level .qsys or .ip file to the current project automatically. If you are prompted to manually add the .qsys file to the project, click **Project** > **Add/Remove Files in Project** to add the file.
- 10. After generating and instantiating your IP variation, make appropriate pin assignments to connect ports.

#### 2.3. CPRI Intel FPGA IP File Structure

The Intel Quartus Prime software generates the following IP core output file structure.

Figure 5. IP Core Generated Files







#### **Table 8.** IP Core Generated Files

| File Name                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre><your_ip>.ip (Intel Quartus Prime Pro Edition only)</your_ip></pre> | Top-level IP variation file. < your_ip> is the name that you give your IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| your_ip>.qsys (Intel Quartus Prime<br>Standard Edition only)             | variation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <system>.sopcinfo</system>                                               | Describes the connections and IP component parameterizations in your Platform Designer system. You can parse its contents to get requirements when you develop software drivers for IP components. (Intel Quartus Prime Standard Edition only)  Downstream tools such as the Intel Nios® II tool chain use this file. The .sopcinfo file and the system.h file generated for the Nios II tool chain include address map information for each slave relative to each master that accesses the slave. Different masters may have a different address map to access a particular slave component. |
| <pre><your_ip>.cmp</your_ip></pre>                                       | The VHDL Component Declaration (.cmp) file is a text file that contains local generic and port definitions that you can use in VHDL design files.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <pre><your_ip>.html</your_ip></pre>                                      | A report that contains connection information, a memory map showing the address of each slave with respect to each master to which it is connected, and parameter assignments.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <pre><your_ip>_generation.rpt</your_ip></pre>                            | IP or Platform Designer generation log file. A summary of the messages during IP generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <pre><your_ip>.debuginfo</your_ip></pre>                                 | Contains post-generation information. Used to pass System Console and Bus Analyzer Toolkit information about the Platform Designer (Standard) interconnect. The Bus Analysis Toolkit uses this file to identify debug components in the Platform Designer (Standard) interconnect. (Intel Quartus Prime Standard Edition only)                                                                                                                                                                                                                                                                 |
| <pre><your_ip>.qgsimc</your_ip></pre>                                    | Lists simulation parameters to support incremental regeneration. (Intel Quartus Prime Pro Edition only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <pre><your_ip>.qgsynthc</your_ip></pre>                                  | Lists synthesis parameters to support incremental regeneration. (Intel Quartus Prime Pro Edition only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <pre><your_ip>.qip</your_ip></pre>                                       | Contains all the required information about the IP component to integrate and compile the IP component in the Quartus Prime software.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <pre><your_ip>.csv</your_ip></pre>                                       | Contains information about the upgrade status of the IP component.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <pre><your_ip>.bsf</your_ip></pre>                                       | A Block Symbol File (. <b>bsf</b> ) representation of the IP variation for use in Quartus Prime Block Diagram Files (. <b>bdf</b> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <pre><your_ip>.spd</your_ip></pre>                                       | Required input file for ip-make-simscript to generate simulation scripts for supported simulators. The <b>.spd</b> file contains a list of files generated for simulation, along with information about memories that you can initialize.                                                                                                                                                                                                                                                                                                                                                      |
| <pre><your_ip>.ppf</your_ip></pre>                                       | The Pin Planner File (.ppf) stores the port and node assignments for IP components created for use with the Pin Planner.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <your_ip>_bb.v</your_ip>                                                 | You can use the Verilog black-box ( <b>_bb.v</b> ) file as an empty module declaration for use as a black box.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <pre><your_ip>.sip</your_ip></pre>                                       | Contains information required for NativeLink simulation of IP components. You must add the <b>.sip</b> file to your Intel Quartus Prime project.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <pre><your_ip>_inst.v and _inst.vhd</your_ip></pre>                      | HDL example instantiation template. You can copy and paste the contents of this file into your HDL file to instantiate the IP variation.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <your_ip>.regmap</your_ip>                                               | If IP contains register information, <b>.regmap</b> file generates. The <b>.regmap</b> file describes the register map information of master and slave interfaces. This file complements the <b>.sopcinfo</b> file by providing more detailed register information about the system. This enables register display views and user customizable statistics in the System Console.                                                                                                                                                                                                               |
|                                                                          | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| File Name                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre><your_ip>.svd</your_ip></pre>                           | Allows hard processor system (HPS) System Debug tools to view the register maps of peripherals connected to HPS within a Platform Designer system.  During synthesis, the .svd files for slave interfaces visible to System Console masters are stored in the .sof file in the debug section. System Console reads this section, which Platform Designer can query for register map information. For system slaves, Platform Designer can access the registers by name. |
| <pre><your_ip>.v and <your_ip>.vhd</your_ip></your_ip></pre> | HDL files that instantiate each submodule or child IP core for synthesis or simulation.                                                                                                                                                                                                                                                                                                                                                                                 |
| mentor/                                                      | Contains a ModelSim script msim_setup.tcl to set up and run a simulation.                                                                                                                                                                                                                                                                                                                                                                                               |
| aldec/                                                       | Contains a Riviera-PRO script rivierapro_setup.tcl to setup and run a simulation.                                                                                                                                                                                                                                                                                                                                                                                       |
| synopsys/vcs/<br>synopsys/vcsmx/                             | Contains a shell script vcs_setup.sh to set up and run a VCS® simulation.  Contains a shell script vcsmx_setup.sh and synopsys_ sim.setup file to set up and run a VCS MX® simulation.                                                                                                                                                                                                                                                                                  |
| cadence/                                                     | Contains a shell script ncsim_setup.sh and other setup files to set up and run an NCSIM simulation.                                                                                                                                                                                                                                                                                                                                                                     |
| submodules/                                                  | Contains HDL files for the IP core submodule.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <pre><child cores="" ip="">/</child></pre>                   | For each generated child IP core directory, Platform Designer generates synth/ andsim/ sub-directories.                                                                                                                                                                                                                                                                                                                                                                 |

## 2.4. CPRI Intel FPGA IP Core Parameters

The CPRI parameter editor provides the parameters you can set to configure the CPRI IP core and simulation testbench.

The CPRI parameter editor has four tabs:

- General
- Interfaces
- Advanced
- Simulation

### **Table 9. General CPRI Intel FPGA IP Core Parameters**

Describes the general parameters for customizing the CPRI IP core. These parameters appear on the **General** tab in the CPRI parameter editor.

| Parameter                   | Options                                                                                                                         | Default<br>Setting | Parameter Description                                                                                                                                                                                             |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Selected device family      | <ul> <li>Intel Stratix 10</li> <li>Intel Arria 10</li> <li>Stratix V</li> <li>Arria V</li> <li>Cyclone<sup>®</sup> V</li> </ul> |                    | Specifies the target device.                                                                                                                                                                                      |
| Transceiver tile to be used | • E<br>• H                                                                                                                      | Е                  | Selects the appropriate tile. This parameter in only available in CPRI IP core variations that target an Intel Stratix 10 E-tile device. This parameter allows selection of the H-tile or E-tile for your device. |





| Parameter                                                  | Options                                                                                                                               | Default<br>Setting                                              | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line bit rate (Mbits/s)                                    | • 614.4<br>• 1228.8<br>• 2457.6<br>• 3072.0<br>• 4915.2<br>• 6144.0<br>• 8110.08<br>• 9830.4<br>• 10137.6<br>• 12165.12<br>• 24330.24 | Lowest<br>bit rate<br>supporte<br>d for the<br>device<br>family | Selects the CPRI line bit rate. Refer to CPRI Intel FPGA IP Core Performance: Device and Transceiver Speed Grade Support on page 9 for supported CPRI line bit rates in the supported device families.  The parameter editor does not allow you to specify a CPRI line bit rate that the target device does not support.                                                                                                                                                                                                                                                                                       |
| Data path width                                            | • 32<br>• 64                                                                                                                          | 32                                                              | This parameter specifies the parallel interface width.  CPRI IP core variations that target an Intel Stratix 10 device with line bit rate values of 12.16512 or 24.33024 Gbps set this parameter value to 64.  For all other device variations and combinations, this parameter value is 32.                                                                                                                                                                                                                                                                                                                   |
| Synchronization mode                                       | Master     Slave                                                                                                                      | Master                                                          | Specifies whether the CPRI IP core is configured as a CPRI link master or a CPRI link slave.  The value of this parameter determines the initial and reset clocking mode of the CPRI IP core. You can modify the IP core clocking mode dynamically by modifying the value of the synchronization_mode field of the L1_CONFIG register.                                                                                                                                                                                                                                                                         |
| Enable Reed-Solomon<br>Forward Error<br>Correction (RSFEC) | • True<br>• False                                                                                                                     | False                                                           | This parameter specifies if the design includes the RS-FEC logic.  This parameter is only available in CPRI IP core variations that target an Intel Stratix 10 E-tile device.  This option is grayed out and disabled in the current version of the Intel Quartus Prime software.                                                                                                                                                                                                                                                                                                                              |
| Operation mode                                             | TX/RX Duplex TX Simplex RX Simplex                                                                                                    | TX/RX<br>Duplex                                                 | Specifies whether the CPRI IP core is configured with RX functionality only (RX Simplex), with TX functionality only (TX Simplex), or with both RX and TX functionality (TX/TX Duplex).  If you specify a simplex mode, the Quartus Prime Fitter synthesizes logic for only one direction of traffic. In the TX simplex mode, it can transmit traffic on the CPRI link but cannot receive. In the RX simplex mode, it can receive traffic on the CPRI link but cannot transmit.  The CPRI IP core variations that target an Intel Stratix 10 device support only the TX/RX Duplex mode option.                 |
| Core clock source input                                    | External     Internal     Hybrid                                                                                                      | Internal                                                        | Specifies the clock source of the <code>cpri_clkout</code> port that drives the core.  The external clocking scheme supports the single-trip delay calibration feature. In this clocking scheme, the clock fed from <code>cpri_coreclk</code> drives the <code>cpri_clkout</code> at all CPRI line bit rates.  In the internal clocking scheme, the clock from the transceiver PHY drives the <code>cpri_clkout</code> .  The hybrid option is available only when you select at least one CPRI line bit rate from Group 1 and Group 2 of the table below and enable line bit rate auto-negotiation parameter: |





| Parameter                                 | Options                  | Default<br>Setting | Parameter                                                                                                                                                                                                                          | Description                                                                                                                                           |
|-------------------------------------------|--------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                           |                          |                    | Group 1 (Gbps)                                                                                                                                                                                                                     | Group 2 (Gbps)                                                                                                                                        |
|                                           |                          |                    | 0.6144, 1.2288, 2.4576,<br>3.072, 4.9152, 6.1440,<br>9.8304                                                                                                                                                                        | 8.11008, 10.1376,<br>12.16512, 24.33024                                                                                                               |
|                                           |                          |                    | In hybrid mode, the Intel FPG clocking scheme when you se Group 1 and works in externa you select the CPRI line bit ra The hybrid clocking mode opt variations that target an Intel                                                | lect CPRI line bit rates from<br>I mode clocking scheme when<br>tes from Group 2.<br>ion is not available in IP core                                  |
| Transmitter local clock division factor   | • 1<br>• 2<br>• 4<br>• 8 | 1                  | core divides the high speed cl<br>PLL (xcvr_ext_pll_clk) to                                                                                                                                                                        | generate the serial TX clock. figuration of multiple instances t different CPRI line bit rates PLL.                                                   |
|                                           |                          |                    | Operation mode to RX Simp<br>IP core variations that target<br>Intel Stratix 10 device, with L<br>Mbps or slower, support only to                                                                                                  | plex.<br>an Intel Arria 10 device or an<br>ine bit rate set to 4915.2                                                                                 |
| Number of receiver CDR reference clock(s) | • 1                      | 1                  | Specifies the number of refere receiver. The CPRI IP core sup two clocks. This option suppoint from the CPRI line bit rate of variations that target a Stratic Clocking Structure."                                                | oports the selection of one or<br>rts auto-negotiation to and<br>10.1376 Gbps in CPRI IP core<br>of V device. Refer to "IP Core                       |
|                                           |                          |                    | If you set this parameter to the xcvr_cdr_refclk is a single parameter to the value of 2, to signal is two bits wide, to sup clocks.                                                                                               | e clock. If you set this<br>he xcvr_cdr_refclk input                                                                                                  |
|                                           |                          |                    | Intel recommends that you sp<br>Stratix V variations that are e<br>negotiation up to a 10.1376 G<br>example, one bit of the xcvr<br>common 307.2 MHz clock for<br>and drives the other bit with a<br>10.1376 Gbps CPRI line bit ra | xpected to implement auto-<br>Spps CPRI line bit rate. For<br>_cdr_refclk clock with a<br>the lower CPRI line bit rates<br>a 253.44 MHz clock for the |
|                                           |                          |                    | If the value of this parameter CDR with the xcvr_cdr_ref default. You can switch the re                                                                                                                                            | clk[0] input signal by                                                                                                                                |
|                                           |                          |                    | by dynamically reconfiguring to CPRI IP core variations that to support only a single-bit recei                                                                                                                                    | the RX transceiver.<br>arget Stratix V device family,                                                                                                 |
|                                           |                          |                    | CPRI IP core variations that to<br>Intel Stratix 10 device family,<br>receiver CDR reference clock                                                                                                                                 | arget an Intel Arria 10 or an support single and two bit                                                                                              |
|                                           |                          |                    | with the CPRI line bit rate  Intel Stratix 10 devices with                                                                                                                                                                         | auto-rate negotiation on and is 8.11008 Gbps or greater. th auto-rate negotiation option                                                              |
|                                           |                          |                    | on.  For all other cases, set this pa                                                                                                                                                                                              | rameter value to <b>1</b> .                                                                                                                           |
|                                           |                          |                    | This parameter is not available Operation mode to TX Simple                                                                                                                                                                        | e if you set the value of                                                                                                                             |
|                                           |                          |                    |                                                                                                                                                                                                                                    | continued                                                                                                                                             |



Default **Parameter Options Parameter Description** Setting Specifies the incoming reference clock frequency for the **Receiver CDR reference** Per drop-down 307.2 receiver CDR PLL, in MHz. clock frequency (MHz) menu You must drive the input clock xcvr\_cdr\_refclk or xcvr\_cdr\_refclk[0] at the frequency you specify for this parameter. This parameter is not available if you set the value of Operation mode to TX Simplex. VCCR\_GXB and • 1\_1V 1\_1V Specifies whether the transceiver supply voltage is 1.1 V or VCCT\_GXB supply 1.0 V. The supply voltage must match the voltage you 1\_0V voltage for the specify for this parameter, in IP core variations that target transceiver an Intel Stratix 10 device. This parameter affects only IP core variations that target an Intel Stratix 10 device. You can ignore it for other device families. PCS Recovered clock source PCS Specifies the clock source of the xcvr\_recovered\_clk. PMA Intel recommends that you set this parameter to the value of PMA in IP core variations that target a Stratix V device, if you expect your IP core to auto-negotiate to or from the CPRI line bit rate of 10.1376 Gbps. In this case, sourcing the recovered clock from the PMA improves jitter on that clock. If you specify the PCS source, the IP core switches between two PCS-internal clocks at auto-negotiation to or from the CPRI line bit rate of 10.1376 Gbps. This parameter is not available for · CPRI master IP cores IP cores that target an Intel Stratix 10 and Intel Arria 10 IP cores for which you set the value of **Operation mode** to TX Simplex Receiver soft buffer 4, 5, 6, 7, or 8 The value you specify for this parameter is log<sub>2</sub> of the IP core Layer 1 Rx buffer depth. The IP core supports a depth maximum Layer 1 RX buffer depth of 256. The default depth of the buffer is 64, specified by the parameter default value of 6. For most systems, the default buffer depth is adequate to handle dispersion, jitter, and drift that can occur on the link while the system is running. However, the parameter is available for cases in which additional depth is required. Increasing the value of this parameter increases resource utilization. Increasing the value of this parameter affects latency only when the buffer fills beyond the default capacity. In that case, the larger buffer increases latency but prevents data loss. The user guide refers to this parameter value as RX BUF DEPTH. This parameter is not available if you set the value of **Operation mode** to **TX Simplex**. Enable line bit rate On Off Turn on the **Enable line bit rate auto-negotiation** auto-negotiation Off parameter to specify that your CPRI IP core supports autorate negotiation. If you turn on this parameter, your IP core does not implement auto-negotiation. You must dynamically reconfigure the transceiver PHY to modify the CPRI line bit rate and implement auto-negotiation. However, if you turn off this parameter, the IP core does not support bit line rate auto-negotiation, and you cannot modify the CPRI line bit rate dynamically.



continued...



| Parameter                                                                                                                                                                                                                                           | Options       | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                     |               |                    | If you turn off this parameter and also turn off Enable start-up sequence state machine, Enable single-trip delay calibration, and in Intel Arria 10 and Intel Stratix 10 devices, the Enable Native PHY Debug Master Endpoint(NPDME), transceiver capability, control and status registers access, the transceiver reconfiguration interface is not available.  This parameter is only available for Intel Arria 10 and Intel |
|                                                                                                                                                                                                                                                     |               |                    | Stratix 10 devices when you specify a CPRI line bit rate (value for the <b>Line bit rate</b> parameter) that is greater than 1228.8 Mbps.                                                                                                                                                                                                                                                                                      |
| <ul> <li>614.4 Mbit/s</li> <li>1228.8 Mbit/s</li> <li>2457.6 Mbit/s</li> <li>3072.0 Mbit/s</li> <li>4915.2 Mbit/s</li> <li>6144.0 Mbit/s</li> <li>8110.08 Mbit/s</li> <li>9830.4 Mbit/s</li> <li>10137.6 Mbit/s</li> <li>12165.12 Mbit/s</li> </ul> | • On<br>• Off | Off                | These options are available when you turn on <b>Enable line</b> bit rate auto-negotiation parameter. You must select a CPRI line bit rate (value of the <b>Line bit rate (Mbit/s)</b> parameter) that is greater than one or more line bit rate (s) which you would like to negotiate to. You must choose at least two or more CPRI line bit rates to rate negotiate to if you turn on line bit rate auto- negotiation.        |

## **Table 10.** CPRI Intel FPGA IP Core Interface Feature Parameters

Describes the parameters for customizing the CPRI IP core Layer 1 and Layer 2 interfaces and testing features. These parameters appear on the  $\bf Interfaces$  tab in the CPRI parameter editor.

| Parameter                                              | Options                                                  | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------------------------------------------------------|----------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| L1 Features                                            | •                                                        |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Management (CSR) interface standard                    | Currently, only the CPU interface is a the CPRI IP core. |                    | Selects the interface specification that describes the behavior of the CPRI IP core register access interface.                                                                                                                                                                                                                                                                                                                                  |  |
| Avalon-MM interface addressing type                    | Word     Byte                                            | Word               | Specifies the addressing mode for the Avalon-MM CPU interface. If the addressing mode is <b>Word</b> , you must ensure you correctly align the connections between Avalon-MM components. This parameter specifies how other components must connect to the cpu_address bus on the CPU interface.                                                                                                                                                |  |
| Auxiliary and direct interfaces write latency cycle(s) | 0 to 9                                                   | 0                  | Specifies the additional write latency on the AUX TX interface and other direct TX interfaces to the CPRI IP core. The write latency is the number of cpri_clkout cycles from when the aux_tx_seq output signal has the value of 0 to when user logic writes data to the AUX TX interface. For other direct interfaces, the IP core notifies user logic when it is ready for input and the user does not need to monitor the aux_tx_seq signal. |  |
|                                                        |                                                          |                    | When Auxiliary and direct interfaces write latency cycle(s) has the value of zero, the write latency on the direct TX interfaces is one cpri_clkout cycle. When Auxiliary and direct interfaces write latency cycle(s) has the value of N, the write latency is (1+N) cpri_clkout cycles.                                                                                                                                                       |  |
| continued.                                             |                                                          |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |





| Parameter                                                        | Options       | Default<br>Setting                    | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------|---------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                  |               |                                       | Set this parameter to a value that provides user logic with sufficient advance notice of the position in the CPRI frame. The processing time that user logic requires after determining the current position in the CPRI frame is implementation specific.  This parameter is available if you turn on at least one direct interface in your CPRI IP core variation.                                                                                                                                                                                                                                                           |
| Enable auxiliary interface                                       | • On<br>• Off | Off                                   | Turn on this parameter to include the AUX interface in your CPRI IP core. The AUX interface provides full access to the raw CPRI frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Enable all control word access via management interface          | • On<br>• Off | Off                                   | Turn on this parameter to enable access to all control words in a hyperframe using the CPRI CTRL_INDEX, TX_CTRL, and RX_CTRL registers.  Use this option with caution. During transmission, this feature has higher priority than the MII, the GMII, the HDLC serial interface, the L1 control and status interface, and the generation of special symbols (K28.5, D16.2, / S/, /T/), and can overwrite standard control words in the hyperframe.                                                                                                                                                                              |
| Enable direct Z.130.0 alarm bits access interface                | • On<br>• Off | Off                                   | Turn on this parameter to include a dedicated L1 control and status interface to communicate the contents of the CPRI frame Z.130.0 word, which includes alarms and reset signals.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Enable direct ctrl_axc access interface                          | • On<br>• Off | Off                                   | Turn on this parameter to include a dedicated interface to access the Ctrl_AxC subchannels in the CPRI frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Enable direct vendor specific access interface                   | • On<br>• Off | Off                                   | Turn on this parameter to include a dedicated interface to access the VS subchannels in the CPRI frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Enable direct real-time vendor specific interface                | • On<br>• Off | Off                                   | Turn on this parameter to include a dedicated interface to access the RTVS subchannel in the CPRI frame.  This parameter is available when you specify a CPRI line bit rate of 10137.6 Mbps.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Enable start-up sequence state machine                           | • On<br>• Off | Off                                   | Turn on this parameter to include a start-up sequence state machine in the CPRI IP core.  If you turn off this parameter and also turn off Enable line bit rate auto-negotiation, Enable single-trip delay calibration, and in Intel Arria 10 and Intel Stratix 10 devices, the Enable Native PHY Debug Master Endpoint(NPDME), transceiver capability, control and status registers access, the transceiver reconfiguration interface is not available.  This parameter is available if you set the value of Operation mode to TX/RX Duplex.  Note: If you disable this parameter, you cannot calibrate your transceiver PHY. |
| Enable protocol version and C&M channel setting auto-negotiation | • On<br>• Off | Off                                   | Turn on this parameter to include a negotiator block that performs auto-negotiation of L1 inband protocol version (communicated in CPRI frame position Z.2.0) and L2 C&M rates (communicated in CPRI frame positions Z.66.0 and Z.194.0).  This parameter is available when you turn on <b>Enable start-up sequence state machine</b> .                                                                                                                                                                                                                                                                                        |
| Enable direct I/Q mapping interface                              | • On<br>• Off | Off                                   | Turn on this parameter to include a dedicated interface to access the raw I/Q data bytes in the CPRI frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| L2 Features                                                      | ·             | · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                  |               |                                       | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |





| Parameter                                                                                                               | Options             | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable HDLC serial interface                                                                                            | • On<br>• Off       | Off                | Turn on this parameter to include a dedicated interface to communicate the contents of the slow C&M subchannels. For full HDLC communication, you must connect a user-defined HDLC module to this interface.                                                                                                                                                                                                                                                                                                                                                                                               |
| Ethernet PCS interface                                                                                                  | • NONE • MII • GMII | NONE               | Specify whether to include an MII or GMII port to communicate with the fast C&M (Ethernet) CPRI subchannel. You can also specify that the IP core does not support either interface.  • An MII port complies with the IEEE 802.3 100BASE-X 100Mbps MII specification,  • A GMII port complies with the IEEE 802.3 1000BASE-X 1Gbps GMII specification.  For full Ethernet communication, you must connect a user-defined Ethernet MAC to this interface.  GMII option is not available for CPRI IP core variations that target Intel Stratix 10 device with line bit rate value 12165.12 or 24330.24 Mbps. |
| L2 Ethernet PCS Tx/Rx<br>buffer depth                                                                                   | 7, 8, 9, 10, 11     | 7                  | The value you specify for this parameter is $\log_2$ of the IP core Layer 2 Ethernet PCS Rx buffer depth and Tx buffer depth. The IP core supports a maximum Layer 2 Ethernet PCS buffer depth of 1024 for MII and 2048 for GMII. This parameter is available when you include an MII or GMII port to communicate with the fast C&M (Ethernet) CPRI subchannel by selecting the value of MII or GMII for the Ethernet PCS interface parameter. The new value of 11 is supported only for GMII.                                                                                                             |
| Debug Features                                                                                                          |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Enable L1 debug<br>interfaces                                                                                           | • On<br>• Off       | Off                | Turn on this parameter to include dedicated transceiver status and L1 Rx status interfaces to support debug. This parameter is not available if you set the value of <b>Operation mode</b> to <b>TX Simplex</b> .                                                                                                                                                                                                                                                                                                                                                                                          |
| Enable Native PHY Debug<br>Master Endpoint(NPDME),<br>transceiver capability,<br>control and status<br>registers access | • On<br>• Off       | Off                | Turn on this parameter to support debugging through the System Console and to expose transceiver registers. If you turn off this parameter and also turn off Enable line bit rate auto-negotiation, Enable start-up sequence state machine, and Enable single-trip delay calibration, the Intel Arria 10 or Intel Stratix 10 transceiver reconfiguration interface is not available. This parameter is available only for Intel Arria 10 and Intel Stratix 10 devices.  Note: If you disable this parameter, you cannot calibrate your transceiver PHY.                                                    |
| Enable transceiver PMA<br>serial forward loopback<br>path                                                               | • On<br>• Off       | Off                | Turn on this parameter to enable transceiver PMA serial forward loopback. To turn on transceiver PMA serial forward loopback (Tx to Rx), you must also write the value of 2'b01 to the loop_forward field of the LOOPBACK register at offset 0x44.  This parameter is not available if you set the value of Operation mode to TX Simplex or to RX Simplex.                                                                                                                                                                                                                                                 |



| Parameter                                 | Options       | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                           |               |                    | This parameter is not available for Intel Stratix 10 E-tile devices. You can perform the transceiver PMA serial forward loopback in Intel Stratix 10 E-tile CPRI designs by writing directly to the PHY registers. Refer to the E-Tile Transceiver PHY User Guide for more information.                                                                                                                  |
| Enable parallel forward<br>loopback paths | • On<br>• Off | Off                | Turn on this parameter to enable other internal parallel forward loopback paths (Tx to Rx). To turn on internal parallel forward loopback, you must also write a non-zero value to the loop_forward field of the LOOPBACK register at offset 0x44.  This parameter is not available if you set the value of Operation mode to TX Simplex or to RX Simplex.                                               |
| Enable parallel reversed loopback paths   | • On<br>• Off | Off                | Turn on this parameter to enable internal parallel reverse loopback (Rx to Tx). To turn on reverse loopback, you must also write a non-zero value to the loop_reversed field of the LOOPBACK register at offset 0x44, to specify the parts of the CPRI frame that are sent on the loopback path.  This parameter is not available if you set the value of Operation mode to TX Simplex or to RX Simplex. |

#### **Table 11. CPRI Intel FPGA IP Core Advanced Feature Parameters**

Describes the parameters for customizing the CPRI IP core delay calibration features. These parameters appear on the **Advanced** tab in the CPRI parameter editor.

| Parameter                               | Options           | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------|-------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable single-trip delay calibration    | • On<br>• Off     | Off                | Turn on this parameter to specify that your CPRI IP core supports single-trip delay calibration.                                                                                                                                                                                                                                                                           |
|                                         |                   |                    | If you turn on this parameter, your IP core implements single-trip delay calibration only if you connect it according to Adding and Connecting the Single-Trip Delay Calibration Blocks on page 36. Intel provides the required external blocks but you must connect them to the IP core in your design.                                                                   |
|                                         |                   |                    | This parameter is only available in IP core variations that target an Intel Arria 10 device.                                                                                                                                                                                                                                                                               |
|                                         |                   |                    | If you turn off this parameter and also turn off <b>Enable</b> line bit rate auto-negotiation, Enable start-up sequence state machine the transceiver reconfiguration interface is not available.                                                                                                                                                                          |
|                                         |                   |                    | Note: If you disable Enable line bit rate auto-<br>negotiation parameter, you cannot calibrate your<br>transceiver PHY.                                                                                                                                                                                                                                                    |
|                                         |                   |                    | This parameter is available only if you set the value of the <b>Core clock source input</b> parameter to <b>External</b> .                                                                                                                                                                                                                                                 |
| Enable round-trip delay calibration     | • On<br>• Off     | Off                | Turn on this parameter to to specify that your CPRI IP core supports round-trip delay calibration.  This parameter is available only if you set the value of the <b>Synchronization mode</b> parameter to <b>Master</b> .                                                                                                                                                  |
| Round-trip delay calibration FIFO depth | • 2<br>• 3<br>• 4 | 2                  | The value you specify for this parameter is $\log_2$ of the IP core RTD calibration buffer depth. The IP core supports a maximum RTD calibration buffer depth of 16.  The default depth of the buffer is 4, specified by the parameter default value of 2. For buffer depth $N$ , the Read pointer can move $(N/2)$ -1 entries in either direction from its initial state. |





#### Table 12. CPRI Intel FPGA IP Core Simulation Parameters

Describes the parameters for customizing the CPRI IP core delay calibration features. These parameters appear on the **Advanced** tab in the CPRI parameter editor.

| Parameter                              | Options                                | Default<br>Setting | Parameter Description                                                    |
|----------------------------------------|----------------------------------------|--------------------|--------------------------------------------------------------------------|
| Language for top-level simulation file | <ul><li>Verilog</li><li>VHDL</li></ul> | Verilog            | This parameter determines the language of the top-level simulation file. |

#### **Related Information**

- LOOPBACK Register on page 138
- CPRI Intel FPGA IP Core Clocking Structure on page 45

## 2.5. Integrating Your Intel FPGA IP Core in Your Design: Required External Blocks

You must connect your CPRI Intel FPGA IP to some additional required design components. Your design can simulate and compile without some of these connections and logical blocks, but it will not function correctly in hardware unless all of them are present and connected in your design.

The CPRI IP core requires that you define, instantiate, and connect the following additional software and hardware modules for all CPRI IP variations:

- An external transceiver PLL IP core to drive the TX transceiver clock. You must instantiate the TX PLL IP core in software separately from the CPRI IP core. In Intel Arria 10 and Intel Stratix 10 devices, this requirement supports the configuration of multiple IP cores using the same transceiver block in the device.
- One or more external reset controllers to coordinate the reset sequence for the CPRI IP core in your design.

In addition, some IP core variations require additional modules to function correctly in hardware.

- CPRI link slave modules require an off-chip clean-up PLL.
- Variations that target a 28-nm device (Arria V, Arria V GZ, Cyclone V, or Stratix V device family) require an external Transceiver Reconfiguration Controller Intel FPGA IP.
- Variations with the single-trip delay calibration feature require additional blocks that Intel provides but does not connect in your design.



#### Figure 6. Required External Blocks

An example showing how you could connect required components to a single CPRI Intel FPGA IP core that target V-series, Intel Arria 10 and Intel Stratix 10 L- and H-tile devices.



#### Note:

- 1. The Transceiver Reconfiguration Controller block is only present in V-series CPRI designs.
- 2. The \*\_stat signals are only present in Intel Stratix 10 L- and H-tile CPRI designs.

#### **Related Information**

Adding the Reset Controller on page 33

## 2.5.1. Adding the Transceiver TX PLL IP Core

The CPRI Intel FPGA IP core requires that you generate and connect a TX transceiver PLL IP core for V-series, Intel Arria 10, and Intel Stratix 10 L- and H-tile device variations. The transceiver PLL IP core configures the TX PLL in the transceiver on the device, but you must generate the transceiver PLL IP core separately from the CPRI IP core in the Intel Quartus Prime software. If you do not generate and connect the transceiver PLL IP core, the CPRI IP core does not compile.

In Intel Stratix 10 E-tile device variations, the PHY includes a transceiver TX PLL and you do not need to instantiate and connect a TX transceiver PLL IP core.



UG-20008 | 2019.10.01



You can use the IP Catalog to generate the external PLL IP core that configures a TX PLL on the device. In the IP Catalog, select an IP core that configures an appropriate PLL on your target device.

For your Stratix V, Arria V, and Cyclone V designs, you can select **Altera PLL (FPLL)** or **Transceiver PLL v17.1** in the IP Catalog. In the parameter editor for the TX PLL IP core you select, you must set the PLL output frequency to the expected input frequency for the CPRI IP core  $xcvr_ext_pll_clk$  input signal.

For your Intel Arria 10 design, you can select **Arria 10 Transceiver ATX PLL**, **Arria 10 Transceiver CMU PLL**, or **Arria 10 FPLL** in the IP Catalog.

For your Intel Stratix 10 L- and H-tile designs, you can select L-Tile/H-Tile Transceiver ATX PLL Intel Stratix 10 FPGA IP, L-Tile/H-Tile Transceiver CMU PLL Intel Stratix 10 FPGA IP, or L-Tile/H-Tile fPLL Intel Stratix 10 FPGA IP in the IP Catalog.

In the parameter editor for the TX PLL IP core you select, you must set the following parameter values:

- Set the PLL output frequency to one half the per-lane data rate of the IP core variation, multiplied by the value of the Transmitter local clock division factor parameter of the CPRI IP core.
  - For example, if your CPRI IP variation has a CPRI line bit rate of 10.1376 Gbps and you set the Transmitter local clock division factor to the value of 1, you must set the TX PLL PLL output frequency parameter to the value of 5068.8 MHz.
- Set the PLL reference clock frequency to a frequency at which you can drive the TX PLL input reference clock. You must drive the external PLL reference clock input signal at the frequency you specify for this parameter.
  - For example, if your CPRI IP variation has a CPRI line bit rate of 10.1376 Gbps and you set the Transmitter local clock division factor parameter to the value of 1, you can set the PLL reference clock frequency to the value of 307.2 MHz.

You must connect the external TX PLL signals and the CPRI IP core transceiver TX PLL interface signals according to the following rules.

## Table 13. Required Connections Between Transceiver TX PLL and CPRI Intel FPGA IP Core

Connect the xcvr\_ext\_pll\_clk input signal of the CPRI IP to the pll\_clkout, tx\_serial\_clk, or outclk0 output signal of the external PLL IP core. Information about connecting the transceiver TX PLL to the Reset Controller is available in Adding the Reset Controller on page 33.

| CPRI IP Signal           | TX PLL Type     | Device                                 | TX PLL Signal |
|--------------------------|-----------------|----------------------------------------|---------------|
| xcvr_ext_pll_clk (input) | CMU and ATX PLL | Intel Arria 10 and Intel<br>Stratix 10 | tx_serial_clk |
|                          |                 | V-series                               | pll_clkout    |
|                          | fPLL            | Intel Arria 10 and Intel<br>Stratix 10 | tx_serial_clk |
|                          |                 | V-series                               | outclk0       |

If your CPRI IP core is an RE slave, drive the input signal of the external PLL IP core with the output of the off-chip cleanup PLL.



User logic must provide the connections. Refer to the Figure 6 on page 30 to see how to connect the external TX PLL to a single CPRI IP core.

For your Intel Stratix 10 E-tile designs, clock signals <code>ehip\_clk\_806</code> and <code>ehip\_clk\_403</code> handle the clock-crossing in Embedded Multi-die Interconnect Bridge (EMIB) interface. These clocks must be frequency locked to each other. You need to use the **Stratix 10 E-Tile Transceiver Native PHY** IP in PLL mode as the clock source to the CPRI IP core as shown in figure below.

Note:

The **Stratix 10 E-Tile Transceiver Native PHY** IP used in a PLL mode generates clocks necessary for Application Interface Block (AIB). The PHY includes a transceiver TX PLL that generates PMA high-speed serial clock.

Figure 7. Required External Block for the Intel Stratix 10 E-tile Device Variations



You can create Stratix 10 E-Tile Transceiver Native PHY from the IP Catalog:

- Select the Stratix 10 E-Tile Transceiver Native PHY
- In the parameter editor, set the following parameter values:
  - Set the Transceiver configuration rules to PLL
  - Set the SerDes/Output Driver Enable Mode to Disable output drivers
  - Set the PLL output clock frequency to 805.6640625 MHz
  - Set the PLL reference clock frequency to 156.250000 MHz

#### **Related Information**

- Interface to the External PLL on page 117
- V-Series Transceiver PHY Intel FPGA IP Core User Guide
   Information about how to configure an external PLL for your Arria V, Arria V GZ, Cyclone V, or Stratix V design.
- Intel Arria 10 Transceiver PHY User Guide
   Information about how to configure an external PLL for your own Intel Arria 10 design.
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
   Information about how to configure an external PLL for your Intel Stratix 10 design that targets an Intel Stratix 10 L- and H-tile device.
- Intel Stratix 10 E-Tile Transceiver PHY User Guide
   Information about transceiver PLL for your Intel Stratix 10 design that targets an Intel Stratix 10 E-tile device.





### 2.5.2. Adding the Reset Controller

The CPRI Intel FPGA IP core requires that you provide reset control logic to handle the required reset sequence for the IP core transceiver on the device. For a duplex CPRI IP core, you must generate and connect two Transceiver PHY Reset Controller IP cores to perform this function, one reset controller for the TX transceiver and one reset controller for the RX transceiver in the CPRI IP. If you do not implement the device-specific transceiver reset sequence, the IP core does not function correctly in hardware.

You can use the IP Catalog to generate Transceiver PHY Reset Controller IP cores for the device family that your CPRI IP core targets.

The CPRI IP core configures the Native PHY IP core for the target device family. You must configure the reset controllers to coordinate reset of the CPRI IP core including the Native PHY IP core, and the transceiver PLL IP core. In the case of Arria V, Arria V GZ, Cyclone V, and Stratix V variations, the reset controllers must also coordinate with the transceiver reconfiguration controller. Refer to the device specific PHY user guide for more information.

The CPRI IP core that target an Intel Stratix 10 E-tile device uses the embedded reset controller and do not require external reset controller.

To configure a TX reset controller, in the Transceiver PHY Reset Controller parameter editor, you must set the following parameter values:

- Set **Input clock frequency** to a value in the range of 100–150 MHz. You must drive the CPRI IP reconfig\_clk at the same frequency you specify for this parameter.
- Turn on **Synchronize reset input**.
- Turn on Use fast reset for simulation.
- Turn on Enable TX PLL reset control.
- Set **pll powerdown duration** to the value of 10.
- Turn on Enable TX channel reset control.
- Leave all other parameters turned off or for the parameters that do not turn on or off, at their default values.

To configure an RX reset controller, in the Transceiver PHY Reset Controller parameter editor, you must set the following parameter values:

- Set **Input clock frequency** to a value in the range of 100–150 MHz. You must drive the CPRI IP reconfig\_clk at the same frequency you specify for this parameter.
- Turn on Synchronize reset input.
- Turn on **Use fast reset for simulation**.
- Turn on Enable RX channel reset control.
- Leave all other parameters turned off or for the parameters that do not turn on or off, at their default values.

You must connect the external reset controller signals to the CPRI IP core reset controller interface signals and transceiver TX PLL signals according to the following rules. Refer to Integrating Your Intel FPGA IP Core in Your Design: Required External Blocks on page 29 for an illustration of the connections.





#### Table 14. Required Connections to and From Reset Controllers in CPRI Design

Lists the required connections between the reset controllers and the CPRI IP and the transceiver TX PLL IP core. For information about connecting the transceiver TX PLL to the CPRI IP, refer to Adding the Transceiver TX PLL IP Core on page 30.

| Transmit-Side Reset Controller Signal | Connect to                                          |
|---------------------------------------|-----------------------------------------------------|
| clock (input)                         | Clock source for CPRI IP reconfig_clk input signal  |
| reset (input)                         | Source of CPRI IP reset_tx_n input signal, inverted |
| pll_powerdown (output)                | TX PLL pll_powerdown                                |
| pll_locked (input)                    | TX PLL pll_locked                                   |
| tx_analogreset (output)               | CPRI IP xcvr_tx_analogreset                         |
| tx_digitalreset (output)              | CPRI IP xcvr_tx_digitalreset                        |
| tx_cal_busy (input)                   | CPRI IP xcvr_tx_cal_busy                            |
| tx_ready (output)                     | CPRI IP xcvr_reset_tx_ready                         |

| Receive-Side Reset Controller Signal | Connect to                                          |
|--------------------------------------|-----------------------------------------------------|
| clock (input)                        | Clock source for CPRI IP reconfig_clk input signal  |
| reset (input)                        | Source of CPRI IP reset_rx_n input signal, inverted |
| rx_is_lockedtodata (input)           | CPRI IP xcvr_rx_is_lockedtodata                     |
| rx_analogreset (output)              | CPRI IP xcvr_rx_analogreset                         |
| rx_digitalreset (output)             | CPRI IP xcvr_rx_digitalreset                        |
| rx_cal_busy (input)                  | CPRI IP xcvr_rx_cal_busy                            |
| rx_ready (output)                    | CPRI IP xcvr_reset_rx_ready                         |

User logic must provide the connections. Refer to the demonstration testbench for example working user logic including one correct method to instantiate and connect the external reset controllers. Refer to the Figure 6 on page 30 diagram to see the connections.

#### **Related Information**

- Interface to the External Reset Controller on page 116
- Integrating Your Intel FPGA IP Core in Your Design: Required External Blocks on page 29

Figure illustrates the required connections.

- V-Series Transceiver PHY Intel FPGA IP Core User Guide
   Information about how to configure and connect the Altera Transceiver PHY Reset Controller for your Arria V, Arria V GZ, Cyclone V, or Stratix V design.
- Intel Arria 10 Transceiver PHY User Guide
   Information about how to configure and connect the Transceiver PHY Reset Controller for your Intel Arria 10 design.
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
   Information about how to configure and connect the Intel FPGA Transceiver PHY Reset Controller for your Intel Stratix 10 design that targets a production device.





## 2.5.3. Adding the Transceiver Reconfiguration Controller

CPRI Intel FPGA IP cores that target Arria V, Arria V GZ, Cyclone V, and Stratix V devices require an external reconfiguration controller to compile and to function correctly in hardware. CPRI IP cores that target Intel Arria 10 or Intel Stratix 10 devices include a transceiver reconfiguration controller block and do not require an external reconfiguration controller.

You can use the IP Catalog to generate the Transceiver Reconfiguration Controller Intel FPGA IP core required for Arria V, Arria V GZ, Cyclone V, and Stratix V designs.

When you configure the Transceiver Reconfiguration Controller, you must specify the number of reconfiguration interfaces. The number of reconfiguration interfaces required for the CPRI IP core depends on the CPRI IP core configuration and your design. For example, you can configure your reconfiguration controller with additional interfaces if your design connects with multiple transceiver IP cores. You can leave other options at the default settings or modify them for your preference. Refer to the *V-Series Transceiver PHY User Guide*.

You should connect the reconfig\_to\_xcvr and reconfig\_from\_xcvr ports of the CPRI IP core to the corresponding ports of the reconfiguration controller.

You must drive the CPRI IP core reconfig\_clk input port and the Altera Transceiver Reconfiguration Controller mgmt\_clk\_clk input port from the same clock source. Drive both ports at a clock frequency in the range of 100–150MHz.

#### **Related Information**

- Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration Interface on page 112
- V-Series Transceiver PHY Intel FPGA IP Core User Guide
   For more information about the Altera Transceiver Reconfiguration Controller.

## 2.5.4. Adding the Off-Chip Clean-Up PLL

If your CPRI Intel FPGA IP core is an RE slave, you must connect it to an off-chip clean-up PLL to clean up any jitter that occurs in the CDR output clock, before sending it to the reference clock input of the external TX PLL.

The clean-up PLL performs the clock synchronization necessary to address the CPRI v7.0 Specification requirements R-17, R-18, and R-18A, which address jitter and frequency accuracy in the RE core clock for radio transmission.

Drive the clean-up PLL with the CPRI IP core xcvr\_recovered\_clk output clock, and connect the cleaned up output to the external TX PLL input reference clock port. In the hybrid clocking mode, in 8110.08, 10137.6, 12165.12 and 24330.24 Mbps IP core variations, you should connect the cleaned up output to the cpri\_coreclk input clock port as well. In the external clocking mode, you can optionally connect the cleaned up output to the cpri\_coreclk input clock port.

#### **Related Information**

CPRI Intel FPGA IP Core Clocking Structure on page 45





#### 2.5.5. Adding and Connecting the Single-Trip Delay Calibration Blocks

If you turn on **Enable single-trip delay calibration** in the CPRI parameter editor, and **Synchronization mode** is set to **Slave**, the CPRI Intel FPGA IP core requires that you connect the IOPLL (pll\_core block) and the Dynamic Phase Control Unit (DPCU) (pll\_dpcu block). You must generate a device core PLL to create the IOPLL. Intel provides the DPCU block with the CPRI IP, but you must connect it, and the IOPLL, in your design. A single IOPLL block and a single DPCU block can connect to multiple CPRI IP cores.

Figure 8. Connecting a Single DPCU Block and Single IOPLL Block to Multiple CPRI Intel FPGA IP Cores



You must generate a non-transceiver PLL IP core to create the IOPLL block. You can use the IP Catalog to generate the external PLL IP core that configures a core PLL on the device. In the IP Catalog, select an IP core that configures an appropriate PLL on your target device.

For your Intel Arria 10 design, you must select Arria 10 FPLL in the IP Catalog.

In the parameter editor for the fPLL IP core, you must set the following parameter values:

- Set fPLL Mode to Core.
- Set the PLL output frequency to the expected input frequency for the CPRI IP cpri coreclk input signal.
- Turn on **Enable access to dynamic phase shift ports**.

You must connect the IOPLL and DPCU signals to the CPRI IP core signals according to the following rules. Refer to Example CPRI Intel FPGA IP Core Clock Connections in Different Clocking Modes on page 49 for an illustration of the clock connections.

Table 15. Required Connections to and From IOPLL Block in CPRI Design With Single-Trip Delay Calibration

| IOPLL Block Signal       | Connect to                              |
|--------------------------|-----------------------------------------|
| cntsel (input)           | DPCU pll_cntsel output signal           |
| num_phase_shifts (input) | DPCU pll_num_phase_shifts output signal |
|                          | continued                               |





| IOPLL Block Signal  | Connect to                                                                          |  |
|---------------------|-------------------------------------------------------------------------------------|--|
| outclk_0 (output)   | CPRI Intel FPGA IP cpri_coreclk input clock signal                                  |  |
| phase_done (output) | DPCU pll_phase_done input signal                                                    |  |
| phase_en (input)    | DPCU pll_phase_en output signal                                                     |  |
| refclk (input)      | CPRI Intel FPGA IP tx_clkout output signal or output from the off-chip clean-up PLL |  |
| rst (input)         | Drive with the inverse of the CPRI Intel FPGA IP reset_n input signal               |  |
| scanclk (input)     | DPCU pll_scanclk output signal                                                      |  |
| updn (input)        | DPCU pll_updn output signal                                                         |  |

Table 16. Required Connections to and From DPCU Block in CPRI Design With Single-Trip Delay Calibration

| DPCU Block Signal             | Connect to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| clk                           | Drive in the frequency range of 100–150 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                               | Note: Intel recommends that you drive this DPCU input clock with the source for the reconfig_clk.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| reset_n (input)               | CPRI IP reset_n input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| csr_bit_rate (input)          | If you turned on Enable line bit rate auto-negotiation in the CPRI parameter editor, connect to the CPRI IP nego_bitrate_out[4:0] output signal.  If autorate negotiation is not turned on, hardwire the DPCU csr_bit_rate signal to the encoded value for the CPRI line bit rate:  6'b000001: 0.6144 Gbps 6'b000010: 1.2288 Gbps 6'b000100: 2.4576 Gbps 6'b000101: 3.0720 Gbps 6'b001000: 4.9150 Gbps 6'b001010: 6.1440 Gbps 6'b010100: 9.8304 Gbps 6'b010100: 10.1376 Gbps 6'b010100: 12.16512 Gbps 6'b110000: 24.33024 Gbps |  |
| cal_status (output)           | CPRI IP cal_status input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| cal_ctrl (input)              | CPRI IP cal_ctrl output signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| pll_cntsel (output)           | IOPLL cntsel input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| pll_num_phase_shifts (output) | IOPLL num_phase_shifts input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| pll_phase_done (input)        | IOPLL phase_done output signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| pll_phase_en (output)         | IOPLL phase_en input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| pll_scanclk (output)          | IOPLL scanclk input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| pll_updn (output)             | IOPLL updn input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

User logic must provide the connections. Refer to the Figure: CPRI Slave IP Core in External Clocking Mode with Single-Trip Delay Calibration Feature



#### 2.5.6. Transceiver PLL Calibration

Transceiver calibration is required for correct and optimal performance. You must calibrate the following Intel transceiver PLLs:

- You must calibrate a TX transceiver PLL for Arria V and Stratix V designs.
- You must calibrate ATX PLL, CMU PLL, fPLL for your Intel Arria 10, and Intel Stratix 10 L- and H- tile designs.

The power up calibration completes under the following conditions:

- For Arria V and Stratix V designs: Dynamic Reconfiguration Controller reconfig\_clk and ATX PLL REFCLK is present the correct frequency, and stable before the start of FPGA configuration.
- For Intel Arria 10 designs: CLKUSR, CDR REFCLK, TX PLL REFCLK, are present, the correct frequency, and stable before the start of FPGA configuration.
- For Intel Stratix 10 L- and H- tile designs: OSC\_CLK\_1, CDR\_REFCLK, TX PLL REFCLK are present, the correct frequency, and stable before the start of FPGA configuration.

In some CPRI systems, the REFCLK may not be present, the correct frequency, or stable for some transceiver components before the start of FPGA configuration. For example an REC system, or a GPS sourced REFCLK. In this case, you must perform a User Mode Calibration when the clocks are present, the correct frequency, and stable. User Mode Calibration is also required after dynamic reconfiguration of the transceiver to another CPRI line rate.

You can perform the User Mode Calibration through the following interfaces:

- User calibration of Arria V and Stratix V ATX PLL is done through the Dynamic Reconfiguration Controller IP interface.
- User calibration of Intel Arria 10, and Intel Stratix 10 L- and H-tile devices is done through the transceiver PHY and TX PLL Avalon Memory Mapped interfaces.

You can find the instruction for implementing the User Mode Calibration in the device specific PHY User Guides.

#### **Related Information**

• Transceiver Reconfiguration Controller Calibration Functions Intel FPGA IP Core User Guide

Information about how to implement user mode calibration for your Arria V, Arria V GZ, Cyclone V, or Stratix V design.

Calibration Example

Information about how to implement user mode calibration for your Intel Arria 10 design.

User Recalibration

Information about how to implement user mode calibration for your Intel Stratix 10 L- and H-tile design.





## 2.6. Simulating Intel FPGA IP Cores

The Intel Quartus Prime software supports RTL- and gate-level design simulation of Intel FPGA IP cores in supported EDA simulators. Simulation involves setting up your simulator working environment, compiling simulation model libraries, and running your simulation.

You can use the functional simulation model and the testbench or example design generated with your IP core for simulation. The IP generation output also includes scripts to compile and run basic testbench. For a complete list of models or libraries required to simulate your IP core, refer to the scripts generated with the testbench.

#### **Related Information**

- Simulating Intel FPGA IP Cores
- Simulating Altera FPGA Designs chapter in Quartus Prime Standard Edition Handbook, Volume 3: Verification
- Simulating Intel FPGA Designs chapter in Intel Quartus Prime Pro Edition Handbook, Volume 3: Verification

## 2.7. Understanding the Testbench

Intel provides a demonstration testbench with the CPRI Intel FPGA IP.

If you click **Generate Example Design** in the CPRI parameter editor, the Quartus Prime software generates the demonstration testbench. The parameter editor prompts you for the desired location of the testbench.

The testbench performs the following sequence of actions with the static DUT

- Enables transmission on the CPRI link by setting the tx\_enable bit (bit [0]) of the CPRI IP core L1\_CONFIG register at offset 0x8 (and resetting all other fields of the register)>
- Configures the DUT at the highest possible HDLC bit rate for the CPRI line bit rate, by setting the tx\_slow\_cm\_rate field of the CPRI CM\_CONFIG register at offset 0x1C to the appropriate value.
- 3. Reads the CM CONFIG register to confirm settings.
- 4. After the DUT and the testbench achieve frame synchronization, executes the following transactions (Only when you turn on corresponding interface in IP parameter editor):
  - a. Performs several write transactions to the AUX Tx interface and confirms the testbench receives them on the CPRI link.
  - b. Performs several write transactions to the VS interface and confirms the testbench receives them from the DUT on the CPRI link.
  - c. Performs several write transactions to the RTVS interface for the 10G variant, and confirms the testbench receives them form the DUT on the CPRI link.





- d. Performs several write transactions to the Ctrl\_AxC interface and confirms the testbench receives them from the DUT on the CPRI link.
- e. Performs several HDLC transactions and confirms the testbench receives them from the DUT on the CPRI link.
- f. Performs several write transactions to the MI or GMI interface and confirms the testbench receives them from the DUT on the CPRI link.

## 2.8. Running the Testbench

To run the CPRI Intel FPGA IP demonstration testbench, follow these steps.

- In the Quartus Prime software IP Catalog, select the CPRI Intel FPGA IPand click Add.
- 2. When prompted, you can specify any output file type (HDL). This setting is relevant only for synthesis and does not impact simulation of the demonstration testbench.
- 3. In the CPRI parameter editor, set the following parameter values:

#### Table 17. CPRI Intel FPGA IP Core Variation for Demonstration Testbench

The testbench scripts require that you set these values in the CPRI parameter editor before you click **Generate Example Design**. The scripts generate the DUT but they require that you provide the parameter values.

| Parameter                                                            | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Line bit rate (Mbit/s)                                               | Any value the device family supports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Synchronization mode                                                 | Master                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Operation mode                                                       | Any available mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Transmitter local clock division factor                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Number of receiver CDR reference clock(s)                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Receiver CDR reference clock frequency (MHz)                         | 253.44 if the Line bit rate is 8.11008 or 10.1376 or 12.16512 Gbps and the IP targets the Intel Stratix 10 device family 368.64 if the Line bit rate is 24.33024 Gbps and the IP targets the Intel Stratix 10 device family 253.44 if the Line bit rate is 8.11008 or 10.1376 Gbps and the IP targets the Intel Arria 10 device family 253.44 if the Line bit rate is 8.11008 or 10.1376 Gbps and the IP targets a 28-nm device family 253.44 if the Line bit rate is 8.11008 Gbps and the IP targets Arria V GZ device family 307.2 for all other cases |  |
| Core clock source input                                              | Internal or External                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Recovered clock source                                               | <b>PMA</b> if the Line bit rate is 10.1376 Gbps and IP core targets the Stratix V device family; <b>PCS</b> otherwise                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Receiver soft buffer depth (value shown is $\log_2$ of actual depth) | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Enable line bit rate auto-negotiation                                | Turn off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Enable line bit rate auto-negotiation down to 614.4 Mbps             | Not available                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Management (CSR) interface standard                                  | Avalon-MM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Avalon-MM interface addressing type                                  | Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                                                      | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |





| Parameter                                                                                                       | Value               |
|-----------------------------------------------------------------------------------------------------------------|---------------------|
| Auxiliary and direct interfaces write latency cycle(s)                                                          | 0                   |
| Enable auxiliary interface                                                                                      | Turn on or Turn off |
| Enable all control word access via management interface                                                         | Turn off            |
| Enable direct Z.130.0 alarm bits access interface                                                               | Turn off            |
| Enable direct ctrl_axc access interface                                                                         | Turn on or Turn off |
| Enable direct vendor specific access interface                                                                  | Turn on or Turn off |
| Enable direct real-time vendor specific interface                                                               | Turn on or Turn off |
| Enable start-up sequence state machine                                                                          | Turn off            |
| Enable protocol version and C&M channel setting autonegotiation                                                 | Not available       |
| Enable direct IQ mapping interface                                                                              | Turn on or Turn off |
| Enable HDLC serial interface                                                                                    | Turn on or Turn off |
| Ethernet PCS interface                                                                                          | NONE, MII or GMII   |
| L2 Ethernet PCS Tx/Rx FIFO depth (value shown is log2 of actual depth)                                          | 8                   |
| Enable L1 debug interfaces                                                                                      | Turn off            |
| Enable Native PHY Debug Master Endpoint (NPDME),<br>transceiver capability, control and status registers access | Turn off            |
| Enable transceiver PMA serial forward loopback path                                                             | Turn off            |
| Enable parallel forward loopback paths                                                                          | Turn off            |
| Enable parallel reversed loopback paths                                                                         | Turn off            |
| Enable single-trip delay calibration                                                                            | Not available       |
| Enable round-trip delay calibration                                                                             | Turn off            |
| Round-trip delay calibration FIFO depth                                                                         | Not available       |
| Language for top-level simulation file                                                                          | Verilog VHDL        |

- 4. In the CPRI parameter editor, click the **Generate Example Design** button and specify the desired location of the testbench.
- 5. Change directory to <your\_ip>/setup\_scripts/<simulator\_vendor>.
- 6. If you are using a simulator that requires that you open a user interface, open your target simulator.

*Note:* You must select a simulator that is supported by the Intel Quartus Prime software version you are using.

- 7. Execute the simulation script available for your simulation in the directory.
  - In the Mentor Graphics ModelSim simulator, type do msim\_commands.do
- 8. You can modify testbench parameters from a file params\_list.sv, located at <your\_ip>/testbench location.





## 2.9. Compiling the Full Design and Programming the FPGA

You can use the **Start Compilation** command on the Processing menu in the Intel Quartus Prime software to compile your design. After successfully compiling your design, program the targeted Intel FPGA with the Programmer and verify the design in hardware.

Note:

The IP core directory includes a Synopsys Constraint (.sdc) file at <IP core instance directory>/altera\_cpri\_ii\_instance\_<Intel Quartus Prime release>/synth/altera\_cpri.sdc.

#### **Related Information**

- Incremental Compilation for Hierarchical and Team-Based Design
- Programming Intel FPGA Devices: Intel Quartus Prime Standard Edition Software
- Programming Intel FPGA Devices: Intel Quartus Prime Pro Edition Software





## 3. Functional Description

The CPRI Intel FPGA IP core implements Layer 1 of the CPRI specification and provides optional CPRI Layer 2 access points through various interfaces.

The Altera CPRI IP core implements Layer 1 and Layer 2 of the CPRI V5.0 specification. It provides access to the V5.0 Layer 1 and Layer 2 access points through various interfaces.

## 3.1. Interfaces Overview

#### Figure 9. CPRI Intel FPGA IP Core Interfaces

The IP core assembles the outbound CPRI frame control words and data from all of these interfaces, and unloads and routes control words and data from the inbound CPRI frame to the appropriate interfaces, based on configuration and register settings. With parameter settings, you control the presence or absence of the AUX interface, the L1 control and status interface, and each of the interfaces that provide dedicated access to specific parts of the CPRI frame. In contrast, the CPRI interface, the transceiver interfaces, and the software interface to the IP core registers are always implemented.



Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Multiple interfaces control the contents of the outbound CPRI frame control words and data. The CPRI implements the following transmission priorities among these interfaces:

- CPRI frame control words:
  - 1. If the IP core implements the AUX interface, the AUX interface aux\_tx\_data bus, with appropriate delay, has first priority in filling in the outbound CPRI frame control words.
  - 2. If the IP core does not implement the AUX interface, or the aux\_tx\_mask value associated with the relevant incoming data blocks the relevant aux\_tx\_data bits, each of the following interfaces, if implemented, has secondary priority in filling the relevant part of the outbound CPRI frame control words:
    - Real-time vendor specific interface (RTVS)
    - Vendor specific interface (VS)
    - AxC control information interface (Ctrl\_AxC)
  - 3. For any part of the CPRI frame control words not filled in by one of the previous methods, the transmission-enabled values most recently written to the control transmit table through the full control word access registers CTRL\_INDEX and TX\_CTRL determine the contents of the outbound CPRI frame control words. If the most recently written word for a CPRI frame position is not transmission-enabled, no transmission is authorized from the control transmit table to that CPRI frame position.
  - 4. If none of the previous methods provides the content for a position in the CPRI frame control word, the following interfaces, if implemented, have the lowest priority in filling the relevant part of the outbound CPRI frame control words:
    - Fast control and management (Ethernet) MII or GMII interface
    - Slow control and management (HDLC) serial interface
    - L1 control and status interface
    - Dedicated registers that contain or control content for control word positions in the CPRI frame. For example, the rx\_prot\_ver\_filter field of the PROT VER register
    - Transmission of special symbols according to the CPRI protocol. For example, K28.5, D16.2, /S/, or /T/
- CPRI frame I/Q data words:
  - 1. If the IP core implements the AUX interface, the AUX interface aux\_tx\_data bus, with appropriate delay, has first priority in filling in the outbound CPRI frame I/Q data words.
  - 2. If the IP core does not implement the AUX interface, or the aux\_tx\_mask value associated with the relevant incoming data blocks the relevant aux\_tx\_data bits, the Direct I/Q interface, if implemented, has secondary priority in filling the relevant part of the outbound CPRI frame I/Q data words.





## 3.2. CPRI Intel FPGA IP Core Clocking Structure

#### Figure 10. CPRI Intel FPGA IP Core Clocking Structure

Illustrates the clocks and clock domains in the CPRI IP. Clock domains shown are  $\texttt{cpri\_clkout}$ ,  $\texttt{clk\_ex\_delay}$ ,  $\texttt{cpu\_clk}$ , and  $\texttt{mii\_\{rx,tx\}clk}$ . The external clean-up PLL is only required in slave clocking mode. The  $\texttt{tx\_clkout}$  is only available in external clocking mode, and the  $\texttt{xcvr\_recovered\_clk}$  is only available in slave clocking mode.



The main CPRI IP core clock is cpri\_clkout.

Table 18. CPRI Intel FPGA IP Core Input Clocks

| CPRI Input Clock                                       | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| xcvr_ext_pll_clk 0r<br>xcvr_ext_pll_clk[1:0]           | Clocks the transmitter PMA.  You should drive this input clock with the output of the external TX PLL. The frequency of this clock must be one half of the CPRI line bit rate, multiplied by the local clock division factor. You must configure a PLL IP core that is capable of driving the required frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| <pre>xcvr_cdr_refclk or<br/>xcvr_cdr_refclk[1:0]</pre> | Receiver CDR reference clock. You must drive this clock at the frequency you specified for the Receiver CDR reference clock frequency (MHz) parameter in the CPRI parameter editor. This signal must come from a dedicated transceiver reference clock pin.  If you set the Number of receiver CDR reference clock(s) parameter in the CPRI parameter editor to the value of 2, this clock is two bits wide.  In the case of a two-bit xcvr_cdr_refclk port, drive xcvr_cdr_refclk[0] with the reference clock for the initial CPRI line bit rate, because by default, this is the clock signal that drives the CDR.  The IP core supports all CDR reference clock frequencies available in the dropdown menu for the Receiver CDR reference clock frequency (MHz) parameter. |  |
| pll_refclk0 or pll_refclk                              | TX PLL reference clock input. You must connect this port to dedicated transceiver reference clock pin. This input clock is not present in the CPRI IP top-level. However, it is present on a PLL instantiated outside of the CPRI IP. In Intel Stratix 10 E-tile devices, this clock is a reference clock for channel PLL. pll_refclk0 is an input to TX PLL for Intel Arria 10/Intel Stratix 10 devices. pll_refclk is an input to TX PLL for V-series devices.                                                                                                                                                                                                                                                                                                              |  |





| CPRI Input Clock |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| reconfig_clk     | core transceiver start-up and reco<br>In Intel Arria 10 and Intel Stratix<br>transceiver reconfiguration interfa<br>if you turn off all of Enable start-<br>PHY Debug Master Endpoint(N<br>status registers access, and pa<br>variations, Enable line bit rate a<br>calibration.<br>Note: You cannot calibrate your Pl<br>Debug Master Endpoint(I                                                                                                                                                                                                                                                | In Arria V, Arria V GZ, Cyclone V, and Stratix V variations, clock for the CPRI IP core transceiver start-up and reconfiguration.  In Intel Arria 10 and Intel Stratix 10 variations, clocks the signals on the CPRI transceiver reconfiguration interface. In these variations, this clock is not present if you turn off all of Enable start-up sequence state machine, Enable Native PHY Debug Master Endpoint(NPDME), transceiver capability, control and status registers access, and parameters only available in Intel Arria 10 variations, Enable line bit rate auto-negotiation, Enable single-trip delay calibration.  Note: You cannot calibrate your PHY, if you disable the Enable Native PHY Debug Master Endpoint(NPDME), transceiver capability, control and status registers access parameter. |  |  |
|                  | In variations that target any other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | r supported device family, this clock is not le line bit rate auto-negotiation, Enable ine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| ex_delay_clk     | Clock for extended delay measure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| latency_sclk     | the PCS and the core. You can (bu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Clock for delay measurement through the Intel Stratix 10 hard FIFO buffers in the PCS and the core. You can (but need not) drive this clock at the same frequency as ex_delay_clk. This clock is present only in IP cores that target an Intel Stratix 10 device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| cpri_coreclk     | In hybrid clocking mode, this drives the CPRI IP core clock <code>cpri_clkout</code> when the IP core is running at the CPRI line bit rate of 8.11008, 10.1376, 12.16512 or 24.33024 Gbps and a clock from the transceiver PHY drives the <code>cpri_clkout</code> all other rates. In external clocking mode, <code>cpri_coreclk</code> drives <code>cpri_clkout</code> at all CPRI line rates. In internal clocking mode, the clock from transceiver PHY drives <code>cpri_clkout</code> .  The frequency at which you must drive <code>cpri_coreclk</code> depends on the CPRI line bit rate: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|                  | CPRI Line Bit Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | cpri_coreclk Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                  | 0.6144 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15.36 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                  | 1.2288 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30.72 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                  | 2.4576 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 61.44 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                  | 3.0720 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 76.80 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                  | 4.9152 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 122.88 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                  | 6.1440 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 153.60 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                  | 8.11008 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 245.76 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                  | 9.8304 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 245.76 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                  | 10.1376 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 153.60 MHz (For Intel Stratix 10 E-tile device variations) 307.20 MHz (For all other device variations)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                  | 12.16512 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 184.32 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                  | 24.33024 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 368.64 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                  | You must drive this clock from the same clock source as the input signal to the IP core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| cpu_clk          | Clocks the signals on the CPRI CP device fabric supports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Clocks the signals on the CPRI CPU interface. Supports any frequency that the device fabric supports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |

#### UG-20008 | 2019.10.01



| CPRI Input Clock      | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| mii_txclk mii_rxclk   | mii_txclk clocks the MII transmitter interface and mii_rxclk clocks the MII receiver interface. You must drive these clocks at the frequency of 25 MHz/2.5 MHz to achieve the 100 Mbps/10 Mbps bandwidth required for this interface. These clocks are present only if you set the value of <b>Ethernet PCS interface</b> to the value of <b>MII</b> in the CPRI parameter editor.                                                                                                                                                                                                                           |  |
| gmii_txclk gmii_rxclk | gmii_txclk clocks the GMII transmitter interface and gmii_rxclk clocks the GMII receiver interface. You must drive these clocks at the frequency of 125 MHz to achieve the 1000 Mbps bandwidth required for this interface.  These clocks are present only if you set the value of <b>Ethernet PCS interface</b> to                                                                                                                                                                                                                                                                                          |  |
| ehip_clk_403          | the value of <b>GMII</b> in the CPRI parameter editor.  Single lane TX/RX data path clock. This clock drives the internal TX/RX data path for the CPRI PHY. Embedded Multi-die Interconnect Bridge (EMIB) uses this clock You need to generate the required frequency 402.83203125 MHz for this port externally by using an E-tile Native PHY IP channel PLL. Refer to Figure: Require External Block for the Intel Stratix 10 E-tile Device Variations for more information on connecting a PLL to CPRI IP core.  This clock is present only in the IP cores that target an Intel Stratix 10 E-tile device. |  |
| ehip_clk_806          | The EMIB uses this clock. You need to generate the required frequency of 805.6640625 MHz for this port externally by using an E-tile Native PHY IP channel PLL.  This clock is present only in the IP cores that target an Intel Stratix 10 E-tile device.                                                                                                                                                                                                                                                                                                                                                   |  |
| ehip_ref_clk[4:0]     | Reference clock used to generate high speed serial clocks and data path parallel clocks.  For rates using 8b/10b encoding, supply 153.6 MHz to this port. For rates using 64b/66b encoding supply 184.32 MHz to this port. When you perform rate switching, you can use both bits and select the clock that the reconfiguration interface uses.  This clock is present only in the IP cores that target an Intel Stratix 10 E-tile device.                                                                                                                                                                   |  |

**Table 19. CPRI Intel FPGA IP Core Output Clocks** 

| CPRI Output Clock | Information                                                                                                                                                                                                                                                                        |                                                       |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|
| cpri_clkout       | Master clock for the CPRI IP core. In hybrid clocking mode, when the IP core is running at the CPRI line bit rate of 8.11008, 10.1376, 12.16512 or 24.33024 Gbps, the cpri_coreclk input clock drives cpri_clkout. At all other CPRI line bit rates, the TYPCS drives cpri_clkout. |                                                       |  |
|                   | In internal clocking mode, the TX PCS driv                                                                                                                                                                                                                                         | es the ${	t cpri_clkout}$ at all CPRI line bit rates. |  |
|                   | In external clocking mode, the <code>cpri_coreclk</code> input clock drives <code>cpri_clkout</code> at all CPRI line bit rates.                                                                                                                                                   |                                                       |  |
|                   | The frequency of cpri_clkout depends on the CPRI line bit rate:                                                                                                                                                                                                                    |                                                       |  |
|                   | CPRI Line Bit Rate                                                                                                                                                                                                                                                                 | cpri_clkout Frequency                                 |  |
|                   | 0.6144 Gbps                                                                                                                                                                                                                                                                        | 15.36 MHz                                             |  |
|                   | 1.2288 Gbps                                                                                                                                                                                                                                                                        | 30.72 MHz                                             |  |
|                   | 2.4576 Gbps                                                                                                                                                                                                                                                                        | 61.44 MHz                                             |  |
|                   | 3.0720 Gbps                                                                                                                                                                                                                                                                        | 76.80 MHz                                             |  |
|                   | 4.9152 Gbps                                                                                                                                                                                                                                                                        | 122.88 MHz                                            |  |
|                   | 6.1440 Gbps                                                                                                                                                                                                                                                                        | 153.60 MHz                                            |  |
|                   | 8.11008 Gbps                                                                                                                                                                                                                                                                       | 245.76 MHz                                            |  |
|                   |                                                                                                                                                                                                                                                                                    | continued                                             |  |





| CPRI Output Clock  | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                             |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
|                    | CPRI Line Bit Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | cpri_clkout Frequency                                                                                       |  |
|                    | 9.8304 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 245.76 MHz                                                                                                  |  |
|                    | 10.1376 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 153.60 MHz (For Intel Stratix 10 E-tile device variations) 307.20 MHz (For all other device variations)     |  |
|                    | 12.16512 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 184.32 MHz                                                                                                  |  |
|                    | 24.33024 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 368.64 MHz                                                                                                  |  |
| xcvr_recovered_clk | Direct recovered clock from the receiver CDR. Use this output clock to drive the externa clean-up PLL when your IP core is in slave mode.  The IP core drives this clock from the PCS or the PMA block of the transceiver, depending on the value you set for the <b>Recovered clock source</b> parameter in the CPR parameter editor.  This clock is present only in CPRI IP cores in slave clocking mode that support RX traffic This clock is not present in CPRI IP cores with <b>Operation mode</b> set to the value of <b>TX simplex</b> .  The frequency of recovered clock speed (xcvr_recovered_clk) depends on the CPRI line bit rate. |                                                                                                             |  |
|                    | CPRI Line Bit Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | xcvr_recovered_clk Frequency                                                                                |  |
|                    | 0.6144 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15.36 MHz                                                                                                   |  |
|                    | 1.2288 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30.72 MHz                                                                                                   |  |
|                    | 2.4576 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 122.88 MHz (For Intel Stratix 10 E-tile device variations)     61.44 MHz (For all other device variations)  |  |
|                    | 3.0720 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 76.80 MHz                                                                                                   |  |
|                    | 4.9152 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 245.76 MHz (For Intel Stratix 10 E-tile device variations)     122.88 MHz (For all other device variations) |  |
|                    | 6.1440 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 153.60 MHz                                                                                                  |  |
|                    | 8.11008 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 220.75 MHz                                                                                                  |  |
|                    | 9.8304 Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 491.52 MHz (For Intel Stratix 10 E-tile device variations)     245.76 MHz (For all other device variations) |  |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | continued                                                                                                   |  |

#### UG-20008 | 2019.10.01



| CPRI Output Clock | Inf                                                                                                                                                                                                                                              | ormation                                                                                                   |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|
|                   | CPRI Line Bit Rate                                                                                                                                                                                                                               | xcvr_recovered_clk Frequency                                                                               |  |
|                   | 10.1376 Gbps                                                                                                                                                                                                                                     | 158.4 MHz (For Intel Stratix 10 E-tile device variations)     253.44 MHz (For all other device variations) |  |
|                   | 12.16512 Gbps                                                                                                                                                                                                                                    | 304.12 MHz                                                                                                 |  |
|                   | 24.33024 Gbps • 380.16 MHz                                                                                                                                                                                                                       |                                                                                                            |  |
| tx_clkout         | TX PCS clock. In external clocking mode, you can use this clock to drive the <pre>cpri_coreclk</pre> input clock. If your IP core is configured with the single-trip delay calibration feature, you can use this clock to drive the IOPLL block. |                                                                                                            |  |
| ehip_cdr_lock     | This signal indicates the data locks the recovered clocks. This signal is only present in the Intel Stratix 10 E-tile device variations.                                                                                                         |                                                                                                            |  |

#### **Related Information**

Adding the Off-Chip Clean-Up PLL on page 35

# 3.2.1. Example CPRI Intel FPGA IP Core Clock Connections in Different Clocking Modes

#### Figure 11. CPRI Slave IP Core in Hybrid Clocking Mode

The hybrid clocking mode option is not available in IP core variations that target an Intel Stratix  $10 \,$  E-tile device.



Note:

You must calibrate the transceiver TX PLL used with the CPRI IP connections for optimal performance. If the TX PLL input reference clock is not present, stable, and the correct frequency when the FPGA is configured, it may not be correctly calibrated, In this case you must recalibrate it when the reference clock is correct. Refer to the Transceiver PLL Calibration on page 38 for more information about the TX PLL calibration.





Figure 12. CPRI Master IP Core in Hybrid Clocking Mode



Figure 13. CPRI Master IP Core in Internal Clocking Mode for Intel Stratix 10 L- tile, H-tile, Intel Arria 10, and V-series Device Variations





Figure 14. CPRI Master IP Core in Internal Clocking Mode for Intel Stratix 10 E- tile Device Variations



Figure 15. CPRI Slave IP Core in Internal Clocking Mode for Intel Stratix 10 L- tile, H-tile, Intel Arria 10, and V-series Device Variations





Figure 16. CPRI Slave IP Core in Internal Clocking Mode for Intel Stratix 10 E- tile Device Variations



Figure 17. CPRI Slave IP Core in External Clocking Mode for Intel Stratix 10 L- tile, H-tile, Intel Arria 10, and V-series Device Variations





Figure 18. CPRI Slave IP Core in External Clocking Mode for Intel Stratix 10 E-tile Device Variations



Figure 19. CPRI Master IP Core in External Clocking Mode for Intel Stratix 10 L- tile, H-tile, Intel Arria 10, and V-series Device Variations





Figure 20. CPRI Master IP Core in External Clocking Mode for Intel Stratix 10 E- tile Device Variations



Figure 21. CPRI Slave IP Core in External Clocking Mode with Single-Trip Delay Calibration Feature for Intel Arria 10 Device Variations

Intel provides the IOPLL and DPCU blocks with the CPRI IP. For correct single-trip delay calibration functionality, you must connect these blocks as shown.



## 3.3. CPRI Intel FPGA IP Core Reset Requirements

To reset the entire CPRI IP core, you must assert the reset signals to the IP core and to the required external reset controller logic. The external reset controller logic resets only the transceiver. If you instantiate a duplex CPRI IP core, you must instantiate two PHY Reset Controllers to implement this logic, one for the TX data path and one for

#### UG-20008 | 2019.10.01



the RX data path. The two reset signals reset\_tx\_n and reset\_rx\_n each cause the reset logic to reset the relevant data path of the IP core. If you connect these two reset signals to the corresponding PHY Reset Controllers, each one also causes the transceiver in that data path to reset.

In the case of a duplex CPRI IP core , you can assert the  $reset_n$  signal instead of asserting the two reset signals  $reset_tx_n$  and  $reset_rx_n$ . However, unless you also connect the  $reset_n$  signal to the external reset controllers, the transceivers do not reset in this case.

In addition, some individual interfaces to the IP core have their own reset signals to reset only the associated interface and logic.

#### Table 20. CPRI Intel FPGA IP Core Input Reset Signals

You can assert all reset signals asynchronously to any clock. However, you must hold each reset signal asserted for one full clock period of its associated clock, to ensure it is captured by the IP. Intel recommends using the transceiver PHY reset controller IP to drive the following signals:

| CPRI Reset Signal    | Polarity    | Associated Clock | Information                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_tx_analogreset  | Active high | _                | Analog reset to transmitter from external reset controller.                                                                                                                                                                                                                                                                                                                                                                                         |
| xcvr_tx_digitalreset | Active high | _                | Digital reset to transmitter from external reset controller.                                                                                                                                                                                                                                                                                                                                                                                        |
| xcvr_rx_analogreset  | Active high | _                | Analog reset to receiver from external reset controller.                                                                                                                                                                                                                                                                                                                                                                                            |
| xcvr_rx_digitalreset | Active high | _                | Digital reset to receiver from external reset controller.                                                                                                                                                                                                                                                                                                                                                                                           |
| reset_n              | Active low  | reconfig_clk     | Asynchronous global reset signal. Resets the IP core soft logic. This signal does not reset the CSR registers, the extended delay measurement settings, or the transceivers. To reset the CSR registers, you must assert the cpu_reset_n signal. To reset the extended delay measurement settings, you must assert the ex_delay_reset_n signal. To reset the transceiver you must drive the reset input port of the required PHY Reset Controllers. |
| ehip_rst_n           | Active low  | _                | Asynchronous reset signal that resets the CPRI PHY TX/RX soft logic and the PCS. This signal connects to i_sl_tx_rst_n and i_sl_rx_rst_n of the CPRI PHY.  This reset signal is only present in the Intel Stratix 10 E-tile device variations.                                                                                                                                                                                                      |
| ehip_rst_csr_n       | Active low  | _                | Asynchronous reset signal that resets the TX/RX soft logic and the PCS, subset of the PMA functions and PCS/PMA CSRs. This signal connects to i_sl_csr_rst_n of the CPRI PHY.                                                                                                                                                                                                                                                                       |
| reset_tx_n           | Active low  | reconfig_clk     | Asynchronous global reset signal that resets the TX path of the CPRI IP core. Resets the IP core soft logic. To reset the transceiver you must drive the reset input port of the required PHY Reset Controller.                                                                                                                                                                                                                                     |
|                      | •           | ,                | continued                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| CPRI Reset Signal | Polarity    | Associated Clock | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reset_rx_n        | Active low  | reconfig_clk     | Asynchronous global reset signal that resets the RX path of the CPRI IP core. Resets the IP core soft logic. To reset the transceiver you must drive the reset input port of the required PHY Reset Controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ex_delay_reset_n  | Active low  | ex_delay_clk     | Resets the extended delay measurement block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| latency_sreset_n  | Active low  | latency_sclk     | Resets the Intel Stratix 10 hard FIFO delay measurement soft logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| reconfig_reset    | Active high | reconfig_clk     | Asynchronous reset signal. Resets the CPRI Intel Arria 10 or Intel Stratix 10 transceiver reconfiguration interface and all of the registers to which it provides access.  In IP cores that target a 28-nm device, this signal is involved in rate switching and autorate negotiation.  In Intel Arria 10 and Intel Stratix 10 variations, this signal is not present if you turn off all of Enable start-up sequence state machine, Enable Native PHY Debug Master Endpoint(NPDME), transceiver capability, control and status registers access, and parameters only available in Intel Arria 10 variations, Enable line bit rate auto-negotiation, Enable single-trip delay calibration.  In variations that target other devices, this signal is not present if you turn off all of Enable line bit rate auto-negotiation, Enable start-up sequence state machine. |
| cpu_reset_n       | Active low  | cpu_clk          | Resets the CPRI CPU interface and all of the registers to which it provides access.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| mii_txreset_n     | Active low  | mii_txclk        | Resets the MII transmitter interface and FIFO write logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| mii_rxreset_n     | Active low  | mii_rxclk        | Resets the MII receiver interface and FIFO read logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| gmii_txreset_n    | Active low  | gmii_txclk       | Resets the GMII transmitter interface and FIFO write logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| gmii_rxreset_n    | Active low  | gmii_rxclk       | Resets the GMII receiver interface and FIFO read logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



#### Figure 22. Required External Blocks

An example showing how you could connect required components to a single CPRI Intel FPGA IP core that target V-series, Intel Arria 10 and Intel Stratix 10 L- and H-tile devices.



#### Note:

- 1. The Transceiver Reconfiguration Controller block is only present in V-series CPRI designs.
- 2. The \*\_stat signals are only present in Intel Stratix 10 L- and H-tile CPRI designs.

To reset the CPRI IP core, you must assert the active low reset\_tx\_n, reset\_rx\_n, reset\_tx\_n and reset\_rx\_n, or reset\_n signals, as appropriate.

To reset the transceiver, you must trigger the reset controller logic. If you make the optional connection to drive the reset\_rx\_n or reset\_n port from the same source as the reset signal for the RX side Reset Controller, asserting the active low reset\_rx\_n or reset\_n signal also triggers the reset controller logic. If you make the optional connection to drive the reset\_tx\_n or reset\_n port from the same source as the reset signal for the TX side Reset Controller, asserting the active low reset\_tx\_n or reset\_n signal also triggers the TX reset controller logic.



When you trigger the reset controllers, they should deassert the xcvr\_reset\_tx\_ready and xcvr\_reset\_rx\_ready input ready signals to the IP core. After each reset controller completes resetting the transceiver and IP core data path, it should assert the relevant ready signal.

#### **Related Information**

Integrating Your Intel FPGA IP Core in Your Design: Required External Blocks on page 29

Shows main data path reset signals and how the reset controller connects to the Intel FPGA IP core.

## 3.4. Start-Up Sequence Following Reset

After reset, if you turned on **Enable start-up sequence state machine** in the CPRI IP core, the internal state machine performs link synchronization and other initialization tasks. If you did not turn on **Enable start-up sequence state machine**, user logic should perform these functions.





## Figure 23. Start-up states and transitions Figure From CPRI v7.0 Specification With Intel FPGA IP Core Additions

States and transitions marked in black are from the CPRI v7.0 specification Figure 30: Start-up states and transitions. Additional transitions from State G that the Intel FPGA IP core implements are marked in blue.



The internal state machine implements the start-up state machine transitions shown in section 4.5.2, Figure 30: Start-up states and transitions, and described in section 4.5.3, in the CPRI specification. In addition, the internal state machine implements the following transitions from State G: Passive Link.



- If you assert reconfig\_reset, the start-up state machine transitions to State A.
- If the IP core detects any of the following situations, the start-up state machine transitions to State B:
  - Loss of signal (LOS). Refer to Direct L1 Control and Status Interface and FLSAR Register.
  - Loss of frame (LOF). Refer to Direct L1 Control and Status Interface and FLSAR Register.
  - Remote alarm indication (RAI). Refer to Direct L1 Control and Status Interface and FLSAR Register.
  - L1 start-up timer expiration. If you turn on Enable start-up sequence state machine option, the IP core responds to both the nego\_l1\_timer\_expired port and startup\_timer\_expired field of the START\_UP\_SEQ register at offset 0x24.
- If the IP core detects that protocol negotiation is not complete, the start-up state machine transitions to State C. The IP core detects that protocol negotiation is not complete if all of the following conditions hold:
  - nego\_protocol\_complete signal has the value of 0, and
  - nego\_protocol\_complete field of the START\_UP\_SEQ register at offset 0x24 has the value of 0, and
  - Slave protocol version does not match the protocol version of the CPRI master. Specifically, the rx\_prot\_ver and tx\_prot\_ver fields of the PROT\_VER register at offset 0x10 have different values. When you turn on **Enable protocol version and C&M channel setting auto-negotiation** option, the IP core allows deframer to detect the incoming protocol version to the csr\_rx\_prot\_ver, and compare it to the proposed tx\_prot\_ver. Then IP core detects that the protocol negotiation is complete.
- If the IP core detects that control and management negotiation is complete, the start-up state machine transitions to State D. The IP core detects that control and management negotiation is not yet complete if all of the following conditions hold:
  - nego\_cm\_complete signal has the value of 0, and
  - nego\_cm\_complete field of the START\_UP\_SEQ register at offset 0x24 has the value of 0, and
  - rx\_slow\_cm\_rate\_valid field of the CM\_STATUS register has the value of 0, and
  - rx\_fast\_cm\_ptr\_valid field of the CM\_STATUS register has the value of 0.

#### **Related Information**

- Direct L1 Control and Status Interface on page 81
- FLSAR Register on page 135

#### 3.4.1. Start-Up Sequence Interface Signals

After reset, if you turned on **Enable start-up sequence state machine** in the CPRI Intel FPGA IP, the internal state machine performs link synchronization and other initialization tasks. If you did not turn on **Enable start-up sequence state machine**, user logic must perform these functions.





The signals visible in the interface depend on whether or not you turned on **Enable start-up sequence state machine**.

## **Table 21. Start-Up Sequence Interface Signals**

All interface signals are clocked by the  ${\tt cpri\_clkout}$  clock.

| Signal Name            | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| state_startup_seq[2:0] | Output    | Indicates the state of the CPRI start-up sequence state machine. This signal has the following valid values:     3'b000: State A: Standby     3'b001: State B: L1 Synchronization     3'b011: State C: Protocol Setup     3'b010: State D: Control and Management Setup     3'b110: State E: Interface and VSS Negotiation     3'b111: State F: Operation     3'b101: State G: Passive Link This signal is available only if you turn on Enable start-up sequence state machine in the CPRI parameter editor.                                                                                             |
| state_11_synch[2:0]    | Output    | State B condition indicator. Indicates the state of the CPRI receiver L1 synchronization state machine. This signal has the following valid values:  • 3'b000: XACQ1  • 3'b001: XACQ2  • 3'b011: XSYNC1  • 3'b010: XSYNC2  • 3'b110: HFNSYNC                                                                                                                                                                                                                                                                                                                                                              |
| nego_bitrate_complete  | Input     | Indicates the CPRI line bit rate negotiation is complete. Input from external CPRI line bit rate negotiation block.  If you do not turn on <b>Enable line bit rate auto-negotiation</b> in the CPRI parameter editor, you should tie this signal high.  This signal is available only if you turn on <b>Enable start-up sequence state machine</b> in the CPRI parameter editor.  Asserting this signal advances the start-up sequence state machine from state B to state C. The IP core writes the value of this signal to the nego_bitrate_complete field of the START_UP_SEQ register at offset 0x24. |
| nego_protocol_complete | Input     | Indicates the CPRI protocol version negotiation is complete. This signal is available only if you turn on <b>Enable start-up sequence state machine</b> in the CPRI parameter editor. Asserting this signal advances the start-up sequence state machine from state C to state D. The IP core writes the value of this signal to the nego_protocol_complete field of the START_UP_SEQ register at offset 0x24.                                                                                                                                                                                            |
| nego_cm_complete       | Input     | Indicates the Control and Management negotiation is complete. This signal is available only if you turn on <b>Enable start-up sequence state machine</b> in the CPRI parameter editor.  Asserting this signal advances the start-up sequence state machine from state D to state E. The IP core writes the value of this signal to the nego_cm_complete field of the START_UP_SEQ register at offset 0x24.                                                                                                                                                                                                |
| nego_vss_complete      | Input     | Indicates the Vendor Specific negotiation is complete. This signal is available only if you turn on <b>Enable start-up sequence state machine</b> in the CPRI parameter editor.                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                        |           | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Signal Name           | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |           | Asserting this signal advances the start-up sequence state machine from state E to state F. The IP core writes the value of this signal to the nego_vss_complete field of the START_UP_SEQ register at offset 0x24.                                                                                                                                                                                             |
| nego_l1_timer_expired | Input     | If you do not turn on <b>Enable protocol version and C&amp;M channel setting auto-negotiation</b> in the CPRI parameter editor, drive this signal from your user-defined L1 timer to indicate that the L1 timer has expired.  Note that if you do not turn on <b>Enable protocol version and C&amp;M channel setting auto-negotiation</b> , user logic is expected to maintain an L1 timer outside the IP core. |
|                       |           | This signal is available only if you turn on <b>Enable start-up sequence state machine</b> in the CPRI parameter editor.                                                                                                                                                                                                                                                                                        |
|                       |           | If you also turn on <b>Enable protocol version and C&amp;M channel setting auto-negotiation</b> in the CPRI parameter editor, you should tie this signal low so it does not interfere with the internal L1 timer.                                                                                                                                                                                               |

Figure 24. Start-Up Sequence State Machine Timing Diagram



#### 3.5. AUX Interface

The CPRI Intel FPGA IP auxiliary (AUX) interface provides direct access to the CPRI 10 ms radio frame, including I/Q data and control words. You can use this interface to support your specific application. For example, the AUX interface allows you to implement custom I/Q sample widths and custom mapping schemes.

The AUX interface also enables multi-hop routing applications and provides timing reference information for transmitted and received frames. Using this interface, you can load I/Q data in a precise location in the precise CPRI basic frame you target.

The AUX interface allows you to connect CPRI IP instances and other system components together by supporting a direct connection to a user-defined routing layer or custom mapping block. You implement this routing layer, which is not defined in the CPRI Specification, outside the CPRI IP core. The AUX interface supports the transmission and reception of I/Q data and timing information between an RE slave and an RE master, allowing you to define a custom routing layer that enables daisy-chain configurations of RE master and slave ports. Your custom routing layer determines the I/Q sample data to pass on to other REs to support multi-hop network configurations and custom mapping algorithms.

If you turn on **Enable auxiliary interface** in the CPRI parameter editor, your IP core includes this interface.



## 3.5.1. AUX Interface Signals

#### **Table 22. AUX Interface Signals**

If you turn on **Enable auxiliary interface** in the CPRI parameter editor, the AUX interface is available. This interface allows access to the entire CPRI frame and has the highest priority among the L1 interfaces.

You can alter the transmit write latency with the **Auxiliary and direct interfaces write latency cycle(s)** parameter. The default transmit latency, when **Auxiliary and direct interfaces write latency cycle(s)** has the value of zero, is one <code>cpri\_clkout</code> cycle. You can specify additional latency cycles.

The **Data path width** parameter determines the interface type and width, where N=32 or 64, C=3 or 7, and D=31 or 63.

All interface signals are clocked by the cpri\_clkout clock.

| AUX RX Interface Status Signals |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|---------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Signal Name                     | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| auxN_rx_rfp                     | Output    | Synchronization pulse for start of 10 ms radio frame. The pulse occurs at the start of the radio frame on the AUX RX interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| auxN_rx_hfp                     | Output    | Synchronization pulse for start of hyperframe. The pulse occurs at the start of the hyperframe on the AUX RX interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| auxN_rx_bfn[11:0]               | Output    | Current radio frame number on the AUX RX interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| auxN_rx_z[7:0]                  | Output    | Current hyperframe number on the AUX RX interface. Value is in the range 0–149.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| auxN_rx_x[7:0]                  | Output    | Index number of the current basic frame in the current hyperframe on the AUX RX interface. Value is in the range 0–255.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| auxN_rx_seq[6:0]                | Output    | Index number of the current 32-bit word in the current basic frame on the AUX RX interface. The value range depends on the current CPRI line bit rate:  • 0.6144 Gbps: range is 0–3  • 1.2288 Gbps: range is 0–7  • 2.4576 Gbps: range is 0–15  • 3.0720 Gbps: range is 0–19  • 4.9152 Gbps: range is 0–31  • 6.1440 Gbps: range is 0–39  • 8.11008 Gbps: range is 0–63  • 9.8304 Gbps: range is 0–63  • 10.1376 Gbps: range is 0–79  For 64-bit word, the index number value range is generally half of the value range for 32-bit word:  • 8.11008 Gbps: range is 0–31  • 10.1376 Gbps: range is 0–39  • 12.16512 Gbps: range is 0–47  • 24.33024 Gbps: range is 0–95  12.16512 and 24.33024 Gbps CPRI line rates uses 64-bit interface. 8.11008 and 10.1376 Gbps CPRI line rates uses 64-bit interface when aut-rate negotiated from 12.16512/24.33024 Gbps |  |  |



| AUX RX Interface Data Signals |           |                                                                                                                                                       |  |
|-------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                   | Direction | Description                                                                                                                                           |  |
| auxN_rx_data[D:0]             | Output    | Data the IP core presents on the AUX link. Data is transmitted in 32-bit words. Byte [31:24] is transmitted first and byte [7:0] is transmitted last. |  |
| auxN_rx_ctrl[C:0]             | Output    | Control slots indicator. Each asserted bit indicates that the corresponding byte position in aux_rx_data holds a byte from a CPRI control word.       |  |

| AL                | IX TX Interfac | ce Control and Status Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name       | Direction      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| auxN_tx_sync_rfp  | Input          | Synchronization input used in REC master to control the start of a new 10 ms radio frame. Asserting this signal resets the frame synchronization machine. The CPRI IP uses the rising edge of the pulse for synchronization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| auxN_tx_err[C:0]  | Output         | Indicates that in the previous <code>cpri_clkout</code> cycle, <code>aux_tx_mask</code> bits masked one or more control words in the target CPRI frame. Each bit in <code>aux_tx_err</code> indicates whether the corresponding byte in the 32-bit value on <code>aux_tx_data</code> overwrites a control word in the target CPRI frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| auxN_tx_rfp       | Output         | Synchronization pulse for start of 10 ms radio frame. The pulse occurs at the start of the radio frame on the AUX TX interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| auxN_tx_hfp       | Output         | Synchronization pulse for start of hyperframe. The pulse occurs at the start of the hyperframe on the AUX TX interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| auxN_tx_bfn[11:0] | Output         | Current radio frame number on the AUX TX interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| auxN_tx_z[7:0]    | Output         | Current hyperframe number on the AUX TX interface. Value is in the range 0–149.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| auxN_tx_x[7:0]    | Output         | Index number of the current basic frame in the current hyperframe on the AUX TX interface. Value is in the range 0–255.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| auxN_tx_seq[6:0]  | Output         | Index number of the current 32-bit word in the current basic frame on the AUX TX interface.  The value range depends on the current CPRI line bit rate:  0.6144 Gbps: range is 0-3  1.2288 Gbps: range is 0-7  2.4576 Gbps: range is 0-15  3.0720 Gbps: range is 0-19  4.9152 Gbps: range is 0-31  6.1440 Gbps: range is 0-39  8.11008 Gbps: range is 0-63  9.8304 Gbps: range is 0-63  10.1376 Gbps: range is 0-79  For 64-bit word, the index number value range is generally half of the value range for 32-bit word:  8.11008 Gbps: range is 0-31  10.1376 Gbps: range is 0-39  12.16512 Gbps: range is 0-47  24.33024 Gbps: range is 0-95  12.16512 and 24.33024 Gbps CPRI line rates uses 64-bit interface. 8.11008 and 10.1376 Gbps CPRI line rates uses 64-bit interface when aut-rate negotiated from 12.16512/24.33024 Gbps |



| AUX TX Interface Data Signals |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                   | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| auxN_tx_data[D:0]             | Input     | Data the IP core receives on the AUX TX interface. The data is aligned with aux_tx_seq with a write delay of one cpri_clkout cycle plus the number of additional cpri_clkout cycles you specify as the value of the Auxiliary and direct interfaces write latency cycle(s) parameter.                                                                                                                                                                                           |  |
|                               |           | User logic is responsible to ensure that the write data in aux_tx_data is aligned with the write latency value of the Auxiliary and direct interfaces write latency cycle(s) parameter.                                                                                                                                                                                                                                                                                         |  |
|                               |           | Data is received in 32-bit words. For correct transmission in the CPRI frame, you must send byte [31:24] first and byte [7:0] last.                                                                                                                                                                                                                                                                                                                                             |  |
| auxN_tx_mask[D:0]             | Input     | Bit mask for insertion of data from aux_tx_data in the target CPRI frame.                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                               |           | This signal aligns with aux_tx_data and therefore, aligns with aux_tx_seq with a delay of one cpri_clkout cycle plus the number of additional cpri_clkout cycles you specify as the value of the Auxiliary and direct interfaces write latency cycle(s) parameter.                                                                                                                                                                                                              |  |
|                               |           | Assertion of a bit in this mask overrides insertion of data to the corresponding bit in the target CPRI frame from any other source. Therefore, you must deassert the mask bits during K28.5 character or $/S//T/$ insertion in the outgoing CPRI frame, which occurs when $Z=X=0$ . If you do not deassert the mask bits during K28.5 or $/S//T/$ character insertion in the outgoing CPRI frame, the aux_tx_err output signal is asserted in the following cpri_clkout cycle. |  |
| auxN_tx_ctrl[C:0]             | Output    | Control slots indicator. Each asserted bit indicates that the corresponding byte position, as indicated by aux_tx_seq, should hold a CPRI control word in the target CPRI frame.                                                                                                                                                                                                                                                                                                |  |

Figure 25. AUX RX Interface Timing Diagram

AUX RX interface behavior in a CPRI IP core running at 0.6144 Gbps.





#### Figure 26. CPRI REC Master Response to aux\_tx\_sync\_rfp Resynchronization Pulse

Asserting  $aux\_tx\_sync\_rfp$  resets the hyperframe and basic frame numbers in an REC master CPRI IP. Shown for a CPRI IP core running at 0.6144 Gbps.





#### Figure 27. AUX TX Interface Timing Diagram with One Auxiliary Latency Cycle

Expected behavior on the AUX TX interface of a CPRI IP running at 0.6144 Gbps. Illustrates the effect of setting the **Auxiliary and direct interfaces write latency cycle(s)** parameter to a a non-zero value. Shown for a CPRI IP with **Auxiliary and direct interfaces write latency cycle(s)** set to the value of 1.





#### Figure 28. AUX TX Interface Timing Diagram with Four Auxiliary Latency Cycles

Expected behavior on the AUX TX interface of a CPRI IP running at 0.6144 Gbps. Illustrates the effect of setting the **Auxiliary and direct interfaces write latency cycle(s)** parameter to the value of four.





#### Figure 29. AUX TX Timing Diagram with Error

Illustrates the behavior of the  $\mathtt{aux\_tx\_err}$  signal on the AUX TX interface of a CPRI IP core running at 0.6144 Gbps. The  $\mathtt{aux\_tx\_ctrl}$  signal shows that when  $\mathtt{aux\_tx\_seq}$  has the value of zero, the first byte at the corresponding position in the target CPRI frame is a control byte. The value of the **Auxiliary and direct interfaces write latency cycle(s)** parameter is zero. Therefore, the data on  $\mathtt{aux\_tx\_data}$  is delayed by one clock cycle from the value on  $\mathtt{aux\_tx\_seq}$ . The data that appears on  $\mathtt{aux\_tx\_data}$  when  $\mathtt{aux\_tx\_seq}$  has the value of 1 is the data that targets position X.Y.Z.0 in the target CPRI frame.

The value of Mask #1 is presumably 0xFFXXXXXX, indicating that the incoming data on aux\_tx\_data is intended to overwrite this control byte in the target CPRI frame. Therefore, in the following cpri\_clkout cycle, the IP core asserts the aux\_tx\_err signal.



#### **Related Information**

- AUX Interface Synchronization on page 70
   Illustrates the relationship between the AUX synchronization signals.
- Auxiliary Latency Cycles on page 70

The **Auxiliary and direct interfaces write latency cycle(s)** parameter affects the relative timing of the data on the aux\_tx\_data and aux\_tx\_mask busses. This section provides an explanation of the parameter's effect and purpose.



### 3.5.2. AUX Interface Synchronization

## Figure 30. Relationship Between Synchronization Pulses and Numbers on the AUX Interface

The output synchronization signals are useful for custom user logic, including frame synchronization across hops in multi-hop configurations.

The output synchronization signals are derived from the CPRI frame synchronization state machine.



#### **Related Information**

AUX Interface Signals on page 63

Describes the AUX interface signals and provides AUX interface timing diagrams.

#### 3.5.3. Auxiliary Latency Cycles

Intel provides configurable write latency on the AUX TX interface and other direct TX interfaces to support user logic with sufficient advance notice of the position in the CPRI frame. The processing time that user logic requires after determining the current position in the CPRI frame is implementation specific, and the default write latency of a single <code>cpri\_clkout</code> cycle might not be adequate. Using the **Auxiliary and direct interfaces write latency cycle(s)** parameter, you can set the write latency to the number of clock cycles required for your system to process data before sending it on the AUX TX interface or other direct TX interface.





In the CPRI parameter editor, you can specify a non-zero number of **Auxiliary and direct interfaces write latency cycle(s)** to increase the write latency on the AUX TX interface and other direct TX interfaces to the CPRI IP.

The write latency is the number of <code>cpri\_clkout</code> cycles from when the <code>aux\_tx\_seq</code> output signal has the value of n to when user logic must write data to the AUX TX interface to target the corresponding position in the CPRI frame. For other direct interfaces, the IP core notifies user logic when it is ready for input and the user does not need to monitor the <code>aux\_tx\_seq</code> signal. However, the <code>Auxiliary latency cycle(s)</code> value does apply to all of the direct interfaces.

When Auxiliary and direct interfaces write latency cycle(s) has the default value of zero, the write latency on the direct TX interfaces is one cpri\_clkout cycle. When Auxiliary and direct interfaces write latency cycle(s) has the value of N, the write latency is (1+N) cpri\_clkout cycles.

User logic is responsible to ensure that the data presented to the Intel FPGA IP core on the AUX TX interface is presented at the correct write latency relative to the AUX TX interface synchronization signals.

Note:

You cannot simply write to the AUX TX interface with a consistent write latency that you determine after configuring your Intel FPGA IP core. If you do not specify the correct write latency in the CPRI parameter editor, the data you present on the AUX TX interface cannot fill the correct position in the target CPRI frame. To ensure the write latency offset is implemented correctly in the Intel FPGA IP core, you must set the parameter.

#### Figure 31. AUX Interface Transmit Write Latency

Illustrates the transmit write latency on the AUX interface when **Auxiliary and direct interfaces write latency cycle(s)** has the value of 0. If you specify a non-zero value for this parameter, the latency increases from the default latency of one <code>cpri\_clkout</code> cycle to 1 plus the number of cycles you specify.

In this example, the CPRI line bit rate is 6.144 Gbps, so that the control word is 10 bytes. User logic masks the control word, so that the Intel FPGA IP core does not receive the control words from the AUX interface.



#### 3.5.4. Direct Interface CPRI Frame Data Format

The information on the AUX interface and all of the other direct interfaces except the L1 CSR interface, appears in the relevant data bus in 32-bit words. The CPRI Intel FPGA IP converts the contents of the incoming CPRI frame to a 32-bit format





internally. Similarly, the IP core expects to receive data on the various direct interfaces in this format. The only exception is the L1 CSR interface, which transmits and receives information in individual bits.

#### Figure 32. AUX Interface Data at Different CPRI Line Bit Rates

The AUX interface presents and expects data in fixed 32-bit words. The mapping of the CPRI frame to and from 32-bit words depends on the CPRI IP bit rate. This figure illustrates how CPRI frame words are mapped to 32-bit words on the AUX interface 32-bit data bus.

| 0.6144 Gbps<br>Line Rate:                                   | Sequence n<br>0                                                                                               | number on AUX interf                                                                           | ace<br>2                                                                   | 3         |                                                                     |                 |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------|---------------------------------------------------------------------|-----------------|
| [31:24]                                                     | #Z.X.0.0 (1)                                                                                                  | #Z.X.4.0                                                                                       | #Z.X.8.0                                                                   | #Z.X.12.0 |                                                                     |                 |
| [23:16]                                                     | #Z.X.1.0                                                                                                      | #Z.X.5.0                                                                                       | #Z.X.9.0                                                                   | #Z.X.13.0 |                                                                     |                 |
| [15:8]                                                      | #Z.X.2.0                                                                                                      | #Z.X.6.0                                                                                       | #Z.X.10.0                                                                  | #Z.X.14.0 |                                                                     |                 |
| [7:0]                                                       | #Z.X.3.0                                                                                                      | #Z.X.7.0                                                                                       | #Z.X.11.0                                                                  | #Z.X.15.0 |                                                                     |                 |
| 1.2288 Gbps<br>Line Rate:                                   | Sequence n<br>O                                                                                               | number on AUX interf                                                                           | ace<br>2                                                                   |           | 7                                                                   | _               |
| [31:24]                                                     | #Z.X. 0.0 <sup>(1)</sup>                                                                                      | #Z.X.2.0                                                                                       | #Z.X.4.0                                                                   |           | #Z.X.14.0                                                           | ]               |
| [23:16]                                                     | #Z.X.0.1 <sup>(1)</sup>                                                                                       | #Z.X.2.1                                                                                       | #Z.X.4.1                                                                   |           | #Z.X.14.1                                                           |                 |
| [15:8]                                                      | #Z.X.1.0                                                                                                      | #Z.X.3.0                                                                                       | #Z.X.5.0                                                                   |           | #Z.X.15.0                                                           |                 |
| [7:0]                                                       | #Z.X.1.1                                                                                                      | #Z.X.3.1                                                                                       | #Z.X.5.1                                                                   |           | #Z.X.15.1                                                           |                 |
|                                                             |                                                                                                               |                                                                                                |                                                                            |           |                                                                     |                 |
| 2.4576 Gbps<br>Line Rate:                                   | Sequence n                                                                                                    | number on AUX interf<br>1                                                                      | ace<br>2                                                                   |           | 15                                                                  |                 |
|                                                             |                                                                                                               |                                                                                                |                                                                            |           | 15<br>#Z.X.15.0                                                     | 1               |
| Line Rate:                                                  | 0                                                                                                             | 1                                                                                              | 2                                                                          |           |                                                                     |                 |
| Line Rate:<br>[31:24]                                       | 0 #Z.X.0.0 <sup>(1)</sup>                                                                                     | 1<br>#Z.X.1.0                                                                                  | 2<br>#Z.X.2.0                                                              |           | #Z.X.15.0                                                           |                 |
| [31:24] [23:16]                                             | #Z.X.0.0 <sup>(1)</sup>                                                                                       | 1<br>#Z.X.1.0<br>#Z.X.1.1                                                                      | 2<br>#Z.X.2.0<br>#Z.X.2.1                                                  |           | #Z.X.15.0<br>#Z.X.15.1                                              |                 |
| [31:24] [23:16] [15:8]                                      | 0<br>#Z.X.0.0 <sup>(1)</sup><br>#Z.X.0.1 <sup>(1)</sup><br>#Z.X.0.2 <sup>(1)</sup><br>#Z.X.0.3 <sup>(1)</sup> | 1<br>#Z.X.1.0<br>#Z.X.1.1<br>#Z.X.1.2                                                          | 2<br>#Z.X.2.0<br>#Z.X.2.1<br>#Z.X.2.2<br>#Z.X.2.3                          | <br>      | #Z.X.15.0<br>#Z.X.15.1<br>#Z.X.15.2                                 | 19              |
| [31:24] [23:16] [15:8] [7:0]                                | 0<br>#Z.X.0.0 <sup>(1)</sup><br>#Z.X.0.1 <sup>(1)</sup><br>#Z.X.0.2 <sup>(1)</sup><br>#Z.X.0.3 <sup>(1)</sup> | 1<br>#Z.X.1.0<br>#Z.X.1.1<br>#Z.X.1.2<br>#Z.X.1.3                                              | 2<br>#Z.X.2.0<br>#Z.X.2.1<br>#Z.X.2.2<br>#Z.X.2.3                          | <br><br>  | #Z.X.15.0<br>#Z.X.15.1<br>#Z.X.15.2<br>#Z.X.15.3                    | 19<br>#Z.X.15.1 |
| [31:24] [23:16] [15:8] [7:0]  3.072 Gbps Line Rate:         | #Z.X.0.0 <sup>(1)</sup> #Z.X.0.1 <sup>(1)</sup> #Z.X.0.2 <sup>(1)</sup> #Z.X.0.3 <sup>(1)</sup> Sequence n    | 1<br>#Z.X.1.0<br>#Z.X.1.1<br>#Z.X.1.2<br>#Z.X.1.3<br>number on AUX interf                      | 2<br>#Z.X.2.0<br>#Z.X.2.1<br>#Z.X.2.2<br>#Z.X.2.3                          |           | #Z.X.15.0<br>#Z.X.15.1<br>#Z.X.15.2<br>#Z.X.15.3                    |                 |
| [31:24] [23:16] [15:8] [7:0]  3.072 Gbps Line Rate: [31:24] | 0<br>#Z.X.0.0 (1)<br>#Z.X.0.1 (1)<br>#Z.X.0.2 (1)<br>#Z.X.0.3 (1)<br>Sequence in<br>0                         | 1<br>#Z.X.1.0<br>#Z.X.1.1<br>#Z.X.1.2<br>#Z.X.1.3<br>number on AUX interf<br>1<br>#Z.X.0.4 (1) | 2<br>#Z.X.2.0<br>#Z.X.2.1<br>#Z.X.2.2<br>#Z.X.2.3<br>face<br>2<br>#Z.X.1.3 | <br><br>  | #Z.X.15.0<br>#Z.X.15.1<br>#Z.X.15.2<br>#Z.X.15.3<br>18<br>#Z.X.14.2 | #Z.X.15.1       |



| 1.952 Gbps                                                                                  | Sequence r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | number on AUX interl                                                                                                                                                                          | face                                                                                      |                                                                                                               |               |                                                          |                                                            |                 |                            |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------|------------------------------------------------------------|-----------------|----------------------------|
| Line Rate:                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                             | 2                                                                                         |                                                                                                               |               | 30                                                       | 31                                                         |                 |                            |
| [31:24]                                                                                     | #Z.X.0.0 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.4 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.1.0                                                                                  |                                                                                                               |               | #Z.X.14.0                                                | #Z.X.15.4                                                  | 1               |                            |
| [23:16]                                                                                     | #Z.X.0.1 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.5 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.1.1                                                                                  |                                                                                                               |               | #Z.X.14.1                                                | #Z.X.15.5                                                  |                 |                            |
| [15:8]                                                                                      | #Z.X.0.2 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.6 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.2.2                                                                                  |                                                                                                               |               | #Z.X.14.2                                                | #Z.X.15.6                                                  |                 |                            |
| [7:0]                                                                                       | #Z.X.0.3 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.7 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.2.3                                                                                  |                                                                                                               |               | #Z.X.15.3                                                | #Z.X.15.7                                                  |                 |                            |
| 5.144 Gbps<br>Line Rate:                                                                    | Sequence r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | number on AUX interl                                                                                                                                                                          | face 2                                                                                    |                                                                                                               |               | 38                                                       | 39                                                         |                 |                            |
| [31:24]                                                                                     | #Z.X.0.0 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.4 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.0.8 <sup>(1)</sup>                                                                   |                                                                                                               |               | #Z.X.15.2                                                | #Z.X.15.6                                                  |                 |                            |
| [23:16]                                                                                     | #Z.X.0.1 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.5 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.0.9 <sup>(1)</sup>                                                                   |                                                                                                               |               | #Z.X.15.3                                                | #Z.X.15.7                                                  |                 |                            |
|                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | #7 V O C(1)                                                                                                                                                                                   | #Z.X.1.0                                                                                  |                                                                                                               |               | #Z.X.15.4                                                | #Z.X.15.8                                                  |                 |                            |
| [15:8]                                                                                      | #Z.X.0.2 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.6 <sup>(1)</sup>                                                                                                                                                                       |                                                                                           |                                                                                                               |               |                                                          |                                                            |                 |                            |
| [7:0]                                                                                       | #Z.X.0.3 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | #Z.X.0.7 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.1.1                                                                                  |                                                                                                               |               | #Z.X.15.5                                                | #Z.X.15.9                                                  | ]               |                            |
| [7:0]                                                                                       | #Z.X.0.3 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                               | #Z.X.1.1                                                                                  |                                                                                                               |               | #Z.X.15.5                                                | #Z.X.15.9                                                  | _               |                            |
| [7:0]<br><b>3.11008, 9.8304</b>                                                             | #Z.X.0.3 <sup>(1)</sup> <b>Gbps</b> Sequence r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | #Z.X.0.7 <sup>(1)</sup>                                                                                                                                                                       | #Z.X.1.1                                                                                  | <u> </u>                                                                                                      |               |                                                          |                                                            | ]               |                            |
| [7:0]<br><b>3.11008, 9.8304</b><br>Line Rate:                                               | #Z.X.0.3 <sup>(1)</sup> <b>Gbps</b> Sequence r 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | #Z.X.0.7 <sup>(1)</sup> number on AUX intert                                                                                                                                                  | #Z.X.1.1                                                                                  | 3                                                                                                             | I 1           | 62                                                       | 63                                                         | ]               |                            |
| [7:0] 3.11008, 9.8304 Line Rate: [31:24]                                                    | #Z.X.0.3 <sup>(1)</sup> <b>Gbps</b> Sequence of the sequence | #Z.X.0.7 <sup>(1)</sup> number on AUX interf                                                                                                                                                  | #Z.X.1.1 face 2 #Z.X.0.8 (1)                                                              | 3<br>#Z.X.0.12 <sup>(1)</sup>                                                                                 |               | 62<br>#Z.X.15.8                                          | 63<br>#Z.X.15.12                                           |                 |                            |
| [7:0] 3.11008, 9.8304 Line Rate: [31:24] [23:16]                                            | #Z.X.0.3 <sup>(1)</sup> <b>Gbps</b> Sequence r 0  #Z.X.0.0 <sup>(1)</sup> #Z.X.0.1 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | #Z.X.0.7 <sup>(1)</sup> number on AUX interf 1  #Z.X.0.4 <sup>(1)</sup> #Z.X.0.5 <sup>(1)</sup>                                                                                               | #Z.X.1.1 face 2 #Z.X.0.8 (1) #Z.X.0.9 (1)                                                 | 3<br>#Z.X.0.12 <sup>(1)</sup><br>#Z.X.0.13 <sup>(1)</sup>                                                     |               | 62<br>#Z.X.15.8<br>#Z.X.15.9                             | 63<br>#Z.X.15.12<br>#Z.X.15.13                             | ]               |                            |
| [7:0] 3.11008, 9.8304 Line Rate: [31:24] [23:16] [15:8]                                     | #Z.X.0.3 <sup>(1)</sup> <b>Gbps</b> Sequence of the sequence | #ZX.0.7 <sup>(1)</sup> number on AUX interl 1  #ZX.0.4 <sup>(1)</sup> #ZX.0.5 <sup>(1)</sup> #ZX.0.6 <sup>(1)</sup> #ZX.0.7 <sup>(1)</sup>                                                    | #ZX.1.1  face 2  #ZX.0.8 (1)  #ZX.0.9 (1)  #ZX.0.10 (1)  #ZX.0.11(1)                      | 3<br>#ZX.0.12 <sup>(1)</sup><br>#ZX.0.13 <sup>(1)</sup><br>#ZX.0.14 <sup>(1)</sup><br>#ZX.0.15 <sup>(1)</sup> |               | 62<br>#Z.X.15.8<br>#Z.X.15.9<br>#Z.X.15.10<br>#Z.X.15.11 | 63<br>#Z.X.15.12<br>#Z.X.15.13<br>#Z.X.15.14<br>#Z.X.15.15 | 62              | 79                         |
| [7:0]  3.11008, 9.8304 Line Rate:  [31:24]  [23:16]  [15:8]  [7:0]                          | #Z.X.0.3 <sup>(1)</sup> <b>Gbps</b> Sequence of 0  #Z.X.0.0 <sup>(1)</sup> #Z.X.0.1 <sup>(1)</sup> #Z.X.0.2 <sup>(1)</sup> #Z.X.0.3 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | #ZX.0.7 <sup>(1)</sup> number on AUX interl 1  #ZX.0.4 <sup>(1)</sup> #ZX.0.5 <sup>(1)</sup> #ZX.0.6 <sup>(1)</sup> #ZX.0.7 <sup>(1)</sup>                                                    | #ZX.1.1  face 2  #ZX.0.8 (1)  #ZX.0.9 (1)  #ZX.0.10 (1)  #ZX.0.11 (1)                     | 3<br>#Z.X.0.12 <sup>(1)</sup><br>#Z.X.0.13 <sup>(1)</sup><br>#Z.X.0.14 <sup>(1)</sup>                         |               | 62<br>#Z.X.15.8<br>#Z.X.15.9<br>#Z.X.15.10               | 63<br>#Z.X.15.12<br>#Z.X.15.13<br>#Z.X.15.14               | 62<br>#ZX.15.12 | 79<br>#Z.X.15.1            |
| [7:0]  8.11008, 9.8304 Line Rate:  [31:24]  [23:16]  [15:8]  [7:0]  10.1376 Gbps Line Rate: | #Z.X.0.3 <sup>(1)</sup> Gbps Sequence of the sequence o      | #ZX.0.7 <sup>(1)</sup> number on AUX interl  #ZX.0.5 <sup>(1)</sup> #ZX.0.6 <sup>(1)</sup> #ZX.0.7 <sup>(1)</sup>                                                                             | #ZX.1.1  face 2  #ZX.0.8 (1)  #ZX.0.9 (1)  #ZX.0.10 (1)  #ZX.0.11(1)                      | 3<br>#ZX.0.12 <sup>(1)</sup><br>#ZX.0.13 <sup>(1)</sup><br>#ZX.0.14 <sup>(1)</sup><br>#ZX.0.15 <sup>(1)</sup> |               | 62<br>#Z.X.15.8<br>#Z.X.15.9<br>#Z.X.15.10<br>#Z.X.15.11 | 63<br>#Z.X.15.12<br>#Z.X.15.13<br>#Z.X.15.14<br>#Z.X.15.15 |                 | 79<br>#ZX.15.1<br>#ZX.15.1 |
| [7:0] 3.11008, 9.8304 Line Rate:  [31:24]  [23:16]  [7:0]  10.1376 Gbps Line Rate:  [31:24] | #Z.X.0.3 <sup>(1)</sup> Gbps Sequence of 0  #Z.X.0.0 <sup>(1)</sup> #Z.X.0.1 <sup>(1)</sup> #Z.X.0.2 <sup>(1)</sup> #Z.X.0.3 <sup>(1)</sup> Sequence of 0  #Z.X.0.0 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | #ZX.0.7 <sup>(1)</sup> number on AUX interior 1  #ZX.0.4 <sup>(1)</sup> #ZX.0.5 <sup>(1)</sup> #ZX.0.5 <sup>(1)</sup> #ZX.0.7 <sup>(1)</sup> number on AUX interior 1  #ZX.0.4 <sup>(1)</sup> | #ZX.1.1  face 2  #ZX.0.8 (1)  #ZX.0.9 (1)  #ZX.0.10 (1)  #ZX.0.11(1)  face 2  #ZX.0.8 (1) | 3<br>#ZX.0.12 <sup>(1)</sup><br>#ZX.0.13 <sup>(1)</sup><br>#ZX.0.14 <sup>(1)</sup><br>#ZX.0.15 <sup>(1)</sup> | <br><br><br>4 | 62<br>#Z.X.15.8<br>#Z.X.15.9<br>#Z.X.15.10<br>#Z.X.15.11 | 63<br>#Z.X.15.12<br>#Z.X.15.13<br>#Z.X.15.14<br>#Z.X.15.15 | #Z.X.15.12      | #Z.X.15.1                  |

The CPRI IP core passes the incoming AUX data through to the CPRI link unmodified. You must ensure that the incoming AUX data bits already include any CRC values expected by the application at the other end of the CPRI link.

(1) Light blue table cells indicate control word bytes. Yellow table cells indicate real-time vendor specific bytes. White table cells indicate data word bytes.

Figure 33. Data Sample Order on aux\_tx\_data and aux\_rx\_data Buses

Illustrates how CPRI frame data is ordered in each 32-bit word.

| 31                                           | 24 23                                                                | 16 15 8                                           | 7 0                                                         |
|----------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------|
| ([3]<br>Q[3]<br>([2]<br>Q[2]<br>([1]<br>Q[1] | Q[0]<br>[[7]<br>Q[7]<br>Q[7]<br>[[6]<br>Q[6]<br>[[5]<br>Q[5]<br>Q[5] | Q[4] [[11] Q[11] Q[11] Q[10] Q[10] [[9] Q[9] [[8] | [[15]<br>0[15]<br>[[14]<br>0[14]<br>[[13]<br>0[13]<br>[[12] |

### 3.6. Direct IQ Interface

If you turn on **Enable direct IQ mapping interface** in the CPRI parameter editor, the direct IQ interface is available. This interface allows direct access to the I/Q data time slots in the CPRI frame. You can connect this interface to any user-defined air standard I/Q mapping module.

This interface is Avalon-ST compliant with a read latency value of 1.

You can alter the transmit latency with the **Auxiliary and direct interfaces write latency cycle(s)** parameter.



### **Table 23. Direct IQ Interface Signals**

All interface signals are clocked by the  $cpri\_clkout$  clock. The **Data path width** parameter determines the interface type and width, where N= 32 or 64, C= 3 or 7, and D= 31 or 63.

| Direct IQ RX Interface |           |                                                                                                               |  |
|------------------------|-----------|---------------------------------------------------------------------------------------------------------------|--|
| Signal Name            | Direction | Description                                                                                                   |  |
| iqN_rx_valid[C:0]      | Output    | Each asserted bit indicates the corresponding byte on the current iq_rx_data bus is valid I/Q data.           |  |
| iqN_rx_data[D:0]       | Output    | I/Q data received from the CPRI frame. The iq_rx_valid signal indicates which bytes are valid I/Q data bytes. |  |

| Direct IQ TX Interface |           |                                                                                                                                                                                                                                                          |  |
|------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name            | Direction | Description                                                                                                                                                                                                                                              |  |
| iqN_tx_ready[C:0]      | Output    | Each asserted bit indicates the IP core is ready to read I/Q data from the corresponding byte of $iq\_tx\_data$ on the next clock cycle.                                                                                                                 |  |
| iqN_tx_valid[C:0]      | Input     | Write valid for iq_tx_data. Assert bit [n] to indicate that the corresponding byte on the current iq_tx_data bus is valid I/Q data.                                                                                                                      |  |
| iqN_tx_data[D:0]       | Input     | I/Q data to be written to the CPRI frame. The IP core writes the individual bytes of the current value on the iq_tx_data bus to the CPRI frame based on the iq_tx_ready signal from the previous cycle, and the iq_tx_valid signal in the current cycle. |  |

### Figure 34. Direct IQ RX Interface Timing Diagram

Direct IQ RX interface behavior in a CPRI IP running at 0.6144 Gbps.

The  $aux\_rx\_x$  and  $aux\_rx\_seq$  signals are not part of this interface and are available only if you turn on the AUX interface in your CPRI IP core variation. However, their presence in the timing diagram explains the timing of the  $iq\_rx\_valid$  output signal that you use to identify the clock cycles with valid I/Q data.





### Figure 35. Direct IQ TX Interface Timing Diagram

Expected behavior on the direct IQ TX interface of a CPRI IP core running at 0.6144 Gbps.

The aux\_tx\_x and aux\_tx\_seq signals are not part of this interface and are available only if you turn on the AUX interface in your CPRI IP variation. However, their presence in the timing diagram explains the timing of the iq\_tx\_ready output signal that you use to identify the clock cycles when you can write I/Q data to the CPRI frame. Note that the write latency is two cpri\_clkout clock cycles in this example.



#### **Related Information**

### **Avalon Interface Specifications**

For more information about the Avalon-ST protocol, including timing diagrams, refer to the *Avalon Streaming Interfaces* chapter.

### 3.7. Ctrl\_AxC Interface

If you turn on **Enable direct ctrl\_axc access interface** in the CPRI parameter editor, the Ctrl\_AxC interface is available. This interface allows direct access to the Ctrl\_AxC subchannels in the CPRI frame, which are subchannels 4, 5, 6, and 7 in each hyperframe.

This interface is Avalon-ST compliant with a read latency value of 1.

You can alter the transmit latency with the **Auxiliary and direct interfaces write latency cycle(s)** parameter.

#### Table 24. Ctrl AxC Interface Signals

All interface signals are clocked by the  $cpri\_clkout$  clock. The **Data path width** parameter determines the interface type and width, where N= 32 or 64, C= 3 or 7, and D= 31 or 63.

| Ctrl_AxC RX Interface   |           |                                                                                                                               |  |
|-------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name             | Direction | Description                                                                                                                   |  |
| ctrlN_axc_rx_valid[C:0] | Output    | Each asserted bit indicates the corresponding byte on the current ctrl_axc_rx_data bus is valid Ctrl_Axc data.                |  |
| ctrlN_axc_rx_data[D:0]  | Output    | Ctrl_Axc data received from the CPRI frame. The ctrl_axc_rx_valid signal indicates which bytes are valid Ctrl_Axc data bytes. |  |



| Ctrl_AxC TX Interface   |           |                                                                                                                                                                                                                                                                                 |  |
|-------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name             | Direction | Description                                                                                                                                                                                                                                                                     |  |
| ctrlN_axc_tx_ready[C:0] | Output    | Each asserted bit indicates the IP core is ready to read Ctrl_Axc data from the corresponding byte of ctrl_axc_tx_data on the next clock cycle.                                                                                                                                 |  |
| ctrlN_axc_tx_valid[C:0] | Input     | Write valid for ctrl_axc_tx_data. Assert bit [n] to indicate that the corresponding byte on the current ctrl_axc_tx_data bus is valid Ctrl_Axc data.                                                                                                                            |  |
| ctrl_axc_tx_data[D:0]   | Input     | Ctrl_Axc data to be written to the CPRI frame. The IP core writes the individual bytes of the current value on the ctrl_axc_tx_data bus to the CPRI frame based on the ctrl_axc_tx_ready signal from the previous cycle, and the ctrl_axc_tx_valid signal in the current cycle. |  |

Figure 36. Ctrl\_Axc RX Interface Timing Diagram

Ctrl Axc RX interface behavior in a CPRI IP running at 0.6144 Gbps.



The aux\_rx\_x and aux\_rx\_seq signals are not part of this interface and are available only if you turn on the AUX interface in your CPRI IP variation. However, their presence in the timing diagram explains the timing of the ctrl\_axc\_rx\_valid output signal that you use to identify the clock cycles with valid Ctrl\_Axc data.

### Figure 37. Ctrl\_Axc TX Interface Timing Diagram

Expected behavior on the Ctrl\_Axc TX interface of a CPRI IP core running at 0.6144 Gbps.

The  $\mathtt{aux\_tx\_x}$  and  $\mathtt{aux\_tx\_seq}$  signals are not part of this interface and are available only if you turn on the AUX interface in your CPRI IP variation. However, their presence in the timing diagram explains the timing of the  $\mathtt{ctrl\_axc\_tx\_ready}$  output signal that you use to identify the clock cycles when you can write Ctrl\_Axc data to the CPRI frame. Note that the write latency is two  $\mathtt{cpri\_clkout}$  clock cycles in this example.



### **Related Information**

### **Avalon Interface Specifications**

For more information about the Avalon-ST protocol, including timing diagrams, refer to the *Avalon Streaming Interfaces* chapter.





### 3.8. Direct Vendor Specific Access Interface

If you turn on **Enable direct vendor specific access interface** in the CPRI parameter editor, the direct vendor specific access interface is available. This interface allows direct access to the Vendor Specific subchannels in the CPRI hyperframe. The Vendor Specific information is present only in subchannels 16 through (P-1) of the CPRI hyperframe, where P is the Fast C&M pointer value. Check the  $vs_rx_valid$  and  $vs_tx_ready$  signals to ensure you read and write this interface at the time that corresponds to the correct position in the CPRI frame. If you implement the AUX interface, you can read the value on the  $aux_rx_x$  or  $aux_tx_x$  output signal to identify the current position in the frame.

This interface is Avalon-ST compliant with a read latency value of 1.

You can alter the transmit latency with the **Auxiliary and direct interfaces write latency cycle(s)** parameter.

### **Table 25.** Direct Vendor Specific Access Interface Signals

All interface signals are clocked by the  $cpri\_clkout$  clock. The **Data path width** parameter determines the interface type and width, where N= 32 or 64, C= 3 or 7, and D= 31 or 63.

| Direct Vendor Specific RX Interface |           |                                                                                                                                  |  |
|-------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                         | Direction | Description                                                                                                                      |  |
| vsN_rx_valid[C:0]                   | Output    | Each asserted bit indicates the corresponding byte on the current vs_rx_data bus is a valid vendor-specific byte.                |  |
| vsN_rx_data[D:0]                    | Output    | Vendor-specific word received from the CPRI frame. The vs_rx_valid signal indicates which bytes are valid vendor-specific bytes. |  |

| Direct Vendor Specific TX Interface |           |                                                                                                                                                                                                                                                                      |  |
|-------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                         | Direction | Description                                                                                                                                                                                                                                                          |  |
| vsN_tx_ready[C:0]                   | Output    | Each asserted bit indicates the IP core is ready to receive a vendor-specific byte from the corresponding byte of vs_tx_data on the next clock cycle.                                                                                                                |  |
| vsN_tx_valid[C:0]                   | Input     | Write valid for $vs\_tx\_data$ . Assert bit [n] of $vs\_tx\_valid$ to indicate that byte [n] on the $vs\_tx\_data$ bus holds a valid value in the current clock cycle.                                                                                               |  |
| vsN_tx_data[D:0]                    | Input     | Vendor-specific word to be written to the CPRI frame. The IP core writes the individual bytes of the current value on the vs_tx_data bus to the CPRI frame based on the vs_tx_ready signal from the previous cycle, and the vs_tx_valid signal in the current cycle. |  |



### Figure 38. Direct VS RX Timing Diagram

Direct VS RX interface behavior in a CPRI IP core running at 0.6144 Gbps.

The  $aux\_rx\_x$  signal is not part of this interface and is available only if you turn on the AUX interface in your CPRI IP variation. However, its presence in the timing diagram explains the timing of the  $vs\_rx\_valid$  output signal that you use to identify the clock cycles with valid VS data.

The  $aux_rx_x[7:0]$  signal (labeled simply  $aux_rx_x$ ) holds the eight-bit index of the basic frame in the hyperframe, from the perspective of the AUX interface. The subchannel index is the control word index modulo 64, available in  $aux_rx_x[5:0]$  if you turn on the AUX interface in your CPRI IP core.



### Figure 39. Direct VS TX Timing Diagram

Expected behavior on the direct VS TX interface of a CPRI IP core running at 0.6144 Gbps.

The aux\_tx\_x signal is not part of this interface and is available only if you turn on the AUX interface in your CPRI IP variation. However, its presence in the timing diagram explains the timing of the vs\_tx\_ready output signal that you use to identify the clock cycles when you can write VS data to the CPRI frame.

The  $aux_tx_x[7:0]$  signal (labeled simply  $aux_tx_x$ ) holds the eight-bit index of the basic frame in the hyperframe, from the perspective of the AUX interface. The subchannel index is the control word index modulo 64, available in  $aux_tx_x[5:0]$  if you turn on the AUX interface in your CPRI IP core.

Note that the write latency is one cpri\_clkout clock cycle in this example.



#### **Related Information**

### **Avalon Interface Specifications**

For more information about the Avalon-ST protocol, including timing diagrams, refer to the *Avalon Streaming Interfaces* chapter.

### 3.9. Real-Time Vendor Specific Interface

If you turn on **Enable direct real-time vendor specific interface** in the CPRI parameter editor, the real-time vendor specific interface is available. This interface allows direct access to the Real Time Vendor Specific words in the CPRI hyperframe.





Check the rtvs\_rx\_valid and rtvs\_tx\_ready signals to ensure you read and write this interface at the time that corresponds to the correct position in the CPRI frame. If you implement the AUX interface, you can read the value on the aux\_rx\_seq or aux\_tx\_seq output signal to identify the current position in the frame.

This option is only available if you specify a CPRI line bit rate of 10.1376 Gbps for your IP core.

This interface is Avalon-ST compliant with a read latency value of 1.

You can alter the transmit write latency with the **Auxiliary and direct interfaces** write latency cycle(s) parameter.

### Table 26. Real-Time Vendor Specific Interface Signals

All interface signals are clocked by the  $cpri\_clkout$  clock. The **Data path width** parameter determines the interface type and width, where N= 32 or 64, C= 3 or 7, and D= 31 or 63.

| Real-Time Vendor Specific RX Interface |           |                                                                                                                                                        |  |
|----------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                            | Direction | Description                                                                                                                                            |  |
| rtvsN_rx_valid                         | Output    | Each asserted bit indicates the corresponding byte on the current rtvs_rx_data bus is a valid real-time vendor-specific byte.                          |  |
| rtvsN_rx_data[D:0]                     | Output    | Real-time vendor-specific word received from the CPRI frame. The rtvs_rx_valid signal indicates which bytes are valid real-time vendor-specific bytes. |  |

| Real-Time Vendor Specific TX Interface |           |                                                                                                                                                                                                                                                              |  |
|----------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                            | Direction | Description                                                                                                                                                                                                                                                  |  |
| rtvsN_tx_ready                         | Output    | Indicates the IP core is ready to read a real-time vendor-specific byte from rtvs_tx_data on the next clock cycle.                                                                                                                                           |  |
| rtvsN_tx_valid                         | Input     | Write valid for rtvs_tx_data. Assert this signal to indicate rtvs_tx_data holds a valid value in the current clock cycle.                                                                                                                                    |  |
| rtvsN_tx_data[D:0]                     | Input     | Real-time vendor-specific word to be written to the CPRI frame. The IP core writes the current value of the rtvs_tx_data bus to the CPRI frame based on the rtvs_tx_ready signal from the previous cycle, and the rtvs_tx_valid signal in the current cycle. |  |

### Figure 40. Direct RTVS RX Timing Diagram

Direct RTVS RX interface behavior in a CPRI IP running at 10.1376 Gbps.

The aux\_rx\_x and aux\_rx\_seq signals are not part of this interface and are available only if you turn on the AUX interface in your CPRI IP core variation. However, their presence in the timing diagram explains the timing of the rtvs\_rx\_valid output signal that you use to identify the clock cycles with valid RTVS data.







### Figure 41. Direct RTVS TX Timing Diagram

Expected behavior on the direct RTVS TX interface of a CPRI IP core running at 10.1376 Gbps.

The  $aux\_tx\_x$  and  $aux\_tx\_seq$  signals are not part of this interface and are available only if you turn on the AUX interface in your CPRI IP core variation. However, their presence in the timing diagram explains the timing of the  $rtvs\_tx\_ready$  output signal that you use to identify the clock cycles when you can write RTVS data to the CPRI frame.

Note that the write latency is one cpri\_clkout clock cycle in this example.



#### **Related Information**

### **Avalon Interface Specifications**

For more information about the Avalon-ST protocol, including timing diagrams, refer to the *Avalon Streaming Interfaces* chapter.

### 3.10. Direct HDLC Serial Interface

If you turn on **Enable direct HDLC serial interface** in the CPRI parameter editor, the direct HDLC serial interface is available. This interface allows direct access to the slow control and management data in the CPRI frame. You can connect this interface to a user-defined HDLC PCS and MAC.

This interface is Avalon-ST compliant with a read latency value of 1.

You can alter the transmit write latency with the **Auxiliary and direct interfaces write latency cycle(s)** parameter. However, you do not need to view the aux\_tx\_seq signal for correct alignment. You can monitor the hdlc\_rx\_valid and hdlc\_tx\_ready signals to discover the correct times to read and write data on this interface.

#### Table 27. Direct HDLC Serial Interface Signals

All interface signals are clocked by the cpri\_clkout clock.

| Direct HDLC Serial RX Interface |           |                                                                                                                    |  |
|---------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                     | Direction | Description                                                                                                        |  |
| hdlc_rx_valid                   | Output    | When asserted, indicates hdlc_rx_data holds a valid HDLC bit in the current clock cycle.                           |  |
| hdlc_rx_data                    | Output    | HDLC data stream received from the CPRI frame. The hdlc_rx_valid signal indicates which bits are valid HDLC bytes. |  |





| Direct HDLC Serial TX Interface |           |                                                                                                                                                                                                                                                 |  |
|---------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                     | Direction | Description                                                                                                                                                                                                                                     |  |
| hdlc_tx_ready                   | Output    | When asserted, indicates the IP core is ready to receive HDLC data from hdlc_tx_data on the next clock cycle.                                                                                                                                   |  |
| hdlc_tx_valid                   | Input     | Write valid for hdlc_tx_data. Assert this signal to indicate that hdlc_tx_data holds a valid HDLC bit in the current clock cycle.                                                                                                               |  |
| hdlc_tx_data                    | Input     | HDLC data stream to be written to the CPRI frame directly. The IP core writes the current value on hdlc_tx_data to the CPRI frame based on the hdlc_tx_ready signal from the previous cycle, and the hdlc_tx_valid signal in the current cycle. |  |

### Figure 42. Direct HDLC Serial RX Timing Diagram

HDLC Serial RX interface behavior in a CPRI IP core running at 0.6144 Gbps.



### Figure 43. Direct HDLC Serial TX Timing Diagram

Expected behavior on the HDLC Serial TX interface of a CPRI IP core running at 0.6144 Gbps.



### **Related Information**

### Avalon Interface Specifications

For more information about the Avalon-ST protocol, including timing diagrams, refer to the *Avalon Streaming Interfaces* chapter.

### 3.11. Direct L1 Control and Status Interface

If you turn on **Enable direct Z.130.0 alarm bits access interface** in the CPRI parameter editor, the direct L1 control and status interface is available. This interface provides direct access to the Z.130.0 alarm and reset signals (loss of frame (LOF), loss of signal (LOS), service access point (SAP) defect indication (SDI), remote alarm indication (RAI), and reset request or acknowledge) in the CPRI hyperframe.

If you connect the AUX interface of your RE slave IP core to a network switch or other routing layer rather than directly to the downstream RE master, or if you do not fully connect the AUX interface to the downstream RE master, you can use this Z.130.0 access interface to streamline the transfer of reset requests and SDI alarms across hops.

This interface has higher transmit priority than access through the CPRI IP core registers.

This interface has the following types of signals:





- \_local\_ signals are output signals from the IP core about the state of this IP core, and also indicate the IP core asserts the relevant outgoing Z.130.0 bit in the next CPRI hyperframe according to the transmit priority of this interface.
- \_assert signals are input signals the application can use to request that the IP core assert the relevant outgoing Z.130.0 bit in the next CPRI hyperframe according to the transmit priority of this interface. You can also connect these signals in an RE master to the corresponding \_req output signals of the upstream RE slave in a multi-hop configuration, to support efficient transfer of reset requests and SDI alarms to the IP core.
- \_remote signals are output signals from the IP core that indicate the IP core received a Z.130.0 byte on the CPRI link with the relevant bit asserted by the CPRI link partner.
- \_req signals are also output signals from the IP core that indicate the IP core received a Z.130.0 byte on the CPRI link with the relevant bit asserted by the CPRI link partner. However, these signals are intended to be passed downstream in a multi-hop configuration. If the IP core is an RE slave, and it connects to an RE master through the Z.130.0 alarm and reset interface in a multi-hop configuration, you can connect the RE slave IP core \_req output signal directly to the corresponding \_assert input signal on the downstream RE master for efficient communication of the reset request or SDI alarm.

### **Table 28.** Direct L1 Control and Status Interface Signals

All interface signals are clocked by the cpri\_clkout clock.

| Signal Name       | Direction | Description                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| z130_local_lof    | Output    | Indicates the IP core has detected a local loss of frame. In this case, the state_l1_synch output signal indicates the L1 synchronization state machine is in state XACQ1 or XACQ2. In this case the IP core also asserts the local_lof bit in the FLSAR register at offset 0x2C.                                                                                                    |
| z130_local_los    | Output    | Indicates the IP core has detected a local loss of signal. The IP core asserts this flag if it detects excessive 8B/10B errors that trigger the assertion of the optional L1 debug rx_lcv output signal or the xcvr_los output signal and the rx_los field of the L1_CONFIG register.  In this case the IP core also asserts the local_los bit in the FLSAR register at offset 0x2C. |
| z130_sdi_assert   | Input     | Indicates that the master service access point (SAP) is not available. Possible causes for this situation are equipment error or that the connected slave IP core is forwarding an SDI request it detected to the current RE CPRI master IP core through a direct connection.                                                                                                        |
| z130_local_rai    | Output    | Indicates that either the z130_local_lof or the z130_local_los signal is high; clears when both of those two signals are low. Logical OR of two output signals z130_local_lof and z130_local_los.                                                                                                                                                                                    |
| z130_reset_assert | Input     | Reset request from the application or from an RE slave to the current RE CPRI master IP core through a direct connection.                                                                                                                                                                                                                                                            |
| z130_remote_lof   | Output    | Indicates LOF received in Z.130.0 control byte from remote CPRI link partner.  In this case the IP core also asserts the remote_lof bit in the FLSAR register at offset 0x2C.                                                                                                                                                                                                        |
|                   |           | continued                                                                                                                                                                                                                                                                                                                                                                            |



| Signal Name     | Direction | Description                                                                                                                                                                                                                                                                                                                  |
|-----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| z130_remote_los | Output    | Indicates LOS received in Z.130.0 control byte from remote CPRI link partner.  In this case the IP core also asserts the remote_los bit in the FLSAR register at offset 0x2C.                                                                                                                                                |
| z130_sdi_req    | Output    | Indicates remote SAP defect indication received in Z.130.0 control byte from remote CPRI link master. If the current CPRI IP core is an RE slave in a multi-hop configuration, you should connect this output signal directly to the z130_sdi_assert input signal of the downstream RE master.                               |
| z130_remote_rai | Output    | Asserts when either z130_remote_lof or z130_remote_los is asserted, and clears when both z130_remote_lof and z130_remote_los have the value of 0.  In this case the IP core also asserts the rai_detected bit in the FLSAR register at offset 0x2C.                                                                          |
| z130_reset_req  | Output    | If the current IP core is a CPRI link slave, indicates the IP core received a reset request in the Z.130.0 control byte from the remote CPRI link master.  If the current IP core is a CPRI link master, indicates the IP core received a reset acknowledgement in the Z.130.0 control byte from the remote CPRI link slave. |

Figure 44. sdi\_assert to sdi\_req on Direct L1 Control and Status Interface







Figure 45. reset\_assert to reset\_req on Direct L1 Control and Status Interface



Figure 46. LOF, LOS, and RAI on Direct L1 Control and Status Interface



### **Related Information**

FLSAR Register on page 135

### 3.12. L1 Debug Interface

If you turn on **Enable L1 debug interfaces** in the CPRI parameter editor, the L1 debug interface is available.

### **Table 29. Direct L1 Control and Status Interface Signals**

All of the L1 debug signals are asynchronous.

| Signal Name | Direction | Description                                                         |
|-------------|-----------|---------------------------------------------------------------------|
| rx_lcv      | Output    | Indicates the IP core has detected excessive 8B10B errors received. |
|             |           | continued                                                           |





| Signal Name   | Direction | Description                                                                                                                                                                                     |
|---------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |           | The IP core asserts this signal when it detects more than 15 bits of error.                                                                                                                     |
| rx_freq_alarm | Output    | Indicates the CPRI receive clock (receiver CDR recovered clock) and the main IP core clock (cpri_clkout) have a PPM difference. The IP core asserts this alarm each time it detects a mismatch. |

### 3.13. Media Independent Interface (MII) to External Ethernet Block

The media independent interface (MII) allows the CPRI Intel FPGA IP to communicate directly with an external Ethernet MAC block. If you set the value of the **Ethernet PCS interface** parameter in the CPRI parameter editor to **MII**, your IP core includes this interface.

The MII supports the bandwidth described in the CPRI Specification in Table 12, Achievable Ethernet bit rates.

### Table 30. MII Signals

These signals are available if you set the value of the **Ethernet PCS interface** parameter in the CPRI parameter editor to **MII**. You can connect a user-defined Ethernet MAC to this interface.

The interface is fully compliant to the IEEE 802.3 100BASE-X 100Mbps MII specification. An Ethernet PCS block in the CPRI IP ensures the interface bandwidth matches the current CPRI line bit rate and accesses data at the correct CPRI frame positions according to the Z.194.0 pointer value.

You must monitor the MII FIFO status signals and ensure you do not overflow or underflow the FIFO.

The interface signals are clocked by the  $\mbox{mii\_rxclk}$  or  $\mbox{mii\_txclk}$  clock.

| RX MII Signals |           |                                                                                                                                                                                                                                 |
|----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name    | Direction | Description                                                                                                                                                                                                                     |
| mii_rxclk      | Input     | Clocks the MII receiver interface. You must drive this clock at the frequency of 25 MHz to achieve the 100 Mbps bandwidth required for this interface.                                                                          |
| mii_rxreset_n  | Input     | Resets the MII receiver interface and FIFO read logic. This reset signal is active low.                                                                                                                                         |
| mii_rxdv       | Output    | Ethernet receive data valid. Indicates the presence of valid data or initial K nibble on mii_rxd[3:0].                                                                                                                          |
| mii_rxer       | Output    | Ethernet receive error. Indicates an error in the current nibble of mii_rxd. This signal is de-asserted at reset, and remains de-asserted while the CPRI IP is resetting and until link initialization completes.               |
| mii_rxd[3:0]   | Output    | Ethernet receive nibble data. Data bus for data from the CPRI IP to the external Ethernet block. All bits are de-asserted during reset, and all bits are asserted after reset until the CPRI IP achieves frame synchronization. |



| TX MII Signals |           |                                                                                                                                                                                                                                                                                                                 |
|----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name    | Direction | Description                                                                                                                                                                                                                                                                                                     |
| mii_txclk      | Input     | Clocks the MII transmitter interface. You must drive this clock at the frequency of 25 MHz to achieve the 100 Mbps bandwidth required for this interface.                                                                                                                                                       |
| mii_txreset_n  | Input     | Resets the MII transmitter interface and FIFO write logic. This signal is active low.                                                                                                                                                                                                                           |
| mii_txen       | Input     | Valid signal from the external Ethernet block, indicating the presence of valid data on $\min[t]$ txd[3:0]. The external Ethernet block must also assert this signal two cycles before initial valid data, while the IP core inserts /J/ and /K/ nibbles in the data stream to form the start-of-packet symbol. |
| mii_txer       | Input     | Ethernet transmit coding error. When this signal is asserted, the CPRI IP core inserts an Ethernet HALT symbol in the data it passes to the CPRI link.                                                                                                                                                          |
| mii_txd[3:0]   | Input     | Ethernet transmit nibble data. The data transmitted from the external Ethernet block to the CPRI IP core, for transmission on the CPRI link. This input bus is synchronous to the rising edge of the mii_txclk clock.                                                                                           |

| MII Status Signals      |           |                                                                                                                                                                   |
|-------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name             | Direction | Description                                                                                                                                                       |
| mii_tx_fifo_status[3:0] | Output    | Ethernet Tx PCS FIFO fill level status. The individual bits have the following meanings:  Bit [3]: Empty Bit [2]: Almost empty Bit [1]: Full Bit [0]: Almost full |
| mii_rx_fifo_status[3:0] | Output    | Ethernet Rx PCS FIFO fill level status. The individual bits have the following meanings:  Bit [3]: Empty Bit [2]: Almost empty Bit [1]: Full Bit [0]: Almost full |

Figure 47. RX MII Timing Diagram





Figure 48. TX MII Timing Diagram



#### **Related Information**

CPRI Intel FPGA IP Core L2 Interface on page 120

# 3.14. Gigabit Media Independent Interface (GMII) to External Ethernet Block

The gigabit media independent interface (GMII) allows the CPRI Intel FPGA IP to communicate directly with an external Ethernet MAC block. If you set the value of the **Ethernet PCS interface** parameter in the CPRI parameter editor to **GMII**, your IP core includes this interface.

The GMII supports the bandwidth described in the CPRI Specification in Table 12, Achievable Ethernet bit rates.

### Table 31. GMII Signals

These signals are available if you set the value of the **Ethernet PCS interface** parameter in the CPRI parameter editor to **GMII**. You can connect a user-defined Ethernet MAC to this interface.

The interface is fully compliant to the IEEE 802.3 1000BASE-X 1Gbps MII specification. An Ethernet PCS block in the CPRI IP ensures the interface bandwidth matches the current CPRI line bit rate and accesses data at the correct CPRI frame positions according to the Z.194.0 pointer value.

You must monitor the GMII FIFO status signals and ensure you do not overflow or underflow the FIFO.

The interface signals are clocked by the  $gmii\_rxclk$  or  $gmii\_txclk$  clock.

| RX GMII Signals |           |                                                                                            |
|-----------------|-----------|--------------------------------------------------------------------------------------------|
| Signal Name     | Direction | Description                                                                                |
| gmii_rxclk      | Input     | Clocks the GMII receiver interface. You must drive this clock at the frequency of 125 MHz. |
| gmii_rxreset_n  | Input     | Resets the GMII receiver interface and FIFO read logic. This reset signal is active low.   |
|                 | •         | continued                                                                                  |



| RX GMII Signals |           |                                                                                                                                                                                                                          |
|-----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name     | Direction | Description                                                                                                                                                                                                              |
| gmii_rxdv       | Output    | Ethernet receive data valid. Indicates the presence of valid data or initial start-of-packet control character on <code>gmii_rxd[7:0]</code> .                                                                           |
| gmii_rxer       | Output    | Ethernet receive error. Indicates an error on gmii_rxd. When this signal is asserted, the value on gmii_rxd[7:0] is 0x0E.                                                                                                |
| gmii_rxd[7:0]   | Output    | Ethernet receive data. Data bus for data from the CPRI IP to the external Ethernet block. All bits are de-asserted during reset, and all bits are asserted after reset until the CPRI IP achieves frame synchronization. |

| TX GMII Signals |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name     | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| gmii_txclk      | Input     | Clocks the GMII transmitter interface. You must drive this clock at the frequency of 125 MHz.                                                                                                                                                                                                                                                                                                                                                                       |
| gmii_txreset_n  | Input     | Resets the GMII transmitter interface and FIFO write logic. This signal is active low.                                                                                                                                                                                                                                                                                                                                                                              |
| gmii_txen       | Input     | Valid signal from the external Ethernet block, indicating the presence of valid data on gmii_txd[7:0]. This signal must be asserted two cycles before data is actually valid. This advance notice provides time for the CPRI GMII transmitter block to insert an S character in the data stream to form the start-of-packet symbol.  Deasserting this signal triggers the IP core to insert T and R characters in the data stream to form the end-of-packet symbol. |
| gmii_txer       | Input     | Ethernet transmit coding error. When this signal is asserted, the CPRI IP inserts an Ethernet Error Propagation symbol /V/ in the data it passes to the CPRI link.                                                                                                                                                                                                                                                                                                  |
| gmii_txd[7:0]   | Input     | Ethernet transmit data. The data transmitted from the external Ethernet block to the CPRI Intel FPGA IP, for transmission on the CPRI link. This input bus is synchronous to the rising edge of the gmii_txclk clock.                                                                                                                                                                                                                                               |

| MII Status Signals                 |           |                                                                                                                                                                   |
|------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name                        | Direction | Description                                                                                                                                                       |
| <pre>gmii_txfifo_status[3:0]</pre> | Output    | Ethernet Tx PCS FIFO fill level status. The individual bits have the following meanings:  Bit [3]: Empty Bit [2]: Almost empty Bit [1]: Full Bit [0]: Almost full |
| gmii_rxfifo_status[3:0]            | Output    | Ethernet Rx PCS FIFO fill level status. The individual bits have the following meanings:  Bit [3]: Empty Bit [2]: Almost empty Bit [1]: Full Bit [0]: Almost full |



### Figure 49. RX GMII Timing Diagram



### Figure 50. TX GMII Timing Diagram



#### **Related Information**

CPRI Intel FPGA IP Core L2 Interface on page 120

### 3.15. CPU Interface to CPRI Intel FPGA IP Registers

Use the CPU interface to access the CPRI Intel FPGA IP status and configuration registers. This interface does not provide access to the hard transceiver configuration registers on the Intel Arria 10 or Intel Stratix 10 device.

If you turn on **Enable all control word access via management interface** in the CPRI parameter editor, you can access all CPRI hyperframe control words through this interface.

The control and status interface is an Avalon-MM slave interface. Depending on the value you specify for **Avalon-MM interface addressing type** in the CPRI parameter editor, the interface implements word addressing or byte addressing. If you specify word addressing, you must connect other design components correctly to the interface to ensure the Avalon-MM byte addresses appear on the CPRI IP CPU interface as word addresses.

An on-chip processor such as the Nios II processor, or an external processor, can access the CPRI configuration address space using this Avalon-MM interface.



### **Related Information**

### **Avalon Interface Specifications**

For more information about the Avalon-MM protocol, including timing diagrams, refer to the *Avalon Memory-Mapped Interfaces* chapter.

### 3.15.1. CPU Interface Signals

### Table 32. CPRI Intel FPGA IP Core CPU Interface Signals

The CPRI IP core CPU interface has the following features:

- Avalon-MM slave interface compliant.
- Provides support for single cycle read and write operations: you can read or write a single register in a single access operation.
- Supports a single <code>cpu\_clk</code> clock cycle read latency and a zero <code>cpu\_clk</code> clock cycle write latency for most registers.

| Signal Name         | Direction | Description                                                                                                                                                                                                                                                                                                                          |
|---------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cpu_clk             | Input     | Clocks the signals on the CPRI CPU interface. Supports any frequency that the device fabric supports.                                                                                                                                                                                                                                |
| cpu_reset_n         | Input     | Active low reset signal. Resets the CPRI CPU interface and all of the registers to which it provides access.  You should hold this signal asserted for one full cpu_clk cycle to ensure it is captured by the IP core.                                                                                                               |
| cpu_address[15:0]   | Input     | Address for reads and writes. All CPRI control and status registers are 32 bits wide. By default, this address is a word address (addresses a 4-byte (32-bit) word), not a byte address. However, if you set <b>Avalon-MM interface addressing type</b> to <b>Byte</b> in the CPRI parameter editor, this address is a byte address. |
| cpu_byteenable[3:0] | Input     | Data-byte enable signal                                                                                                                                                                                                                                                                                                              |
| cpu_read            | Input     | You must assert this signal to request a read transfer                                                                                                                                                                                                                                                                               |
| cpu_write           | Input     | You must assert this signal to request a write transfer                                                                                                                                                                                                                                                                              |
| cpu_writedata[31:0] | Input     | Write data                                                                                                                                                                                                                                                                                                                           |
| cpu_readdata[31:0]  | Output    | Read data                                                                                                                                                                                                                                                                                                                            |
| cpu_waitrequest     | Output    | Indicates that the control and status interface is busy executing an operation. When the Intel FPGA IP core deasserts this signal, the operation is complete and the read data is valid.                                                                                                                                             |
| cpu_irq             | Output    | Interrupt request. All interrupts that you enable in the relevant register fields, assert this interrupt signal when they are triggered. You must check the relevant register fields to determine the cause or causes of the interrupt assertion.                                                                                    |

Figure 51. Read Transaction on CPU Interface





Figure 52. Write Transaction on CPU Interface



### **Related Information**

**Avalon Interface Specifications** 

For more information about the Avalon-MM protocol, refer to the *Avalon Memory-Mapped Interfaces* chapter.

### 3.15.2. Accessing the Hyperframe Control Words

When you turn on **Enable all control word access via management interface** in the CPRI parameter editor, you can access the 256 control words in a hyperframe through the CPRI Intel FPGA IP core CPU interface. The CTRL\_INDEX register and the RX\_CTRL register support your application in reading the incoming control words, and the L1\_CONFIG register, CTRL\_INDEX register, and TX\_CTRL register support the application in writing to outgoing control words.

Register support provides you access to the full control word. Alternatively, in timing-critical applications, you can access the full control words through the CPRI IP core AUX interface or other dedicated direct interfaces.

Note:

Intel recommends that you use the CPU interface to access the hyperframe control words only in applications that are not timing-critical.



### 3.15.2.1. Specifying the Control Word

### Figure 53. Subchannels in a Hyperframe

Illustrates how the 256 control words in the hyperframe are organized as 64 subchannels of four control words each. The figure illustrates why the index X of a control word is Ns + 64 \* Xs, where Ns is the subchannel index and Xs is the index of the control word within the subchannel.

|                  | Xs == 0         | 1              | 2                        | 3                  |  |  |
|------------------|-----------------|----------------|--------------------------|--------------------|--|--|
| Ns == 0          | 0: K28.5        | Syı            | nchronization and Timing |                    |  |  |
| 1                | 1: HDLC link    | 65: HDLC       | 129: HDLC                | 193: HDLC          |  |  |
| 2                | 2: L1 In-band   | 66: L1 in-band | 130: L1 in-band          | 194: P (20 = 0x14) |  |  |
| 3                | 3: Reserved     | 67: Reserved   |                          |                    |  |  |
| 4                | 4: Ctrl_AxC     | :              | :                        |                    |  |  |
|                  |                 |                |                          |                    |  |  |
| 7                | 7: Ctrl_AxC     | 71: Ctrl_AxC   | 135: Ctrl_AxC            | 199: Ctrl_AxC      |  |  |
|                  |                 |                |                          |                    |  |  |
| 14               | 14: Reserved    |                |                          |                    |  |  |
| 15               | 15: Reserved    | 79: Reserved   | 143: Reserved            | 207: Reserved      |  |  |
| 16               | Vendor-specific |                |                          |                    |  |  |
|                  |                 |                |                          |                    |  |  |
| 19               |                 |                |                          |                    |  |  |
| 20<br>Pointer P> | 20: Ethernet    |                |                          |                    |  |  |
|                  |                 |                |                          |                    |  |  |
| 62               | 62              | 126            | 190                      | 254                |  |  |
| 63               | 63              | 127            | 191                      | 255                |  |  |

The  $rx\_ctrl\_x$  and  $tx\_ctrl\_x$  fields of the CTRL\_INDEX register hold the X value of the control word you want to access through the control and status interface.

### 3.15.2.2. Specifying the Position in the Control Word

You can access 32 bits in a single register access. Depending on the CPRI line bit rate, a control word may have multiple 32-bit sections. Therefore, in addition to specifying the control word location in the CPRI frame, you must also specify a 32-bit aligned position in the control word.





### Table 33. Control Word Byte Positions in RX\_CTRL and TX\_CTRL Registers

In this table, each control word nibble is indicated with 0xF. The presence of 0xF or 0x0 indicates whether the nibble within the register is populated with a valid control word nibble.

| CPRI                   |                        | Register Access Sequence Number ({rx,tx}_ctrl_seq) |                      |                     |                      |                      |                      |                      |                      |                       |                        |                        |
|------------------------|------------------------|----------------------------------------------------|----------------------|---------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|------------------------|------------------------|
| Bit<br>Rate<br>(Gbps)  | 0<br>(first<br>access) | 1<br>(2nd<br>access)                               | 2<br>(3rd<br>access) | 3<br>4th<br>access) | 4<br>(5th<br>access) | 5<br>(6th<br>access) | 6<br>(7th<br>access) | 7<br>(8th<br>access) | 8<br>(9th<br>access) | 9<br>(10th<br>access) | 10<br>(11th<br>access) | 11<br>(12th<br>access) |
| 0.6144                 | FF000<br>000           | 0                                                  | 0                    | 0                   | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 1.2288                 | FFFF00<br>00           | 0                                                  | 0                    | 0                   | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 2.4576                 | FFFFFF<br>FF           | 0                                                  | 0                    | 0                   | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 3.072                  | FFFFFF<br>FF           | FF000<br>000                                       | 0                    | 0                   | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 4.9152                 | FFFFFF<br>FF           | FFFFFF<br>FF                                       | 0                    | 0                   | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      |                        |
| 6.144                  | FFFFFF<br>FF           | FFFFFF<br>FF                                       | FFFF00<br>00         | 0                   | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 8.1100<br>8,<br>9.8034 | FFFFFF<br>FF           | FFFFFF<br>FF                                       | FFFFFF<br>FF         | FFFFFF<br>FF        | 0                    | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 10.137<br>6            | FFFFFF<br>FF           | FFFFFF<br>FF                                       | FFFFFF<br>FF         | FFFFFF<br>FF        | FF000<br>000         | 0                    | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 12.165<br>12           | FFFFFF<br>FF           | FFFFFF<br>FF                                       | FFFFFF<br>FF         | FFFFFF<br>FF        | FFFFFF<br>FF         | FFFFFF<br>FF         | 0                    | 0                    | 0                    | 0                     | 0                      | 0                      |
| 24.330<br>24           | FFFFFF<br>FF           | FFFFFF<br>FF                                       | FFFFFF<br>FF         | FFFFFF<br>FF        | FFFFFF<br>FF         | FFFFFF<br>FF         | FFFFFF<br>FF         | FFFFFF<br>FF         | FFFFFF<br>FF         | FFFFFF<br>FF          | FFFFFF<br>FF           | FFFFFF<br>FF           |

However, the table does not clarify which control word byte occupies which position in the register. The following examples indicate the correspondence between register bytes and control word bytes:

- At the CPRI line bit rate of 0.6144 Gbps, when you access hyperframe control word X, the 8-bit control word from hyperframe position #Z.X.0 is in bits [31:24] of the register.
- At the CPRI line bit rate of 1.2288 Gbps, the byte from position #Z.X.0.0 is in bits [31:24] of the register and the byte from position #Z.X.0.1 is in bits [23:16] of the register.
- At the CPRI line bit rate of 3.072 Gbps, you must access the register twice to retrieve or write the full control word. In the first access operation, you access the 32 bits of the control word in positions #Z.X.0.0 (in register bits [31:24]), #Z.X.0.1 (in register bits [23:16]), #Z.X.0.2 (in register bits [15:8]), and #Z.X.0.3 (in register bits [7:0]). In the second access operation, you access the eight bits of the control word in position #Z.X.0.4 in bits [31:24] of the register.

### 3.15.2.3. Retrieving the Hyperframe Control Words

A control receive table contains one entry for each of the 256 control words in the current hyperframe. To read a control word, your application must write the control word number X to the  $rx\_ctrl\_x$  field of the  $CTRL\_INDEX$  register and then read the last received #Z.X control word from the  $RX\_CTRL$  register. Because the register can





hold only 32 bits at a time, depending on the CPRI line bit rate, reading the full control word may require multiple register accesses. Increment the value in the  $rx\_ctrl\_seq$  field of the CTRL\_INDEX register from zero to four to access the full control word when the CPRI line bit rate is 10.1376 Gbps, or from zero to two when the CPRI line bit rate is 6.144 Gbps, for example.

### Example 1. Control Word Retrieval Example when Data path width is set to 32:

To retrieve the vendor-specific portion of a control word in the most recent received hyperframe, perform the following steps:

- 1. Identify the indices for the vendor-specific portion of the transmit control table, using the formula X = Ns + 64 \* Xs.
  - In the example, Ns = 16 and Xs = 0, 1, 2, and 3. Therefore, the indices to be read are 16, 80, 144, and 208.
- 2. For each value X in 16, 80, 144, and 208, perform the following steps:
  - a. Write the value X to the rx ctrl x field of the CTRL INDEX register.
  - b. Reset the  $rx\_ctrl\_seq$  field of the CTRL\_INDEX register to the value of zero.
  - C. In the following cpu\_clk cycle, read the first 32-bit section of the control word from the RX\_CTRL register.
  - d. If the CPRI line bit rate is greater than 2.4576 Gbps, increment the rx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 1 and in the following cpu\_clk cycle, read the second 32-bit section of the #Z.X control word from the RX CTRL register.
  - e. If the CPRI line bit rate is greater than 4.9152 Gbps, increment the rx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 2 and in the following cpu\_clk cycle, read the third 32-bit section of the #Z.X control word from the RX CTRL register.
  - f. If the CPRI line bit rate is greater than 6.144 Gbps, increment the  $rx\_ctrl\_seq$  field of the CTRL\_INDEX register to the value of 3 and in the following cpu\_clk cycle, read the fourth 32-bit section of the #Z.X control word from the RX\_CTRL register.
  - g. If the CPRI line bit rate is 10.1376 Gbps, increment the rx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 4 and in the following cpu\_clk cycle, read the fifth 32-bit section of the #Z.X control word (the real-time vendor specific bytes) from the RX\_CTRL register.

### Example 2. Control Word Retrieval Example when Data path width is set to 64:

To retrieve the vendor-specific portion of a control word in the most recent received hyperframe, perform the following steps:

- 1. Identify the indices for the vendor-specific portion of the transmit control table, using the formula X = Ns + 64 \* Xs.
  - In the example, Ns = 16 and Xs = 0, 1, 2, and 3. Therefore, the indices to be read are 16, 80, 144, and 208.
- 2. For each value X in 16, 80, 144, and 208, perform the following steps:





- a. Write the value X to the rx ctrl x field of the CTRL INDEX register.
- b. Reset the rx\_ctrl\_seq and rx\_ctrl\_wpos fields of the CTRL\_INDEX register to the value of zero. In the following cpu\_clk cycle, read the first 32-bit section of the control word from the RX\_CTRL register.
- c. If the CPRI line bit rate is greater than 2.4576 Gbps, increment the  $rx\_ctrl\_wpos$  field of the CTRL\_INDEX register to the value of 1 and in the following  $cpu\_clk$  cycle, read the second 32-bit section of the #Z.X control word from the RX\_CTRL register.
- d. If the CPRI line bit rate is greater than 4.9152 Gbps, increment the  $rx\_ctrl\_seq$  and clear the  $rx\_ctrl\_wpos$  field of the CTRL\_INDEX register to the value of 1 and 0 respectively. In the following  $cpu\_clk$  cycle, read the third 32-bit section of the #Z.X control word from the RX\_CTRL register.
- e. If the CPRI line bit rate is greater than 6.144 Gbps, increment the rx\_ctrl\_wpos field of the CTRL\_INDEX register to the value of 1 and in the following cpu\_clk cycle, read the fourth 32-bit section of the #Z.X control word from the RX\_CTRL register.
- f. If the CPRI line bit rate is greater than 9.8304 Gbps, increment the  $rx\_ctrl\_seq$  and clear  $rx\_ctrl\_wpos$  fields of the CTRL\_INDEX register to the value of 2 and 0 respectively. In the following  $cpu\_clk$  cycle, read the fifth 32-bit section of the #Z.X control word from the RX CTRL register.
- g. If the CPRI line bit rate is 10.1376 Gbps, increment the rx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 1 and in the following cpu\_clk cycle, read the sixth 32-bit section of the #Z.X control word (the real-time vendor specific bytes) from the RX\_CTRL register.
- h. If the CPRI line bit rate is 24.33024 Gbps, increment the rx\_ctrl\_seq/rx\_ctrl\_wpos or clear rx\_ctrl\_wpos in a similar pattern to access subsequent 32-bit sections from the RX\_CTRL register

### 3.15.2.4. Writing the Hyperframe Control Words

A control transmit table contains one entry for each of the 256 control words in the current hyperframe. Each control transmit table entry contains a control word and an enable bit. As the frame is created, if a control word entry is enabled, and the global  $tx\_ctrl\_insert\_en$  bit in the L1\_CONFIG register is set, the IP core writes the appropriate control transmit table entry to the CPRI frame's control word.

### **Example 3. Control Word Writing Example when Data path width is set to 32:**

You write to a control transmit table entry through the  $\mathtt{TX\_CTRL}$  register. This register access method requires that you write the control word in 32-bit sections. Use the  $\mathtt{tx\_ctrl\_seq}$  field of the  $\mathtt{CTRL\_INDEX}$  register to specify the 32-bit section you are currently writing to the  $\mathtt{TX\_CTRL}$  register.



To write a control word in the control transmit table, perform the following steps:

- Write the control word number X to the tx\_ctrl\_x field of the CTRL\_INDEX register.
- 2. Reset the tx ctrl seq field of the CTRL INDEX register to the value of zero.
- 3. Write the first 32-bit section of the next intended #Z.X control word to the TX\_CTRL register.
- 4. If the CPRI line bit rate is greater than 2.4576 Gbps, increment the tx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 1 and write the second 32-bit section of the next intended #Z.X control word to the TX CTRL register.
- 5. If the CPRI line bit rate is greater than 4.9152 Gbps, increment the tx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 2 and write the third 32-bit section of the next intended #Z.X control word to the TX CTRL register.
- 6. If the CPRI line bit rate is greater than 6.144 Gbps, increment the tx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 3 and write the fourth 32-bit section of the next intended #Z.X control word to the TX CTRL register.
- 7. If the CPRI line bit rate is 10.1376 Gbps, increment the tx\_ctrl\_seq field of the CTRL\_INDEX register to the value of 4 and write the fifth 32-bit section of the next intended #Z.X control word (the real-time vendor specific bytes) to the TX\_CTRL register.
- 8. Set the tx\_ctrl\_insert bit of the CTRL\_INDEX register to the value of 1.
- 9. After you update the control transmit table, set the tx\_ctrl\_insert\_en bit of the L1\_CONFIG register to enable the CPRI IP core to write the values from the control transmit table to the control words in the outgoing CPRI frame.

### Example 4. Control Word Writing Example when Data path width is set to 64:

To write a control word in the control transmit table, perform the following steps:

- 1. Write the control word number X to the  $tx\_ctrl\_x$  field of the CTRL\_INDEX register.
- 2. Reset the tx ctrl seq field of the CTRL INDEX register to the value of zero.
- 3. Write the first 32-bit section of the next intended #Z.X control word to the TX\_CTRL register.
- 4. If the CPRI line bit rate is greater than 2.4576 Gbps, increment the tx\_ctrl\_wpos field of the CTRL\_INDEX register to the value of 1 and read the second 32-bit section of the next intended #Z.X control word to the TX\_CTRL register.
- 5. If the CPRI line bit rate is greater than 4.9152 Gbps, increment the  $tx\_ctrl\_seq$  and clear the  $rx\_ctrl\_wpos$  fields of the CTRL\_INDEX register to the value of 1 and 0 respectively and read the 32-bit section of the next intended #Z.X control word to the TX\_CTRL register.
- 6. If the CPRI line bit rate is greater than 6.144 Gbps, increment the tx\_ctrl\_wpos field of the CTRL\_INDEX register to the value of 1 and read the fourth 32-bit section of the next intended #Z.X control word to the RX\_CTRL register.





- 7. If the CPRI line bit rate is greater than 9.8304 Gbps, increment the tx\_ctrl\_seq and clear the tx\_ctrl\_wpos field of the CTRL\_INDEX register to the value of 2 and 0 respectively and write the fifth 32-bit section of the next intended #Z.X control word to the TX\_CTRL register.
- 8. If the CPRI line bit rate is 10.1376 Gbps, increment the tx\_ctrl\_wpos field of the CTRL\_INDEX register to the value of 1 and write the sixth 32-bit section of the next intended #Z.X control word (the real-time vendor specific bytes) to the TX\_CTRL register.
- 9. If the CPRI line bit rate is 24.33024 Gbps, increment the tx\_ctrl\_seq/ tx\_ctrl\_wpos in a similar pattern to transmit subsequent 32-bit section to the TX\_CTRL register.

The tx\_control\_insert bit of the CTRL\_INDEX register enables or disables the transmission of the corresponding control transmit table entry in the CPRI frame. The tx\_ctrl\_insert\_en bit of the L1\_CONFIG register is the master enable: when it is set, the CPRI IP core writes all table entries with the tx\_ctrl\_insert bit set into the CPRI frame.

### **Example 5. Control Word Transmission Example**

To write the vendor-specific portion of the control word in a transmitted hyperframe, perform the following steps:

- 1. Identify the indices for the vendor-specific portion of the transmit control table, using the formula X = Ns + 64 \* Xs.
  - In the example, Ns = 16 and Xs = 0, 1, 2, and 3. Therefore, the indices to be read are 16, 80, 144, and 208.
- 2. For each value X in 16, 80, 144, and 208, perform the sequence of steps listed above.

After you update the control transmit table with the control bytes, to insert the data in the next outgoing CPRI frame, make sure that you set thetx\_ctrl\_insert\_en bit of the L1\_CONFIG register to the value of 1 as specified in the instructions.

### 3.16. Auto-Rate Negotiation

If you turn on **Enable line bit rate auto-negotiation** in the CPRI parameter editor, the auto-rate negotiation control and status interface is available. The CPRI IP provides support for dynamically changing the CPRI line bit rate, but requires that you implement user logic to control the auto-rate negotiation process. You control the process through the auto-rate negotiation control and status interface or the BIT RATE CONFIG register at offset 0x0C.

#### Table 34. Auto-Rate Negotiation Control and Status Interface Signals

All interface signals are clocked by the cpri\_clkout clock.

| Signal Name          | Direction | Description                                                                                                                      |
|----------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------|
| nego_bitrate_in[5:0] | Input     | CPRI line bit rate to be used in next attempt to achieve frame synchronization, encoded according to the following valid values: |
|                      |           | continued                                                                                                                        |





| Signal Name           | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |           | <ul> <li>6'b000001: 0.6144 Gbps</li> <li>6'b000010: 1.2288 Gbps</li> <li>6'b000100: 2.4576 Gbps</li> <li>6'b000101: 3.0720 Gbps</li> <li>6'b001000: 4.9150 Gbps</li> <li>6'b001010: 6.1440 Gbps</li> <li>6'b010110: 8.11008 Gbps</li> <li>6'b010000: 9.8304 Gbps</li> <li>6'b010100: 10.1376 Gbps</li> <li>6'b010100: 12.16512 Gbps</li> <li>6'b110000: 24.33024 Gbps</li> <li>This signal has higher priority than the bit_rate field in the BIT_RATE_CONFIG register at offset 0x0C. When this signal has the value of 5'b00000, the CPRI IP core responds to the register field.</li> </ul> |
| nego_bitrate_out[4:0] | Output    | Reflects the current actual CPRI line bit rate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### **Related Information**

BIT\_RATE\_CONFIG Register on page 131

### 3.17. Extended Delay Measurement

The CPRI Intel FPGA IP employs an additional mechanism to measure the delay through the IP core FIFOs to your desired precision. Separate dedicated clocks support this measurement for the RX and TX internal buffers in all variations and for the hard FIFOs present only in Intel Stratix 10 variations.

### **Related Information**

- TX EX DELAY Register on page 140
- RX EX DELAY Register on page 140
- Extended Delay Measurement Interface on page 101

### 3.17.1. Extended Delay Measurement for Soft Internal Buffers

The CPRI Intel FPGA IP uses a dedicated clock,  $ex_delay_clk$ , to measure the delay through the RX and TX internal buffers to your desired precision. The extended delay process is identical for the two directions of flow through the IP core; the  $TX_EX_DELAY$  and  $RX_EX_DELAY$  registers hold the same information for the two directions.

The tx\_msrm\_period field of the TX\_EX\_DELAY register contains the value N, such that N clock periods of the ex\_delay\_clk clock are equal to some whole number M of cpri\_clkout periods. For example, N may be a multiple of M, or the M/N frequency ratio may be slightly greater than 1, such as 64/63 or 128/127. The application layer specifies N to ensure the accuracy your application requires. The accuracy of the Tx buffer delay measurement is  $N/least\_common\_multiple(N,M)$  cpri\_clkout periods.

Similarly, the rx\_msrm\_period field of the RX\_EX\_DELAY register contains the value N, such that N clock periods of the ex\_delay\_clk clock are equal to some whole number M of cpri\_clkout periods.





If your application does not require this precision, drive the ex\_delay\_clk input port with the cpri\_clkout signal. In this case, the M/N ratio is 1 because the frequencies are the same.

The tx\_buf\_delay field of the TX\_DELAY register indicates the number of 32-bit words currently in the Tx buffer. After you program the tx\_msrm\_period field of the TX\_EX\_DELAY register with the value of N, the tx\_ex\_delay field of the TX\_EX\_DELAY register holds the current measured delay through the Tx buffer. The unit of measurement is cpri\_clkout periods. The tx\_ex\_delay\_valid field indicates that a new measurement has been written to the tx\_ex\_delay field since the previous register read. The following sections explain how you set and use these register values to derive the extended Tx delay measurement information.

### M/N Ratio Selection

As your selected M/N ratio approaches 1, the accuracy provided by the extended delay measurement increases.

Table 35. Resolution as a Function of M/N Ratio at 3.072 Gbps

| М   | N   | cpri_clkout Period     | ex_delay_clk Period | Resolution |
|-----|-----|------------------------|---------------------|------------|
| 128 | 127 | 13.02 ns (1/76.80 MHz) | 13.12 ns            | ±100 ps    |
| 64  | 63  |                        | 13.22 ns            | ±200 ps    |
| 1   | 4   |                        | 3.25 ns             | ±3.25 ns   |

### **Example 6. Extended Delay Measurement Calculation Example**

This section walks you through an example that shows you how to calculate the frequency at which to run <code>ex\_delay\_clk</code>, and how to program and use the registers to determine the delay through the CPRI Receive Buffer.

For example, assume your CPRI Intel FPGA IP runs at CPRI line bit rate 3.072 Gbps. In this case, the <code>cpri\_clkout</code> frequency is 76.80, so a <code>cpri\_clkout</code> cycle is 1/76.80 MHz.

If your accuracy resolution requirements are satisfied by an M/N ratio of 128/127, perform the following steps:

- 1. Program the value N=127 in the rx\_msrm\_period field of the RX\_EX\_DELAY register at offset 0x54.
- 2. Perform the following calculation to determine the ex\_delay\_clk frequency that supports your desired accuracy resolution:

 $ex_delay_clk\ period = (M/N)\ cpri_clkout\ period = (128/127)(1/(76.80\ MHz)=13.123356\ ns.$ 

Based on this calculation, the frequency of  $ex_{delay\_clk}$  is 1/(13.123356 ns)

The following steps assume that you run ex\_delay\_clk at this frequency.

3. Read the value of the RX\_EX\_DELAY register at offset 0x54.



If the  $rx_ex_delay_valid$  field of the register is set to 1, the value in the  $rx_ex_delay$  field has been updated, and you can use it in the following calculations. For this example, assume the value read from the  $rx_ex_delay$  field is 0x107D, which is decimal 4221.

4. Perform the following calculation to determine the delay through the Rx buffer: Delay through Rx buffer =  $(rx_ex_delay \times cpri_clkout \, period) / N = (4221 \times 13.02083 \, ns) / 127 = 432.7632 \, ns.$ 

This delay comprises  $(432.7632ns / 13.02083 ns) = 33.236 cpri_clkout clock cycles.$ 

These numbers provide you the result for this particular example. For illustration, the preceding calculation shows the result in nanoseconds. You can derive the result in cpri\_clkout clock cycles by dividing the preceding result by the cpri\_clkout clock period. Alternatively, you can calculate the number of cpri\_clkout clock cycles of delay through the Rx buffer directly, as rx\_msrm\_period/N.

### 3.17.2. Extended Delay Measurement for Intel Stratix 10 Hard FIFOs

The CPRI Intel FPGA IP uses a dedicated clock, latency\_sclk, to measure the delay through the RX and TX Intel Stratix 10 device hard FIFOs that are configured in the CPRI IP core.

The delay calculation process is identical for the two directions of flow through the IP core; the XCVR\_TX\_FIFO\_DELAY and XCVR\_RX\_FIFO\_DELAY registers hold the same information for the two directions.

To measure the current Tx delay through the hard FIFOs:

- Check the tx\_pcs\_fifo\_delay\_valid and tx\_core\_fifo\_delay\_valid fields of the XCVR\_TX\_FIFO\_DELAY register at offset 0x84 to ensure the delay count values are updated.
- Add the delay count values in the tx\_pcs\_fifo\_delay and tx\_core\_fifo\_delay fields of the XCVR\_TX\_FIFO\_DELAY register at offset 0x84.
- Multiply the result by the clock period of the latency sclk.
- Divide this result by 128.

To measure the current Rx delay through the hard FIFOs:

- Check the rx\_pcs\_fifo\_delay\_valid and rx\_core\_fifo\_delay\_valid fields of the XCVR\_RX\_FIFO\_DELAY register at offset 0x88 to ensure the delay count values are updated.
- Add the delay count values in the rx\_pcs\_fifo\_delay and rx\_core\_fifo\_delay fields of the XCVR\_RX\_FIFO\_DELAY register at offset 0x88.
- Multiply the result by the clock period of the latency\_sclk.
- Divide this result by 128.





Figure 54. Additional Delay Through Intel Stratix 10 Hard FIFOs



### 3.17.3. Extended Delay Measurement Interface

**Table 36.** Extended Delay Measurement Interface Signals

| Signal Name      | Direction | Description                                                                                                                                                                    |
|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ex_delay_clk     | Input     | Clock for extended delay measurement.                                                                                                                                          |
| ex_delay_reset_n | Input     | Resets the extended delay measurement block. This signal is active low. This reset signal is associated with the ex_delay_clk clock.                                           |
| latency_sclk     | Input     | Clock for extended delay measurement of Intel Stratix 10 hard FIFOs. You can (but need not) drive this clock at the same frequency as ex_delay_clk.                            |
| latency_sreset_n | Input     | Resets the extended delay measurement soft logic for the Intel Stratix 10 hard FIFOs. This signal is active low.  This reset signal is associated with the latency_sclk clock. |

### 3.18. Deterministic Latency and Delay Measurement and Calibration

The CPRI IP core complies with CPRI v7.0 Specification requirements R-19, R-20, R-20A, R-21, and R-21A.

### **3.18.1. Delay Measurement and Calibration Features**

The CPRI Specification measurement and delay requirements support system configuration and correct synchronization.

The IP core provides the following support for accurate delay measurement:

- Provides current Rx delay measurement values in the RX\_DELAY and RX\_EX\_DELAY registers.
- Provides current Tx delay calibration values in the XCVR\_BITSLIP register.
- Provides current round-trip delay measurement value in the ROUND\_TRIP\_DELAY register.



- Supports user control over delay measurement accuracy in the TX\_EX\_DELAY and RX\_EX\_DELAY registers.
- If you turn on **Enable round-trip delay calibration** in the CPRI parameter editor, supports round-trip delay calibration.
- If you turn on Enable single-trip delay calibration in the CPRI parameter editor, supports single-trip delay calibration.

### 3.18.2. Delay Requirements

CPRI Specification requirements R-17, R-18, and R-18A address jitter and frequency accuracy in the RE core clock for radio transmission. The relevant clock synchronization is performed using an external clean-up PLL that is not included in the CPRI Intel FPGA IP.

CPR v7.0 Specification requirement R-20A addresses the maximum allowed delay in switching between receiving and transmitting on the radio interface. The radio interface is implemented outside the IP core based on raw data presented on the AUX interface or other direct interfaces. Because the IP core provides duplex communication on these interfaces, no delay calculation is required.

Requirement R-19 specifies that the link delay accuracy for the downlink between the synchronization master SAP and the synchronization slave SAP, excluding the cable length, be within  $\pm 8.138$  ns. Requirements R-20 and R-21 extrapolate this requirement to single-hop round-trip delay accuracy. R-20 requires that the accuracy of the round-trip delay, excluding cables, be within  $\pm 16.276$  ns, and R-21 requires that the round-trip cable delay measurement accuracy be within the same range. Requirement R-21A extrapolates this requirement further, to multihop round-trip delay accuracy. In calculating these delays, Intel assumes that the downlink and uplink cable delays have the same duration.

## Figure 55. Single-Hop CPRI Intel FPGA IP Configuration Delay Measurement Reference Points

The round-trip cable delay is the sum of the T12 and T34 delays. The two delays are assumed to have the same duration.





## Figure 56. Multihop CPRI Intel FPGA IP Configuration Delay Measurement Reference Points

The duration of TBdelay depends on your routing layer implementation.



### 3.18.3. Single-Hop Delay Measurement

The Rx path delay and Tx path delay through the CPRI IP core are the main components of the round-trip delay through a single-hop system.

### 3.18.3.1. Rx Path Delay

The Rx path delay is the cumulative delay from the arrival of the first bit of a 10 ms radio frame on the CPRI Rx interface to the start of transmission of the radio frame on the AUX interface.

Figure 57. Rx Path Delay to AUX Output in CPRI Intel FPGA IP



The Rx path delay to the AUX interface is the sum of the following delays:

- 1. The link delay is the delay between the arrival of the first bit of a 10 ms radio frame on the CPRI Rx interface and the CPRI IP internal transmission of the radio frame pulse from the CPRI protocol interface receiver.
  - a. Rx transceiver latency is a fixed delay through the deterministic latency path of the Rx transceiver. Its duration depends on the device family and the current CPRI line bit rate. This delay includes comma alignment and byte alignment within the transceiver.
  - b. Fixed delay from the Rx transceiver to the Rx elastic buffer. This delay depends on the device family and the CPRI line bit rate.



*Note:* In IP core variations that target an Intel Stratix 10 device, you must also add the delay through the Stratix 10 hard FIFOs in the Rx path.

- c. Delay through the clock synchronization FIFO, as well as the phase difference between the recovered receive clock and the core clock <code>cpri\_clkout</code>. The "Extended Delay Measurement" section shows how to calculate the delay in the CPRI IP core Rx elastic buffer, which includes the phase difference delay.
- d. Byte alignment delay that can occur as data is shifted out of the receiver. This variable delay appears in the rx\_byte\_delay field of the RX\_DELAY register. When the value in rx\_byte\_delay is non-zero, a byte alignment delay of one cpri\_clkout cycle occurs in the Rx path.
- e. Variable delay introduced by the optional single-trip delay calibration feature in CPRI link slave IP cores.
- f. Variable delay introduced by the optional round-trip delay calibration feature in CPRI link master IP cores.
- 2. Delay from the CPRI low-level receiver block to the AUX interface. This delay depends on the device family and the CPRI line bit rate.

#### **Related Information**

RX\_DELAY Register on page 139

### 3.18.3.2. Tx Path Delay

The Tx path delay is the cumulative delay from the arrival of the first bit of a 10 ms radio frame on the CPRI AUX interface (or other direct interface) to the start of transmission of this data on the CPRI link.

Figure 58. Tx Path Delay from AUX Interface to CPRI Link in CPRI Intel FPGA IP Core





The Tx path delay from the AUX interface to the CPRI link is the sum of the following delays:

- 1. Fixed delay from the AUX interface though the CPRI low-level transmitter to the Tx elastic buffer. This delay depends on the device family and the current CPRI line bit rate.
- 2. Variable delay through the Tx elastic buffer, as well as the phase difference between the core clock cpri\_clkout and the transceiver tx\_clkout clock. The "Extended Delay Measurement" section shows how to calculate the delay in the CPRI Intel FPGA IP Tx elastic buffer, which includes the phase difference delay.
- 3. Variable Tx bitslip delay in CPRI RE slaves. Refer to "Tx Bitslip Delay."
- 4. Fixed delay from the Tx elastic buffer to the transceiver. This delay depends on the device family and the CPRI line bit rate.

Note: In Intel FPGA IP core variations that target an Intel Stratix 10 device, you must also add the delay through the Stratix 10 hard FIFOs in the Tx path. Refer to "Extended Delay Measurement for Intel Stratix 10 Hard FIFOs" section.

5. Link delay through the transceiver.

#### **Related Information**

TX\_DELAY Register on page 139

### 3.18.3.3. Round-Trip Delay

You can read the ROUND\_TRIP\_DELAY register or calculate the round-trip delay from the delay components (Rx path delay, Tx path delay, cable delay, and Rx-to-Tx switching latency). The round\_trip\_delay field of the ROUND\_TRIP\_DELAY register in an REC master records the total round-trip delay from the start of the internal transmit radio frame in the REC to the start of the internal receive radio frame in the REC, that is, from SAP to SAP, in CPRI REC and RE masters.

CPRI v7.0 Specification requirements R-20 and R-21 address the round-trip delay. Requirement R-20 addresses the measurement without including the cable delay, and requirement R-21 is the requirement for the cable delay. Both requirements state that the variation must be no more than  $\pm 16.276$  ns.

To monitor the round-trip delay, you must check periodically to confirm that the variation in measurements over time is small enough that the requirements are met.

Note:

The round trip delay is the sum of the Tx path delays through the REC master and the RE slave, the Rx path delays through the REC master and the RE slave, the cable delay, and the Tx-to-Rx switching delay, sometimes referred to as the loopback delay. The Tx-to-Rx switching delay is labeled T\_S\_Rx\_Tx in the figure. The Tx-to-Rx switching delay depends on the loopback path and the device.

### **Related Information**

ROUND\_TRIP\_DELAY Register on page 141

### 3.18.4. Multi-Hop Delay Measurement

In a multi-hop system, you must combine the delays between and through the different CPRI masters and CPRI RE slaves to determine the round-trip delay.





To determine the round-trip delay of a full multi-hop system, you must add together the values in the ROUND\_TRIP\_DELAY registers of the REC and RE masters in the system, plus the delays through the external routers, and subtract the loopback delay from all the hops except the final hop.

Round-trip delay =  $\Sigma_i$  round\_trip\_delay (hop i) +  $\Sigma_j$  (TBdelayUL + TBdelayDL)(j) -  $\Sigma_j$  T\_S\_Rx\_Tx(j)

where the REC and RE masters in the configuration are labeled i = 0, 1, ..., n and the routing layers in the configuration, and their uplink and downlink delays, are labeled j = 0, 1, ...(n-1).

As the equation shows, you must omit the loopback delay from the single-hop calculation for all but the final pair of CPRI link partners. The loopback delay is only relevant at the turnaround point of the full multi-hop path.

### 3.18.5. Delay Calibration Features

The CPRI Intel FPGA IP provides multiple calibration features to support compliance with the CPRI Specification.

- If you turn on **Enable single-trip delay calibration** in the CPRI parameter editor, supports single-trip delay calibration using the DELAY\_CAL\_STD\_CTRL1, DELAY\_CAL\_STD\_CTRL2, DELAY\_CAL\_STD\_CTRL3, DELAY\_CAL\_STD\_CTRL4, DELAY\_CAL\_STD\_CTRL5, and DELAY\_CAL\_STD\_STATUS registers. You can connect the IOPLL and DPCU blocks that Intel provides with the CPRI IP core to ensure correct calibration results.
- If you turn on **Enable round-trip delay calibration** in the CPRI parameter editor, supports round-trip delay calibration using the DELAY\_CAL\_RTD register.
- In all supported device families, increases the consistency of the round-trip delay using the XCVR\_BITSLIP register.

### 3.18.5.1. Single-Trip Delay Calibration

The CPRI Intel FPGA IP provides an optional mechanism to support calibrating the total delay through a CPRI master and slave on the downlink in a single hop.

If you turn on **Enable single-trip delay calibration** in the CPRI parameter editor, the CPRI IP and IOPLL and dynamic phase control unit (DPCU) blocks work together to adjust the delay through the RE slave Rx path in response to information about the delay through the REC or RE master Tx path.





Figure 59. Downlink Slave Delay Adjustment for Single-Trip Delay Calibration



The feature introduces the new delay to maintain a single-trip delay measurement as close as possible to the desired single-trip delay you provide to the CPRI IP. The application can also provide Tx path delay information that is appropriate for other use scenarios. For example, you might want to adjust the latency to the synchronization SAP to compensate for the IQ mapper requirements in your system. Refer to the Altera wiki Latency Formula and Calculation Example page.

Figure 60. Single-Trip Delay Does Not Affect Link Delay



The cal\_cycle\_delay and cal\_step\_delay fields of the DELAY\_CAL\_STD\_CTRL2 register in the CPRI link slave hold the anticipated delay that you program. The cal\_current\_delay field of the DELAY\_CAL\_STD\_STATUS register in the CPRI link slave holds the total actual variable delay measurement in the single trip from the synchronization SAP in the CPRI link master to the synchronization SAP in the current CPRI link slave. You can manually specify a consistency check whenever you want, or you can specify that the IP core should run a consistency check once every hyperframe.

If you turn on single-trip delay calibration by setting the cal\_en bit in the DELAY\_CAL\_STD\_CTRL1 register, the single-trip calibration feature is active. The user programs the cal\_cycle\_delay and cal\_step\_delay fields with the number of





whole and fractional <code>cpri\_clkout</code> cycles of single-trip variable delay that the system requires. After each consistency check, the CPRI slave IP core adjusts the Rx delay to compensate for mismatches between the programmed, required single-trip delay and the actual single-trip variable delay recorded in the <code>cal\_current\_delay</code> register field. The delay adjustment mechanism is dynamic phase shifting of the <code>cpri\_coreclk</code>.

The slave IP core requires the master IP core measured Tx delay information to calculate the cal\_current\_delay value. The master IP core sends this information to its downlink slave by one of two possible mechanisms. You program the master IP core DELAY\_CAL\_STD4 register to specify whether the master sends this information in the incoming hyperframe (and at which location in the hyperframe) or the system writes it in the dedicated slave IP core DELAY\_CAL\_STD\_CTRL5 register. You program the slave IP core DELAY\_CAL\_STD3 register to specify whether the slave receives this information in the incoming hyperframe (and at which location in the hyperframe) or the system writes it in the dedicated slave DELAY\_CAL\_STD\_CTRL5 register. If both CPRI master and slave are CPRI IP cores, and the register values in the CPRI link master and slave do not match, the single-trip delay calibration does not function correctly. If the CPRI master is not a CPRI IP, the CPRI slave must receive the correct information in the programmed register or hyperframe location.

#### **Related Information**

Intel FPGA Wiki CPRI Intel FPGA IP v6 Latency Formula and Calculation Example Provides information about how to use the single-trip delay calibration feature.

#### 3.18.5.1.1. Single-Trip Latency Measurement and Calibration Interface Signals

### Table 37. Single-Trip Latency Measurement and Calibration Interface Signals

If you turn on **Enable single-trip delay calibration** in the CPRI parameter editor, the single-trip latency measurement and calibration interface is available. This interface is designed to connect to the DPCU block that helps implement single-trip delay calibration.

All interface signals are clocked by the reconfig\_clk clock.

| Signal Name     | Direction | Description                                    |
|-----------------|-----------|------------------------------------------------|
| cal_status[1:0] | Input     | Status information from DPCU to CPRI IP core.  |
| cal_ctrl[15:0]  | Output    | Control information from CPRI IP core to DPCU. |

### 3.18.5.2. Round-Trip Delay Calibration

If you turn on **Enable round-trip delay calibration** in the CPRI parameter editor, the CPRI IP core provides an additional, optional mechanism to help minimize the variation in the round-trip delay through a CPRI REC or RE master.

If you turn on **Enable round-trip delay calibration** in the CPRI parameter editor, the dynamic pipelining feature for round-trip delay calibration introduces a delay in the Rx path in an REC or RE master. This delay is introduced to the Rx path immediately following the Rx elastic buffer. The feature introduces the new delay to maintain a round-trip delay measurement as close as possible to the anticipated round-trip delay you provide to the CPRI IP core. The DELAY\_CAL\_RTD register holds the anticipated delay that you program, an enable bit you turn on to activate the feature, and a status field in which the CPRI IP core reports its relative success in maintaining the round-trip delay you requested.





The CPRI IP core is configured with a set of  $N=2^B$  pipelined registers in the Rx path, where B is the value you specified for **Round-trip delay calibration FIFO depth** in the parameter editor. If the two lowest order bits of the cal\_rtd\_ctrl field (bits [25:24] of the DELAY\_CAL\_RTD register) have the value of 2'b01, the auto-calibration feature is active. The user programs the cal\_rtd\_usr field with the expected number of cpri\_clkout cycles of round-trip delay. The CPRI IP core adjusts the number of pipeline registers the data passes through (in contrast to the number of registers it bypasses) to compensate for mismatches between the desired round-trip delay programmed in the cal\_rtd\_usr field and the actual round-trip delay recorded in the ROUND\_TRIP\_DELAY register.

The cal\_rtd\_status field reports whether the CPRI IP core is successful in keeping the round-trip delay at the value you prescribed in the cal\_rtd\_usr field. If the two lowest order bits of the cal\_rtd\_ctrl field (bits [25:24] of the DELAY\_CAL\_RTD register) have the value of 2'b01, the value of the cal\_rtd\_status field should remain at 2'b10. If the value reaches 2'b11, indicating that the IP core is unable to meet the calibration requirement, you should reset the link or restart the calibration. You might also need to re-instantiate the IP core with a larger number of pipeline registers to support additional adjustment.

Initially, the number of pipeline registers the CPRI IP core uses is one half the total number N of available register stages, plus one. This initial setting allows the IP core to adjust the number up or down as required, and adds (N/2)+1 latency cycles to the RX path delay and the round-trip delay. For buffer depth N, the pipeline read pointer can move (N/2)-1 entries in either direction from its initial state.

Figure 61. Pipeline Read Pointer Decrements to Decrease Measured Round-Trip Delay



In Case 1, the application writes the value of 60 in the cal\_rtd\_usr field of the DELAY\_CAL\_RTD register. When the CPRI IP core measures the actual round-trip delay and sets the round\_trip\_delay field of the ROUND\_TRIP\_DELAY register to the value of 61, the CPRI IP core responds by moving the read pointer to decrease the pipeline length, and therefore the measured round-trip delay value, by one cpri\_clkout cycle. The adjustment achieves the desired effect: the measured round-trip delay value changes to 60.



Figure 62. Pipeline Read Pointer Increments to Increase Measured Round-Trip Delay



In Case 2, the application writes the value of 62 in the <code>cal\_rtd\_usr</code> field of the <code>DELAY\_CAL\_RTD</code> register. When the CPRI IP core measures the actual round-trip delay and sets the <code>round\_trip\_delay</code> field of the <code>ROUND\_TRIP\_DELAY</code> register to the value of 61, the CPRI IP core responds by moving the read pointer to increase the pipeline length, and therefore the measured round-trip delay value, by one <code>cpri\_clkout</code> cycle. The adjustment achieves the desired effect: the measured round-trip delay value changes to 60.

#### 3.18.5.3. Tx Bitslip Delay

To increase the consistency of the round-trip delay, the CPRI RE slave introduces a variable bitslip on the Tx path to complement the variability in the word aligner in the transceiver on the Rx path.

The CPRI Intel FPGA IP core reports the Rx bitslip through the word aligner in the  $rx\_bitslip\_out$  field of the XCVR\_BITSLIP register, and compensates for the variable delay by adding a bitslip in the Tx path. The current size of this bitslip in bits is available in the  $tx\_bitslip\_in$  field of the XCVR\_BITSLIP register. When you leave the  $tx\_bitslip\_en$  field at its default value of 0, this feature is active.

The Tx bitslip feature ensures stability in the round-trip delay through a CPRI RE core, but introduces a variable component in each of the Tx and Rx paths when considered independently. In CPRI IP cores in master clocking mode, the  $rx\_bitslip\_out$  field has the constant value of 0.

If you set the value of the  $tx\_bitslip\_en$  field to 1, you can override the current  $rx\_bitslip\_out$  value to control the Tx bitslip delay manually. Intel does not recommend implementing the manual override.

In CPRI IP variations that target an Arria V, Cyclone V, or Stratix V device, the Tx bitslip functionality is included in the Transceiver PHY Intel FPGA IP core that is generated with the CPRI Intel FPGA IP. These variations include the XCVR\_BITSLIP register to support manual override of the Tx bitslip delay.

Note: Intel does not recommend implementing the manual override for the Tx bitslip.

The total of the Tx bitslip delay and the word aligner bitslip delay in the transceiver receiver is added to the detailed round-trip delay calculation as part of the Tx and Rx transceiver delays. However, the total of these two bit values does not reach the



UG-20008 | 2019.10.01



duration of a single <code>cpri\_clkout</code> cycle, nor does it reach the threshold of the CPRI specification R-20 and R-21 requirements. The bitslip delay is noticeable only with an oscilloscope.

#### **Related Information**

XCVR\_BITSLIP Register on page 141

# 3.19. CPRI Intel FPGA IP Transceiver and Transceiver Management Interfaces

The CPRI Intel FPGA IP configures the interface to the CPRI serial link in an Intel FPGA device transceiver channel. The IP core provides multiple interfaces for managing the transceiver. The transceiver is configured with a Native PHY IP core and exposes many of its optional interfaces for ease of IP core integration in your design. The transceiver and transceiver management interfaces are used for calibration of the TX PLL and PHYs. Refer to the *Transceiver PLL Calibration* for more information.

#### **Related Information**

Transceiver PLL Calibration on page 38

#### 3.19.1. CPRI Link

The CPRI Intel FPGA IP configures the interface to the CPRI serial link in an Intel FPGA device transceiver channel.

Table 38. CPRI Link Interface Signals

| Signal Name    | Direction | Description                                                                                                                                                                                                                                   |
|----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_rxdatain  | Input     | High-speed serial data receiver port.                                                                                                                                                                                                         |
| xcvr_txdataout | Output    | High-speed serial data transmitter port.                                                                                                                                                                                                      |
| xcvr_los       | Input     | Asynchronous signal that forces link to LOS state for quick resynchronization.                                                                                                                                                                |
|                |           | If you implement the CPRI link with a fiber optic channel, you could connect this input signal to the SFP module LOS signal so that it is asserted when the SFP module loses signal. Otherwise, you should tie this signal to the value of 0. |

#### 3.19.2. Main Transceiver Clock and Reset Signals

#### Table 39. Main Transceiver Clock and Reset-Done Signals

The clocks for individual interfaces are listed with the relevant interface signals.

| Signal Name        | Direction | Description                                                                                                                                                                                                                                                                                                        |
|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_cdr_refclk    | Input     | Receiver CDR reference clock. You must drive this clock at the frequency you specified for the <b>Receiver CDR reference clock frequency (MHz)</b> parameter in the CPRI parameter editor.                                                                                                                         |
|                    |           | This signal is not present in IP core variations that target an Intel Stratix 10 E-tile device.                                                                                                                                                                                                                    |
| xcvr_recovered_clk | Output    | Direct recovered clock from the receiver CDR. Use this output clock to drive the external clean-up PLL when your IP core is in slave mode. This clock is present only in CPRI Intel FPGA IP cores in slave clocking mode with <b>Operation mode</b> set to the value of <b>RX/TX Duplex</b> or <b>RX Simplex</b> . |
|                    |           | continued                                                                                                                                                                                                                                                                                                          |





| Signal Name        | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_reset_tx_done | Output    | Indicates the transmitter and IP core Tx path have completed the internal reset sequence. This signal is clocked by the cpri_clkout clock.                                                                                                                                                                                                                                                                                                                                                                                |
| xcvr_reset_rx_done | Output    | Indicates the receiver and Intel FPGA IP core Rx path have completed the internal reset sequence. This signal is clocked by the cpri_clkout clock.                                                                                                                                                                                                                                                                                                                                                                        |
| tx_analogreset_ack | Output    | This signal rises after the TX analog reset process completes. This signal falls after you deassert the tx_analogreset signal. This signal is asynchronous. Refer to Resetting Transceiver Channels in the Intel Arria 10 Transceiver PHY User Guide.  This signal is available in CPRI IP cores that target an Intel Arria 10 device. Your custom auto-rate negotiation logic can monitor this signal to determine when it can safely begin reconfiguring the device transceiver to a new CPRI line bit rate.            |
| rx_analogreset_ack | Output    | This signal rises after the RX analog reset process completes. This signal falls after you deassert the rx_analogreset signal. This signal is asynchronous. Refer to Resetting Transceiver Channels in the Intel Arria 10 Transceiver PHY User Guide.  This signal is available in CPRI Intel FPGA IP cores that target an Intel Arria 10 device. Your custom auto-rate negotiation logic can monitor this signal to determine when it can safely begin reconfiguring the device transceiver to a new CPRI line bit rate. |

#### **Related Information**

 Resetting Transceiver Channels section of the Intel Arria 10 Transceiver PHY User Guide

Information about the  $tx_analogreset_ack$  and  $rx_analogreset_ack$  signals on Intel Arria 10 devices.

 Resetting Transceiver Channels section of the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide

Information about the  $tx\_analogreset\_ack$  and  $rx\_analogreset\_ack$  signals on Intel Stratix 10 devices.

# 3.19.3. Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration Interface

This interface is available only if you turn on at least one of these parameters in the CPRI parameter editor:

- Enable line bit rate auto-negotiation
- Enable start-up sequence state machine





# Table 40. Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration Interface Signals

All interface signals are clocked by the reconfig\_clk clock.

| Signal Name              | Direction | Description                                                                                                                            |
|--------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|
| reconfig_clk             | Input     | Clock for CPRI IP transceiver start-up and reconfiguration. The frequency range for this clock is 100–150 MHz.                         |
| reconfig_reset           | Input     | Asynchronous active-high reset signal for transceiver start-up and reconfiguration. Used for rate switching and auto-rate negotiation. |
| reconfig_to_xcvr[69:0]   | Input     | Parallel transceiver reconfiguration bus from the Altera Transceiver Reconfiguration Controller to the transceiver in the CPRI IP.     |
| reconfig_from_xcvr[45:0] | Output    | Parallel transceiver reconfiguration bus to the Altera Transceiver Reconfiguration Controller from the transceiver in the CPRI IP.     |

#### **Related Information**

- Adding the Transceiver Reconfiguration Controller on page 35
- V-Series Transceiver PHY Intel FPGA IP Core User Guide
   Information about the Transceiver Reconfiguration Controller Intel FPGA IP core.

# 3.19.4. Intel Arria 10 and Intel Stratix 10 Transceiver Reconfiguration Interface

If you turn on **Management (CSR) interface standard** parameter in the CPRI parameter editor, Intel provides a dedicated Avalon-MM interface, called the transceiver reconfiguration interface, to access the Intel Arria 10 or Intel Stratix 10 transceiver registers. You access the Native PHY IP core registers through this dedicated interface and not through the IP core general purpose control and status interface. You can recalibrate the PHY through the Avalon-MM interface. You also need to enable this interface for the calibration of the TX PLL. This interface provides access to the hard PCS and the PMA registers of the PHY on the device.

The Avalon-MM interface implements a standard memory-mapped protocol. You can connect an Avalon master to this bus to access the registers of the embedded Native PHY IP core.

In Intel Stratix 10 E-tile designs, the Avalon-MM interface is always present regardless of certain parameter settings. This Avalon-MM interface includes three different interfaces CPRI PHY, Native PHY, and RS-FEC<sup>(2)</sup> as shown in figure below.

<sup>(2)</sup> reserved if the IP configuration do not support RS-FEC





Figure 63. Reconfiguration Interface Address Map for Intel Stratix 10 E-tile Device Variations



Refer to the *About the E-Tile CPRI PHY* chapter of the *E-tile Hard IP User Guide* for more information on the Avalon-MM reconfiguration interface.

This interface is available only in variations that target an Intel Arria 10 or Intel Stratix 10 device, and only if you turn on at least one of these parameters in the CPRI IP core parameter editor:

- Enable line bit rate auto-negotiation
- Enable start-up sequence state machine
- Enable Native PHY Debug Master Endpoint(NPDME), transceiver capability, control and status registers access
- · Enable single-trip delay calibration

Table 41. CPRI Intel FPGA IP Core Transceiver Reconfiguration Interface Signals

The  ${\tt reconfig\_clk}$  clocks the signals on the CPRI IP core transceiver reconfiguration interface.

| Signal Name              | Direction | Description                                                                                                                                                                                       |
|--------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reconfig_clk             | Input     | Clocks the signals on the CPRI transceiver reconfiguration interface. Supports frequency range 100–150 MHz.                                                                                       |
| reconfig_reset           | Input     | Asynchronous active-high reset signal. Resets the CPRI transceiver reconfiguration interface and all of the registers to which it provides access.                                                |
| reconfig_write           | Input     | You must assert this signal to request a write transfer.                                                                                                                                          |
| reconfig_read            | Input     | You must assert this signal to request a read transfer.                                                                                                                                           |
| reconfig_address[9:0]    | Input     | Address for reads and writes.                                                                                                                                                                     |
| reconfig_writedata[31:0] | Input     | Write data.                                                                                                                                                                                       |
| reconfig_readdata[31:0]  | Output    | Read data.                                                                                                                                                                                        |
| reconfig_waitrequest     | Output    | The interface is busy. Do not issue Avalon-MM commands to this interface while this signal is high.                                                                                               |
| reconfig_readdata_valid  | Output    | Indicates that the reconfig_readata signal is valid. This port is active only when accessing address 000000 to 07FFFF.  This signal is only present in Intel Stratix 10 E-tile device variations. |
| reconfig_address[10:20]  | Output    | Address for reads and writes. This signal is only present in Intel Stratix 10 E-tile device variations.                                                                                           |





Figure 64. Read Transaction on the Transceiver Reconfiguration Interface



Figure 65. Write Transaction on the Transceiver Reconfiguration Interface



#### **Related Information**

Avalon Interface Specifications

For more information about the Avalon-MM protocol, refer to the *Avalon Memory-Mapped Interfaces* chapter.

• Intel Arria 10 Transceiver PHY User Guide

Information about the Intel Arria 10 Native PHY IP core hard PCS registers that you can program through the transceiver reconfiguration interface.

- Intel Arria 10 Transceiver Register Map
  - Detailed information about the Intel Arria 10 transceiver registers.
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide

Information about the Intel Stratix 10 Native PHY IP core hard PCS registers that you can program through the transceiver reconfiguration interface in your Intel Stratix 10 design that targets an Intel Stratix 10 device.

• E-tile Hard IP User Guide: E-tile Hard IP for Ethernet and E-tile CPRI PHY Intel FPGA IPs

Information about the Avalon-MM reconfiguration interface for the E-tile CPRI PHY.

• Intel Stratix 10 E-Tile Transceiver PHY User Guide



#### 3.19.5. RS-FEC Interface

This interface is available when you generate IP core variation for Intel Stratix 10 device with 24.3 Gbps CPRI line bit rate.

**Table 42. RS-FEC Interface Signals** 

| Signal Name                 | Direction | Description                                                                                                                                                                       |
|-----------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| fec_align_status            | Output    | Indicates alignment of the data in the RS-FEC block.                                                                                                                              |
| fec_syn_restarted           | Output    | Indicates when data in RS-FEC block is not aligned.                                                                                                                               |
| fec_corrected_cw_inc        | Output    | Asserts high when FEC corrects the error detected.                                                                                                                                |
| fec_uncorrected_cw_inc      | Output    | Asserts high when FEC detects an uncorrectable error.                                                                                                                             |
| fec_restart_sync            | Input     | Synchronous active-high reset signal for RS-FEC. You can use this signal only when fec_mode is high, which do not support for CPRI FEC mode. Drive this signal low for not using. |
| fec_bypass_error_correction | Input     | Synchronous active-high signal to bypass only RS-FEC block.                                                                                                                       |
| fec_bypass                  | Input     | Synchronous active-high signal to bypass RS-FEC block and PN-5280 scrambler/descrambler.                                                                                          |
| fec_parallellpbken          | Input     | When this signal is logic high, the internal logic skips PMA and performs a parallel loopback after RS-FEC.                                                                       |
| lat_bitslip [21:0]          | Output    | Indicates latency introduced by RX bitslip logic in soft PCS.                                                                                                                     |

#### 3.19.6. Interface to the External Reset Controller

#### **Table 43.** CPRI Intel FPGA IP Core External Reset Controller Interface Signals

The CPRI IP core requires that you generate and connect at least one external transceiver reset controller. These signals are not available in Intel Stratix 10 E-tile device variations since the PHY includes the transceiver reset controller.

| Signal Name          | Direction | Description                                                                                                                                     |
|----------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_tx_analogreset  | Input     | Analog reset to transmitter from external reset controller.                                                                                     |
| xcvr_tx_digitalreset | Input     | Digital reset to transmitter from external reset controller.                                                                                    |
| xcvr_tx_cal_busy     | Output    | Indicates to external reset controller that the transmitter is still busy with the calibration process.                                         |
| xcvr_rx_analogreset  | Input     | Analog reset to receiver from external reset controller.                                                                                        |
| xcvr_rx_digitalreset | Input     | Digital reset to receiver from external reset controller.                                                                                       |
| xcvr_rx_cal_busy     | Output    | Indicates to external reset controller that the receiver is still busy with the calibration process.                                            |
| xcvr_reset_tx_ready  | Input     | Indicates the Tx reset controller reset sequence is completed. When this signal is asserted, the IP core begins a reset of the IP core Tx path. |
|                      |           | continued                                                                                                                                       |



#### UG-20008 | 2019.10.01



| Signal Name               | Direction | Description                                                                                                                                     |
|---------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_reset_rx_ready       | Input     | Indicates the Rx reset controller reset sequence is completed. When this signal is asserted, the IP core begins a reset of the IP core Rx path. |
| xcvr_rx_analogreset_stat  | Output    | This signal is only available in Intel Stratix 10 L-and H-tile device variations.                                                               |
| xcvr_rx_digitalreset_stat | Output    | This signal is only available in Intel Stratix 10 L-and H-tile device variations. This signal needs to be connected to reset controllers.       |
| xcvr_tx_analogreset_stat  | Output    | This signal is only available in Intel Stratix 10 L-and H-tile device variations. This signal needs to be connected to reset controllers.       |
| xcvr_tx_digitalreset_stat | Output    | This signal is only available in Intel Stratix 10 L-and H-tile device variations. This signal needs to be connected to reset controllers.       |

#### **Related Information**

- Adding the Reset Controller on page 33
- V-Series Transceiver PHY Intel FPGA IP Core User Guide
   Information about the Altera Transceiver Reset Controller Intel FPGA IP core for V-series devices.
- Intel Arria 10 Transceiver PHY User Guide
   Information about the Transceiver Reset Controller Intel FPGA IP core for Intel Arria 10 devices.
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
   Information about the Intel Stratix 10 Transceiver Reset Controller Intel FPGA
   IP core for Intel Stratix 10 devices.

#### 3.19.7. Interface to the External PLL

#### Table 44. CPRI Intel FPGA IP Core External PLL Interface Signals

The CPRI Intel FPGA IP requires that you generate and connect an external transceiver PLL IP core. This signal is not available in Intel Stratix 10 E-tile device variations since the PHY includes the transceiver PLL.

| Signal Name      | Direction | Description                                                                                                                                                                                                                                                                                                                                                              |
|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_ext_pll_clk | Input     | Clocks the transmitter PMA. You should drive this input clock with the output of the external transceiver TX PLL. In Arria 10 devices, you have a choice of different TX PLL IP cores to configure. You must ensure that you configure a PLL IP core that is capable of driving the frequency that the CPRI IP core requires to run at the specified CPRI line bit rate. |

#### **Related Information**

- Adding the Transceiver TX PLL IP Core on page 30
- V-Series Transceiver PHY Intel FPGA IP Core User Guide
   Information about the V-Series device transceiver PLL Intel FPGA IP cores.
- Intel Arria 10 Transceiver PHY User Guide
   Information about the Arria 10 transceiver PLL Intel FPGA IP cores.





### 3.19.8. Transceiver Debug Interface

### **Table 45.** Transceiver Debug Interface Signals

The CPRI Intel FPGA IP provides a  $xcvr\_rx\_is\_lockedtodata$  status signal. If you turn on **Enable L1 debug interfaces** in the CPRI parameter editor, the IP core provides some additional status signals from the transceiver.

All of the transceiver debug signals are asynchronous.

| Signal Name             | Direction | Description                                                                                                                                                                           |
|-------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xcvr_rx_is_lockedtodata | Output    | Indicates that the receiver CDR is locked to the incoming serial data. This signal is available whether or not you turn on <b>Enable L1 debug interfaces</b> in the parameter editor. |
| xcvr_rx_is_lockedtoref  | Output    | Indicates that the receiver CDR is locked to the xcvr_cdr_refclk reference clock.                                                                                                     |
| xcvr_rx_errdetect[3:0]  | Output    | Each bit [n] indicates the receiver has detected an 8B/10B code group violation in byte [n] of the 32-bit data word.                                                                  |
| xcvr_rx_disperr[3:0]    | Output    | Each bit [n] indicates that the receiver has detected an 8B/10B parity error in byte [n] of the 32-bit data word.                                                                     |
| xcvr_rx_blk_sh_err      | Output    | Indicates that the receiver has detected a 64B/66B SYNC_HEADER violation.                                                                                                             |

### 3.20. Testing Features

The CPRI IP core supports multiple testing features.

### 3.20.1. CPRI Intel FPGA IP Core Loopback Modes

Figure 66. CPRI Intel FPGA IP Core Loopback Modes



**Table 46.** Loopback Modes

| Tag in<br>Figure | Description                                                                                                                                       | How to Configure                                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | External loopback: Use this configuration to test the full Tx and Rx paths from an application through the CPRI link and back to the application. | Connect a CPRI REC master's CPRI Tx interface to its CPRI Rx interface by physically connecting the CPRI IP's high-speed transceiver output pins to its high-speed transceiver input pins. |
|                  |                                                                                                                                                   | The connection medium must support the data rate requirements of the CPRI IP.                                                                                                              |
|                  |                                                                                                                                                   | continued                                                                                                                                                                                  |



#### UG-20008 | 2019.10.01



| Tag in<br>Figure | Description                                                      | How to Configure                                                                                                                                                                                                                                                                                                                                           |
|------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                                                                  | For a CPRI RE slave, you must set tx_enable_force in L1_CONFIG.                                                                                                                                                                                                                                                                                            |
| 2                | Transceiver PMA serial forward loopback path is active.          | Turn on Enable transceiver PMA serial forward loopback path in the parameter editor and set the loop_forward field of the LOOPBACK register to the value 2'b01.                                                                                                                                                                                            |
| 3                | Active parallel loopback path does not exercise the transceiver. | Turn on <b>Enable parallel forward loopback paths</b> in the parameter editor and set the loop_forward field of the LOOPBACK register to the value 2'b10 (to include the stitching logic to the transceiver) or 2'b11 (to exclude the stitching logic to the transceiver).                                                                                 |
| 4                | Reverse loopback path is active.                                 | Turn on <b>Enable parallel reversed loopback paths</b> in the parameter editor and set the <code>loop_reversed</code> field of the <code>LOOPBACK</code> register to a non-zero value. The register value specifies the parts of the CPRI frame that participate in the loopback path. Other parts of the CPRI frame are filled in from the local IP core. |

#### **Related Information**

LOOPBACK Register on page 138

#### 3.20.2. CPRI Intel FPGA IP Core Self-Synchronization Feature

Intel provides a self-synchronization testing feature that supports an RE slave in a CPRI link external loopback configuration. This feature is intended to work correctly only for Layer 1 testing.

By default, only an REC master can function correctly in a CPRI link external loopback configuration. An RE slave in external loopback configuration cannot achieve frame synchronization, because the CPRI RX interface must lock on to the K28.5 character before the CPRI TX interface can begin sending K28.5 characters. Therefore, no K28.5 character is ever transmitted on the RE slave loopback CPRI link.

However, in an RE slave CPRI IP you can specify that the CPRI TX interface begin sending K28.5 characters before the CPRI Rx interface locks on to the K28.5 character from the CPRI link. This feature supports a CPRI RE slave in achieving frame synchronization without being connected to a CPRI master, and allows you to test your CPRI RE slave without the need for an additional CPRI IP.

To turn on this feature, connect your CPRI RE slave in a CPRI link external loopback configuration, and set the  $tx\_enable\_force$  field of the L1\_CONFIG register to the value of 1.

#### **Related Information**

L1 CONFIG Register on page 130









# 4. CPRI Intel FPGA IP Core Signals

The CPRI IP core communicates with the surrounding design through multiple external signals. Many of the signal interfaces are optional; their presence or absence depends on whether or not you enable the corresponding interface in the CPRI parameter editor.

In the case of the interfaces that provide direct access to all or part of the CPRI frame, write transmit delay relative to the AUX TX interface synchronization signals depends on the **Auxiliary and direct interfaces write latency cycle(s)** parameter setting.

#### 4.1. CPRI Intel FPGA IP Core L2 Interface

The CPRI IP optionally communicates with an user-provided Ethernet MAC through the following signals.

#### Table 47. MII and GMII Signals

Each IP core has either MII signals, GMII signals, or neither.

| Signal Name             | Direction | Interface                                                                                                                           |
|-------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|
| mii_rxclk               | Input     | RX MII signals                                                                                                                      |
| mii_rxreset_n           | Input     | These signals are available only if you set the value of <b>Ethernet PCS interface</b> to <b>MII</b> in the CPRI parameter editor.  |
| mii_rxdv                | Output    |                                                                                                                                     |
| mii_rxer                | Output    |                                                                                                                                     |
| mii_rxd[3:0]            | Output    |                                                                                                                                     |
| mii_txclk               | Input     | TX MII signals                                                                                                                      |
| mii_txreset_n           | Input     | These signals are available only if you set the value of <b>Ethernet PCS interface</b> to <b>MII</b> in the CPRI parameter editor.  |
| mii_txen                | Input     |                                                                                                                                     |
| mii_txer                | Input     |                                                                                                                                     |
| mii_txd[3:0]            | Input     |                                                                                                                                     |
| mii_tx_fifo_status[3:0] | Output    | MII status signals                                                                                                                  |
| mii_rx_fifo_status[3:0] | Output    | These signals are available only if you set the value of <b>Ethernet PCS interface</b> to <b>MII</b> in the CPRI parameter editor.  |
| gmii_rxclk              | Input     | RX GMII signals                                                                                                                     |
| gmii_rxreset_n          | Input     | These signals are available only if you set the value of <b>Ethernet PCS interface</b> to <b>GMII</b> in the CPRI parameter editor. |
| gmii_rxdv               | Output    |                                                                                                                                     |
| gmii_rxer               | Output    |                                                                                                                                     |
| gmii_rxd[7:0]           | Output    |                                                                                                                                     |
|                         | •         | continued                                                                                                                           |

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

9001:2015 Registered



| Signal Name             | Direction | Interface                                                                                                                           |
|-------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|
| gmii_txclk              | Input     | TX GMII signals                                                                                                                     |
| gmii_txreset_n          | Input     | These signals are available only if you set the value of <b>Ethernet PCS interface</b> to <b>GMII</b> in the CPRI parameter editor. |
| gmii_txen               | Input     |                                                                                                                                     |
| gmii_txer               | Input     |                                                                                                                                     |
| gmii_txd[7:0]           | Input     |                                                                                                                                     |
| gmii_txfifo_status[3:0] | Output    | GMII status signals                                                                                                                 |
| gmii_rxfifo_status[3:0] | Output    | These signals are available only if you set the value of <b>Ethernet PCS interface</b> to <b>GMII</b> in the CPRI parameter editor. |

#### **Related Information**

- Media Independent Interface (MII) to External Ethernet Block on page 85
   Describes the MII signals and provides MII timing diagrams.
- Gigabit Media Independent Interface (GMII) to External Ethernet Block on page 87

#### 4.2. CPRI Intel FPGA IP Core L1 Direct Access Interfaces

The CPRI IP can communicate with the surrounding design through multiple optional interfaces that provide direct access to all or part of the CPRI frame.

#### **Table 48.** L1 Direct Access Interface Signals

The **Data path width** parameter determines the interface type and width, where N=32 or 64, C=3 or 7, and D=31 or 63.

| Signal Name       | Direction | Description                                                                                                     |
|-------------------|-----------|-----------------------------------------------------------------------------------------------------------------|
| auxN_rx_ctrl[C:0] | Output    | AUX RX interface status signals                                                                                 |
| auxN_rx_rfp       | Output    | These signals are available only if you turn on <b>Enable auxiliary</b> interface in the CPRI parameter editor. |
| auxN_rx_hfp       | Output    |                                                                                                                 |
| auxN_rx_bfn[11:0] | Output    |                                                                                                                 |
| auxN_rx_z[7:0]    | Output    |                                                                                                                 |
| auxN_rx_x[7:0]    | Output    |                                                                                                                 |
| auxN_rx_seq[6:0]  | Output    |                                                                                                                 |
| auxN_rx_data[D:0] | Output    | AUX RX interface data signals                                                                                   |
| auxN_rx_ctrl[C:0] | Output    | These signals are available only if you turn on <b>Enable auxiliar</b> interface in the CPRI parameter editor.  |
| auxN_tx_sync_rfp  | Input     | AUX TX interface control and status signals                                                                     |
| auxN_tx_error     | Output    | These signals are available only if you turn on <b>Enable auxiliary interface</b> in the CPRI parameter editor. |
| auxN_tx_ctrl[C:0] | Output    |                                                                                                                 |
| auxN_tx_err[C:0]  | Output    |                                                                                                                 |
| auxN_tx_rfp       | Output    |                                                                                                                 |
| auxN_tx_hfp       | Output    |                                                                                                                 |
| auxN_tx_bfn[11:0] | Output    |                                                                                                                 |
|                   | <u> </u>  | continued                                                                                                       |



| Signal Name             | Direction | Description                                                                                                                             |  |
|-------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| auxN_tx_z[7:0]          | Output    |                                                                                                                                         |  |
| auxN_tx_x[7:0]          | Output    |                                                                                                                                         |  |
| auxN_tx_seq[6:0]        | Output    |                                                                                                                                         |  |
| auxN_tx_data[D:0]       | Input     | AUX TX interface data signals                                                                                                           |  |
| auxN_tx_mask[D:0]       | Input     | These signals are available only if you turn on <b>Enable auxiliary</b> interface in the CPRI parameter editor.                         |  |
| auxN_tx_ctrl[C:0]       | Output    |                                                                                                                                         |  |
| iqN_rx_valid[C:0]       | Output    | Direct IQ RX interface                                                                                                                  |  |
| iqN_rx_data[D:0]        | Output    | These signals are available only if you turn on <b>Enable direct IQ mapping interface</b> in the CPRI parameter editor.                 |  |
| iqN_tx_ready[C:0]       | Output    | Direct IQ TX interface                                                                                                                  |  |
| iqN_tx_valid[C:0]       | Input     | These signals are available only if you turn on <b>Enable direct IQ</b> mapping interface in the CPRI parameter editor.                 |  |
| iqN_tx_data[D:0]        | Input     |                                                                                                                                         |  |
| ctrlN_axc_rx_valid[C:0] | Output    | Direct Ctrl_AxC RX interface                                                                                                            |  |
| ctrlN_axc_rx_data[D:0]  | Output    | These signals are available only if you turn on <b>Enable direct</b> ctrl_axc access interface in the CPRI parameter editor.            |  |
| ctrlN_axc_tx_ready[C:0] | Output    | Direct Ctrl_AxC TX interface                                                                                                            |  |
| ctrl_axc_tx_valid[3:0]  | Input     | These signals are available only if you turn on <b>Enable direct</b> ctrl_axc access interface in the CPRI parameter editor.            |  |
| ctrlN_axc_tx_data[D:0]  | Input     |                                                                                                                                         |  |
| vsN_rx_valid[C:0]       | Output    | Direct VS RX interface                                                                                                                  |  |
| vsN_rx_data[D:0]        | Output    | These signals are available only if you turn on <b>Enable direct</b> vendor specific access interface in the CPRI parameter edite       |  |
| vsN_tx_ready[C:0]       | Output    | Direct VS TX interface                                                                                                                  |  |
| vsN_tx_valid[C:0]       | Input     | These signals are available only if you turn on <b>Enable direct</b> vendor specific access interface in the CPRI parameter editor.     |  |
| vsN_tx_data[D:0]        | Input     |                                                                                                                                         |  |
| rtvsN_rx_valid          | Output    | Direct RTVS RX interface                                                                                                                |  |
| rtvsN_rx_data[D:0]      | Output    | These signals are available only if you turn on <b>Enable direct real-time vendor specific interface</b> in the CPRI parameter editor.  |  |
| rtvsN_tx_ready          | Output    | Direct RTVS TX interface                                                                                                                |  |
| rtvsN_tx_valid          | Input     | These signals are available only if you turn on <b>Enable direct real- time vendor specific interface</b> in the CPRI parameter editor. |  |
| rtvsN_tx_data[D:0]      | Input     |                                                                                                                                         |  |
| hdlc_rx_valid           | Output    | Direct HDLC serial RX interface                                                                                                         |  |
| hdlc_rx_data            | Output    | These signals are available only if you turn on <b>Enable HDLC serial interface</b> in the CPRI parameter editor.                       |  |
| hdlc_tx_ready           | Output    | Direct HDLC serial TX interface                                                                                                         |  |
| hdlc_tx_valid           | Input     | These signals are available only if you turn on <b>Enable HDLC serial</b> interface in the CPRI parameter editor.                       |  |
| hdlc_tx_data            | Input     | 1                                                                                                                                       |  |
| z130_local_lof          | Output    | Direct L1 control and status interface                                                                                                  |  |
| z130_local_los          | Output    | These signals are available only if you turn on <b>Enable direct 2.130.0 alarm bits access interface</b> in the CPRI parameter          |  |
| z130_sdi_assert         | Input     | editor.                                                                                                                                 |  |
|                         |           | continued                                                                                                                               |  |

#### UG-20008 | 2019.10.01



| Signal Name       | Direction |
|-------------------|-----------|
| z130_local_rai    | Output    |
| z130_reset_assert | Input     |
| z130_remote_lof   | Output    |
| z130_remote_los   | Output    |
| z130_sdi_req      | Output    |
| z130_remote_rai   | Output    |
| z130_reset_req    | Output    |

#### **Related Information**

- AUX Interface on page 62
- AUX Interface Signals on page 63
- Direct IQ Interface on page 73
- Ctrl\_AxC Interface on page 75
- Direct Vendor Specific Access Interface on page 77
- Real-Time Vendor Specific Interface on page 78
- Direct HDLC Serial Interface on page 80
- Direct L1 Control and Status Interface on page 81

### 4.3. CPRI Intel FPGA IP Core Management Interfaces

The CPRI IP core provides multiple interfaces for managing the IP core and the properties of the CPRI link.

Table 49. CPRI Intel FPGA IP Core Management Signals

| Signal Name         | Direction | Description        |
|---------------------|-----------|--------------------|
| cpri_clkout         | Output    | Main clock signals |
| cpri_coreclk        | Input     |                    |
| tx_clkout           | Output    |                    |
| reset_n             | Input     | Main reset signals |
| reset_rx_n          | Input     |                    |
| reset_tx_n          | Input     |                    |
| cpu_clk             | Input     | CPU interface      |
| cpu_reset_n         | Input     |                    |
| cpu_address[15:0]   | Input     |                    |
| cpu_byteenable[3:0] | Input     |                    |
| cpu_read            | Input     |                    |
| cpu_write           | Input     |                    |
|                     |           | continued          |





| Signal Name             | Direction | Description                                                                                                                    |
|-------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------|
| cpu_writedata[31:0]     | Input     |                                                                                                                                |
| cpu_readdata[31:0]      | Output    |                                                                                                                                |
| cpu_waitrequest         | Output    |                                                                                                                                |
| cpu_irq                 | Output    |                                                                                                                                |
| state_startup_seq[2 :0] | Output    | Start-up sequence interface With the exception of the state_11_synch signal, these signals are                                 |
| state_l1_synch[2:0]     | Output    | available only if you turn on <b>Enable start-up sequence state</b> machine in the CPRI parameter editor.                      |
| nego_bitrate_comple te  | Input     |                                                                                                                                |
| nego_protocol_compl ete | Input     |                                                                                                                                |
| nego_cm_complete        | Input     |                                                                                                                                |
| nego_vss_complete       | Input     |                                                                                                                                |
| nego_l1_timer_expir ed  | Input     |                                                                                                                                |
| nego_bitrate_in[5:0]    | Input     | Auto-rate negotiation control and status interface These signals are available only if you turn on <b>Enable line bit rate</b> |
| nego_bitrate_out[5:     | Output    | auto-negotiation in the CPRI parameter editor.                                                                                 |
| ex_delay_clk            | Input     | Extended delay measurement interface                                                                                           |
| ex_delay_reset_n        | Input     |                                                                                                                                |
| latency_sclk            | Input     | Extended delay measurement interface signals that are available only                                                           |
| latency_sreset_n        | Input     | in Intel FPGA IP core variations that target an Intel Stratix 10 device.                                                       |
| cal_status[1:0]         | Input     | Single-trip delay calibration interface                                                                                        |
| cal_ctrl[15:0]          | Output    | This signals are available only if you turn on <b>Enable single-trip delay</b> calibration in the CPRI parameter editor.       |
| rx_lcv                  | Output    | L1 debug interface                                                                                                             |
| rx_freq_alarm           | Output    | These signals are available only if you turn on <b>Enable L1 debug interfaces</b> in the CPRI parameter editor.                |

#### **Related Information**

- CPRI Intel FPGA IP Core Clocking Structure on page 45
- CPRI Intel FPGA IP Core Reset Requirements on page 54
- CPU Interface to CPRI Intel FPGA IP Registers on page 89
- CPU Interface Signals on page 90
- Start-Up Sequence Interface Signals on page 60
- Auto-Rate Negotiation on page 97
- Extended Delay Measurement on page 98
- Extended Delay Measurement Interface on page 101
- L1 Debug Interface on page 84



UG-20008 | 2019.10.01



# **4.4. CPRI Intel FPGA IP Core Transceiver and Transceiver Management Signals**

The CPRI IP configures the interface to the CPRI serial link in an Intel FPGA device transceiver channel. The IP core provides multiple interfaces for managing the transceiver. The transceiver is configured with a Native PHY IP core and exposes many of its optional interfaces for ease of IP core integration in your design.

**Table 50.** Transceiver and Transceiver Management Signals

| Signal Name                            | Direction | Description                                                                                                                 |
|----------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------|
| xcvr_cdr_refclk                        | Input     | Main transceiver clock and reset-done signals                                                                               |
| xcvr_recovered_clk                     | Output    | The tx_analogreset_ack and rx_analogreset_ack signals are available only in Intel Arria 10 and Intel Stratix 10 variations. |
| xcvr_reset_tx_done                     | Output    |                                                                                                                             |
| xcvr_reset_rx_done                     | Output    |                                                                                                                             |
| tx_analogreset_ack                     | Output    |                                                                                                                             |
| rx_analogreset_ack                     | Output    |                                                                                                                             |
| ehip_ref_clk[1:0]                      | Input     |                                                                                                                             |
| ehip_rst_n <sup>(3)</sup>              | Input     |                                                                                                                             |
| ehip_tx_pll_locked(3)                  | Input     |                                                                                                                             |
| xcvr_rxdatain                          | Input     | CPRI link interface                                                                                                         |
| xcvr_txdataout                         | Output    |                                                                                                                             |
| xcvr_los                               | Input     |                                                                                                                             |
| reconfig_clk                           | Input     | 28-nm device transceiver reconfiguration interface                                                                          |
| reconfig_to_xcvr[69:0]                 | Input     | These signals are present only in IP core variations that target an Arria V, Arria V GZ, Cyclone V, or Stratix V device.    |
| reconfig_from_xcvr[45:0]               | Output    |                                                                                                                             |
| reconfig_clk                           | Input     | Intel Arria 10 or Intel Stratix 10 transceiver reconfiguration                                                              |
| reconfig_reset                         | Input     | interface These signals are present only in IP core variations that target an                                               |
| reconfig_write                         | Input     | Intel Arria 10 or Intel Stratix 10 device.                                                                                  |
| reconfig_read                          | Input     |                                                                                                                             |
| reconfig_address[9:0]                  | Input     |                                                                                                                             |
| reconfig_writedata[31:0]               | Input     |                                                                                                                             |
| reconfig_readdata[31:0]                | Output    |                                                                                                                             |
| reconfig_waitrequest                   | Output    |                                                                                                                             |
| reconfig_readdata_valid <sup>(3)</sup> | Output    |                                                                                                                             |
| reconfig_address[10:20] <sup>(3)</sup> | Output    |                                                                                                                             |
|                                        | 1         | continued                                                                                                                   |

<sup>(3)</sup> This signal is only present in IP core variations that target an Intel Stratix 10 E-tile device.
(3)





| Signal Name                              | Direction | Description                                                                                                   |
|------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------|
| xcvr_tx_analogreset                      | Input     | Interface to external reset controller                                                                        |
| xcvr_tx_digitalreset                     | Input     |                                                                                                               |
| xcvr_tx_cal_busy                         | Output    |                                                                                                               |
| xcvr_rx_analogreset                      | Input     |                                                                                                               |
| xcvr_rx_digitalreset                     | Input     |                                                                                                               |
| xcvr_rx_cal_busy                         | Output    |                                                                                                               |
| xcvr_reset_tx_ready                      | Input     |                                                                                                               |
| xcvr_reset_rx_ready                      | Input     |                                                                                                               |
| xcvr_rx_analogreset_stat(4)              | Output    |                                                                                                               |
| xcvr_rx_digitalreset_stat <sup>(4)</sup> | Output    |                                                                                                               |
| xcvr_rx_analogreset_stat(4)              | Output    |                                                                                                               |
| xcvr_tx_digitalreset_stat(4)             | Output    |                                                                                                               |
| xcvr_ext_pll_clk                         | Input     | Interface to external TX PLL                                                                                  |
| xcvr_rx_is_lockedtodata                  | Output    | Transceiver debug interface                                                                                   |
| xcvr_rx_is_lockedtoref                   | Output    | Transceiver debug interface                                                                                   |
| xcvr_rx_errdetect[3:0]                   | Output    | These signals are present only if you turn on <b>Enable L1 debug</b> interfaces in the CPRI parameter editor. |
| xcvr_rx_disperr[3:0]                     | Output    |                                                                                                               |
| xcvr_rx_blk_sh_err                       | Output    |                                                                                                               |

#### **Related Information**

- Main Transceiver Clock and Reset Signals on page 111
- CPRI Link on page 111
- Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration Interface on page 112
- Intel Arria 10 and Intel Stratix 10 Transceiver Reconfiguration Interface on page 113
- Interface to the External Reset Controller on page 116
- Interface to the External PLL on page 117
- Transceiver Debug Interface on page 118

<sup>(4)</sup> These signals are present only in Intel FPGA IP core variation that target an Intel Stratix 10 device.







# 5. CPRI Intel FPGA IP Core Registers

The CPRI IP core internal registers are accessible using the CPU interface, an Avalon-MM interface which conforms to the *Avalon Interface Specifications*.

All of these registers are 32 bits wide and the addresses are shown as hexadecimal byte address values. The registers can be accessed on a 32-bit (4-byte) basis. The addressing for the registers therefore increments by units of 4.

Write access to a Reserved or undefined location has no effect. Read accesses to a Reserved or undefined location return an undefined result.

Refer to the device specific PHY User Guides for information about the PHY registers.

#### **Table 51.** Register Access Codes

Lists the access codes used to describe the type of register bits.

| Code | Description                                            |  |
|------|--------------------------------------------------------|--|
| RW   | Read / write                                           |  |
| RO   | Read only                                              |  |
| RC   | Read to clear                                          |  |
| UR0  | Reserved —undefined result on read, no effect on write |  |

#### Table 52. Control and Status Register Map

| Offset | Register Name   | Function                                        | Location of Additional Information   |
|--------|-----------------|-------------------------------------------------|--------------------------------------|
| 0x00   | INTR            | Interrupt Control and Status                    | INTR Register on page 129            |
| 0x04   | L1_STATUS       | Layer 1 Status                                  | L1_STATUS Register on page 129       |
| 0x08   | L1_CONFIG       | Layer 1 Configuration                           | L1_CONFIG Register on page 130       |
| 0x0C   | BIT_RATE_CONFIG | Bit Rate Configuration                          | BIT_RATE_CONFIG Register on page 131 |
| 0x10   | PROT_VER        | Protocol Version Control and<br>Status          | PROT_VER Register on page 131        |
| 0x14   | TX_SCR          | Transmitter Scrambler Control                   | TX_SCR Register on page 132          |
| 0x18   | RX_SCR          | Receiver Scrambler Status                       | RX_SCR Register on page 132          |
| 0x1C   | CM_CONFIG       | Layer 2 Control and<br>Management Configuration | CM_CONFIG Register on page 132       |
| 0x20   | CM_STATUS       | Layer 2 Control and<br>Management Status        | CM_STATUS Register on page 133       |
| 0x24   | START_UP_SEQ    | Start-Up Sequence Control and Status            | START_UP_SEQ Register on page 133    |
|        |                 |                                                 | continued                            |

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2015 Registered



| Offset | Register Name        | Function                                                            | Location of Additional Information        |
|--------|----------------------|---------------------------------------------------------------------|-------------------------------------------|
| 0x28   | START_UP_TIMER       | Start-Up Sequence Timer<br>Control                                  | START_UP_TIMER Register on page 134       |
| 0x2C   | FLSAR                | L1 Inband Z.130.0 Control and Status                                | FLSAR Register on page 135                |
| 0x30   | CTRL_INDEX           | Control Word Index                                                  | CTRL_INDEX Register on page 135           |
| 0x34   | TX_CTRL              | Transmit Control Word                                               | TX_CTRL Register on page 137              |
| 0x38   | RX_CTRL              | Receive Control Word                                                | RX_CTRL Register on page 137              |
| 0x3C   | RX_ERR               | Receiver Error Status                                               | RX_ERR Register on page 137               |
| 0x40   | RX_BFN               | Recovered Radio Frame<br>Counter                                    | RX_BFN Register on page 137               |
| 0x44   | LOOPBACK             | Loopback Control                                                    | LOOPBACK Register on page 138             |
| 0x48   | TX_DELAY             | Transmit Buffer Delay Control and Status                            | TX_DELAY Register on page 139             |
| 0x4C   | RX_DELAY             | Receiver Buffer Delay Control and Status                            | RX_DELAY Register on page 139             |
| 0x50   | TX_EX_DELAY          | Transmit Buffer Extended<br>Delay Measurement Control<br>and Status | TX_EX_DELAY Register on page 140          |
| 0x54   | RX_EX_DELAY          | Receiver Buffer Extended Delay<br>Measurement Status                | RX_EX_DELAY Register on page 140          |
| 0x58   | ROUND_TRIP_DELAY     | Round Trip Delay                                                    | ROUND_TRIP_DELAY Register on page 141     |
| 0x5C   | XCVR_BITSLIP         | Transceiver Bit Slip Control and Status                             | XCVR_BITSLIP Register on page 141         |
| 0x60   | DELAY_CAL_STD_CTRL1  | Single-Trip Delay Calibration<br>Control 1                          | DELAY_CAL_STD_CTRL1 Register on page 141  |
| 0x64   | DELAY_CAL_STD_CTRL2  | Single-Trip Delay Calibration<br>Control 2                          | DELAY_CAL_STD_CTRL2 Register on page 142  |
| 0x68   | DELAY_CAL_STD_CTRL3  | Single-Trip Delay Calibration<br>Control 3                          | DELAY_CAL_STD_CTRL3 Register on page 143  |
| 0x6C   | DELAY_CAL_STD_CTRL4  | Single-Trip Delay Calibration<br>Control 4                          | DELAY_CAL_STD_CTRL4 Register on page 143  |
| 0x70   | DELAY_CAL_STD_CTRL5  | Single-Trip Delay Calibration<br>Control 5                          | DELAY_CAL_STD_CTRL5 Register on page 144  |
| 0x74   | DELAY_CAL_STD_STATUS | Single-Trip Delay Calibration<br>Status                             | DELAY_CAL_STD_STATUS Register on page 144 |
| 0x80   | DELAY_CAL_RTD        | Round Trip Delay Calibration<br>Control and Status                  | DELAY_CAL_RTD Register on page 145        |
| 0x84   | XCVR_TX_FIFO_DELAY   | Intel Stratix 10Transmitter<br>FIFO Delay                           | XCVR_TX_FIFO_DELAY Register on page 145   |
| 0x88   | XCVR_RX_FIFO_DELAY   | Intel Stratix 10Receiver FIFO Delay                                 | XCVR_RX_FIFO_DELAY Register on page 146   |
| 0x8C   | IP_INFO              | IP Information                                                      | IP_INFO Register on page 146              |
| 0xA0   | DEBUG_STATUS         | Debug Related Status                                                | DEBUG_STATUS Register on page 147         |





#### **Related Information**

- V-Series Transceiver PHY Intel FPGA IP Core User Guide
- Intel Arria 10 Transceiver PHY User Guide
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
- Intel Stratix 10 E-Tile Transceiver PHY User Guide

## 5.1. INTR Register

Table 53. CPRI Intel FPGA IP Core INTR Register at Offset 0x00

| Bits  | Field Name             | Туре | Value on<br>Reset | Description                                                                   |
|-------|------------------------|------|-------------------|-------------------------------------------------------------------------------|
| 31:19 | Reserved               | UR0  | 13'b0             | -                                                                             |
| 18    | intr_sdi_p<br>ending   | RW   | 1'b0              | Indicates a remote SDI detected interrupt is not yet serviced                 |
| 17    | intr_rai_p<br>ending   | RW   | 1'b0              | Indicates a remote RAI detected interrupt is not yet serviced                 |
| 16    | intr_reset<br>_pending | RW   | 1'b0              | Indicates a remote reset request or acknowledge interrupt is not yet serviced |
| 15:3  | Reserved               | UR0  | 13'b0             | -                                                                             |
| 2     | intr_sdi_e             | RW   | 1'b0              | Z.130.0 remote SDI detected interrupt enable                                  |
| 1     | intr_rai_e             | RW   | 1'b0              | Z.130.0 remote RAI detected interrupt enable                                  |
| 0     | intr_reset<br>_en      | RW   | 1'b0              | Z.130.0 remote reset request or acknowledge received interrupt enable         |

## 5.2. L1\_STATUS Register

Table 54. CPRI Intel FPGA IP Core L1\_STATUS Register at Offset 0x04

| Bits  | Field Name          | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                |  |  |
|-------|---------------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31:13 | Reserved            | UR0  | 19'b0             | _                                                                                                                                                                                                                                                                                          |  |  |
| 12    | rx_rfp_hol          | RC   | 1'b0              | Radio frame pulse received. This bit is asserted every 10 ms and remains asserted until cleared by user logic. <sup>(5)</sup>                                                                                                                                                              |  |  |
| 11    | rx_freq_al arm_hold | RC   | 1'b0              | CPRI receive clock is not synchronous with main IP core clock ( <code>cpri_clkout</code> ). This alarm is asserted each time mismatches are found between the recovered CPRI receive clock and <code>cpri_clkout</code> , and remains asserted until cleared by user logic. <sup>(5)</sup> |  |  |
|       | continued           |      |                   |                                                                                                                                                                                                                                                                                            |  |  |

<sup>(5)</sup> This register field is a read-to-clear field. You must read the register twice to read the true value of the field after frame synchronization is achieved. If you observe this bit asserted during link initialization, read the register again after link initialization to confirm any errors.





| Bits | Field Name          | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                           |
|------|---------------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                     |      |                   | If you turn on <b>Enable L1 debug interfaces</b> in the CPRI parameter editor, the original asynchronous pulse that sets this register field is visible on the rx_freq_alarm output signal. However, that signal is not available if you turn off <b>Enable L1 debug interfaces</b> . |
| 10   | rx_los_hol          | RC   | 1'b0              | Hold rx_los. (5)                                                                                                                                                                                                                                                                      |
| 9    | rx_err_hol          | RC   | 1'b0              | Hold rx_err. (5)                                                                                                                                                                                                                                                                      |
| 8    | rx_hfnsync<br>_hold | RC   | 1'b0              | Hold rx_hfnsync. (5)                                                                                                                                                                                                                                                                  |
| 7:3  | Reserved            | UR0  | 5'b0              | -                                                                                                                                                                                                                                                                                     |
| 2    | rx_los              | RC   | 1'b0              | Indicates receiver is in LOS state.                                                                                                                                                                                                                                                   |
| 1    | rx_err              | RC   | 1'b0              | Indicates 8B10B LCV or 64B/66aB sync header violations detected.                                                                                                                                                                                                                      |
| 0    | rx_hfnsync          | RC   | 1'b0              | Indicates receiver has achieved hyperframe synchronization state (HFNSYNC).                                                                                                                                                                                                           |

# 5.3. L1\_CONFIG Register

Table 55. CPRI Intel FPGA IP Core L1\_CONFIG Register at Offset 0x08

| Bits | Field Name               | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | Reserved                 | UR0  | 28'b0             | _                                                                                                                                                                                                                                                                                                                                                                  |
| 3    | tx_ctrl_in<br>sert_en    | RW   | 1'b0              | Master enable for insertion of control transmit table entries in CPRI hyperframe. This signal enables control bytes for which the CTRL_INDEX register $tx\_control\_insert$ bit is high to be written to the CPRI frame.                                                                                                                                           |
| 2    | tx_enable_<br>force      | RW   | 1'b0              | Specifies whether the RE slave self-synchronization testing feature is activated. If the feature is activated, the CPRI RE slave attempts to achieve link synchronization without a CPRI link connection to a CPRI master. Set this field to the value of 1 to enable the feature. The value of 1 is only valid if the CPRI IP core is configured as a CPRI slave. |
| 1    | synchroniz<br>ation_mode | RW   | (6)               | Specifies whether the CPRI IP core is configured as a CPRI slave or a CPRI master, according to the following values:  1'b0: The IP core is configured as a CPRI master.  1'b1: The IP core is configured as a CPRI slave.                                                                                                                                         |
| 0    | tx_enable                | RW   | 1'b0              | Enable transmission on CPRI link.                                                                                                                                                                                                                                                                                                                                  |

### **Related Information**

- Writing the Hyperframe Control Words on page 95
- CPRI Intel FPGA IP Core Self-Synchronization Feature on page 119

<sup>(6)</sup> Reset value is the value you specify for **Synchronization mode** in the CPRI parameter editor.





### 5.4. BIT\_RATE\_CONFIG Register

Table 56. CPRI Intel FPGA IP Core BIT\_RATE\_CONFIG Register at Offset 0x0C

| Bits | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:5 | Reserved   | UR0  | 27'b0             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4:0  | bit_rate   | (7)  | (8)               | CPRI line bit rate to be used in next attempt to achieve frame synchronization, encoded according to the following valid values:  • 6'b000001: 0.6144 Gbps  • 6'b000010: 1.2288 Gbps  • 6'b000100: 2.4576 Gbps  • 6'b001000: 4.9150 Gbps  • 6'b001010: 6.1440 Gbps  • 6'b010100: 8.11008 Gbps  • 6'b010100: 10.1376 Gbps  • 6'b010100: 12.16512 Gbps  • 6'b110000: 24.33024 Gbps  If the input signal nego_bitrate_in has a non-zero value, the CPRI IP core uses the encoded value driven on nego_bitrate_in in the next attempt to achieve frame synchronization, and ignores the value in the bit_rate register field.  The value driven on the nego_bitrate_in signal, if it is non-zero, always overrides the value in this register field. |

#### **Related Information**

Auto-Rate Negotiation on page 97

# 5.5. PROT\_VER Register

Table 57. CPRI Intel FPGA IP Core PROT\_VER Register at Offset 0x10

| Bits  | Field Name            | Туре | Value on<br>Reset | Description                                                                              |  |  |
|-------|-----------------------|------|-------------------|------------------------------------------------------------------------------------------|--|--|
| 31:25 | Reserved              | UR0  | 7'b0              | -                                                                                        |  |  |
| 24    | rx_prot_ve<br>r_valid | RO   | 1'b0              | Value received in incoming Z.2.0 control byte is a valid CPRI protocol version encoding. |  |  |
| 23:16 | rx_prot_ve            | RO   | 8'b0              | Encoded protocol version received in incoming Z.2.0 control byte.                        |  |  |
| 15:10 | Reserved              | UR0  | 6'b0              |                                                                                          |  |  |
| 9     | prot_ver_a            | RW   | 1'b1              | Enables auto negotiation of protocol version.                                            |  |  |
|       | uto                   | RO   | 1'b0              |                                                                                          |  |  |
|       | continued             |      |                   |                                                                                          |  |  |

<sup>(7)</sup> If you turn on **Enable line bit rate auto-negotiation**, this register field is a RW register field. If you turn off **Enable line bit rate auto-negotiation**, this register field is a RO register field.

<sup>(8)</sup> Reset value is the value you specify for **Line bit rate** in the CPRI parameter editor.





| Bits | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                        |
|------|------------|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |            |      |                   | If you turn on <b>Enable protocol version and C&amp;M channel setting autonegotiation</b> , this field is a RW register field with the default value of 1. Otherwise, this field is a RO register field with the default value of 0.               |
| 8    | rx_prot_ve | _    | 1'b1              | Enable filtering or protection of the Z.2.0 value across five consecutive                                                                                                                                                                          |
|      | r_filter   | RO   | 1'b0              | hyperframes.  If you turn on <b>Enable protocol version and C&amp;M channel setting autonegotiation</b> , this field is a RW register field with the default value of 1. Otherwise, this field is a RO register field with the default value of 0. |
| 7:0  | tx_prot_ve | RW   | 8'b01             | Transmit protocol version to be mapped to Z.2.0 to indicate whether or not the current hyperframe transmission is scrambled. The value 1 indicates it is not scrambled and the value 2 indicates it is scrambled.                                  |
|      |            |      |                   | If the prot_ver_auto field has the value of 1, the Intel FPGA IP core automatically updates the tx_prot_ver field.                                                                                                                                 |

# **5.6. TX\_SCR Register**

#### Table 58. CPRI Intel FPGA IP Core TX\_SCR Register at Offset 0x14

| Bits | Field Name    | Туре | Value on<br>Reset | Description                                                                                                                                                             |
|------|---------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | tx_scr_active | R0   | 1'b0              | Indicates the scrambled transmitter hyperframe. The value 1 indicates scrambled transmitter data, and the value 0 indicates that the transmitter data is not scrambled. |
|      |               |      |                   | The IP core determines whether or not the transmitter data need to be scrambled based on the protocol version.                                                          |
| 30:0 | tx_scr_seed   | RW   | 31'b0             | Transmitter scrambler seed. If the seed has value 0, the transmission is not scrambled.                                                                                 |

### 5.7. RX\_SCR Register

### Table 59. CPRI Intel FPGA IP Core RX\_SCR Register at Offset 0x18

| Bits | Field Name     | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                               |
|------|----------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | rx_scr_act ive | RO   | 1'b0              | Indicates that the incoming hyperframe is scrambled. The value 1 indicates that the incoming communication is scrambled, and the value 0 indicates that it is not scrambled. The IP core determines whether or not the incoming communication is scrambled based on the protocol version. |
| 30:0 | rx_scr_see     | RO   | 31'b0             | Received scrambler seed. The receiver descrambles the incoming CPRI communication based on this seed.                                                                                                                                                                                     |

### 5.8. CM\_CONFIG Register

### Table 60. CPRI Intel FPGA IP Core CM\_CONFIG Register at Offset 0x1C

| Bits  | Field Name            | Туре | Value on<br>Reset | Description                           |
|-------|-----------------------|------|-------------------|---------------------------------------|
| 31:13 | Reserved              | UR0  | 19'b0             | _                                     |
| 12    | slow_cm_ra<br>te_auto | RW   | 1'b1              | Enable auto-negotiation of HDLC rate. |
|       | •                     | •    | •                 | continued                             |





| Bits | Field Name              | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                          |
|------|-------------------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                         | RO   | 1'b0              | If you turn on <b>Enable protocol version and C&amp;M channel setting autonegotiation</b> , this field is a RW register field with the default value of 1. Otherwise, this field is a RO register field with the default value of 0. |
| 11   | slow_cm_ra<br>te_filter | RW   | 1'b1              | Enable filtering of HDLC rate.                                                                                                                                                                                                       |
| 10:8 | tx_slow_cm<br>_rate     | RW   | 3'b110            | Rate configuration for slow Control and Management (HDLC). To be inserted in CPRI control byte Z.66.0.                                                                                                                               |
| 7    | fast_cm_pt              | RW   | 1'b1              | Enable auto-negotiation of Ethernet rate.                                                                                                                                                                                            |
|      | r_auto                  | RO   | 1'b0              | If you turn on <b>Enable protocol version and C&amp;M channel setting autonegotiation</b> , this field is a RW register field with the default value of 1. Otherwise, this field is a RO register field with the default value of 0. |
| 6    | fast_cm_pt<br>r_filter  | RW   | 1'b1              | Enable filtering of Ethernet rate.                                                                                                                                                                                                   |
| 5:0  | tx_fast_cm<br>_ptr      | RW   | 6'd20             | Pointer to first CPRI control word used for fast Control and Management (Ethernet). To be inserted in CPRI control byte Z.194.0.                                                                                                     |

# 5.9. CM\_STATUS Register

#### Table 61. CPRI Intel FPGA IP Core CM\_STATUS Register at Offset 0x20

| Bits  | Field Name                    | Туре | Value on<br>Reset | Description                                                                                                                  |
|-------|-------------------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------|
| 31:12 | Reserved                      | UR0  | 20'b0             |                                                                                                                              |
| 11    | rx_slow_cm<br>_rate_vali<br>d | RO   | 1'b0              | Indicates that a valid HDLC rate has been accepted.                                                                          |
| 10:8  | rx_slow_cm<br>_rate           | RO   | 3'b0              | Accepted received HDLC rate. The IP core receives this rate in the incoming Z.66.0 control byte.                             |
| 7     | Reserved                      | UR0  | 1'b0              |                                                                                                                              |
| 6     | rx_fast_cm<br>_ptr_valid      | RO   | 1'b0              | Indicates that a valid Ethernet rate has been accepted. The IP core receives this rate in the incoming Z.194.0 control byte. |
| 5:0   | rx_fast_cm<br>_ptr            | RO   | 6'b0              | Accepted received Ethernet rate. Valid values are between 0x14 (decimal 20) and 0x3F (decimal 63), inclusive.                |

# 5.10. START\_UP\_SEQ Register

#### Table 62. CPRI Intel FPGA IP Core START\_UP\_SEQ Register at Offset 0x24

This register is available only if you turn on **Enable start-up sequence state machine** in the CPRI parameter editor.

| Bits  | Field Name                    | Туре | Value on<br>Reset | Description                                                                                                                                    |
|-------|-------------------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:17 | Reserved                      | UR0  | 15'b0             | _                                                                                                                                              |
| 16    | startup_ti<br>mer_expire<br>d | RO   | 1'b0              | Indicates that the internal L1 start-up timer is expired, based on the value of the startup_timer_period field of the START_UP_TIMER register. |
|       |                               |      |                   | continued                                                                                                                                      |





| Bits  | Field Name                     | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------------------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | Reserved                       | UR0  | 5'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10:8  | state_star<br>tup_seq          | RO   | 3'b0              | Indicates the current state of the start-up sequence. This field has the following valid values:  • 3'b000: State A: Standby  • 3'b001: State B: L1 Synchronization  • 3'b011: State C: Protocol Setup  • 3'b010: State D: Control and Management Setup  • 3'b110: State E: Interface and VSS Negotiation  • 3'b111: State F: Operation  • 3'b101: State G: Passive Link                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7:4   | Reserved                       | UR0  | 4'b0              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3     | nego_vss_c<br>omplete          | RW   | 1'b0              | Indicates the Vendor Specific negotiation is complete. You must set this bit to move the start-up sequence state machine from state E to state F. If you turn on <b>Enable start-up sequence state machine</b> , the nego_vss_complete input signal writes directly to this register bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2     | nego_cm_co<br>mplete           | RW   | 1'b0              | Indicates the Control and Management negotiation is complete and the start-up sequence state machine can move from state D to state E. If the slow_cm_rate_auto field or the fast_cm_ptr_auto field, or both, in the CM_CONFIG register has the value of 1, the IP core updates this bit if the user does not update it.  If you turn on Enable start-up sequence state machine, the nego_cm_complete input signal writes directly to this register bit.  Note: If the Control and Management negotiation cannot complete successfully, per Figure 30 in the CPRI specification v7.0 (2013-08-30), the start-up sequence state machine moves from state D to state G. In that case the IP core does not set the nego_cm_complete bit, and the state_startup_seq field reflects the state change. |
| 1     | nego_proto<br>col_comple<br>te | RW   | 1'b0              | Indicates the protocol version negotiation is complete and the start-up sequence state machine can move from state C to state D. If the prot_ver_auto field of the PROT_VER register has the value of 1, the IP core updates this bit if the user does not update it.  If you turn on <b>Enable start-up sequence state machine</b> , the nego_protocol_complete input signal writes directly to this register bit.                                                                                                                                                                                                                                                                                                                                                                              |
| 0     | nego_bitra<br>te_complet<br>e  | RW   | 1'b0              | Indicates the CPRI line bit rate negotiation is complete.  If you turn on <b>Enable start-up sequence state machine</b> , the nego_bitrate_complete input signal writes directly to this register bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

# **5.11. START\_UP\_TIMER Register**

### Table 63. CPRI Intel FPGA IP Core START\_UP\_TIMER Register at Offset 0x28

This register is available only if you turn on **Enable start-up sequence state machine** in the CPRI parameter editor.

| Bits  | Field Name               | Туре | Value on<br>Reset | Description                                                                             |
|-------|--------------------------|------|-------------------|-----------------------------------------------------------------------------------------|
| 31:20 | Reserved                 | UR0  | 12'b0             |                                                                                         |
| 19:0  | startup_ti<br>mer_period | RW   | 20'b0             | Threshold value for L1 start-up timer to expire. The unit is cpri_coreclk clock cycles. |





### 5.12. FLSAR Register

#### Table 64. CPRI Intel FPGA IP Core FLSAR Register at Offset 0x2C

The FLSAR register is the L1 inband control word Z.130.0 control and status register.

| Bits  | Field Name       | Туре | Value on<br>Reset | Description                                                                                     |
|-------|------------------|------|-------------------|-------------------------------------------------------------------------------------------------|
| 31    | Reserved         | UR0  | 1'b0              | _                                                                                               |
| 30    | local_lof        | RO   | 1'b0              | Local loss of frame (LOF) detected                                                              |
| 29    | local_los        | RO   | 1'b0              | Local loss of signal (LOS) detected                                                             |
| 28    | lof_detect<br>ed | RO   | 1'b0              | Remote LOF detected                                                                             |
| 27    | los_detect<br>ed | RO   | 1'b0              | Remote LOS detected                                                                             |
| 26    | sdi_detect<br>ed | RO   | 1'b0              | Remote service access point (SAP) defect indication (SDI) detected.                             |
| 25    | rai_detect<br>ed | RO   | 1'b0              | Remote alarm indication (RAI) detected.                                                         |
| 24    | reset_dete       | RO   | 1'b0              | Reset request or acknowledgement detected.                                                      |
| 23:17 | Reserved         | UR0  | 7'b0              | _                                                                                               |
| 16    | sdi_gen          | RW   | 1'b0              | Enable Z.130.0 SDI generation.                                                                  |
| 15:9  | Reserved         | UR0  | 7'b0              |                                                                                                 |
| 8     | rai_gen          | RW   | 1'b1              | Enable Z.130.0 RAI generation as a result of local loss of signal (LOS) or loss of frame (LOF). |
| 7:1   | Reserved         | UR0  | 7'b0              | _                                                                                               |
| 0     | reset_gen        | RW   | 1'b0              | Enable Z.130.0 reset generation.                                                                |

#### **Related Information**

Direct L1 Control and Status Interface on page 81

### 5.13. CTRL\_INDEX Register

#### Table 65. CPRI Intel FPGA IP Core CTRL\_INDEX Register at Offset 0x30

Frequency differences between the control and status interface clock  $\mathtt{cpu\_clk}$  and the main CPRI Intel FPGA IP clock  $\mathtt{cpri\_clkout}$  might cause non-zero read latency and more than one clock cycle of write latency when accessing this register.

|         |              | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                |
|---------|--------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:28 F | Reserved     | UR0  | 5'b0              | _                                                                                                                                                                                                                                                                                          |
| 27      | rx_ctrl_wpos | RW   | 1'b0              | This field is only available when you set the parameter <b>Data path width</b> value to 64. The value in this field determines the 32-bit section in a 64-bit control receive table. Value 0 indicates first 32-bit and value 1 indicates last 32-bit of the 64-bit control receive table. |





| Bits  | Field Name      | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-----------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26:24 | rx_ctrl_seq     | RW   | 3'b0              | When the <b>Data path width</b> value set to 32:  The value in this field determines the 32-bit section of the 32-bit control receive table entry that appears in the RX_CTRL register. Value 0 indicates the first 32-bit section, and value 1 indicates the second 32-bit section and so on.  When the <b>Data path width</b> value set to 64:  The value in this field determines the 64-bit section of the 64-bit control receive table. You must use this field together with rx_ctrl_wpos filed to target each 32-bit section entry that appears in the RX_CTRL register. Value 0 with rx_ctrl_wpos=0 is the first 32-bit section, value 0 with rx_ctrl_wpos=1 is the second 32-bit section, value 1 with rx_ctrl_wpos=0 is the third 32-bit section, value 1 with rx_ctrl_wpos=1 is the fourth 32-bit section and so on,   |
| 23:16 | rx_ctrl_x       | RW   | 8'b0              | Index for CPRI control word monitoring (X value in frame location #Z.X.Y). The value in this field determines the control receive table entry of which a 32-bit section appears in the RX_CTRL register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15:13 | Reserved        | UR0  | 4'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 12    | tx_ctrl_wpos    | RW   | 1'b0              | This field is only available when you set the parameter <b>Data path width</b> value to 64. The value in this field determines the 32-bit section in a 64-bit control transmit table. Value 0 indicates first 32-bit and value 1 indicates last 32-bit of the 64-bit control receive table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11    | tx_ctrl_inse rt | RW   | 1'b0              | Control word 32-bit section transmit enable. This value is stored in the control transmit table with its associated entry. When you change the value of the tx_ctrl_seq field or the tx_ctrl_x field, the stored tx_ctrl_insert bit associated with the indexed entry appears in the tx_ctrl_insert field.  At the time the CPRI IP core can insert a control transmit table entry in the associated position in the outgoing hyperframe on the CPRI link, if the tx_ctrl_insert bit associated with that entry has the value of 1, and the tx_ctrl_insert_en bit of the L1_CONFIG register is asserted, the IP core inserts the table entry in the hyperframe.                                                                                                                                                                   |
| 10:8  | tx_ctrl_seq     | RW   | 3'b0              | When the <b>Data path width</b> value set to 32:  The value in this field determines the 32-bit section of the 32-bit control transmit table entry that appears in the TX_CTRL register. Value 0 indicates the first 32-bit section, and value 1 indicates the second 32-bit section and so on.  When the <b>Data path width</b> value set to 64:  The value in this field determines the 64-bit section of the 64-bit control transmit table. You must use this field together with tx_ctrl_wpos field to target each 32-bit section entry that appears in the TX_CTRL register. Value 0 with tx_ctrl_wpos=0 is the first 32-bit section, value 0 with tx_ctrl_wpos=1 is the second 32-bit section, value 1 with tx_ctrl_wpos=0 is the third 32-bit section, value 1 with tx_ctrl_wpos=1 is the fourth 32-bit section and so on, |
| 7:0   | tx_ctrl_x       | RW   | 8'b0              | Index for CPRI control word insertion (X value in frame location #Z.X.Y). The value in this field determines the control transmit table entry of which a 32-bit section appears in the TX_CTRL register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



# 5.14. TX\_CTRL Register

#### Table 66. CPRI Intel FPGA IP Core TX\_CTRL Register at Offset 0x34

Frequency differences between the control and status interface clock  $\mathtt{cpu\_clk}$  and the main CPRI Intel FPGA IP clock  $\mathtt{cpri\_clkout}$  might cause non-zero read latency and more than one clock cycle of write latency when accessing this register.

| Bits | Field Name       | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                    |
|------|------------------|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | tx_ctrl_da<br>ta | RW   | 32'b0             | CPRI control word 32-bit section to be transmitted in CPRI hyperframe position Z.x, where x is the index in the $tx\_ctrl\_x$ field of the CTRL_INDEX register. The $tx\_ctrl\_seq$ field of the CTRL_INDEX register indicates whether this is the first, second, third, fourth, or fifth such 32-bit section. |

# 5.15. RX\_CTRL Register

#### Table 67. CPRI Intel FPGA IP Core RX\_CTRL Register at Offset 0x38

Frequency differences between the control and status interface clock  $\mathtt{cpu\_clk}$  and the main CPRI Intel FPGA IP clock  $\mathtt{cpri\_clkout}$  might cause non-zero read latency and more than one clock cycle of write latency when accessing this register.

| Bits | Field Name       | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                 |
|------|------------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | rx_ctrl_da<br>ta | RO   | 32'b0             | Most recent received CPRI control word 32-bit section from CPRI hyperframe position Z.x, where x is the index in the rx_ctrl_x field of the CTRL_INDEX register. The rx_ctrl_seq field of the CTRL_INDEX register indicates whether this is the first, second, third, fourth, or fifth such 32-bit section. |

### 5.16. RX\_ERR Register

#### Table 68. CPRI Intel FPGA IP Core RX\_ERR Register at Offset 0x3C

| Bits  | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                     |
|-------|------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved   | UR0  | 16'b0             | _                                                                                                                                                                                                                                                                               |
| 15:8  | sh_err     | RC   | 8'b0              | Number of 64B/66B sync header violations detected in the transceiver. Enables CPRI link debugging. This register turns over to the value of 0 when it increments from the value of 255.                                                                                         |
| 7:0   | lcv        | RC   | 8'b0              | Number of line code violations (LCVs) detected in the 8B/10B decoding block in the transceiver. Enables CPRI link debugging. This register turns over to the value of 0 when it increments from the value of 255.  This counter includes LCVs that occur during initialization. |

# 5.17. RX\_BFN Register

#### Table 69. CPRI Intel FPGA IP Core RX\_BFN Register at Offset 0x40

| Bits  | Field Name | Туре | Value on<br>Reset | Description         |
|-------|------------|------|-------------------|---------------------|
| 31:12 | Reserved   | UR0  | 20'b0             | -                   |
| 11:0  | bfn        | RO   | 12'b0             | Current BFN number. |



# **5.18. LOOPBACK Register**

Table 70. CPRI Intel FPGA IP Core LOOPBACK Register at Offset 0x44

| Bits  | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:11 | Reserved   | UR0  | 21'b0             | _                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10:8  | loop_rever | RW   | 3'b0              | Testing reverse loopback mode. If you turn on <b>Enable parallel reversed loopback paths</b> in the CPRI parameter editor, this register field specifies the parts of the CPRI frame that are sent on the reverse loopback path. If you do not turn on this parameter, you should leave this register field at its default value of 3'b0.                                                                                         |
|       |            |      |                   | For standard testing, you would turn on these loopback modes in a CPRI RE slave only.                                                                                                                                                                                                                                                                                                                                             |
|       |            |      |                   | This field has the following valid values:                                                                                                                                                                                                                                                                                                                                                                                        |
|       |            |      |                   | 3'b000: No loopback.                                                                                                                                                                                                                                                                                                                                                                                                              |
|       |            |      |                   | 3'b001: Full CPRI frame loopback. Incoming CPR data and control words are sent back as-is in outgoing CPR communication.                                                                                                                                                                                                                                                                                                          |
|       |            |      |                   | 3'b010: I/Q data loopback. Incoming CPRI data are sent back in outgoing CPRI communication; control words are generated locally.                                                                                                                                                                                                                                                                                                  |
|       |            |      |                   | 3'b011: Fast control and management loopback. Incoming CPRI fast control and management (Ethernet) control and data words are sent back in outgoing CPRI communication; remaining data and control words are generated locally.                                                                                                                                                                                                   |
|       |            |      |                   | 3'b100: Fast control and management and VS loopback. Incoming CPRI fast control and management (Ethernet) and vendor-specific control words are sent back in outgoing CPRI communication; data and remaining control words are generated locally.                                                                                                                                                                                 |
| 7:2   | Reserved   | UR0  | 6'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1:0   | loop_forwa | RW   | 2'b0              | Testing forward loopback mode. If you turn on <b>Enable transceiver PMA serial forward loopback path</b> or <b>Enable parallel forward loopback paths</b> in the CPRI parameter editor, this register field specifies the loopback path that is currently active. If you do not turn on either of these parameters, you should leave this register field at its default value of 2'b0. This field has the following valid values: |
|       |            |      |                   | 2'b00: No loopback.                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |            |      |                   | 2'b01: Transceiver PMA loopback path is active. This path does not exercise the transceiver PCS. This option is available only if you turn on Enable transceiver PMA serial forward loopback path .                                                                                                                                                                                                                               |
|       |            |      |                   | 2'b10: Active loopback path includes extended delay measurement logic<br>but does not exercise the transceiver. This option is available only if you<br>turn on <b>Enable parallel forward loopback paths</b> .                                                                                                                                                                                                                   |
|       |            |      |                   | <ul> <li>2'b11: Active loopback path includes framing and deframing logic, but<br/>does not exercise the extended delay measurement logic and does not<br/>exercise the transceiver. This option is available only if you turn on<br/>Enable parallel forward loopback paths.</li> </ul>                                                                                                                                          |

#### **Related Information**

CPRI Intel FPGA IP Core Loopback Modes on page 118





# 5.19. TX\_DELAY Register

### Table 71. CPRI Intel FPGA IP Core TX\_DELAY Register at Offset 0x48

| Bits | Field Name        | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-------------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:9 | Reserved          | UR0  | 23'b0             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8    | tx_buf_res<br>ync | RW   | 1'b0              | Force transmit buffer pointer resynchronization. You can use this register field to resynchronize if, for example, the buffer fill level becomes too high due to due to environmental impacts on the device, such as temperature. Resynchronizing might lead to data loss or corruption.  Do not use this register field to resynchronize after a dynamic CPRI line bit rate change. After a dynamic CPRI line bit rate change the IP core forces resynchronization internally without referring to this register. |
| 7:4  | Reserved          | UR0  | 4'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3:0  | tx_buf_del ay     | RO   | 4'b0              | Current transmit buffer fill level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### **Related Information**

Tx Path Delay on page 104

# 5.20. RX\_DELAY Register

Table 72. CPRI Intel FPGA IP Core RX\_DELAY Register at Offset 0x4C

| Bits                           | Field Name        | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------|-------------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:25                          | Reserved          | UR0  | 7'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 24                             | rx_buf_res<br>ync | RW   | 1'b0              | Force receive buffer pointer resynchronization. You can use this register field to resynchronize if, for example, the buffer fill level becomes too high due to due to environmental impacts on the device, such as temperature. Resynchronizing might lead to data loss or corruption.  Do not use this register field to resynchronize after a dynamic CPRI line bit rate change. After a dynamic CPRI line bit rate change the IP core forces resynchronization internally without referring to this register. |
| 23:17                          | Reserved          | UR0  | 7'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 16                             | rx_byte_de lay    | RO   | 1'b0              | Current byte-alignment delay. This field is relevant for the Rx path delay calculation.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15:RX_<br>BUF_D<br>EPTH        | Reserved          | UR0  | 0                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| (RX_B<br>UF_DE<br>PTH<br>-1):0 | rx_buf_del<br>ay  | RO   | 0                 | Current receive buffer fill level. Unit is 32-bit words. Maximum value is 2 <sup>RX_BUF_DEPTH</sup> -1.                                                                                                                                                                                                                                                                                                                                                                                                           |

#### **Related Information**

Rx Path Delay on page 103





### 5.21. TX\_EX\_DELAY Register

#### Table 73. CPRI Intel FPGA IP Core TX\_EX\_DELAY Register at Offset 0x50

| Bits  | Field Name            | Туре | Value on<br>Reset | Description                                                                                                                                                           |
|-------|-----------------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | tx_msrm_pe<br>riod    | RW   | 8'b0              | Integration period for Tx buffer extended delay measurement.  Program this field with the user-defined value N, where M/N = ex_delay_clk period / cpri_clkout period. |
| 23    | tx_ex_dela<br>y_valid | RC   | 1'b0              | Indicates that the tx_ex_delay field has been updated.                                                                                                                |
| 22:16 | Reserved              | UR0  | 7'b0              | _                                                                                                                                                                     |
| 15:0  | tx_ex_dela            | RO   | 16'b0             | Tx buffer extended delay measurement result. Unit is <code>cpri_clkout clock</code> periods.                                                                          |

#### **Related Information**

- Extended Delay Measurement on page 98
- Extended Delay Measurement Interface on page 101

# 5.22. RX\_EX\_DELAY Register

#### Table 74. CPRI Intel FPGA IP Core IRX\_EX\_DELAY Register at Offset 0x54

| Bits                           | Field Name            | Туре | Value on<br>Reset | Description                                                                                                                                                                        |
|--------------------------------|-----------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24                          | rx_msrm_pe<br>riod    | RW   | 8'b0              | Integration period for Rx buffer extended delay measurement. Program this field with the user-defined value $N_R$ , where $M/N_R = ex_delay_clk\ period\ /\ cpri_clkout\ period$ . |
| 23                             | rx_ex_dela<br>y_valid | RC   | 1'b0              | Indicates that the rx_ex_delay field has been updated.                                                                                                                             |
| 22:RX_<br>BUF_D<br>EPTH        | Reserved              | UR0  | 0                 |                                                                                                                                                                                    |
| (RX_B<br>UF_DE<br>PTH<br>-1):0 | rx_ex_dela<br>y       | RO   | 0                 | Rx buffer extended delay measurement result. Unit is cpri_clkout clock periods.                                                                                                    |

#### **Related Information**

- Extended Delay Measurement on page 98
- Extended Delay Measurement Interface on page 101





### 5.23. ROUND\_TRIP\_DELAY Register

#### Table 75. CPRI Intel FPGA IP Core ROUND\_TRIP\_DELAY Register at Offset 0x58

| Bits  | Field Name           | Туре | Value on<br>Reset | Description                                                                                                                                        |
|-------|----------------------|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20 | Reserved             | UR0  | 12'b0             | _                                                                                                                                                  |
| 19:0  | round_trip<br>_delay | RO   | 20'b0             | Measured round-trip delay from aux_tx_rfp to aux_rx_rfp. Unit is cpri_clkout clock periods. The IP core updates this field with every radio frame. |

#### **Related Information**

Round-Trip Delay on page 105

### **5.24. XCVR\_BITSLIP Register**

#### Table 76. CPRI Intel FPGA IP Core XCVR\_BITSLIP Register at Offset 0x5C

| Bits  | Field Name         | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                          |
|-------|--------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:21 | Reserved           | UR0  | 11'b0             | _                                                                                                                                                                                                                                                                                                                                                    |
| 20:16 | rx_bitslip<br>_out | RO   | 5'b0              | Number of bits of delay (bitslip) detected at the receiver word-aligner. Value can change at frame synchronization, when the transceiver is resetting. Any K28.5 symbol position change that occurs when word alignment is activated changes the bitslip value.                                                                                      |
| 15:6  | Reserved           | UR0  | 10'b0             |                                                                                                                                                                                                                                                                                                                                                      |
| 5     | tx_bitslip<br>_en  | RW   | 1'b0              | Enable manual tx_bitslip_in updates.                                                                                                                                                                                                                                                                                                                 |
| 4:0   | tx_bitslip<br>_in  | RW   | 5'b0              | Number of bits of delay (bitslip) the CPRI IP core adds at the CPRI Tx link.  The CPRI line bit rate determines the following maximum values for this field:  • Maximum value for IP core variations with CPRI line bit rate 0.6144 Gbps: 9 bits.  • Maximum value for IP core variations with CPRI line bit rate greater than 0.6144 Gbps: 19 bits. |

#### **Related Information**

Tx Bitslip Delay on page 110

### 5.25. DELAY\_CAL\_STD\_CTRL1 Register

#### Table 77. CPRI Intel FPGA IP Core DELAY\_CAL\_STD\_CTRL1 Register at Offset 0x60

This register is available only in CPRI Intel FPGA IP cores with the single-trip delay calibration feature.

| Bits  | Field Name | Туре | Value on<br>Reset | Description                          |
|-------|------------|------|-------------------|--------------------------------------|
| 31:17 | Reserved   | UR0  | 15'b0             | _                                    |
| 16    | cal_reset  | RW   | 1'b0              | Reset single-trip delay calibration. |
|       |            |      |                   | continued                            |



| Bits | Field Name    | Туре | Value on Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|---------------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               |      |                | Set this bit to the value of 1 to reset the IP core single-trip delay calibration module and the Intel-provided DPCU module that you have connected to the IP core. Reset this bit to the value of 0 to resume the normal functionality of these two modules.  Setting this bit to the value of 1 resets all of the single-trip delay calibration logic. This reset does not affect the values in the DELAY_CAL_STD_CTRLn registers. However, the reset does override the value in the cal_int_check field.                                                                                                            |
| 15:9 | Reserved      | UR0  | 7'b0           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8    | cal_int_check | RW   | 1'b0           | Enable single-trip delay consistency checking. If you set this bit to the value of 1, the IP core checks once per hyperframe that the sum of the cal_step_delay and cal_cycle_delay field values in the DELAY_CAL_STD_CTRL2 register match the cal_current_delay field value in the DELAY_CAL_STD_STATUS register. If they do not match, the IP core triggers recalibration.  If you set this bit to the value of 0, the IP core performs a consistency check only when you set the cal_en bit. If cal_int_check has the value of 0, the user can schedule consistency checks by resetting and setting the cal_en bit. |
| 7:1  | Reserved      | UR0  | 7'b0           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0    | cal_en        | RW   | 1'b0           | Enable single-trip delay calibration.  Set this bit to the value of 1 to activate single-trip delay calibration. Reset this bit to the value of 0 to turn off single-trip delay calibration.                                                                                                                                                                                                                                                                                                                                                                                                                           |

# 5.26. DELAY\_CAL\_STD\_CTRL2 Register

#### Table 78. CPRI Intel FPGA IP Core DELAY\_CAL\_STD\_CTRL2 Register at Offset 0x64

This register is available only in CPRI slave Intel FPGA IP cores with the single-trip delay calibration feature.

The user provides this information to specify the anticipated or desired duration of the total variable component of the single-trip delay. This value reflects the system requirements.

| Bits  | Field Name          | Туре | Value on<br>Reset | Description                                                            |
|-------|---------------------|------|-------------------|------------------------------------------------------------------------|
| 31:25 | Reserved            | UR0  | 7'b0              |                                                                        |
| 24:16 | cal_step_d<br>elay  | RW   | 9'b0              | Additional fractional cpri_clkout clock cycles of delay in step units. |
| 15:8  | Reserved            | UR0  | 8'b0              |                                                                        |
| 7:0   | cal_cycle_<br>delay | RW   | 8'b0              | Delay in full cpri_clkout clock cycles.                                |





### 5.27. DELAY\_CAL\_STD\_CTRL3 Register

#### Table 79. CPRI Intel FPGA IP Core DELAY\_CAL\_STD\_CTRL3 Register at Offset 0x68

This register is available only in CPRI master Intel FPGA IP cores with the single-trip delay calibration feature.

| Bits  | Field Name       | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                |
|-------|------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:17 | Reserved         | UR0  | 15'b0             |                                                                                                                                                                                                                                                            |
| 16    | cal_send_e<br>n  | RW   | 1'b0              | Enable a CPRI master IP core to include TX delay information in outgoing CPRI communication.                                                                                                                                                               |
|       |                  |      |                   | Software must specify the location of this information in the transmitted radio frame by writing the location information in the cal_send_seq and cal_send_x fields.                                                                                       |
| 15    | Reserved         | UR0  | 1'b0              | _                                                                                                                                                                                                                                                          |
| 14:8  | cal_send_s<br>eq | RW   | 7'b0              | In a CPRI master IP core, specifies the sequence number in the outgoing basic frame that is the location of the TX delay information the IP core provides to the receiving CPRI slave.                                                                     |
|       |                  |      |                   | Note: If the CPRI slave that receives CPRI communication from this IP core on the CPRI link is CPRI Intel FPGA IP, the value in this field must be identical to the value in the cal_rcv_seq field of the DELAY_CAL_STD_CTRL4 register in that CPRI slave. |
| 7:0   | cal_send_x       | RW   | 8'b0              | In a CPRI master Intel FPGA IP core, specifies the basic frame number in the incoming hyperframe that is the location of the TX delay information the IP core provides to the receiving CPRI slave.                                                        |
|       |                  |      |                   | Note: If the CPRI slave that receives CPRI communication from this IP core on the CPRI link is CPRI Intel FPGA IP, the value in this field must be identical to the value in the cal_rcv_x field of the DELAY_CAL_STD_CTRL4 register in that CPRI slave.   |

# 5.28. DELAY\_CAL\_STD\_CTRL4 Register

#### Table 80. CPRI Intel FPGA IP Core DELAY\_CAL\_STD\_CTRL4 Register at Offset 0x6C

This register is available only in CPRI slave Intel FPGA IP cores with the single-trip delay calibration feature.

| Bits  | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                    |
|-------|------------|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:17 | Reserved   | UR0  | 15'b0             | _                                                                                                                                                                                                                                                                                                                                                              |
| 16    | cal_rcv_en | RW   | 1'b0              | Enable a CPRI slave IP core to receive TX delay information in incoming CPRI communication.  Software must specify the location of this information in the incoming radio frame by writing the location information in the cal_rcv_seq and cal_rcv_x fields.  The cal_tx_delay_usr_en field of the DELAY_CAL_STD_CTRL5 register overrides this register field. |
| 15    | Reserved   | UR0  | 1'b0              | _                                                                                                                                                                                                                                                                                                                                                              |
| 14:8  | cal_rcv_se | RW   | 7'b0              | In a CPRI slave IP core, specifies the sequence number in the incoming basic frame that is the location of the TX delay information provided by the transmitting CPRI master.                                                                                                                                                                                  |
|       | '          | 1    | '                 | continued                                                                                                                                                                                                                                                                                                                                                      |





| Bits | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                       |
|------|------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |            |      |                   | Note: If the CPRI master that transmits to this IP core on the CPRI link is an Intel FPGA CPRI IP core, the value in this field must be identical to the value in the cal_send_seq field of the DELAY_CAL_STD_CTRL3 register in that CPRI master. |
| 7:0  | cal_rcv_x  | RW   | 8'b0              | In a CPRI slave IP core, specifies the basic frame number in the incoming hyperframe that is the location of the TX delay information provided by the transmitting CPRI master.                                                                   |
|      |            |      |                   | Note: If the CPRI master that transmits to this IP core on the CPRI link is an Intel FPGA CPRI IP core, the value in this field must be identical to the value in the cal_send_x field of the DELAY_CAL_STD_CTRL3 register in that CPRI master.   |

# 5.29. DELAY\_CAL\_STD\_CTRL5 Register

#### Table 81. CPRI Intel FPGA IP Core DELAY\_CAL\_STD\_CTRL5 Register at Offset 0x70

This register is available only in CPRI slave Intel FPGA IP cores with the single-trip delay calibration feature.

| Bits  | Field Name              | Туре | Value on Reset | Description                                                                                                                                                                                                               |
|-------|-------------------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:17 | Reserved                | UR0  | 15'b0          | _                                                                                                                                                                                                                         |
| 16    | cal_tx_del<br>ay_usr_en | RW   | 1'b0           | Enable a CPRI slave Intel FPGA IP core to receive TX delay information in the cal_tx_delay_usr field.  When the value of this field is 1, the IP core cannot receive TX delay information in incoming CPRI communication. |
| 15:12 | Reserved                | UR0  | 4'b0           | _                                                                                                                                                                                                                         |
| 11:0  | cal_tx_del<br>ay_usr    | RW   | 12'b0          | TX delay value provided by software. This field is valid only when the cal_tx_delay_usr_en field has the value of 1. Unit is clk_ex_delay clock cycles.                                                                   |

# **5.30. DELAY\_CAL\_STD\_STATUS Register**

#### Table 82. CPRI Intel FPGA IP Core DELAY\_CAL\_STD\_STATUS Register at Offset 0x74

This register is available only in CPRI slave Intel FPGA IP cores with the single-trip delay calibration feature.

| Bits  | Field Name            | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                   |
|-------|-----------------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved              | UR0  | 16'b0             | _                                                                                                                                                                                                                                             |
| 15:0  | cal_curren<br>t_delay | RO   | 16'b0             | Variable delay from the synchronization service access point (SAP) in the CPRI link master to the synchronization SAP in this CPRI slave IP core. Unit is $clk\_ex\_delay$ clock cycles.                                                      |
|       |                       |      |                   | The IP core calculates this value. The Intel-provided single-trip delay calibration modules use this value to determine the values they write to the cal_step_delay and cal_cycle_delay fields of the IP core's DELAY_CAL_STD_CTRL2 register. |





## 5.31. DELAY\_CAL\_RTD Register

#### Table 83. CPRI Intel FPGA IP Core DELAY\_CAL\_RTD Register at Offset 0x80

This register is available only in CPRI master Intel FPGA IP cores with the single-trip delay calibration feature.

| Bits  | Field Name         | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|-------|--------------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:30 | Reserved           | UR0  | 2'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 29:28 | cal_rtd_st<br>atus | RW   | 2'b0              | Round trip delay calibration status. Valid values are:  00: Calibration is turned off.  01: Calibration is running.  11: Error: Intel FPGA IP core is unable to meet the calibration requirement.  10: Calibration has completed or is in the monitoring stage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 27    | Reserved           | UR0  | 1'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 26:24 | cal_rtd_ct         | RW   | 3'b0              | <ul> <li>Round trip delay calibration control. Valid values are one-hot:</li> <li>Bit [26]: Active high reset bit that resets the calibration block. Use this bit to reset the calibration block after an error or to re-enable the calibration block to take it out of bypass mode.</li> <li>Bit [25]: Enable or disable calibration block bypass mode. When the value of this bit is 1, round trip delay calibration is in bypass mode. When the value of this bit is 0, round trip delay calibration is not in bypass mode.</li> <li>Bit [24]: Enable or disable round trip delay calibration. When the value of this bit is 1, round trip delay calibration is turned on. When the value of this bit is 0, round trip delay calibration is turned off.</li> </ul> |  |
| 23:20 | Reserved           | UR0  | 4'b0              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19:0  | cal_rtd_us         | RW   | 20'b0             | Desired round-trip delay value.  Refer to the round_trip_delay register to identify current round trip delay value. Based on the round trip delay value, you can write any value to this register that is within the range of 0 to value in round_trip_delay. Unit is cpri_clkout cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

## 5.32. XCVR\_TX\_FIFO\_DELAY Register

#### Table 84. CPRI Intel FPGA IP Core XCVR\_TX\_FIFO\_DELAY Register at Offset 0x84

This register is present only in Intel FPGA IP core variations that target an Intel Stratix 10 device.

| Bits                                | Field Name            | Туре | Value on<br>Reset  | Description                                                                                                                                                                                                                                                                         |
|-------------------------------------|-----------------------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31                                  | tx_pcs_fif            | RO   | 1'b0               | Indicates that the                                                                                                                                                                                                                                                                  |
|                                     | o_delay_va<br>lid     |      |                    | tx_pcs_fifo_delay                                                                                                                                                                                                                                                                   |
|                                     |                       |      |                    | field has been updated.                                                                                                                                                                                                                                                             |
| 30:25                               | Reserved              | UR0  | 6'b0               | _                                                                                                                                                                                                                                                                                   |
| 24:16                               | tx_pcs_fif<br>o_delay | RO   | 9'b0               | Delay count value for the transmitter PCS FIFO. Unit is multiples of 128/latency_sclk clock cycles (no units). In other words, the latency through the FIFO is <a href="mailto:sclk period">sclk period</a> >x <a href="mailto:sclk period">this field value: delay count</a> /128. |
| 15 tx_core_fi<br>fo_delay_v<br>alid | RO                    | 1'b0 | Indicates that the |                                                                                                                                                                                                                                                                                     |
|                                     |                       | _v   |                    | tx_core_fifo_delay                                                                                                                                                                                                                                                                  |
|                                     | '                     | 1    | '                  | continued                                                                                                                                                                                                                                                                           |



| Bits | Field Name             | Туре | Value on Reset | Description                                                                                                                                                                                                                                                                      |  |
|------|------------------------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |                        |      |                | field has been updated.                                                                                                                                                                                                                                                          |  |
| 14:9 | Reserved               | UR0  | 6'b0           | _                                                                                                                                                                                                                                                                                |  |
| 8:0  | tx_core_fi<br>fo_delay | RO   | 9'b0           | Delay count value for the transmitter core FIFO. Unit is multiples of 128/latency_sclk clock cycles (no units). In other words, the latency through the FIFO is <a href="mailto:slatency_sclk">latency_sclk</a> period>x <this count="" delay="" field="" value:="">/128.</this> |  |

## 5.33. XCVR\_RX\_FIFO\_DELAY Register

#### Table 85. CPRI Intel FPGA IP Core XCVR\_RX\_FIFO\_DELAY Register at Offset 0x88

This register is present only in Intel FPGA IP core variations that target an Intel Stratix 10 device.

| Bits  | Field Name             | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                       |
|-------|------------------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | rx_pcs_fif             | RO   | 1'b0              | Indicates that the                                                                                                                                                                                                                                                                |
|       | o_delay_va<br>lid      |      |                   | rx_pcs_fifo_delay                                                                                                                                                                                                                                                                 |
|       |                        |      |                   | field has been updated.                                                                                                                                                                                                                                                           |
| 30:25 | Reserved               | UR0  | 6'b0              | _                                                                                                                                                                                                                                                                                 |
| 24:16 | rx_pcs_fif<br>o_delay  | RO   | 9'b0              | Delay count value for the receiver PCS FIFO. Unit is multiples of 128/<br>latency_sclk clock cycles (no units). In other words, the latency through<br>the FIFO is <a href="mailto:sclk">latency_sclk</a> period>x <this count="" delay="" field="" value:="">/128.</this>        |
| 15    |                        |      | 1'b0              | Indicates that the                                                                                                                                                                                                                                                                |
|       | fo_delay_v             |      |                   | rx_core_fifo_delay                                                                                                                                                                                                                                                                |
|       |                        |      |                   | field has been updated.                                                                                                                                                                                                                                                           |
| 14:9  | Reserved               | UR0  | 6'b0              | _                                                                                                                                                                                                                                                                                 |
| 8:0   | rx_core_fi<br>fo_delay | RO   | 9'b0              | Delay count value for the receiver core FIFO. Unit is multiples of 128/latency_sclk clock cycles (no units). In other words, the latency through the FIFO is <a href="mailto:sclk period">sclk period</a> >x <a href="mailto:sclk period">this field value: delay count</a> /128. |

## 5.34. IP\_INFO Register

#### Table 86. CPRI Intel FPGA IP Core IP\_INFO Register at Offset 0x88

This register is present only in IP core variations that target an Intel Stratix 10 device.

| Bits | Field Name | Туре | Value on<br>Reset | Description                                                                                                                                                                                                                                                                                                                                                        |
|------|------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | Reserved   | UR0  | 24'b0             | -                                                                                                                                                                                                                                                                                                                                                                  |
| 7:0  | SPEC_VER   | RO   | (9)               | Bits [7:4] indicates the base number of the CPRI specification and bits [3:0] indicates the number after the decimal point of the CPRI specification. For example, if the current IP is compliance to CPRI specification v7.0, this field returns to 8'b0111_0000 and if the IP is compliance to CPRI specification v6.1, then this field returns to 8'b0110_0001. |



<sup>(9)</sup> The value is hard-coded and reset does not affect this value.



## 5.35. DEBUG\_STATUS Register

#### Table 87. CPRI Intel FPGA IP Core DEBUG\_STATUS Register at Offset 0xA0

| Bits | Field Name            | Туре | Value on<br>Reset | Description                                                                                                                                                                                                     |
|------|-----------------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:5 | Reserved              | UR0  | 24'b0             | -                                                                                                                                                                                                               |
| 4    | S10E_HI_BER           | RO   | 1'h0              | Indicates RX PCS Hi BER state.                                                                                                                                                                                  |
| 3    | S10E_LANE_ST<br>ABLE  | RO   | 1'h0              | Indicates that the TX PMA is ready.                                                                                                                                                                             |
| 2    | S10E_BLOCK_L<br>OCK   | RO   | 1'h0              | Indicates the 66B block alignment has been finished.                                                                                                                                                            |
| 1    | S10E_RX_PCS_<br>READY | RO   | 1'h0              | The RX data path is ready to receive data.                                                                                                                                                                      |
| 0    | S10E_READY            | RO   | 1'h0              | Indicates that the CPRI PHY has completed all its internal initialization activities and it is ready to accept reconfiguration transactions. It also indicates that the TX data path is ready to send the data. |





## **A. Additional Information**

#### A.1. CPRI Intel FPGA IP User Guide Archives

IP versions are the same as the Intel Quartus Prime Design Suite software versions up to v19.1. From Intel Quartus Prime Design Suite software version 19.2 or later, IPs have a new IP versioning scheme.

If an IP core version is not listed, the user guide for the previous IP core version applies.

| IP Core Version                   | User Guide                             |
|-----------------------------------|----------------------------------------|
| 18.1                              | CPRI Intel FPGA IP User Guide          |
| 17.1                              | CPRI v7.0 IP Core User Guide           |
| 17.0                              | CPRI v6.0 IP Core User Guide           |
| 16.0                              | CPRI v6.0 MegaCore Function User Guide |
| 15.0                              | CPRI v6.0 MegaCore Function User Guide |
| 14.0 and 14.0 Arria 10<br>Edition | CPRI v6.0 MegaCore Function User Guide |

# A.2. Document Revision History for the CPRI Intel FPGA IP User Guide

| <b>Document Version</b> | Intel Quartus<br>Prime Version | IP Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------|--------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019.10.01              | 19.2                           | 19.2.0     | <ul> <li>The Intel Stratix 10 E-tile device support is now available for CPRI line rates 2.4575, 4.9152, 9.8304, 10.1376 and 24.33024 Gbps.</li> <li>Clarified the slowest and highest speed grade support for the Intel Stratix 10 E-tile device.</li> <li>Updated the resource utilization numbers for Intel Stratix 10 and Intel Arria 10 devices.</li> <li>Added new parameters Transceiver tile to be used and Enable Reed-Solomon Forward Error Correction (RS-FEC) in Table: General CPRI Intel FPGA IP Core Parameters.</li> <li>Updated Figure: Required External Blocks that includes the Intel Stratix 10 and V-series devices.</li> <li>Added the TX PLL IP names for Intel Stratix 10 CPRI designs, updated TX PLL Signal names, and added information about E-tile designs in section Adding the Transceiver TX PLL IP Core.</li> <li>Added new section Transceiver PLL Calibration.</li> </ul> |
|                         |                                |            | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

9001:2015 Registered



| <b>Document Version</b> | Intel Quartus Prime Version | IP Version | Changes                                                                                                                                                                               |
|-------------------------|-----------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                             |            | Added the following new input clocks for Intel<br>Stratix 10 E-tile device variations in <i>Table: CPRI</i><br>Intel FPGA IP Core Input Clocks:                                       |
|                         |                             |            | - pll_refclk0                                                                                                                                                                         |
|                         |                             |            | - pll_refclk                                                                                                                                                                          |
|                         |                             |            | - ehip_clk_403                                                                                                                                                                        |
|                         |                             |            | - ehip_clk_806                                                                                                                                                                        |
|                         |                             |            | - ehip_ref_clk[1:0]                                                                                                                                                                   |
|                         |                             |            | Updated cpri_coreclk and cpri_clkout<br>frequency values for Intel Stratix 10 E-tile designs.                                                                                         |
|                         |                             |            | Added new clock connections diagrams specific to<br>Intel Stratix 10 E-tile device variations in Example<br>CPRI Intel FPGA IP Core Clock Connections in<br>Different Clocking Modes. |
|                         |                             |            | Added reset signal ehip_rst_n specific to Intel<br>Stratix 10 E-tile device variations in <i>Table: CPRI</i><br>Intel FPGA IP Core Reset Signals.                                     |
|                         |                             |            | Added new example Control Word Retrieval<br>Example when Data path width is set to 64 in<br>section Retrieving the Hyperframe Control Words.                                          |
|                         |                             |            | Added new example Control Word Writing Example<br>when Data path width is set to 64 in section Writing<br>the Hyperframe Control Words.                                               |
|                         |                             |            | Added reconfig_readdata_valid signal in<br>Table: CPRI Intel FPGA IP Core Transceiver<br>Reconfiguration Interface Signals.                                                           |
|                         |                             |            | Added ehip_tx_pll_locked signal in <i>Table:</i> Transceiver and Transceiver Management Signals.                                                                                      |
|                         |                             |            | Added new Figure: Address Map for Intel Stratix 10 E-tile Device Variations.                                                                                                          |
|                         |                             |            | Updated CTRL_INDEX Register topic to include 64-<br>bit interface information.                                                                                                        |
|                         |                             |            | Added new register DEBUG_STATUS in Table:     Control and Status Register Map.                                                                                                        |
| 2019.05.17              | 18.1                        | 18.1       | Renamed the document title as CPRI Intel FPGA IP<br>User Guide.                                                                                                                       |
|                         |                             |            | Changed the name of the IP to CPRI Intel FPGA     IP in Intel Quartus Prime IP Catalog.                                                                                               |
|                         |                             |            | Renamed the IP parameter from Altera Debug<br>Master Endpoint (ADME) to Native PHY Debug<br>Master Endpoint (NPDME).                                                                  |
|                         |                             |            | Clarified the generation method for the testbench<br>and design example in section <i>Understanding the</i><br><i>Testbench</i> .                                                     |
|                         |                             |            | Clarified the IP core variation file name in Intel<br>Quartus Prime Standard Edition software.                                                                                        |
|                         |                             |            | Added new register IP_INFO in Table: Control and Status Register Map.                                                                                                                 |
|                         |                             |            | Added new register bit tx_scr_active in section<br>TX_SCR Register.                                                                                                                   |
|                         |                             |            | continued                                                                                                                                                                             |



| <b>Document Version</b> | Intel Quartus<br>Prime Version | IP Version | Changes                                                                                                                                                           |
|-------------------------|--------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                                |            | Modified input clock name in <i>Table: CPRI IP Core Input Clocks</i> .                                                                                            |
|                         |                                |            | Corrected the equation of index X of a control word<br>in section Specifying the Control Word.                                                                    |
|                         |                                |            | Updated for latest Intel branding standards.                                                                                                                      |
| 2019.02.06              | 17.1                           | 17.1       | Changed the pdf filename from ug_cpri_70.pdf to ug_cpri.pdf                                                                                                       |
| 2019.01.28              | 17.1                           | 17.1       | Added support for Intel Stratix 10 devices with H-<br>and L-tile transceivers.                                                                                    |
|                         |                                |            | Intel Stratix 10 device support is now available in<br>17.1 Intel Quartus Prime Pro Edition software.                                                             |
|                         |                                |            | Added Intel Stratix 10 device family support for<br>new CPRI line bit rates of 12.16512 and 24.33024<br>Gbps.                                                     |
|                         |                                |            | Updated release information and resource<br>utilization numbers for the 17.1 software release.                                                                    |
|                         |                                |            | Added new parameter <b>Data path width</b> in <i>Table:</i> General CPRI Intel FPGA IP Parameters.                                                                |
|                         |                                |            | Added new hybrid core clock source input.                                                                                                                         |
|                         |                                |            | • Enable line bit rate auto-negotiation parameter is now available for Intel Stratix 10 and Intel Arria 10 devices.                                               |
|                         |                                |            | Modified Running the Testbench section.                                                                                                                           |
|                         |                                |            | Added cpri_clkout frequency value for 12.16512 and 24.33024 Gbps CPRI line rates.                                                                                 |
|                         |                                |            | Clarified the value of xcvr_recovered_clk for different CPRI line bit rates.                                                                                      |
|                         |                                |            | Added new diagrams Figure: CPRI Master Intel<br>FPGA IP Core in Internal Clocking Mode and Figure:<br>CPRI Slave Intel FPGA IP Core in Internal Clocking<br>Mode. |
|                         |                                |            | <ul> <li>Modified the width of the signal<br/>auxN_rx_seq[6:0].</li> </ul>                                                                                        |
|                         |                                |            | Changed the encoding values for all the CPRI line rates.                                                                                                          |
|                         |                                |            | Modified signal names in following sections:                                                                                                                      |
|                         |                                |            | — AUX Interface                                                                                                                                                   |
|                         |                                |            | Direct IQ Interface                                                                                                                                               |
|                         |                                |            | <ul><li>ctrl_AxC Interface</li></ul>                                                                                                                              |
|                         |                                |            | Direct Vendor Specific Access Interface                                                                                                                           |
|                         |                                |            | <ul> <li>Real-Time Vendor Specific Interface</li> </ul>                                                                                                           |



#### **Table 88. Document Revision History**

| Date       | Compatible<br>ACDS<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.01.04 |                               | <ul> <li>Updated for the 17.0 software release, including Intel rebranding. Refer to Installation and Licensing on page 16, Generating CPRI Intel FPGA IP Cores on page 17, and CPRI Intel FPGA IP File Structure on page 19.</li> <li>Added Stratix 10 device family support for CPRI line bit rates of 1.2288 Gbps through 10.1376 Gbps. Because Stratix 10 device support is not available in the Intel Quartus Prime Pro Edition releases v17.0, v17.0 Update 1, and v17.0 Update 2, this version of the Intel FPGA IP core provides Stratix 10 device support only in the Intel Quartus Prime Pro Edition software v17.0 IR3. Auto-rate negotiation and simplex modes are not yet available for CPRI Intel FPGA IP core variations that target a Stratix 10 device.</li> <li>Updated speed grade support table in CPRI Intel FPGA IP Core Performance: Device and Transceiver Speed Grade Support on page 9.</li> <li>Added Stratix 10 support.</li> <li>Added previously missing speed grade information for Arria V GZ devices at CPRI line rate 9.8304 Gbps.</li> <li>Removed Arria 10 support for the CPRI line rate of 0.6144 Gbps. In the 17.0.260 release, the Intel FPGA IP core no longer supports the CPRI line rate of 0.6144 Gbps for Arria 10 devices.</li> </ul> |
|            |                               | <ul> <li>Corrected entries for Arria V GT and Cyclone V GT devices. The previous entries listed speed grades that do not exist for these devices.</li> <li>Updated Intel FPGA IP core parameters. Refer to CPRI Intel FPGA IP Core Parameters on page 21.</li> <li>Updated default value of Line bit rate parameter. Intel Arria 10 and Intel Stratix 10 devices do not support the CPRI line bit rate of 0.6144 Gbps. The new default value is the lowest CPRI line bit rate the target device family supports: 1228.8 Mbps for Intel Arria 10 and Intel Stratix 10 device families; 614.4 Mbps (as before) for all other supported device families.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                               | <ul> <li>Specified the Intel Stratix 10 device family supports only TX/RX Duplex operation mode in the 17.0.260 release.</li> <li>Moved Core clock source input parameter before Transmitter local clock</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            |                               | <ul> <li>division factor parameter.</li> <li>Specified that Intel FPGA IP core variations that target an Intel Arria 10 or Intel Stratix 10 device, with Line bit rate set to the value of 4915.2 Mbps or lower, support only the value of 1 for the Transmitter local clock division factor parameter. This change is new in the 17.0.260 release.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|            |                               | <ul> <li>Specified that Intel FPGA IP core variations that target a device family other than the<br/>Stratix V device family, support only the value of 1 for the Number of receiver<br/>CDR reference clock(s) parameter.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|            |                               | <ul> <li>Added new VCCR_GXB and VCCT_GXB supply voltage for the transceiver<br/>parameter. This parameter affects the Intel FPGA IP core only if it targets an Intel<br/>Stratix 10 device.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                               | <ul> <li>Specified the Recovered clock source parameter is not available for Intel Arria 10 and Intel Stratix 10 devices. Intel FPGA IP cores that target either of these device families, support only a PCS clock source for the xcvr_recovered_clk.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            |                               | <ul> <li>Specified the <b>Enable single-trip delay calibration</b> parameter is only available for Intel Arria 10 devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|            |                               | <ul> <li>Specified the Enable line bit rate auto-negotiation parameter is not available for<br/>Intel FPGA IP core variations that target an Intel Stratix 10 device.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                               | <ul> <li>Added information about extended delay measurement for new Stratix 10 hard FIFOs.<br/>Refer to Extended Delay Measurement on page 98 and the new section Extended Delay<br/>Measurement for Intel Stratix 10 Hard FIFOs on page 100. The new feature adds the<br/>following new parameters and registers:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            |                               | <ul> <li>Two new registers, XCVR_TX_FIFO_DELAY and XCVR_RX_FIFO_DELAY. Refer to<br/>XCVR_TX_FIFO_DELAY Register on page 145 and XCVR_RX_FIFO_DELAY Register or<br/>page 146.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                               | <ul> <li>Two new signals, latency_sclk and latency_sreset_n. Refer to CPRI Intel<br/>FPGA IP Core Clocking Structure on page 45, CPRI Intel FPGA IP Core Reset<br/>Requirements on page 54, and Extended Delay Measurement Interface on page 101.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



| Date | Compatible<br>ACDS<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                               | Added new local_lof, local_los, lof_detected, and los_detected fields to the FLSAR register at offset 0x2C. This addition is new in the 16.1.275 release of the Intel FPGA IP core. Added relevant information to descriptions of associated direct L1 control and status interface signals. Refer to FLSAR Register on page 135 and to Direct L1 Control and Status Interface on page 81. |
|      |                               | Added new section to clarify the conditions for transitions out of State G in the start-up sequence state machine. Refer to Start-Up Sequence Following Reset on page 58.                                                                                                                                                                                                                  |
|      |                               | Renamed the old Start-Up Sequence Following Reset section to Start-Up Sequence     Interface Signals on page 60. Corrected waveform in this section.                                                                                                                                                                                                                                       |
|      |                               | Added example waveforms for CPU interface and transceiver reconfiguration interface.  Refer to CPU Interface Signals on page 90 and Intel Arria 10 and Intel Stratix 10  Transceiver Reconfiguration Interface on page 113.                                                                                                                                                                |
|      |                               | Added Ctrl_AxC Interface on page 75 section to document the signals and behavior on this interface. This information was previously missing.                                                                                                                                                                                                                                               |
|      |                               | Added L1 Debug Interface on page 84 section to document the signals on this interface. This information was previously missing.                                                                                                                                                                                                                                                            |
|      |                               | Corrected statement that the transceiver debug signals are available if you turn on <b>Enable debug interface</b> in the CPRI Intel FPGA IP core parameter editor. The name of the parameter is <b>Enable L1 debug interfaces</b> .                                                                                                                                                        |
|      |                               | Corrected TX MII timing diagram in Media Independent Interface (MII) to External Ethernet Block on page 85 by removing extraneous HALT symbol (/F/).                                                                                                                                                                                                                                       |
|      |                               | • Clarified that external Ethernet block must assert the mii_txen signal two cycles before it presents valid data on mii_txd[3:0], to allow the Intel FPGA IP core to insert the /J/ and /K/ nibbles in outgoing CPRI communication to indicate start-of-packet. Refer to Media Independent Interface (MII) to External Ethernet Block on page 85.                                         |
|      |                               | Corrected GMII example waveforms in Gigabit Media Independent Interface (GMII) to External Ethernet Block on page 87. Control symbol is /V/ not /FE/, and the value of the symbol is 0x0E, not 0xFE. Also corrected text in section where appropriate.                                                                                                                                     |
|      |                               | Corrected rows for register DELAY_CAL_STD_CTRL2 and below in Control and Status Register Map table in CPRI Intel FPGA IP Core Registers on page 127. Offsets for these registers were already correct in sections for individual registers, but were listed incorrectly in the Control and Status Register Map table.                                                                      |
|      |                               | Clarified that the value in the startup_timer_period field of the START_UP_TIMER register at offset 0x28 is the number of cpri_coreclk clock cycles to the threshold. Refer to START_UP_TIMER Register on page 134.                                                                                                                                                                        |
|      |                               | Clarified that the value of the cal_rtd_ctrl field in the DELAY_CAL_RTD register at offset 0x80 is one-hot encoded.                                                                                                                                                                                                                                                                        |
|      |                               | Clarified origin of accepted HDLC and Ethernet rates. Refer to CM_STATUS Register on page 133.                                                                                                                                                                                                                                                                                             |
|      |                               | Clarified that when the cal_tx_delay_usr_en field of the DELAY_CAL_STD_CTRL5 register at offset 0x70 has the value of 1, this value overrides the cal_rcv_en field in the DELAY_CAL_STD_CTRL4 register at offset 0x6C. Refer to DELAY_CAL_STD_CTRL4 Register on page 143 and DELAY_CAL_STD_CTRL5 Register on page 144.                                                                     |
|      |                               | Filled in field names for tx_ctrl_seq and tx_ctrl_x fields of CTRL_INDEX register at offset 0x30, which were previously missing. Refer to CTRL_INDEX Register on page 135.                                                                                                                                                                                                                 |
|      |                               | Corrected direction of rx_ready and tx_ready output signals from reset controller.  Refer to Adding the Reset Controller on page 33.                                                                                                                                                                                                                                                       |
|      |                               | Added Compiling the Full Design and Programming the FPGA on page 42 section in<br>Getting Started chapter. This section provides the location of the Synopsys Design<br>Constraints file (.sdc) generated with the Intel FPGA IP core.                                                                                                                                                     |
|      |                               | Removed How to Contact and Typographic Conventions sections.                                                                                                                                                                                                                                                                                                                               |
|      |                               | Removed Differences Between CPRI Intel FPGA IP Core and CPRI Intel FPGA IP Core appendix. The CPRI Intel FPGA IP core is not available for recent versions of the Intel Quartus Prime software.                                                                                                                                                                                            |
|      |                               | continued                                                                                                                                                                                                                                                                                                                                                                                  |





| Date       | Compatible<br>ACDS<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                               | Removed Installation and Licensing Features section, which described the OpenCore     Plus feature. Because the CPRI Intel FPGA IP core is available from the SSLC only with a     license, this feature is not relevant.                                                                                                                                                                                |
|            |                               | Added new section with links to older published versions of this user guide. If a correction was published for the same software version, only the corrected version is available. Refer to CPRI Intel FPGA IP User Guide Archives on page 148.                                                                                                                                                          |
|            |                               | Fixed assorted typos and minor errors.                                                                                                                                                                                                                                                                                                                                                                   |
| 2016.07.22 | 16.0                          | Updated for 16.0 software release. Updated release information and resource utilization numbers for the 16.0 software release.                                                                                                                                                                                                                                                                           |
|            |                               | Updated speed grade support table in CPRI Intel FPGA IP Core Performance: Device and Transceiver Speed Grade Support.                                                                                                                                                                                                                                                                                    |
|            |                               | Added Arria 10 and Stratix V device family support for CPRI line bit rate of 8.11008 Gbps. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.258.                                                                                                                                                                                                                      |
|            |                               | Removed Arria 10 device family support for CPRI line bit rate of 0.6144 Gbps. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.313.                                                                                                                                                                                                                                   |
|            |                               | Added support for single-trip delay calibration. This Intel FPGA IP core change is new in<br>the CPRI Intel FPGA IP core release 16.0.                                                                                                                                                                                                                                                                   |
|            |                               | <ul> <li>Added new parameters Core clock source input and Enable single-trip delay<br/>calibration. Refer to CPRI Intel FPGA IP Core Parameters and Running the<br/>Testbench.</li> </ul>                                                                                                                                                                                                                |
|            |                               | <ul> <li>Added new clocking structure, new IOPLL and DPCU blocks, and new top-level signal tx_clkout. Refer to CPRI Intel FPGA IP Core Clocking Structure, CPRI Intel FPGA IP Core Management Interfaces, Adding the Off-Chip Clean-Up PLL, and new section Example CPRI Clock Connections in Different Clocking Modes.</li> </ul>                                                                       |
|            |                               | <ul> <li>Added new Intel FPGA IP core signals cal_status[1:0] and cal_ctrl[15:0].</li> <li>Refer to Adding and Connecting the Single-Trip Delay Calibration Blocks and Single-Trip Latency Measurement and Calibration Interface Signals.</li> </ul>                                                                                                                                                     |
|            |                               | Added new registers DELAY_CAL_STD_CTRL1, DELAY_CAL_STD_CTRL2,     DELAY_CAL_STD_CTRL3, DELAY_CAL_STD_CTRL4, DELAY_CAL_STD_CTRL5, and     DELAY_CAL_STD_STATUS. Refer to CPRI Intel FPGA IP Core Registers.                                                                                                                                                                                               |
|            |                               | <ul> <li>Added description of new features in new sections Delay Calibration Features and<br/>Single-trip Delay Calibration.</li> </ul>                                                                                                                                                                                                                                                                  |
|            |                               | Added support for round-trip latency calibration. This Intel FPGA IP core change is new in the CPRI Intel FPGA IP core release 16.0.                                                                                                                                                                                                                                                                     |
|            |                               | <ul> <li>Added new parameters Enable round-trip delay calibration and Round-trip<br/>delay calibration FIFO depth. Refer to CPRI Intel FPGA IP Core Parameters and<br/>Running the Testbench.</li> </ul>                                                                                                                                                                                                 |
|            |                               | <ul> <li>Added new register DELAY_CAL_RTD. Refer to DELAY_CAL_RTD Register.</li> </ul>                                                                                                                                                                                                                                                                                                                   |
|            |                               | <ul> <li>Added description of new features in new section Round-Trip Delay Calibration.</li> <li>Added parameters to control Avalon-MM CPU interface addressing mode and to enable ADME support. Refer to CPRI Intel FPGA IP Core Parameters. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.258.</li> </ul>                                                        |
|            |                               | <ul> <li>Previously the CPU interface addressing mode was always word (4-byte) addressing<br/>mode. For CPU interface addressing mode changes, refer to CPU Interface to CPRI<br/>Intel FPGA IP Core Registers and CPU Interface Signals.</li> </ul>                                                                                                                                                     |
|            |                               | <ul> <li>You can turn on ADME support to support debugging through the Altera System         Console and to expose transceiver registers. This parameter is available only in CPRI         Intel FPGA IP cores that target an Arria 10 device. For additional information about         this parameter, refer to Arria 10 Transceiver Reconfiguration Interface.</li> </ul>                              |
|            |                               | The transceiver reconfiguration interface is no longer available in certain configurations of the CPRI Intel FPGA IP core. Refer to CPRI Intel FPGA IP Core Parameters, Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration Interface and Arria 10 Transceiver Reconfiguration Interface. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.258. |
|            |                               | The xcvr_rx_is_lockedtodata signal is now available whether or not you turn on <b>Enable debug interface</b> in the parameter editor. Refer to <i>Transceiver Debug Interface</i> and <i>CPRI Intel FPGA IP Core Transceiver and Transceiver Management Signals</i> . This Intel FPGA IP core change is new in the CPRI Intel FPGA IP core release 16.0.                                                 |
|            |                               | continued                                                                                                                                                                                                                                                                                                                                                                                                |



| Date       | Compatible<br>ACDS<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                          |
|------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                               | Expanded width of round_trip_delay field in ROUND_TRIP_DELAY register from 10 bits to 20 bits. Refer to ROUND_TRIP_DELAY Register. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.313.                                                                                                                                                      |
|            |                               | Added new top-level signals tx_analogreset_ack and rx_analogreset_ack. These signals are available in Arria 10 variations with <b>Enable line bit rate auto-negotiation</b> turned on. Refer to <i>Auto-Rate Negotiation</i> and <i>CPRI Intel FPGA IP Core Management Interfaces</i> . This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.258. |
|            |                               | Changed name of cpri_10g_coreclk input clock signal to cpri_coreclk. Refer to CPRI Intel FPGA IP Core Clocking Structure and CPRI Intel FPGA IP Core Management Interfaces. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.258.                                                                                                             |
|            |                               | Removed xcvr_reset_tx and xcvr_reset_rx signals. Refer to Adding the Reset Controller and CPRI Intel FPGA IP Core Transceiver and Transceiver Management Signals.                                                                                                                                                                                                                |
|            |                               | Specified the <b>Recovered clock source</b> parameter is no longer available for CPRI master Intel FPGA IP cores. This Intel FPGA IP core change is new in the CPRI Intel FPGA IP core release 16.0.                                                                                                                                                                             |
|            |                               | Specified the xcvr_recovered_clk output clock is available only in CPRI slave Intel FPGA IP cores. Refer to CPRI Intel FPGA IP Core Clocking Structure and Main Transceiver Clock and Reset Signals. This Intel FPGA IP core change occurred in the CPRI Intel FPGA IP core release 15.1.258.                                                                                    |
|            |                               | Corrected direction of multiple Transceiver Reset Controller signals in Required Connections to and From Reset Controllers in CPRI Design table in Adding the Reset Controller.                                                                                                                                                                                                  |
|            |                               | Fixed assorted typos and minor errors.                                                                                                                                                                                                                                                                                                                                           |
| 2015.09.29 | 15.0                          | Corrected RX GMII Timing Diagram figure. Refer to Gigabit Media Independent Interface (GMII) to External Ethernet Block.                                                                                                                                                                                                                                                         |
|            |                               | • Clarified that the limitation of the testbench to CPRI line bit rates other than 614.4 Mbps only applies for Arria 10 devices. All other device families support a testbench for a DUT with the CPRI line bit rate of 614.4 Mbps. Refer to Running the Testbench.                                                                                                              |
| 2015.09.25 | 15.0                          | Changed document part number from UG-01156 to UG-20008. The document title is not affected.                                                                                                                                                                                                                                                                                      |
|            |                               | <ul> <li>Added support for Arria V GT, Arria V GX, Cyclone V GT, and Cyclone V GX devices.</li> <li>Updated for 15.0 software release. Updated release information and resource utilization numbers for the 15.0 software release.</li> </ul>                                                                                                                                    |
|            |                               | Modified device speed grade recommendations:                                                                                                                                                                                                                                                                                                                                     |
|            |                               | Added supported transceiver speed grade information.                                                                                                                                                                                                                                                                                                                             |
|            |                               | <ul> <li>Added device and transceiver speed grade support information for the previously<br/>unsupported device families.</li> </ul>                                                                                                                                                                                                                                             |
|            |                               | Added support for new GMII interface to external Ethernet block. Refer to Gigabit Media Independent Interface (GMII) to External Ethernet Block.                                                                                                                                                                                                                                 |
|            |                               | Expanded Deterministic Latency and Delay Measurement and Calibration section.  Removed latency numbers and examples, which are now available on the Altera wiki.                                                                                                                                                                                                                 |
|            |                               | continued                                                                                                                                                                                                                                                                                                                                                                        |



| Date | Compatible<br>ACDS<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                               | Updated Intel FPGA IP core parameters. Refer to CPRI Intel FPGA IP Core Parameters.                                                                                                                                                                                                                                                                                                                      |
|      |                               | <ul> <li>Added new Operation mode parameter. This parameter determines whether the<br/>Intel FPGA IP core is in TX simplex, RX simplex, or duplex mode. Note the old<br/>Operation mode parameter from previous releases is renamed.</li> </ul>                                                                                                                                                          |
|      |                               | <ul> <li>Renamed the old Operation mode parameter to Synchronization mode. This parameter determines the default clocking mode of the Intel FPGA IP core (Master or Slave clocking mode). Unfortunately, the operation_mode field of the LI_CONFIG register is not renamed. This field supports dynamic reconfiguration of the Intel FPGA IP core clocking mode. Refer to L1_CONFIG Register.</li> </ul> |
|      |                               | <ul> <li>Added new Transmitter local clock division factor parameter. This parameter<br/>enables you to include multiple instances of the CPRI Intel FPGA IP core with<br/>different CPRI line bit rates using the same external transceiver TX PLL.</li> </ul>                                                                                                                                          |
|      |                               | <ul> <li>Added new Number of receiver CDR reference clock(s) parameter. This parameter supports Stratix V variations in auto-negotiation to or from the CPRI line bit rate of 10.1376 Gbps.</li> </ul>                                                                                                                                                                                                   |
|      |                               | <ul> <li>Added new Recovered clock source parameter. This parameter supports auto-<br/>negotiation in Stratix V variations to or from the CPRI line bit rate of 10.1376 Gbps.</li> </ul>                                                                                                                                                                                                                 |
|      |                               | <ul> <li>Changed name of Bit rate (Mbit/s) parameter to Line bit rate (MBit/s).</li> <li>Enhanced description to include new supported devices.</li> </ul>                                                                                                                                                                                                                                               |
|      |                               | Changed name of Supported receiver CDR frequency (MHz) parameter to Receiver CDR reference clock frequency (MHz).                                                                                                                                                                                                                                                                                        |
|      |                               | - Changed name of <b>Receiver FIFO depth</b> parameter to <b>Receiver soft buffer depth</b> .                                                                                                                                                                                                                                                                                                            |
|      |                               | <ul> <li>Changed name of Enable auto-rate negotiation parameter to Enable line bit<br/>rate auto-negotiation.</li> </ul>                                                                                                                                                                                                                                                                                 |
|      |                               | <ul> <li>Changed name of Enable auto-rate negotiation down to 614.4 Mbps parameter<br/>to Enable line bit rate auto-negotiation down to 614.4 Mbps.</li> </ul>                                                                                                                                                                                                                                           |
|      |                               | <ul> <li>Changed name of Supported CPU interface standard parameter to Management<br/>(CSR) interface standard.</li> </ul>                                                                                                                                                                                                                                                                               |
|      |                               | <ul> <li>Changed name of Auxiliary latency cycle(s) parameter to Auxiliary and direct<br/>interfaces write latency cycle(s).</li> </ul>                                                                                                                                                                                                                                                                  |
|      |                               | Changed name of Enable all control word access parameter to Enable all control word access via management interface.                                                                                                                                                                                                                                                                                     |
|      |                               | <ul> <li>Changed name of Enable Z.130.0 access interface parameter to Enable direct<br/>Z.130.0 alarm bits access interface.</li> </ul>                                                                                                                                                                                                                                                                  |
|      |                               | <ul> <li>Changed name of Enable real-time vendor specific interface (R-16A)</li> <li>parameter to Enable direct real-time vendor specific interface .</li> </ul>                                                                                                                                                                                                                                         |
|      |                               | <ul> <li>Changed name of Enable L1 inband protocol negotiator parameter to Enable<br/>protocol version and C&amp;M channel setting auto-negotiation.</li> </ul>                                                                                                                                                                                                                                          |
|      |                               | <ul> <li>Changed order of some L1 Feature parameters to reflect their new order in the CPRI<br/>parameter editor.</li> </ul>                                                                                                                                                                                                                                                                             |
|      |                               | <ul> <li>Changed name of Enable direct HDLC serial interface parameter to Enable<br/>HDLC serial interface.</li> </ul>                                                                                                                                                                                                                                                                                   |
|      |                               | <ul> <li>Changed name of Enable IEEE 802.3 100BASE-X 100Mbps MII On/Off parameter to Ethernet PCS interface multi-value parameter, and added new parameter value GMII. The On/Off parameter supported the values "None" and "MII", which are still available.</li> </ul>                                                                                                                                 |
|      |                               | <ul> <li>Added allowed value of 11 for L2 Ethernet PCS Tx/Rx FIFO depth parameter,<br/>increasing the maximum L2 Ethernet buffer depth to 2048.</li> </ul>                                                                                                                                                                                                                                               |
|      |                               | Changed names of loopback-enable parameters to include "serial" or "parallel."                                                                                                                                                                                                                                                                                                                           |
|      |                               | Appended "_n" to names of active low reset signals.      Modified recommended reset connections and added four new Intel EDCA ID core reset.                                                                                                                                                                                                                                                             |
|      |                               | Modified recommended reset connections and added four new Intel FPGA IP core reset signals: reset_tx_n, reset_rx_n, xcvr_reset_tx, and xcvr_reset_rx.  Fived accepted types and minor errors.                                                                                                                                                                                                            |
|      |                               | Fixed assorted typos and minor errors.                                                                                                                                                                                                                                                                                                                                                                   |
|      |                               | continued                                                                                                                                                                                                                                                                                                                                                                                                |



| Date       | Compatible<br>ACDS<br>Version        | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2015.02.16 | 14.0 and<br>14.0 Arria 10<br>Edition | Corrected name of ROUND_TRIP_DELAY register at offset 0x058. The register name was previously listed incorrectly as ROUND_DELAY.  Corrected names of rx_hfnsync and rx_hfnsync_hold fields of L1_STATUS register at offset 0x04. The fields were previously listed incorrectly as rx_state and rx_state_hold.  Fixed assorted typos.  Note: This version of the user guide documents the same Intel FPGA IP core version that the 2014.08.18 user guide documents.                                                                                                             |
| 2014.08.18 | 14.0 and<br>14.0 Arria 10<br>Edition | Initial release for Arria 10 device support. Corrected multiple figures associated with the AUX interface synchronization signals and the <b>Auxiliary latency cycle(s)</b> parameter. Added discussion of external clean-up PLL in Getting Started chapter. Added multiple sections to Functional Description chapter, including section on latency. Added resource utilization numbers. Moved detailed signal descriptions into relevant sections in Functional Description chapter; the Signals chapter is now a port listing summary. Corrected assorted errors and typos. |
| 2014.07.28 | 14.0                                 | Preliminary restricted document release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Development Software category:

Click to view products by Intel manufacturer:

Other Similar products are found below:

RAPPID-567XFSW SRP004001-01 SW163052 SYSWINEV21 Core429-SA WS01NCTF1E W128E13 SW89CN0-ZCC IPS-EMBEDDED IP-UART-16550 MPROG-PRO535E AFLCF-08-LX-CE060-R21 WS02-CFSC1-EV3-UP SYSMAC-STUDIO-EIPCPLR LIB-PL-PC-N-1YR-DISKID LIB-PL-A-F SW006026-COV 1120270005 1120270006 MIKROBASIC PRO FOR FT90X (USB DONGLE) MIKROC PRO FOR FT90X (USB DONGLE) MIKROC PRO FOR PIC (USB DONGLE LICENSE) MIKROBASIC PRO FOR AVR (USB DONGLE LICEN MIKROBASIC PRO FOR FT90X MIKROC PRO FOR DSPIC30/33 (USB DONGLE LI MIKROPASCAL PRO FOR ARM (USB DONGLE LICE MIKROPASCAL PRO FOR FT90X MIKROPASCAL PRO FOR FT90X (USB DONGLE) MIKROPASCAL PRO FOR PIC32 (USB DONGLE LI SW006021-2H ATATMELSTUDIO 2400573 2702579 2988609 2702546 SW006022-DGL 2400303 2701356 VDSP-21XX-PCFLOAT VDSP-BLKFN-PC-FULL 88970111 DG-ACC-NET-CD 55195101-102 SW1A-W1C MDK-ARM PCI-EXP1-E3-US PCI-T32-E3-US SW006021-2NH SW006021-1H SW006021-2