

**JANUARY 2021** 

# 256Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM

#### **KEY FEATURES**

- High-speed access time: 8, 10ns, 12ns
- Low Active Current: 35mA (Max., 10ns, I-temp)
- Low Standby Current: 10 mA (Max., I-temp)
- Single power supply
  - 1.65V-2.2V VDD (IS61/64WV25616FALL)
  - 2.4V-3.6V VDD (IS61/64WV25616FBLL)
- Three state outputs
- Data Control for upper and lower bytes
- Industrial and Automotive temperature support
- Lead-free available

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **DESCRIPTION**

The *ISSI* IS61/64WV25616FALL/FBLL are high-speed, low power, 4M bit static RAMs organized as 256K words by 16 bits. It is fabricated using *ISSI*'s high-performance CMOS technology.

This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power devices.

When CS# is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable (WE#) controls both writing and reading of the memory. A data byte allows Upper Byte (UB#) and Lower Byte (LB#) access.

The IS61/64WV25616FALL/FBLL are packaged in the JEDEC standard 48-ball mini BGA (6mm x 8mm), 44-pin 400mil SOJ, and 44-pin TSOP (TYPE II)

Copyright © 2021 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

b.) the user assume all such risks; and

c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



#### **PIN CONFIGURATIONS**

48-Ball mini BGA(6mm x 8mm), (Package Code : B)



# 48-Ball mini BGA (6mm x 8mm), Switched IO (Package Code: B2)



## 44-Pin TSOP-II and SOJ, (Package Code: T and K)



## **PIN DESCRIPTIONS**

| A0-A17     | Address Inputs                     |
|------------|------------------------------------|
| I/O0-I/O15 | Data Inputs/Outputs                |
| CS#        | Chip Enable Input                  |
| OE#        | Output Enable Input                |
| WE#        | Write Enable Input                 |
| LB#        | Lower-byte Control<br>(I/O0-I/O7)  |
| UB#        | Upper-byte Control<br>(I/O8-I/O15) |
| NC         | No Connection                      |
| VDD        | Power                              |
| VSS        | Ground                             |



## **FUNCTION DESCRIPTION**

SRAM is one of random access memories. Each byte or word has an address and can be accessed randomly. SRAM has three different modes supported. Each function is described below with Truth Table.

#### STANDBY MODE

Device enters standby mode when deselected (CS# HIGH). The input and output pins (I/O0-15) are placed in a high impedance state. CMOS input in this mode will maximize saving power.

#### **WRITE MODE**

Write operation issues with Chip selected (CS#) and Write Enable (WE#) input LOW. The input and output pins (I/O0-15) are in data input mode. Output buffers are closed during this time even if OE# is LOW. UB# and LB# enables a byte write feature. By enabling LB# LOW, data from I/O pins (I/O0 through I/O7) are written into the location specified on the address pins. And with UB# being LOW, data from I/O pins (I/O8 through I/O15) are written into the location.

#### **READ MODE**

Read operation issues with Chip selected (CS# LOW) and Write Enable (WE#) input HIGH. When OE# is LOW, output buffer turns on to make data output. Any input to I/O pins during READ mode is not permitted. UB# and LB# enables a byte read feature. By enabling LB# LOW, data from memory appears on I/O0-7. And with UB# being LOW, data from memory appears on I/O8-15.

In the READ mode, output buffers can be turned off by pulling OE# HIGH. In this mode, internal device operates as READ but I/Os are in a high impedance state. Since device is in READ mode, active current is used.

#### TRUTH TABLE

| Mode             | CS# | WE#                 | OE# | LB# | UB# | 1/00-1/07 | I/O8-I/O15 | VDD Current                         |
|------------------|-----|---------------------|-----|-----|-----|-----------|------------|-------------------------------------|
| Not Selected     | Н   | Х                   | Х   | Х   | Х   | High-Z    | High-Z     | I <sub>SB1</sub> , I <sub>SB2</sub> |
| Outrout Disabled | L   | Н                   | Н   | L   | L   | High-Z    | High-Z     | 100                                 |
| Output Disabled  | L   | Н                   | Х   | Н   | Н   | High-Z    | High-Z     | ICC                                 |
|                  | L   | H L L H DOUT High-Z |     |     |     |           |            |                                     |
| Read             | L   | Н                   | L   | Н   | L   | High-Z    | DOUT       | ICC                                 |
|                  | L   | Н                   | L   | L   | L   | DOUT      | DOUT       |                                     |
|                  | L   | L                   | Х   | L   | Н   | DIN       | High-Z     |                                     |
| Write            | L   | L                   | Х   | Н   | L   | High-Z    | DIN        | ICC                                 |
|                  | L   | L                   | Х   | L   | L   | DIN       | DIN        |                                     |

# IS61/64WV25616FALL IS61/64WV25616FBLL



## **POWER UP INITIALIZATION**

The device includes on-chip voltage sensor used to launch POWER-UP initialization process. When VDD reaches stable level, the device requires 150us of tPU (Power-Up Time) to complete its self-initialization process.

When initialization is complete, the device is ready for normal operation.





# **ABSOLUTE MAXIMUM RATINGS AND OPERATING RANGE**

## **ABSOLUTE MAXIMUM RATINGS**(1)

| Symbol          | Parameter                            | Value                     | Unit |
|-----------------|--------------------------------------|---------------------------|------|
| Vterm           | Terminal Voltage with Respect to VSS | $-0.5$ to $V_{DD} + 0.5V$ | V    |
| V <sub>DD</sub> | V <sub>DD</sub> Related to VSS       | -0.3 to 4.0               | V    |
| tStg            | Storage Temperature                  | -65 to +150               | °C   |
| PT              | Power Dissipation                    | 1.0                       | W    |

#### Note:

## PIN CAPACITANCE (1)

| Parameter                 | Symbol           | Test Condition                                     | Max | Units |
|---------------------------|------------------|----------------------------------------------------|-----|-------|
| Input capacitance         | Cin              | T 25°C f 1 MHz \/ \/ (tvm)                         | 6   | pF    |
| DQ capacitance (IO0–IO15) | C <sub>I/O</sub> | $T_A = 25$ °C, $f = 1$ MHz, $V_{DD} = V_{DD}(typ)$ | 8   | pF    |

#### Note:

## OPERATING RANGE(1)

| Range           | Ambient<br>Temperature | PART NUMBER       | VDD          | SPEED (MAX) |  |
|-----------------|------------------------|-------------------|--------------|-------------|--|
|                 |                        | IS61WV25616FALL   | 1.65V - 2.2V | 10 no       |  |
| Commercial      | 0°C to +70°C           | IS61WV25616FBLL   | 2.4V - 3.6V  | 10 ns       |  |
|                 |                        | 1361W V25616FBLL  | 3.3V+/-10%   | 8ns         |  |
|                 |                        | IS61WV25616FALL   | 1.65V – 2.2V | 40          |  |
| Industrial      | -40°C to +85°C         | ICCAM//OFCACEDI I | 2.4V - 3.6V  | 10 ns       |  |
|                 |                        | IS61WV25616FBLL   | 3.3V+/-10%   | 8ns         |  |
| Automotive (A3) | 40°C to .40°C          | IS64WV25616FALL   | 1.65V - 2.2V | 10 no       |  |
|                 | -40°C to +125°C        | IS64WV25616FBLL   | 2.4V - 3.6V  | 10 ns       |  |

<sup>1.</sup> Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

<sup>1.</sup> These parameters are guaranteed by design and tested by a sample basis only.



# AC TEST CONDITIONS (OVER THE OPERATING RANGE)

| Parameter                     | Unit<br>(1.65V~2.2V) | Unit<br>(2.4V~3.6V)     | Unit<br>(3.3V +/-10%) |
|-------------------------------|----------------------|-------------------------|-----------------------|
| Input Pulse Level             | $OV$ to $V_{DD}$     | OV to V <sub>DD</sub>   | 0V to V <sub>DD</sub> |
| Input Rise and Fall Time      | 1.5 ns               | 1.5 ns                  | 1.5 ns                |
| Output Timing Reference Level | ½ V <sub>DD</sub>    | ½ V <sub>DD</sub>       | 1/2 V <sub>DD</sub>   |
| R1 (ohm)                      | 13500                | 319                     | 319                   |
| R2 (ohm)                      | 10800                | 353                     | 353                   |
| V <sub>TM</sub> (V)           | $V_{DD}$             | $V_{DD}$                | $V_{DD}$              |
| Output Load Conditions        |                      | Refer to Figure 1 and 2 | <u> </u>              |

## **AC TEST LOADS**

FIGURE 1

Zo = 50 ohm
Output

So ohm
W—O VDD/2
30 pF,
Including
jig
jig
and scope

FIGURE 2





# DC ELECTRICAL CHARACTERISTICS

# DC ELECTRICAL CHARACTERISTICS (OVER THE OPERATING RANGE)

## IS61/64WV25616FALL (VDD = 1.65V - 2.2V)

| Symbol                         | Parameter           | Test Conditions                                           | Min. | Max.                  | Unit |
|--------------------------------|---------------------|-----------------------------------------------------------|------|-----------------------|------|
| V <sub>OH</sub>                | Output HIGH Voltage | I <sub>OH</sub> = -0.1 mA                                 | 1.4  | _                     | V    |
| Vol                            | Output LOW Voltage  | I <sub>OL</sub> = 0.1 mA                                  | _    | 0.2                   | V    |
| V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage  |                                                           | 1.4  | V <sub>DD</sub> + 0.2 | V    |
| V <sub>IL</sub> (1)            | Input LOW Voltage   |                                                           | -0.2 | 0.4                   | V    |
| Iц                             | Input Leakage       | GND < V <sub>IN</sub> < V <sub>DD</sub>                   | -1   | 1                     | μΑ   |
| I <sub>LO</sub>                | Output Leakage      | GND < V <sub>IN</sub> < V <sub>DD</sub> , Output Disabled | -1   | 1                     | μΑ   |

Note:

## IS61/64WV25616FBLL (VDD = 2.4V - 3.6V)

| Symbol                         | Parameter          |             | Test Conditions                                           | Min. | Max.                  | Unit |
|--------------------------------|--------------------|-------------|-----------------------------------------------------------|------|-----------------------|------|
| Vон                            | Output HIGH        | 2.4V ~ 2.7V | V <sub>DD</sub> = Min., I <sub>OH</sub> = -1.0 mA         | 2.0  |                       | V    |
|                                | Voltage            | 2.7V ~ 3.6V | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}$                 | 2.2  | _                     | V    |
| Vol                            | Output LOW         | 2.4V ~ 2.7V | $V_{DD} = Min., I_{OL} = 2.0 \text{ mA}$                  |      | 0.4                   | V    |
|                                | Voltage            | 2.7V ~ 3.6V | $V_{DD} = Min., I_{OL} = 8.0 \text{ mA}$                  | _    | 0.4                   | V    |
| V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage | 2.4V ~ 2.7V |                                                           | 2.0  | V <sub>DD</sub> + 0.3 | V    |
|                                |                    | 2.7V ~ 3.6V |                                                           | 2.0  | VDD + 0.3             | V    |
| V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage  | 2.4V ~ 2.7V |                                                           | -0.3 | 0.6                   | V    |
|                                |                    | 2.7V ~ 3.6V |                                                           | -0.3 | 0.8                   | V    |
| ILI                            | Input Leakage      |             | VSS < V <sub>IN</sub> < V <sub>DD</sub>                   | -2   | 2                     | μΑ   |
| ILO                            | Output Leakage     |             | VSS < V <sub>IN</sub> < V <sub>DD</sub> , Output Disabled | -2   | 2                     | μA   |

Note:

VILL(min) = -1.0V AC (pulse width < 10ns). Not 100% tested.</li>
 VIHH (max) = VDD + 1.0V AC (pulse width < 10ns). Not 100% tested.</li>

<sup>1.</sup> VIL(min) = -0.3V DC; VIL(min) = -2.0V AC (pulse width 2.0ns). Not 100% tested. VIH (max) = VDD + 0.3V DC; VIH(max) = VDD + 2.0V AC (pulse width 2.0ns). Not 100% tested.



# POWER SUPPLY CHARACTERISTICS-II FOR POWER (OVER THE OPERATING RANGE)

| Symbol             | Parameter                                        | Test Conditions                                   | Grade    | -8 <sup>(3)</sup><br>Max. | -10<br>Max. | -12<br>Max. | Unit |
|--------------------|--------------------------------------------------|---------------------------------------------------|----------|---------------------------|-------------|-------------|------|
|                    | V <sub>DD</sub> Dynamic Operating                | Operating                                         |          | 40                        | 30          | 30          |      |
| ICC Supply Current | $V_{DD} = MAX$ , $I_{OUT} = 0$ mA, $f = f_{MAX}$ | Ind.                                              | 45       | 35                        | 35          | mA          |      |
|                    | Сарру Санста                                     |                                                   | Auto.    | -                         | 40          | 40          |      |
|                    | Operating Supply                                 | $V_{DD} = MAX$ .                                  | Com.     | 20                        | 20          | 20          |      |
| ICC1               | ICC1 Operating Supply Current                    | $I_{OUT} = 0 \text{ mA}, f = 0$                   | Ind.     | 25                        | 25          | 25          | mΑ   |
| Current            | 1001 = 0 111A, 1 = 0                             | Auto.                                             | -        | 35                        | 35          |             |      |
|                    | TTI Standby Current                              | - 1.55                                            | Com.     | 15                        | 15          | 15          |      |
| ISB1               | TTL Standby Current<br>(TTL Inputs)              |                                                   | Ind.     | 20                        | 20          | 20          | mA   |
|                    | (TTE Inputs)                                     | CS# ≥ V <sub>IH</sub> ,f = 0                      | Auto.    | -                         | 30          | 30          |      |
|                    |                                                  | $V_{DD} = MAX$ .                                  | Com.     | 8                         | 8           | 8           |      |
| ICDO               | CMOS Standby Current                             | CS# ≥ V <sub>DD</sub> - 0.2V                      | Ind.     | 10                        | 10          | 10          | Л    |
| ISB2 (CMO          | (CMOS Inputs)                                    | $V_{IN} \ge V_{DD} - 0.2V$ , or $V_{IN} \le 0.2V$ | Auto.    | -                         | 20          | 20          | mA   |
|                    |                                                  | , f = 0                                           | Typ. (2) |                           | 3           |             |      |

#### Notes:

- 1. At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input line change.
- 2. Typical value indicate the value for the center of distribution, measured at VDD = 3.0V/1.8V, TA = 25 °C, and not 100% tested.
- 3. 8ns is at VDD=3.3V +/-10%



# **AC CHARACTERISTICS (OVER OPERATING RANGE)**

## READ CYCLE AC CHARACTERISTICS(1)

| Devementer                | Cumbal | -8  | (3) | -1  | 10  | -12 | 2   | :4   | notos |
|---------------------------|--------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                 | Symbol | Min | Max | Min | Max | Min | Max | unit | notes |
| Read Cycle Time           | tRC    | 8   | -   | 10  | -   | 12  | -   | ns   |       |
| Address Access Time       | tAA    | -   | 8   | -   | 10  | -   | 12  | ns   |       |
| Output Hold Time          | tOHA   | 2.0 | -   | 2.5 | -   | 2.5 | -   | ns   |       |
| CS# Access Time           | tACE   | -   | 8   | -   | 10  | -   | 12  | ns   |       |
| OE# Access Time           | tDOE   | -   | 4.5 | -   | 6   | -   | 7   | ns   |       |
| OE# to High-Z Output      | tHZOE  | 0   | 3   | 0   | 5   | 0   | 6   | ns   | 2     |
| OE# to Low-Z Output       | tLZOE  | 0   | -   | 0   | -   | 0   | -   | ns   | 2     |
| CS# to High-Z Output      | tHZCE  | 0   | 3   | 0   | 5   | 0   | 6   | ns   | 2     |
| CS# to Low-Z Output       | tLZCE  | 3   | -   | 3   | -   | 3   | -   | ns   | 2     |
| UB#, LB# Access Time      | tBA    | -   | 5.5 | -   | 6   | -   | 7   | ns   |       |
| UB#, LB# to High-Z Output | tHZB   | 0   | 3   | 0   | 5   | 0   | 6   | ns   | 2     |
| UB#, LB# to Low-Z Output  | tLZB   | 0   | -   | 0   | -   | 0   | -   | ns   | 2     |

#### Notes:

- 1. Test conditions assume signal transition times of 1.5 ns or less, timing reference levels of  $V_{DD}/2$ , input pulse levels of 0V to  $V_{DD}$  and output loading specified in Figure 1.
- 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
- 3. 8ns is at VDD=3.3V +/-10%

## **AC WAVEFORMS**

# READ CYCLE NO. $1^{(1,2)}$ (ADDRESS CONTROLLED, CS# = OE# = UB# = LB# = LOW, WE# = HIGH)



#### Notes:

The device is continuously selected.



# READ CYCLE NO. 2<sup>(1)</sup> (OE# CONTROLLED, WE# = HIGH)



Note:

1. Address is valid prior to or coincident with CS# LOW transition.

# IS61/64WV25616FALL IS61/64WV25616FBLL



# WRITE CYCLE AC CHARACTERISTICS(1)

| Parameter                       | Cumbal | -8  | (3) | -   | 10  | -   | 12  |      | notes |
|---------------------------------|--------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                       | Symbol | Min | Max | Min | Max | Min | Max | unit | Hotes |
| Write Cycle Time                | tWC    | 8   | -   | 10  | -   | 12  | -   | ns   |       |
| CS# to Write End                | tSCS   | 6.5 | -   | 8   | -   | 9   | -   | ns   |       |
| Address Setup Time to Write End | tAW    | 6.5 | -   | 8   | -   | 9   | -   | ns   |       |
| UB#,LB# to Write End            | tPWB   | 6.5 | -   | 8   | -   | 9   | -   | ns   |       |
| Address Hold from Write End     | tHA    | 0   | -   | 0   | -   | 0   | -   | ns   |       |
| Address Setup Time              | tSA    | 0   | -   | 0   | -   | 0   | -   | ns   |       |
| WE# Pulse Width                 | tPWE1  | 6.5 | -   | 8   | -   | 9   | -   | ns   |       |
| WE# Pulse Width (OE# = LOW)     | tPWE2  | 8   | -   | 10  | -   | 12  | -   | ns   | 2     |
| Data Setup to Write End         | tSD    | 5   | -   | 6   | -   | 7   | -   | ns   |       |
| Data Hold from Write End        | tHD    | 0   | -   | 0   | -   | 0   | -   | ns   |       |
| WE# LOW to High-Z Output        | tHZWE  | -   | 3.5 | -   | 4   | -   | 5   | ns   |       |
| WE# HIGH to Low-Z Output        | tLZWE  | 2   | -   | 2   | -   | 2   | -   | ns   |       |

#### Notes:

2 tPWE > tHZWE + tSD when OE# is LOW.

<sup>1</sup> The internal write time is defined by the overlap of CS# = LOW, UB# or LB# = LOW, and WE# = LOW. All conditions must be in valid states to initiate a Write, but any condition can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.

<sup>3 8</sup>ns is at VDD=3.3V +/-10%



# **AC WAVEFORMS**

# WRITE CYCLE NO. 1<sup>(1)</sup> (CS# CONTROLLED, OE# = HIGH OR LOW)



Note:

1. I/O will assume the High-Z state if  $CS\# = V_{IH}$  or  $OE\# = V_{IH}$ .



# WRITE CYCLE NO. 2<sup>(1)</sup> (WE# CONTROLLED: OE# IS HIGH DURING WRITE CYCLE)



Note:

# WRITE CYCLE NO. 3<sup>(1)</sup> (WE# CONTROLLED: OE# IS LOW DURING WRITE CYCLE)



Note

1. I/O will assume the High-Z state if CS# =  $V_{IH}$  or OE# =  $V_{IH}$ .

<sup>1.</sup> tHZOE is the time DOUT goes to High-Z after OE# goes high. During this period the I/Os are in output state. Do not apply input signals.



# WRITE CYCLE NO. $4^{(1, 2, 3)}$ (UB# & LB# Controlled, CS# = OE# = LOW)



#### Notes:

- 1 If OE# is low during write cycle, tHZWE must be met in the application. Do not apply input signal during this period. Data output from the previous READ operation will drive IO BUS.
- 2 Due to the restriction of note1, OE# is recommended to be HIGH during write period.
- 3 WE# stays LOW in this example. If WE# toggles, tPWE and tHZWE must be considered.



## DATA RETENTION CHARACTERISTICS(2)

| Symbol                   | Parameter                    | Test Condition                                | OPTION                         | Min. | Тур.  | Max. | Unit |
|--------------------------|------------------------------|-----------------------------------------------|--------------------------------|------|-------|------|------|
| Vac                      | V <sub>DD</sub> for Data     | See Data Retention Waveform                   | V <sub>DD</sub> = 2.4V to 3.6V | 2.0  |       | -    | V    |
| Retention See Data Reter | See Data Retention wavelonii | V <sub>DD</sub> = 1.65V to 2.2V               | 1.2                            |      | -     | V    |      |
|                          |                              | V <sub>DD</sub> = V <sub>DR</sub> (min),      | Com.                           | -    | 3 (1) | 8    |      |
| I <sub>DR</sub>          | Data Retention<br>Current    | VDD = VDR (IIIII),<br>$CS\# \geq VDD - 0.2V,$ | Ind.                           | -    | •     | 10   | mA   |
|                          | Garrona                      | $VIN \le 0.2V$ or $VIN \ge V_{DD} - 0.2V$     | Auto                           | -    | -     | 20   |      |
| tsdr                     | Data Retention<br>Setup Time | See Data Retention Waveform                   |                                | 0    | -     | -    | ns   |
| t <sub>RDR</sub>         | Recovery Time                | See Data Retention Waveform                   |                                | tRC  | •     | -    | ns   |

#### Notes:

- 1. Typical value indicates the value for the center of distribution, measured at V<sub>DD</sub> = V<sub>DR</sub> (min.), T<sub>A</sub> = 25 °C and not 100% tested.
- 2. VDD power down slope must be longer than 100 us/volt when enter into Data Retention Mode.

# DATA RETENTION WAVEFORM (CS# CONTROLLED)





## ORDERING INFORMATION

Commercial Range: 0°C to +70°C, Voltage Range: 2.4V to 3.6V

| Speed (ns) | Order Part No.       | Package                    |  |
|------------|----------------------|----------------------------|--|
| 10 (8)     | IS61WV25616FBLL-10TL | TSOP (Type II) , Lead-free |  |

Note:

# Industrial Range: -40°C to +85°C, Voltage Range: 1.65V to 2.2V

| Speed (ns) | Order Part No.         | Package                                              |
|------------|------------------------|------------------------------------------------------|
| 10         | IS61WV25616FALL-10BI   | 48-ball mini BGA (6mm x 8mm)                         |
| 10         | IS61WV25616FALL-10BLI  | 48-ball mini BGA (6mm x 8mm), Lead-free              |
| 10         | IS61WV25616FALL-10B2I  | 48-ball mini BGA (6mm x 8mm), Switched IO            |
| 10         | IS61WV25616FALL-10B2LI | 48-ball mini BGA (6mm x 8mm), Switched IO, Lead-free |
| 10         | IS61WV25616FALL-10TLI  | TSOP (Type II), Lead-free                            |

# Industrial Range: -40°C to +85°C, Voltage Range: 2.4V to 3.6V

| Speed (ns) <sup>(1)</sup> | Order Part No.         | Package                                              |
|---------------------------|------------------------|------------------------------------------------------|
| 10 (8)                    | IS61WV25616FBLL-10BI   | 48-ball mini BGA (6mm x 8mm)                         |
| 10 (8)                    | IS61WV25616FBLL-10BLI  | 48-ball mini BGA (6mm x 8mm), Lead-free              |
| 10 (8)                    | IS61WV25616FBLL-10B2I  | 48-ball mini BGA (6mm x 8mm), Switched IO            |
| 10 (8)                    | IS61WV25616FBLL-10B2LI | 48-ball mini BGA (6mm x 8mm), Switched IO, Lead-free |
| 10 (8)                    | IS61WV25616FBLL-10TLI  | TSOP (Type II) , Lead-free                           |
| 10 (8)                    | IS61WV25616FBLL-10KLI  | 400-mil SOJ, Lead-free                               |

Note

<sup>1.</sup> Speed = 8ns when VDD = 3.3V + /-10%. Speed = 10ns when VDD = 2.4V to 3.6V

<sup>1.</sup> Speed = 8ns when VDD = 3.3V + /-10%. Speed = 10ns when VDD = 2.4V to 3.6V

# IS61/64WV25616FALL IS61/64WV25616FBLL



# Automotive (A3) Range: -40°C to +125°C, Voltage Range: 1.65V to 2.2V

| Speed (ns) | Order Part No.          | Package                                              |
|------------|-------------------------|------------------------------------------------------|
| 12         | IS64WV25616FALL-12BA3   | 48-ball mini BGA (6mm x 8mm)                         |
| 12         | IS64WV25616FALL-12BLA3  | 48-ball mini BGA (6mm x 8mm), Lead-free              |
| 12         | IS64WV25616FALL-12B2A3  | 48-ball mini BGA (6mm x 8mm), Switched IO            |
| 12         | IS64WV25616FALL-12B2LA3 | 48-ball mini BGA (6mm x 8mm), Switched IO, Lead-free |
| 12         | IS64WV25616FALL-12CTLA3 | TSOP (Type II), Copper Lead-frame, Lead-free         |

# Automotive (A3) Range: -40°C to +125°C, Voltage Range: 2.4V to 3.6V

| Speed (ns) | Order Part No.          | Package                                              |
|------------|-------------------------|------------------------------------------------------|
| 10         | IS64WV25616FBLL-10BA3   | 48-ball mini BGA (6mm x 8mm)                         |
| 10         | IS64WV25616FBLL-10BLA3  | 48-ball mini BGA (6mm x 8mm), Lead-free              |
| 10         | IS64WV25616FBLL-10B2A3  | 48-ball mini BGA (6mm x 8mm), Switched IO            |
| 10         | IS64WV25616FBLL-10B2LA3 | 48-ball mini BGA (6mm x 8mm), Switched IO, Lead-free |
| 10         | IS64WV25616FBLL-10CTLA3 | TSOP (Type II), Copper Lead-frame, Lead-free         |



## **PACKAGE INFORMATION**











# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by ISSI manufacturer:

Other Similar products are found below:

CY6116A-35DMB CY7C1049GN-10VXI CY7C128A-45DMB GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2#AA0

IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70

CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI

IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI IS61WV102416DBLL
10TLI CY7C1381KV33-100AXC CY7C1381KVE33-133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA 5962-8855206YA

5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866208UA 5962-8872502XA 5962-9062007MXA 5962-9161705MXA

GS882Z18CD-150I M38510/28902BVA 8413202RA 5962-9161708MYA 5962-8971203XA 5962-8971202ZA 5962-8872501LA 5962-8866208YA 5962-8866205YA 5962-8866205YA 5962-8866205UA 5962-8866203YA 5962-8866205YA 5962-88667519XA