CPC5002
Dual High-Speed Open-Drain
Integrated Circuits Division

## Features

- Dual Optical Isolator
- Buffers Two Independent Signals
- Power-Down to Hi-Z Doesn't Load Outputs
- Low-Power CMOS Reduces Supply Current
- Output operates Over $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<5.5 \mathrm{~V}$
- LED Drive Current Only 1.5 mA
- High Speed: 10Mbaud Typical
- $3750 \mathrm{~V}_{\text {rms }}$ Galvanic Isolation
- Single 8-Pin DIP or Surface Mount Package
- Flammability Rating UL 94 V-0


## Applications

- Test and Measurement
- A/D and D/A Isolation
- Power Converter Isolation
- Medical
- Ground Loop Elimination
- ${ }^{2} \mathrm{C}$ Bus Isolation
- Computer Bus Isolation
- Isolated Line Receiver


## Approvals

- UL 1577 File E76270
- CSA Report\# 70157867
- TUV Certificate available on our website



## Description

The CPC5002 is a dual high speed optical logic isolator with open-drain outputs providing $3750 \mathrm{~V}_{\text {rms }}$ of galvanic isolation between the inputs and the outputs. Activating the input LED causes the open-drain output to turn on, pulling the voltage of the external pullup resistor towards ground. Utilizing CMOS technology enables the output stage's high-gain circuitry to operate with a miserly power consumption of $<5 \mathrm{~mW}$ (typical) when operated with a 3.3 V supply voltage and a low input LED drive current of 1.5 mA .

Because optical isolators pass logic levels directly there is no internal state refresh clock to maintain a non-changing input. Additionally, the CPC5002 will always return the buffered signals to their proper value after a transient interruption at either side.

## Ordering Information

| Part | Description |
| :--- | :--- |
| CPC5002G | 8-Pin DIP (50 / Tube) |
| CPC5002GS | 8-Pin Surface Mount (50 / Tube) |
| CPC5002GSTR | 8-Pin Surface Mount Tape \& Reel (1000 / Reel) |

Figure 1. CPC5002 Functional Block Diagram


1. Specifications ..... 3
1.1 Package Pinout ..... 3
1.2 Pin Description ..... 3
1.3 Absolute Maximum Ratings ..... 3
1.4 ESD Rating ..... 3
1.5 Recommended Operating Conditions ..... 4
1.6 General Conditions ..... 4
1.7 Electrical Specifications ..... 4
1.8 Thermal Characteristics ..... 4
1.9 Switching Specifications ..... 5
1.10 Propagation Delay Test Circuit ..... 5
1.11 Typical Switching Waveforms ..... 6
2. Performance Data* ..... 7
3. Functional Description ..... 8
3.1 Introduction ..... 8
3.2 Functional Description ..... 8
3.3 Output Drivers ..... 9
3.4 Power Supply Decoupling and Noise Reduction ..... 9
4. Circuit Examples ..... 9
4.1 Inverting and Non-Inverting Configurations ..... 9
4.2 Application Example ..... 10
5. Manufacturing Information ..... 12
5.1 Moisture Sensitivity ..... 12
5.2 ESD Sensitivity ..... 12
5.3 Soldering Profile ..... 12
5.4 Board Wash ..... 12
5.5 Mechanical Information ..... 13

## 1 Specifications

### 1.1 Package Pinout



### 1.2 Pin Description

| Pin\# | Name | Description |
| :---: | :---: | :--- |
| 1 | A1 | LED Anode, Channel 1 |
| 2 | K1 | LED Cathode, Channel 1 |
| 3 | K2 | LED Cathode, Channel 2 |
| 4 | A2 | LED Anode, Channel 2 |
| 5 | GND | Ground, Output Side Supply Return |
| 6 | OUT2 | Output, Channel 2 |
| 7 | OUT1 | Output, Channel 1 |
| 8 | VDD | Supply Voltage, Output Side |

### 1.3 Absolute Maximum Ratings

Voltages at Output Side nodes are with respect to GND=0V

| Parameter | Symbol | Rating | Units |
| :--- | :---: | :---: | :---: |
| LED Forward Current <br> Continuous <br> Peak | $\mathrm{I}_{\mathrm{F}}$ | 20 | mA |
|  |  | 40 |  |
| LED Input Power (Each) | $\mathrm{P}_{\text {IN }}$ | 72 | mW |
| LED Reverse Voltage | $\mathrm{V}_{\mathrm{R}}$ | 6.5 | V |
| Supply Voltage, Output Side | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 to 6.5 | V |
| Output Voltage | $\mathrm{V}_{\text {OUT }}$ | -0.3 to 6.5 | V |
| Output Current | $\mathrm{I}_{\text {OUT }}$ | 10 | mA |
| Output Power (Each Output) | $\mathrm{P}_{\text {OUT }}$ | 65 | mW |
| Isolation Voltage (Input to Output) | $\mathrm{V}_{\text {ISO }}$ | 3750 | $\mathrm{~V}_{\text {rms }}$ |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| Operating Relative Humidity | RH | 5 to 85 | $\%$ |
| Storage Temperature | $\mathrm{T}_{\text {STG }}$ | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |

Absolute maximum electrical ratings are at $25^{\circ} \mathrm{C}$. Power specifications: no derating required to $85^{\circ} \mathrm{C}$.

Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied.

### 1.4 ESD Rating

### 1.5 Recommended Operating Conditions

| Parameter | Symbol | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | 2.7 | - | 5.5 | V |
| LED Forward Current | $\mathrm{I}_{\mathrm{F}}$ | 1.4 | 1.5 | 10 | mA |
| Output Drive | $\mathrm{I}_{\mathrm{SINK}}$ |  |  | 6 | mA |
| Operating Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

### 1.6 General Conditions

Specifications cover the operating temperature range $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and supply range $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 5.5 V . Unless otherwise specified, minimum and maximum values are guaranteed by production testing. Typical values are the result of engineering evaluations and are characteristic of the device at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$; they are provided for information purposes only and are not verified by manufacturing testing.

### 1.7 Electrical Specifications

| Parameter | Conditions | Symbol | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |  |
| LED Input Threshold Current | - | $1_{\text {TH }}$ | 0.16 | 0.55 | 1 | mA |
| LED Forward Voltage | $\mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $V_{F}$ | 0.98 | 1.2 | 1.41 | V |
|  | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ |  | 1.0 | 1.3 | 1.8 |  |
| LED Reverse Breakdown Voltage | $\mathrm{I}_{\mathrm{R}}=5 \mu \mathrm{~A}$ | $V_{\text {R }}$ | 6 | - | - | V |
| LED Capacitance | $\mathrm{V}_{\mathrm{F}}=0 \mathrm{O}, \mathrm{f}=1 \mathrm{MHz}$ | $\mathrm{C}_{\text {IN }}$ | - | 50 | - | pF |
| Output Specifications |  |  |  |  |  |  |
| Output Drive | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{SINK}}=3 \mathrm{~mA}$ | $V_{O L}$ | - | 0.21 | 0.35 | v |
|  | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=6 \mathrm{~mA}$ |  | - | 0.42 | 0.7 |  |
|  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{SINK}}=6 \mathrm{~mA}$ |  | - | 0.38 | - |  |
| High Level Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}=5.5 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{HL}}$ | - | 0.1 | 10 | $\mu \mathrm{A}$ |
| Supply Specifications |  |  |  |  |  |  |
| Supply Current | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=0 \mathrm{~mA}$ | $\mathrm{I}_{\mathrm{DD}}$ | - | 1.4 | - | mA |
|  | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | - | 2.1 | 3 |  |

### 1.8 Thermal Characteristics

| Parameter | Condifions | Symbol | Typ | Units |
| :--- | :---: | :---: | :---: | :---: |
| Thermal Impedance, Junction to Ambient | Free Air | $\mathrm{R}_{\theta \mathrm{JA}}$ | 114 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| LED Temperature Coefficient | $\mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~mA}$ | $\frac{d V_{F}}{d T}$ | -1.3 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Output Voltage Temperature Coefficient | $\mathrm{I}_{\text {SINK }}=6 \mathrm{~mA}$ | $\frac{d V_{O U T}}{d T}$ | 1.2 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |

### 1.9 Switching Specifications

| Parameter | Conditions | Symbol | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timing Specifications |  |  |  |  |  |  |
| Clock Frequency | $\mathrm{I}_{\text {SINK }}=6 \mathrm{~mA}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | ${ }_{\text {f MAX }}$ | - | 10 | - | MHz |
| Propagation Delay Output Falling ${ }^{1,3}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{PU}}=499 \Omega, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}, \end{aligned}$ | $t_{\text {PHL }}$ | 35 | 81 | 120 | ns |
| Output Rising ${ }^{\text {2,3 }}$ | $0.5 \mathrm{~V}_{\text {IN }}$ to $0.5 \mathrm{~V}_{\text {DD_OUT }}$ | $\mathrm{t}_{\text {PLH }}$ | 35 | 81 | 120 |  |
|  | As per $\mathrm{t}_{\text {PHL }}$ and $\mathrm{t}_{\text {PLH }}$ | PWD |  |  | 85 | ns |
| Propagation Delay Skew ${ }^{3}$ | As per $t_{\text {PHL }}$ and $t_{\text {PLH }}$ | tPSK | - | - | 50 | ns |
| Output Fall Time, 90\% to 10\% | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{PU}}=499 \Omega, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF} \end{aligned}$ | $t_{f}$ | 10 | 15 | - | ns |
| Common Mode Specifications |  |  |  |  |  |  |
| Common Mode Transient Immunity $\mathrm{V}_{\mathrm{CM}}=20 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}=$ High | $\mathrm{V}_{\text {OUT }}$ 2V | $\mathrm{CM}_{\mathrm{H}}$ | 5 | - | - |  |
| $\mathrm{V}_{\text {OUT }}=$ Low | $\mathrm{V}_{\text {OUT }}<0.8 \mathrm{~V}$ | $\mathrm{CM}_{\mathrm{L}}$ | 7 | - | - | / |

${ }^{1}$ Falling propagation delay can be reduced by increasing instantaneous LED current drive, typically by increasing $\mathrm{C}_{\mathrm{FWD}}$.
${ }^{2}$ Rising propagation delay depends on $R_{P U}, C_{L}$, and $I_{F}$. Increasing $I_{F}$ above $2 \cdot I_{T H}$ (by reducing $R_{S}$ ) increases the rising propagation delay.
${ }^{3}$ Propagation Delay Skew is the worst case difference propagation delay, High to Low and Low to High between the two channels of a CPC5002 when measured using the test circuit shown below, which is tuned for approximately even rising and falling delays.

### 1.10 Propagation Delay Test Circuit


1.11 Typical Switching Waveforms

Typical @ $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~mA}, \mathrm{R}_{\mathrm{Pu}}=499 \Omega, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$
(Reference "Figure 2. Non-Inverting Configuration" on page 9)



## 2 Performance Data*



*Unless otherwise noted, data presented in these graphs is typical of device operation at $25^{\circ} \mathrm{C}$.
For guaranteed parameters not indicated in the written specifications, please contact our applications department.

## 3 Functional Description

### 3.1 Introduction

The CPC5002 provides two independent galvanically isolated high speed open-drain output optical isolators in a single 8 -pin package. It exhibits excellent isolation $\left(3750 \mathrm{~V}_{\mathrm{rms}}\right)$ and speed ( 10 Mbps typical), and operates over a wide range of supply voltages ( 2.7 V to 5.5 V ).

Because the active circuits have been fabricated in a CMOS process, the device requires much less supply current ( 1.4 mA typical with $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ ) and can run at much lower LED currents ( 1.4 mA minimum) than similar devices fabricated with bipolar processes.

### 3.2 Functional Description

An open-drain output of the CPC5002 will activate and sink current when the light generated by the LED and passed across the barrier to the photodetector is sufficient. The minimum level of input current necessary to initiate this behavior is referred to as the LED Input Threshold Current ( $I_{\text {TH }}$ ) and is a function of the optical current transfer ratio of the device.

To provide consistent performance over the LED Input Threshold Current range, the recommended typical LED drive current ( $\mathrm{I}_{\mathrm{F}}$ ) over temperature and all operating conditions, is 1.5 mA . This recommendation is provided to offer a balance in the propagation delays on both the falling and rising edges of the signal pulse being buffered across the barrier. The absolute value of the mismatch in the delay of these two edges is Pulse Width Distortion. In the specifications these delays are identified as $t_{\text {PHL }}$ and $t_{\text {PLH }}$ while the distortion is PWD.

In general, choosing a higher LED drive current will decrease $t_{\text {PHL }}$, the propagation time for the output to go from high to low. This is mostly due to the LED generating more light more quickly as it turns on. However, if $I_{F}$ is more than $2 \times I_{T H}$ then increasing the LED drive current further will cause t $_{\text {PLH }}$, the propagation time for the output to go from low to high, to increase.

Excess levels of $\mathrm{I}_{\mathrm{F}}$ makes the difference between $\mathrm{t}_{\mathrm{PL}}$ and $\mathrm{t}_{\text {PHL }}$ (also known as pulse width distortion) greater. Pulse width distortion is often of interest when the signal being isolated is a clock. Keeping the LED
drive current near 1.5 mA and using the minimum $\mathrm{R}_{\mathrm{PU}}$ and $C_{L}$ at the output reduces the worst case pulse width distortion and is thus recommended for best waveform fidelity.

When using 1.5 mA of LED drive current and when the CPC5002 is driving a fast output bus (one with minimum $R_{P U}$ and $\left.\mathrm{C}_{\mathrm{L}}\right)$, the average $\mathrm{t}_{\mathrm{PHL}}$ will usually be slightly longer than the average $t_{\text {PLH. }}$ In this case, reduction of average pulse width distortion can be accomplished by using a small feed forward capacitor. The capacitor boosts the instantaneous current applied to the LED at turn-on (reducing $\mathrm{t}_{\mathrm{PHL}}$ ) while leaving the applied DC input current at 1.5 mA ( $\mathrm{t}_{\text {pLH }}$ unchanged). Examples of the feed forward capacitor (CFWD) are shown in "Figure 1. Inverting Configuration" on page 9 and "Figure 2. Non-Inverting Configuration" on page 9. Increasing the value of the feed forward capacitor causes $\mathrm{t}_{\text {PHL }}$ to decrease. For a $499 \Omega$ pullup into a 20pF load capacitance ( $\mathrm{C}_{\mathrm{L}}$ ), a 10pF capacitor across the series resistor will minimize pulse width distortion of an average unit.

When parallel digital signals are to be isolated, propagation delay skew (tpsk) becomes important. It is defined as the absolute value of the difference between the maximum and minimum propagation delays (i.e. the worse of $\Delta \mathrm{t}_{\text {PLH }}$ or $\Delta \mathrm{t}_{\text {PHL }}$ ) for any group of optical isolator channels operating under the same conditions. For the CPC5002, the delay tpLu has a wider variation with differing optical current transfer ratios than the delay $t_{\text {PHL }}$. Additionally, $t_{\text {PLH }}$ will exhibit variation due to $R_{P U}$ and $C_{L}$ differences between channels. If one channel is to be used as a clock and another for data, it is recommended to use the CPC5002 output falling edge to latch the data as this edge will exhibit less channel-to-channel or part-to-part timing variation and thus will reduce worst case timing skew.

In general the current transfer ratio matching between the two channels in a single CPC5002 is better than the ratio matching between multiple parts. Thus the channel to channel skew for two signals isolated through the same CPC5002 will be statistically better than skew measured between signals isolated through multiple parts.

### 3.3 Output Drivers

Designed specifically for data and clock busses, the output drivers have been configured for optimal performance and behavior.

To reduce RF emissions and ringing on the output lines the active low output drivers are slew limited. In addition to limiting emissions, the slew limited outputs reduce the need for external output series resistors.

Whenever the outputs are in the deasserted logic high state, the open-drain outputs exhibit low leakage performance while presenting a high impedance (Hi-Z) to the load. Additionally, during power-up and with the loss of $\mathrm{V}_{\mathrm{DD}}$, the outputs default to the $\mathrm{Hi}-\mathrm{Z}$ deasserted state thereby ensuring signal integrity of any bussed, open-drain signals connected to the output pins

To maximize system design flexibility, the outputs are tolerant of pull-up voltages greater than the CPC5002 supply voltage, $\mathrm{V}_{\mathrm{DD}}$, provided the pull-up voltage remains within the output's specified voltage limits. For example, using a 3.3 V supply to power the CPC5002, it's outputs may be safely operated into a pull up resistor to a supply voltage of 6.5 V .

### 3.4 Power Supply Decoupling and Noise Reduction

There are no special power supply decoupling requirements for the CPC5002.

In addition, since the CPC5002 uses optical coupling to transfer information across the barrier, no internal clocking circuits are utilized to maintain the proper output state. This negates the need to implement the required special layout or noise reduction techniques necessary to maintain EMI or RFI compliance.

## 4 Circuit Examples

### 4.1 Inverting and Non-Inverting Configurations

Shown below are typical inverting and non-inverting circuit examples with the optional feed forward capacitors used for high speed signals.

These designs assume a combined voltage drop of 3.3 V across the input resistor and the LED with a nominal input current of 1.5 mA .

Figure 1. Inverting Configuration

$\mathrm{C}_{\text {FWD }}$ increases instantaneous $\mathrm{I}_{\mathrm{F}}$ at LED turn-on to reduce $t_{\text {PHL }}$ at $\mathrm{V}_{\text {OUT }}$.

Figure 2. Non-Inverting Configuration


For applications where the nominal total voltage drop across the input resistor and the LED is not 3.3 V it will be necessary to adjust the input resistor's value. Examples of this would be different pull-up voltage supplies and $\mathrm{V}_{\text {IN }}$ sources that do not drive completely to the supply rails.

### 4.2 Application Example

Shown below is an example of an isolated POE Controller SMBus where the SDA signal has been split into separate $\mathrm{SDA}_{\text {IN }}$ and $\mathrm{SD}_{\text {OUT }}$ signals on the isolated slave side of the barrier. In this example, the low power SMBus master, not shown, requires a buffer (U3) capable of driving the CPC5002 input LEDs. Although selection of the appropriate buffer is determined by the product definition and the ability to drive the LED's, it is recommended the buffer have Schmitt trigger inputs to ensure clean bounce-free LED drive signals. A high power SMBus master with the ability to sink 4mA of pullup current may not require a buffer to drive the CPC5002 inputs. In this example, the POE Controllers are specified as SMBus high power and $\mathrm{I}^{2} \mathrm{C}$ compatible. This enables the POE Controllers to drive the CPC5002 LEDs directly without the need of an external buffer.

Circuit design of the SMBus physical layer using the CPC5002 consists of two parts, one being the LED input drive current and the other being the buffered galvanically isolated logic output signals.

The following design constraints are assumed for this example:

- Supply Voltages: $\mathrm{V}_{\mathrm{DDx}}=3.0 \mathrm{~V}$ to 3.6 V
- Ambient Temperature: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
- $\mathrm{V}_{\mathrm{OL}} \leq 0.4 \mathrm{~V}$ for U3 and the POE Controllers
- $\mathrm{I}_{\mathrm{OL}} \geq 4 \mathrm{~mA}$ for U3 and the POE Controllers
- Resistors:
- Tolerance = 1\%
- Temperature Coefficient $=100 \mathrm{ppm}$

Figure 3. Optically isolated SMBus for POE Controllers with Separate SDA IN and SDA OUT Pins


To minimize pulse width distortion of the output signal, the input LED drive current needs to be set at the lower end of it's operational range. Because the forward voltage of the LED has a negative temperature coefficient this will occur at the minimum operating temperature point with the minimum supply voltage. With $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{F}}=1.442 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ and $\mathrm{I}_{\mathrm{F}}=1.4 \mathrm{~mA}$, the calculated maximum value for the series input resistor $\mathrm{R}_{\mathrm{S}}$ is $826.8 \Omega$. Taking tolerance and value change due to temperature into account, the nearest E 96 standard value sets $\mathrm{R}_{\mathrm{S}}=806 \Omega$ Using $\mathrm{V}_{\mathrm{OL} \_ \text {Nominal }}=0.25 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OL} \text { _Minimum }}=0.1 \mathrm{~V}$ and calculating for the LED current range over the specified operating conditions with $R_{S}=806 \Omega$, the LED input current $I_{F}$ will be 1.455 mA to 3.212 mA . At nominal operating conditions with $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, the nominal LED input current is: $\mathrm{I}_{\mathrm{F}, ~ \text { Nominal }}=2.28 \mathrm{~mA}$.

Integrated Circuits Division

For the outputs, the CPC5002 is compatible with both SMBus and Fast-mode ${ }^{2} \mathrm{C}$ compatible devices. As with all mixed type devices on a bus, the weakest driver on that bus determines the minimum value of the pullup resistor. When the CPC5002 is the only device driving the bus as shown with U 1 , the minimum E96 standard value for pullup resistors R5 and R6 will be $511 \Omega$. For bus loading up to 400 pF, this pullup resistor value will provide for Fast-mode compliant ${ }^{2} \mathrm{C}$ bus speeds. At lower data rates or with less capacitive bus loading, the actual resistor value selected can be higher.

When the CPC5002 shares a bus with another device as is the case with U2, the weakest driver sets the conditions for selecting the correct resistor value. As stated earlier, the SMBus master is rated as a Low-power device and therefore is only capable of sinking 350 uA to an output low voltage level of 0.4 V . A pullup resistor attached to the maximum supply voltage level of 3.6 V and pulled down by this low power driver limits the minimum pullup resistor value to $9.14 \mathrm{k} \Omega$. After considering tolerance and temperature effects the nearest E 96 standard value is $9.31 \mathrm{k} \Omega$. Most applications will typically select the more common $10 \mathrm{k} \Omega$ value for R7 and R8, which allows for a $5 \%$ resistor tolerance.

Although shown but not needed in this example are pullup resistors R9 and R10. These resistors, not needed by the CPC5002 at U2, are utilized whenever the busses they are attached to are also connected to device(s) having logic level inputs. With heavy loading or excessive leakage on the bus the resistors provide supplementary bias to improve pullup transition performance and to increase the output logic high level without impacting the LED input current bias level.

The CPC5002 can be utilized to provide digital isolated buffering in a variety of unique applications. Design support is available by contacting IXYS Integrated Circuits' Applications Department.

## 5 Manufacturing Information

### 5.1 Moisture Sensitivity



All plastic encapsulated semiconductor packages are susceptible to moisture ingression. IXYS Integrated Circuits classifies its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, IPC/JEDEC J-STD-020, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.
This product carries a Moisture Sensitivity Level (MSL) classification as shown below, and should be handled according to the requirements of the latest version of the joint industry standard IPC/JEDEC J-STD-033.

| Device | Moisture Sensitivity Level (MSL) Classification |
| :---: | :---: |
| CPC5002GS | MSL 1 |

### 5.2 ESD Sensitivity



This product is ESD Sensitive, and should be handled according to the industry standard JESD-625.

### 5.3 Soldering Profile

Provided in the table below is the IPC/JEDEC J-STD-020 Classification Temperature ( $T_{C}$ ) and the maximum dwell time the body temperature of these surface mount devices may be $\left(T_{C}-5\right)^{\circ} \mathrm{C}$ or greater. The Classification Temperature sets the Maximum Body Temperature allowed for these devices during reflow soldering processes.

| Device | Classification Temperature $\left(T_{c}\right)$ | Dwell Time $\left(t_{p}\right)$ | Max Reflow Cycles |
| :---: | :---: | :---: | :---: |
| CPC5002GS | $250^{\circ} \mathrm{C}$ | 30 seconds | 3 |

For through-hole devices, the wave soldering maximum lead (pin) temperature and the maximum dwell time the leads (pins) are at the peak soldering temperature is given in the table below.

| Device | Maximum Lead (Pin) Temperature | Dwell Time |
| :---: | :---: | :--- |
| CPC5002G | $260^{\circ} \mathrm{C}$ | 10 seconds |

### 5.4 Board Wash

IXYS Integrated Circuits recommends the use of no-clean flux formulations. Board washing to reduce or remove flux residue following the solder reflow process is acceptable provided proper precautions are taken to prevent damage to the device. These precautions include but are not limited to: using a low pressure wash and providing a follow up bake cycle sufficient to remove any moisture trapped within the device due to the washing process. Due to the variability of the wash parameters used to clean the board, determination of the bake temperature and duration necessary to remove the moisture trapped within the package is the responsibility of the user (assembler). Cleaning or drying methods that employ ultrasonic energy may damage the device and should not be used. Additionally, the device must not be exposed to flux or solvents that are Chlorine- or Fluorine-based.


NOHS


Integrated Circuits Division

### 5.5 Mechanical Information

5.5.1 8-Pin DIP Package

5.5.2 8-Pin Surface Mount Package


PCB Land Pattern

$\frac{\text { Dimensions }}{\mathrm{mm}}$
5.5.3 Tape \& Reel Packaging


## For additional information please visit our website at: www.ixysic.com

IXYS Integrated Circuits makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses nor indemnity are expressed or implied. Except as set forth in IXYS Integrated Circuits Standard Terms and Conditions of Sale, IXYS Integrated Circuits assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.
The products described in this document are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of IXYS Integrated Circuits' product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. IXYS Integrated Circuits reserves the right to discontinue or make changes to its products at any time without notice.

Specification: DS-CPC5002-R04 ©Copyright 2019, IXYS Integrated Circuits All rights reserved. Printed in USA. 7/25/2019

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for High Speed Optocouplers category:
Click to view products by IXYS manufacturer:

Other Similar products are found below :
HCPL-2201-300 TLP558(F) JAN4N24 610737H HCPL2630M HCPL2731SM HCPL2630SM PS9817A-1-F3-AX TLP2766A(E
TLP2766A(LF4,E EL816S2(C)(TU)-F TLP281-4 TLP2363(V4-TPR,E PS9121-F3-AX PS9123-F3-AX HCPL2531S HCPL2631SD HCPL-
4661-500E TLP118(TPL,E) TLP521-2XGB TLP621-2XGB 4N46-300E JANTXV4N24U SFH6318T 6N135-300E TIL198
TLP2309(TPL,E) TLP2355(TPL,E TLP521-4GR TLP521-4XGB TLP621-4X TLP621XSM IS2805-4 IS181GR ICPL2631 ICPL2630
ICPL2601 TLP714(F) TLP754(F) FOD260LSDV ACPL-064L-500E PS2501-1XSM PS2505-1 PS2561L2-1-F3-A PS2913-1-F3-AX
PS9821-2-F3-AX FOD0721R2 FODM8061R2V 6N135SDM 6N137SDM

