

#### **Features**

- Operating voltage: 2.4V~5.2V
- Built-in 256kHz RC oscillator
- External 32.768kHz crystal or 256kHz frequency source input
- Selection of 1/2 or 1/3 bias, and selection of 1/2 or 1/3 or 1/4 duty LCD applications
- · Internal time base frequency sources
- Two selectable buzzer frequencies (2kHz/4kHz)
- Power down command reduces power consumption
- · Built-in time base generator and WDT
- · Time base or WDT overflow output
- · 8 kinds of time base/WDT clock sources
- 32×4 LCD driver

- Built-in 32×4 bit display RAM
- 3-wire serial interface
- · Internal LCD driving frequency source
- Software configuration feature
- Data mode and command mode instructions
- R/W address auto increment
- Three data accessing modes
- · VLCD pin for adjusting LCD operating voltage

JSM1621: 48-pin SSOPpackages

### **General Description**

The JSM1621is a 128 pattern ( $32\times4$ ), memory mappin g,and multi-function LCD driver. The S/W configuration feature of the JSM1621makes it suitable for multiple LCD applications including LCD modules and display sub-

systems. Only three or four lines are required for the interface between the host controller and the JSM162 1B.

The JSM1621contains a power down command to re-duce power consumption.



#### **Block Diagram**



Note:  $\overline{CS}$ : Chip selection BZ,  $\overline{BZ}$ : Tone outputs

WR, RD, DATA: Serial interface

 $\overline{\text{COM0}}\text{-COM3}$ , SEG0~SEG31: LCD outputs  $\overline{\text{IRQ}}$ : Time base or WDT overflow output

### **Pin Assignment**





### **Pad Assignment**





## Pad Coordinates Unit: μm

| Pad No. | Х        | Υ        | Pad No. | Х        | Υ        |
|---------|----------|----------|---------|----------|----------|
| 1       | -802.951 | 939.295  | 25      | 925.915  | -338.315 |
| 2       | -927.055 | 343.250  | 26      | 925.915  | -239.255 |
| 3       | -927.055 | 244.230  | 27      | 925.915  | -140.195 |
| 4       | -927.055 | 89.374   | 28      | 925.915  | -41.134  |
| 5       | -925.358 | -52.510  | 29      | 925.915  | 57.925   |
| 6       | -925.358 | -151.360 | 30      | 925.915  | 156.986  |
| 7       | -925.785 | -566.516 | 31      | 925.915  | 256.046  |
| 8       | -925.785 | -675.287 | 32      | 925.915  | 355.106  |
| 9       | -925.699 | -773.697 | 33      | 849.589  | 939.295  |
| 10      | -896.840 | -939.537 | 34      | 750.530  | 939.295  |
| 11      | -637.515 | -935.685 | 35      | 651.469  | 939.295  |
| 12      | -452.726 | -935.685 | 36      | 552.409  | 939.295  |
| 13      | -288.935 | -935.685 | 37      | 453.349  | 939.295  |
| 14      | -189.915 | -935.685 | 38      | 354.289  | 939.295  |
| 15      | -84.350  | -935.685 | 39      | 255.230  | 939.295  |
| 16      | 14.669   | -935.685 | 40      | 156.169  | 939.295  |
| 17      | 114.260  | -940.130 | 41      | 57.109   | 939.295  |
| 18      | 213.320  | -940.130 | 42      | -41.951  | 939.295  |
| 19      | 312.380  | -940.130 | 43      | -141.010 | 939.295  |
| 20      | 925.915  | -867.615 | 44      | -240.070 | 939.295  |
| 21      | 925.915  | -768.555 | 45      | -339.130 | 939.295  |
| 22      | 925.915  | -669.495 | 46      | -438.190 | 939.295  |
| 23      | 925.915  | -570.435 | 47      | -537.250 | 939.295  |
| 24      | 925.915  | -437.375 | 48      | -636.310 | 939.295  |

## **Pad Description**

| i au Desci |            |     |                                                                                                                                                                                                                                                                                                                                                                               |
|------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad No.    | Pad Name   | I/O | Function                                                                                                                                                                                                                                                                                                                                                                      |
| 1          | CS         | ı   | Chip selection input with pull-high resistor When the $\overline{CS}$ is logic high, the data and command read from or written to the JSM1621are disabled. The serial interface circuit is also reset. But if CS is at logic low level and is input to the $\overline{CS}$ pad, the data and command transmission between the host controller and the JSM1621are all enabled. |
| 2          | RD         | I   | READ clock input with pull-high resistor  Data in the RAM of the JSM1621are clocked out on the falling edge of the RD signal. The clocked out data will appear on the DATA line.  The host control-                                                                                                                                                                           |
| 3          | WR         | I   | โพาสาย บริเวริส โทค กิลหาไม่เรากรมเหนือสู่ กับส่อเลือก the clocked out data. <u>Data</u> on the DATA line are latched into the JSM1621on the rising edge of โพลิ signal.                                                                                                                                                                                                      |
| 4          | DATA       | I/O | Serial data input/output with pull-high resistor                                                                                                                                                                                                                                                                                                                              |
| 5          | VSS        | _   | Negative power supply, ground                                                                                                                                                                                                                                                                                                                                                 |
| 7          | OSCI       | ı   | The OSCI and OSCO pads are connected to a 32.768kHz crystal in order to                                                                                                                                                                                                                                                                                                       |
| 6          | osco       | 0   | generate a system clock. If the system clock comes from an external clock source, the external clock source should be connected to the OSCI pad. But if an on-chip RC oscillator is selected instead, the OSCI and OSCO pads can be left open.                                                                                                                                |
| 8          | VLCD       | I   | LCD power input                                                                                                                                                                                                                                                                                                                                                               |
| 9          | VDD        | _   | Positive power supply                                                                                                                                                                                                                                                                                                                                                         |
| 10         | ĪRQ        | 0   | Time base or WDT overflow flag, NMOS open drain output                                                                                                                                                                                                                                                                                                                        |
| 11, 12     | BZ, BZ     | 0   | 2kHz or 4kHz tone frequency output pair                                                                                                                                                                                                                                                                                                                                       |
| 13~16      | COM0~COM3  | 0   | LCD common outputs                                                                                                                                                                                                                                                                                                                                                            |
| 48~17      | SEG0~SEG31 | 0   | LCD segment outputs                                                                                                                                                                                                                                                                                                                                                           |



### **Absolute Maximum Ratings**

| Supply Voltage | V <sub>SS</sub> $-0.3$ V to V <sub>SS</sub> +5.5V | Storage Temperature   | 50°C to 125°C |
|----------------|---------------------------------------------------|-----------------------|---------------|
| Input Voltage  | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V                  | Operating Temperature | 40°C to 85°C  |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

### **D.C. Characteristics** Ta=25°C

| Symbol           | Dovemeter                                    |                 | Test Conditions          | Min.   | T    | Mari | Unit  |  |
|------------------|----------------------------------------------|-----------------|--------------------------|--------|------|------|-------|--|
| Symbol           | Parameter                                    | V <sub>DD</sub> | Conditions               | IVIII. | Тур. | Max. | Oille |  |
| $V_{DD}$         | Operating Voltage                            |                 | _                        | 2.4    | _    | 5.2  | V     |  |
| I <sub>DD1</sub> | On with a Commant                            | 3V              | No load/LCD ON           | _      | 150  | 300  | μΑ    |  |
| IDD1             | Operating Current                            | 5V              | On-chip RC oscillator    | _      | 300  | 600  | μΑ    |  |
| I                | Operating Current                            | 3V              | No load/LCD ON           | _      | 60   | 120  | μΑ    |  |
| I <sub>DD2</sub> | Operating Current                            | 5V              | Crystal oscillator       | _      | 120  | 240  | μΑ    |  |
| I                | On another Contact                           | 3V              | No load/LCD ON           | _      | 100  | 200  | μΑ    |  |
| I <sub>DD3</sub> | Operating Current                            | 5V              | External clock source    | _      | 200  | 400  | μΑ    |  |
|                  | Standby Coment                               | 3V              | No lood Down down goods  | _      | 0.1  | 5    | μΑ    |  |
| I <sub>STB</sub> | Standby Current No load, Power of            |                 | No load, Power down mode | _      | 0.3  | 10   | μΑ    |  |
| \/               | Input Low Voltage  3V DATA, WR, CS, RD       |                 | DATA W/D 00 DD           | 0      | _    | 0.6  | V     |  |
| V <sub>IL</sub>  |                                              |                 | DATA, WR, CS, RD         | 0      | _    | 1.0  | V     |  |
| \/               | Innert High Maltage                          | 3V              | DATA, WR, CS, RD         | 2.4    | _    | 3.0  | V     |  |
| V <sub>IH</sub>  | Input High Voltage                           | 5V              | DATA, WR, CS, RD         | 4.0    | _    | 5.0  | V     |  |
|                  | DATA DZ DZ 100                               | 3V              | V <sub>OL</sub> =0.3V    | 0.5    | 1.2  | _    | mA    |  |
| I <sub>OL1</sub> | DATA, BZ, $\overline{BZ}$ , $\overline{IRQ}$ | 5V              | V <sub>OL</sub> =0.5V    | 1.3    | 2.6  | _    | mA    |  |
|                  | DATA, BZ, BZ                                 | 3V              | V <sub>OH</sub> =2.7V    | -0.4   | -0.8 | _    | mA    |  |
| I <sub>OH1</sub> | DATA, BZ, BZ                                 | 5V              | V <sub>OH</sub> =4.5V    | -0.9   | -1.8 | _    | mA    |  |
|                  | LOD Comment                                  | 3V              | V <sub>OL</sub> =0.3V    | 80     | 150  | _    | μΑ    |  |
| I <sub>OL2</sub> | LCD Common Sink Current                      | 5V              | V <sub>OL</sub> =0.5V    | 150    | 250  | _    | μΑ    |  |
|                  | 1000                                         | 3V              | V <sub>OH</sub> =2.7V    | -80    | -120 | _    | μΑ    |  |
| I <sub>OH2</sub> | LCD Common Source Current                    | 5V              | V <sub>OH</sub> =4.5V    | -120   | -200 |      | μΑ    |  |
|                  | LOD Comment Circle Comment                   | 3V              | V <sub>OL</sub> =0.3V    | 60     | 120  |      | μΑ    |  |
| I <sub>OL3</sub> | LCD Segment Sink Current                     | 5V              | V <sub>OL</sub> =0.5V    | 120    | 200  | 7    | μА    |  |
| laure            | LCD Comment Course                           | 3V              | V <sub>OH</sub> =2.7V    | -40    | -70  | _    | μΑ    |  |
| I <sub>OH3</sub> | LCD Segment Source Current                   | 5V              | V <sub>OH</sub> =4.5V    | -70    | -100 | _    | μΑ    |  |
| D                | Dull high Decistor                           | 3V              | DATA, WR, CS, RD         | 60     | 120  | 200  | kΩ    |  |
| R <sub>PH</sub>  | Pull-high Resistor                           | 5V              | DATA, WK, C5, KD         | 30     | 60   | 100  | kΩ    |  |



### A.C. Characteristics Ta=25°C

| Come la a l                     | Dava                                                                                                            |          | Test Conditions                 | N4:  | Tim                     | Marr       | 11   |  |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------|----------|---------------------------------|------|-------------------------|------------|------|--|
| Symbol                          | Parameter                                                                                                       | $V_{DD}$ | Conditions                      | Min. | Тур.                    | Max.       | Unit |  |
| f <sub>SYS1</sub>               | System Clock                                                                                                    | 3V       | On-chip RC oscillator           | 192  | 256                     | 320        | kHz  |  |
| f <sub>SYS2</sub>               | System Clock                                                                                                    | _        | Crystal oscillator              | _    | 32768                   | _          | Hz   |  |
| f <sub>SYS3</sub>               | System Clock                                                                                                    | _        | External clock source           | _    | 256                     | _          | kHz  |  |
|                                 |                                                                                                                 | _        | On-chip RC oscillator           | _    | f <sub>SYS1</sub> /1024 | _          | Hz   |  |
| $f_{LCD}$                       | LCD Clock                                                                                                       | _        | Crystal oscillator              | _    | f <sub>SYS2</sub> /128  | _          | Hz   |  |
|                                 |                                                                                                                 | _        | External clock source           | _    | f <sub>SYS3</sub> /1024 | _          | Hz   |  |
| t <sub>COM</sub>                | LCD Common Period                                                                                               | _        | n: Number of COM                | _    | n/f <sub>LCD</sub>      | _          | s    |  |
| ,                               |                                                                                                                 | 3V       | /                               | 4    | _                       | 150        | kHz  |  |
| fclk1                           | Serial Data Clock (WR pin)                                                                                      |          | Duty cycle 50%                  | 4    | _                       | 300        | kHz  |  |
|                                 | U//                                                                                                             |          |                                 | _    | _                       | 75         | kHz  |  |
| f <sub>CLK2</sub>               | Serial Data Clock (RD pin)                                                                                      | 5V       | Duty cycle 50%                  | _    | _                       | 150        | kHz  |  |
| r                               | Tone Frequency (2kHz)                                                                                           |          | On although the second          | 1.5  | 2.0                     | 2.5        | kHz  |  |
| f <sub>TONE</sub>               | Tone Frequency (4kHz)                                                                                           | 3V       | On-chip RC oscillator           | 3.0  | 4.0                     | 5.0        | kHz  |  |
| t <sub>CS</sub>                 | Serial Interface Reset Pulse<br>Width (Figure 3)                                                                | _        | CS                              | 250  | 300                     | _          | ns   |  |
|                                 |                                                                                                                 |          | Write mode                      | 3.34 | _                       | 125        |      |  |
|                                 | WR, RD Input Pulse Width                                                                                        | 3V       | Read mode                       | 6.67 | _                       | _          | μS   |  |
| t <sub>CLK</sub>                | (Figure 1)                                                                                                      |          | Write mode                      | 1.67 | _                       | 125        |      |  |
|                                 |                                                                                                                 | 5V       | Read mode                       | 3.34 | _                       | _          | μS   |  |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time Serial Data<br>Clock Width (Figure 1)                                                            | _        | 11+                             | _    | 120                     | 160        | ns   |  |
| t <sub>su</sub>                 | Setup Time for DATA to WR, RD Clock Width (Figure 2)                                                            | _        |                                 | 60   | 120                     | _          | ns   |  |
| t <sub>h</sub>                  | Hold Time for DATA to WR, RD Clock Width (Figure 2)                                                             | _        |                                 | 250  | 300                     | _          | ns   |  |
| t <sub>su1</sub>                | Setup Time for $\overline{\text{CS}}$ to $\overline{\text{WR}}$ , $\overline{\text{RD}}$ Clock Width (Figure 3) | _        | _                               | 500  | 600                     | _          | ns   |  |
| t <sub>h1</sub>                 | Hold Time for $\overline{\text{CS}}$ to $\overline{\text{WR}}$ , $\overline{\text{RD}}$ Clock Width (Figure 3)  | _        | _                               | 50   | 100                     | _          | ns   |  |
| t <sub>OFF</sub>                | V <sub>DD</sub> OFF Times (Figure 4)                                                                            | _        | V <sub>DD</sub> drop down to 0V | 20   | ( )                     | <b>K</b> _ | ms   |  |
| tsR                             | V <sub>DD</sub> Rising Slew Rate (Figure 4)                                                                     | _        | _                               | 0.05 | _ <                     |            | V/m  |  |

Note: 1. If the conditions of Power-on Reset timing are not satisfied in power On/Off sequence, the internal Power-on Reset (POR) circuit will not operate normally.

<sup>2.</sup> If the VDD drops below the minimum voltage of operating voltage spec. during operating, the conditions of Power-on Reset timing must be satisfied also. That is, the VDD must drop to 0V and keep at 0V for 20ms (min.) before rising to the normal operating voltage.











Figure 4 Power-on Reset Timing

Po Som: Conductor

#### **Functional Description**

#### **Display Memory - RAM**

The static display memory (RAM) is organized into 32×4 bits and stores the displayed data. The contents of the RAM are directly mapped to the contents of the LCD driver. Data in the RAM can be accessed by the READ, WRITE, and READ-MODIFY-WRITE commands. The following is a mapping from the RAM to the LCD pattern:



System Oscillator

The JSM1621system clock is used to generate the time base/Watchdog Timer (WDT) clock frequency, LCD driving clock, and tone frequency.

The source of the clock may be from an onchip RC oscillator (256kHz), a crystal oscillator (32. 768kHz), or an external 256kHz clock by the S/ W setting. The configuration of the sys-

W setting. The configuration of the system oscillator is as shown. After the SYS DIS command is executed, the system clock will stop and the LCD bias generator will turn off. That command is, however, available only for the on-chip RC oscillator or for the crystal oscillator. Once the system clock stops, the LCD display will become blank, and the time base/WDT lose its function as well.

The LCD OFF command is used to turn the LCD bias generator off. After the LCD bias generator switches off by issuing the LCD OFF command, using the SYS DIS command reduces power consumption, serving as a

system power down command. But if the external clock source is chosen as the system clock, using the SYS DIS command can neither turn the oscillator off nor carry out the power down mode. The crystal oscillator option can be applied to connect an external frequency source of 32kHz to the OSCI pin. In this case, the system fails to enter the power down mode, similar to the case in the external 256kHz clock source operation. At the initial system power on,

the JSM1621is at the SYSDIS state.

#### Time Base and Watchdog Timer (WDT)

The time base generator is comprised by an 8-stage count-up ripple counter and is designed to generate an accurate time base. The watch dog timer (WDT), on the other hand, is composed of an 8-stage time base generator along with a 2-stage count-up counter, and is designed to break the host controller or other subsystems from abnormal states such as unknown or unwanted jump, execution errors, etc. The WDT time-out will result in the setting of an internal WDT time-out flag. The outputs of the time base generator and of the WDT time-out flag can be connected to the  $\overline{IRQ}$  output by a command option. There are totally eight frequency sources available for the time base generator and the WDT clock. The frequency is calculated by the following equation.

$$f_{WDT} = \frac{32kHz}{2^n}$$

where the value of n ranges from 0 to 7 by command options. The 32kHz in the above equation indicates that the source of the system frequency is derived from a crystal oscillator of 32.768kHz, an on-chip oscillator (256kHz), or an external frequency of 256kHz.

If an on-chip oscillator (256kHz) or an external 256kHz frequency is chosen as the source of the system frequency, the frequency source is by default prescaled to 32kHz by a 3-stage prescaler. Employing both the time base generator and the WDT related commands, one should be careful since the time base generator and WDT share the same 8-stage counter. For example, invoking the WDT DIS command disables the time base generator whereas executing the WDT EN command not only enables the time base generator but activates the WDT time-out flag output (connect the WDT



**System Oscillator Configuration** 



**Timer and WDT Configurations** 

time-out flag to the IRQ pin). After the TIMER EN command is transferred, the WDT is disconnected from the IRQ pin, and the output of the time base generator is connected to the IRQ pin. The WDT can be cleared by executing the CLR WDT command, and the contents of the time base generator is cleared by executing the CLR WDT or the CLR TIMER command. The CLR WDT or the CLR TIMER command should be executed prior to the WDT EN or the TIMER EN command respectively. Before executing the IRQ EN command the CLR WDT or CLR TIMER command should be executed first. The CLR TIMER command has to be executed before switching from the WDT mode to the time base mode. Once the WDT time-out occurs, the IRQ pin will stay at a logic low level until the CLR WDT or the IRQ DIS command is issued. After the IRQ output is disabled the IRQ pin will remain at the floating state. The IRQ output can be enabled or disabled by executing the IRQ EN or the IRQ DIS command, respectively. The IRQ EN makes the output of the time base generator or of the WDT time-out flag appear on the IRQ pin. The configuration of the time base generator along with the WDT are as shown. In the case of on-chip RC oscillator or crystal oscillator, the power down mode can reduce power consumption since the oscillator can be turned on or off by the corresponding system commands. At the power down mode the time base/WDT loses all its functions.

On the other hand, if an external clock is selected as the source of system frequency the SYS DIS command turns out invalid and the power down mode fails to be carried out. That is, after the external clock source is selected.

the JSM1621will continue working until system ps/ with the water and the local will be a significant of the water and the local will be a significant of the water and the local will be a significant of the water and the water

#### **Tone Output**

A simple tone generator is implemented in the JSM162

The tone generator can output a pair of differential drivate a single tone. By executing the TONE4K and TONE2K commands there are two tone frequency outputs selectable. The TONE4K and TONE2K commands set the tone frequency to 4kHz and 2kHz, respectively. The tone output can be turned on or off by invoking the TONE ON or the TONE OFF command. The tone outputs, namely BZ and BZ, are a pair of differential driving outputs used to drive a piezo buzzer. Once the system is disabled or the tone output is inhibited, the BZ and the BZ outputs will remain at low level.

#### **LCD Driver**

The JSM1621is a 128 ( $32\times4$ ) pattern LCD driver. It can be configured as 1/2 or 1/3 bias and 2 or 3 or 4 commons of LCD driver by the S/W configuration. This feat ure makes the JSM1621suitable for multiply LCD applications. The LCD driving clock is derived from the system clock. The value of the driving clock is always 256 Hz even when it is at a 32.768kHz crystal oscillator frequency, an on-chip RC oscillator frequency, or an external fre-quency. The LCD corresponding commands are sum-marized in the table.

The bold form of 1 0 0, namely 1 0 0, indicates the command mode ID. If successive commands have been issued, the command mode ID except for the first command, will be omitted. The LCD OFF command turns the LCD display off by disabling the LCD bias generator. The LCD ON command, on the other hand, turns the LCD display on by enabling the LCD bias generator. The BIAS and COM are the LCD panel related com-

| Name       | Command Code         | Function                                                                                                                      |
|------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------|
| LCD OFF    | 10000000010X         | Turn off LCD outputs                                                                                                          |
| LCD ON     | <b>100</b> 0000011X  | Turn on LCD outputs                                                                                                           |
| BIAS & COM | <b>100</b> 0010abXcX | c=0: 1/2 bias option<br>c=1: 1/3 bias option<br>ab=00: 2 commons option<br>ab=01: 3 commons option<br>ab=10: 4 commons option |



mands. Using the LCD related commands,

the JSM1621

can be compatible with most types of LCD panels. Command Format

The JSM1621can be configured by the S/W setting.

are two mode commands to configure the JSM1621re -sources and to transfer the LCD display data.

The configu-

ration mode of the JSM1621is called command mode. and its command mode ID is 100.

The command mode con-

sists of a system configuration command, a system frequency selection command, a LCD configuration command, a tone frequency selection command, a timer/WDT

| setting command, and a        | n operating con  | amand The date |
|-------------------------------|------------------|----------------|
| mode, <b>Speration</b> er har | nd, in Modes REA | AD, WRITE, and |
| READ MODIFY-WRITE             |                  |                |
| data mode IDs and the         | ommand mode      | ID: 101        |
| Read-Modify-Write             | Data             | 101            |
| Command                       | Command          | 100            |
|                               |                  |                |

The mode command should be issued before the data or command is transferred. If successive commands have been issued, the command mode ID, namely 100, can be omitted. While the system is operating in the non-successive command or the non-successive address data mode, the  $\overline{\text{CS}}$  pin should be set to "1" and the previous operation mode will be reset also. Once the CS pin returns to "0" a new operation mode ID should be issued first.

#### Interfacing

Only four lines are required to interface with the JSM1621.

The CS line is used to initialize the serial inter-

faethoistoxitnarroll to atentification like 621 mmunication between If the CS pin is set to 1.

the data and command issued between the host controller and the JSM1621are first disabled and then initialized. Be-fore issuing a mode command or mode switching,

## Timing Diagrams

READ Mode (Command Code: 110)

level pulse is required to initialize the serial interface of the JSM1621. The DATA line is the serial data input/ output line.

bake to asserbation with the PATA Higher The Burling is able READ clock input. Data in the RAM are clocked out on the falling edge of the RD signal, and the clocked out data will then appear on the DATA line. It is recommended that the host controller read in correct data during the interval between the rising edge and the next falling edge of the RD signal. The WR line is the WRITE clock input. The data, address, and command on the DATA line are all clocked into the JSM1621on the rising edge of the WR signal. There is an optional IRQ line to be used as an interface between the host controller and the JSM1621.

The IRQ pin can be

selected as a timer output or a WDT overflow flag output by the S/W setting. The host controller can perform the thmed Rsaspino of the WISM 16626 tion by being connected with

#### **Crystal Selection**

A 32768Hz crystal can be directly connected to the JSM1621via OSCI and OSCO.

In order to obtain the cor-rect frequency,

two additional load capacities (C1, C2)are needed.

The value of the capacity depends on how

accurate the crystal is. We suggest that you can follow the table, which suggests the value of capacities. The table illustrations the suggestion value of capacities (C1,



| Crystal Error | Capacity Value |
|---------------|----------------|
| ±10ppm        | 0~10p          |
| 10~20ppm      | 10~20p         |













#### **Application Circuits**

Host Controller with an JSM1621Display Syst



The connection of  $\overline{IRQ}$  and  $\overline{RD}$  pin can be selected depending on the requirement of the MCU. Note:

The voltage applied to  $V_{LCD}$  pin must be lower than  $V_{DD}$ .

Adjust VR to fit LCD display, at  $V_{DD}$ =5V,  $V_{LCD}$ =4V, VR=15k $\Omega$ ±20%.

Adjust R (external pull-high resistance) to fit user's time base clock.

In order to obtain the correct frequency, two additional load capacities (C1, C2) are needed. The value of the capacity depends on how accurate the crystal is. We suggest that you can follow the table, which suggests the value of capacities.

The table illustrations the suggestion value of capacities (C1,C2)

| Crystal Error | Capacity Value |  |
|---------------|----------------|--|
| ±10ppm        | 0~10p          |  |
| 10~20ppm      | 10~20p         |  |

### **Command Summary**

| 11              | ne table ill | ustration | s the suggestion value of capa | icities ( | (C1,C2)                                                |      |
|-----------------|--------------|-----------|--------------------------------|-----------|--------------------------------------------------------|------|
|                 | Crysta       | al Error  | Capacity Value                 |           |                                                        |      |
|                 | ±10ppm 0~10p |           |                                |           |                                                        |      |
|                 | 10~2         | 20ppm     | 10~20p                         |           |                                                        |      |
| Comma           | and Sum      | nmary     |                                |           | '9/                                                    |      |
| Na              | me           | ID        | Command Code                   | D/C       | Function                                               | Def. |
| READ            |              | 110       | A5A4A3A2A1A0D0D1D2D3           | D         | Read data from the RAM                                 |      |
| WRITE           |              | 101       | A5A4A3A2A1A0D0D1D2D3           | D         | Write data to the RAM                                  |      |
| READ-M<br>WRITE | IODIFY-      | 101       | A5A4A3A2A1A0D0D1D2D3           | D         | READ and WRITE to the RAM                              |      |
| SYS DIS         | 3            | 100       | 0000-0000-X                    | С         | Turn off both system oscillator and LCD bias generator | Yes  |
| SYS EN          |              | 100       | 0000-0001-X                    | С         | Turn on system oscillator                              |      |
| LCD OF          | F            | 100       | 0000-0010-X                    | С         | Turn off LCD bias generator                            | Yes  |
| LCD ON          |              | 100       | 0000-0011-X                    | С         | Turn on LCD bias generator                             |      |
| TIMER D         | DIS          | 100       | 0000-0100-X                    | С         | Disable time base output                               |      |
| WDT DIS         | S            | 100       | 0000-0101-X                    | С         | Disable WDT time-out flag output                       |      |
| TIMER E         | ΞN           | 100       | 0000-0110-X                    | С         | Enable time base output                                |      |
| WDT EN          | I            | 100       | 0000-0111-X                    | С         | Enable WDT time-out flag output                        |      |



| Name      | ID  | Command Code | D/C                                                                   | Function                                                                                             | Def. |
|-----------|-----|--------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|
| TONE OFF  | 100 | 0000-1000-X  | С                                                                     | Turn off tone outputs                                                                                | Yes  |
| TONE ON   | 100 | 0000-1001-X  | С                                                                     | Turn on tone outputs                                                                                 |      |
| CLR TIMER | 100 | 0000-11XX-X  | С                                                                     | Clear the contents of time base generator                                                            |      |
| CLR WDT   | 100 | 0000-111X-X  | С                                                                     | Clear the contents of WDT stage                                                                      |      |
| XTAL 32K  | 100 | 0001-01XX-X  | С                                                                     | System clock source, crystal oscillator                                                              |      |
| RC 256K   | 100 | 0001-10XX-X  | С                                                                     | System clock source, on-chip RC oscillator                                                           | Yes  |
| EXT 256K  | 100 | 0001-11XX-X  | С                                                                     | System clock source, external clock source                                                           |      |
| BIAS 1/2  | 100 | 0010-abX0-X  | С                                                                     | LCD 1/2 bias option<br>ab=00: 2 commons option<br>ab=01: 3 commons option<br>ab=10: 4 commons option |      |
| BIAS 1/3  | 100 | 0010-abX1-X  | С                                                                     | LCD 1/3 bias option<br>ab=00: 2 commons option<br>ab=01: 3 commons option<br>ab=10: 4 commons option |      |
| TONE 4K   | 100 | 010X-XXXX-X  | С                                                                     | Tone frequency, 4kHz                                                                                 |      |
| TONE 2K   | 100 | 011X-XXXX-X  | С                                                                     | Tone frequency, 2kHz                                                                                 |      |
| IRQ DIS   | 100 | 100X-0XXX-X  | С                                                                     | Disable IRQ output                                                                                   | Yes  |
| ĪRQ EN    | 100 | 100X-1XXX-X  | С                                                                     | Enable IRQ output                                                                                    |      |
| F1        | 100 | 101X-X000-X  | С                                                                     | Time base/WDT clock output:1Hz The WDT time-out flag after: 4s                                       |      |
| F2        | 100 | 101X-X001-X  | С                                                                     | Time base/WDT clock output:2Hz The WDT time-out flag after: 2s                                       |      |
| F4        | 100 | 101X-X010-X  | С                                                                     | Time base/WDT clock output:4Hz The WDT time-out flag after: 1s                                       |      |
| F8        | 100 | 101X-X011-X  | С                                                                     | Time base/WDT clock output:8Hz The WDT time-out flag after: 1/2s                                     |      |
| F16       | 100 | 101X-X100-X  | c                                                                     | Time base/WDT clock output:16Hz<br>The WDT time-out flag after: 1/4s                                 |      |
| F32       | 100 | 101X-X101-X  | C                                                                     | Time base/WDT clock output:32Hz<br>The WDT time-out flag after: 1/8s                                 |      |
| F64       | 100 | 101X-X110-X  | С                                                                     | Time base/WDT clock output:64Hz<br>The WDT time-out flag after: 1/16s                                |      |
| F128      | 100 | 101X-X111-X  | C Time base/WDT clock output:128Hz The WDT time-out flag after: 1/32s |                                                                                                      | Yes  |
| TEST      | 100 | 1110-0000-X  | С                                                                     | Test mode, user don't use.                                                                           |      |
| NORMAL    | 100 | 1110-0011-X  | С                                                                     | Normal mode                                                                                          | Yes  |

Note: X: Don't care

A5~A0 : RAM addresses D3~D0 : RAM data D/C : Data/command mode

D/C : Data/command mode

Def. : Power on reset default

All the bold forms, namely **1 1 0**, **1 0 1**, and **1 0 0**, are mode commands. Of these, **1 0 0** indicates the command mode ID. If successive commands have been issued, the command mode ID except for the first command will be omitted. The source of the tone frequency and of the time base/WDT clock frequency can be derived from an on-chip 256kHz RC oscillator, a 32.768kHz crystal oscillator, or an external 256kHz clock. Calculation of the frequency is based on the system frequency sources as stated above. It is recommended that the host controller should initialize the JSM1621after power on reset, for power on reset may fail, which in turn leads to the mal-functioning of the JSM1621.



### 48-pin SSOP (300mil) Outline Dimensions







| Symbol | Dimensions in mil |      |      |  |  |  |  |  |
|--------|-------------------|------|------|--|--|--|--|--|
| Symbol | Min.              | Nom. | Max. |  |  |  |  |  |
| Α      | 395               | _    | 420  |  |  |  |  |  |
| В      | 291               | _    | 299  |  |  |  |  |  |
| С      | 8                 | _    | 12   |  |  |  |  |  |
| C'     | 613               | _    | 637  |  |  |  |  |  |
| D      | 85                | _    | 99   |  |  |  |  |  |
| Е      | - 0               | 25   | _    |  |  |  |  |  |
| F      | 4                 | _    | 10   |  |  |  |  |  |
| G      | 25                | _    | 35   |  |  |  |  |  |
| Н      | 4                 | b -  | 12   |  |  |  |  |  |
| α      | 0°                | _    | 8°   |  |  |  |  |  |
|        |                   | 000/ |      |  |  |  |  |  |



## **Product Tape and Reel Specifications**

### Reel Dimensions



SSOP 48W

| Symbol | Description           | Dimensions in mm          |
|--------|-----------------------|---------------------------|
| Α      | Reel Outer Diameter   | 330.0±1.0                 |
| В      | Reel Inner Diameter   | 100.0±0.1                 |
| С      | Spindle Hole Diameter | 13.0 <sup>+0.5/-0.2</sup> |
| D      | Key Slit Width        | 2.0±0.5                   |
| T1     | Space Between Flange  | 32.8+0.3/-0.2             |
| T2     | Reel Thickness        | 38.2±0.2                  |
|        |                       |                           |



### **Carrier Tape Dimensions**



### SSOP 48W

| Symbol | Description                              | Dimensions in mm            |
|--------|------------------------------------------|-----------------------------|
| W      | Carrier Tape Width                       | 32.0±0.3                    |
| Р      | Cavity Pitch                             | 16.0±0.1                    |
| E      | Perforation Position                     | 1.75±0.1                    |
| F      | Cavity to Perforation (Width Direction)  | 14.2±0.1                    |
| D      | Perforation Diameter                     | 1.5 <sup>+0.1/-0.0</sup>    |
| D1     | Cavity Hole Diameter                     | 1.50 <sup>+0.25/-0.00</sup> |
| P0     | Perforation Pitch                        | 4.0±0.1                     |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1                     |
| A0     | Cavity Length                            | 12.0±0.1                    |
| В0     | Cavity Width                             | 16.20±0.1                   |
| K1     | Cavity Depth                             | 2.4±0.1                     |
| K2     | Cavity Depth                             | 3.2±0.1                     |
| t      | Carrier Tape Thickness                   | 0.35±0.05                   |
| С      | Cover Tape Width                         | 25.5±0.1                    |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LCD Drivers category:

Click to view products by JSMSEMI manufacturer:

Other Similar products are found below:

PCF8576CU/2/F2,026 LC75836WH-E CD4056BE LC75829PW-H LC75852W-E LC79430KNE-E LC79431KNE-E FAN7317BMX
LC75839PW-H LC75884W-E LC75814VS-TLM-E PCF2119RU/2/F2Z PCF8551ATT/AY S1D15721D01B000 GNV1792S HT1621BQ
HT1621BRQZ GN1621 GN1622A BU9795AFV-E2 BU9799KV-E2 BU9728AKV-E2 TPS65132B2YFFR R1293K241A-E2 BU9795AFVLBE2 PCA8546BTT/AJ TPS65132A0YFFR BU9795AKV-E2 GN1622B 34801000 BU97510CKV-ME2 BU97520AKV-ME2
BU9796AFS-E2 HG1621BM/TR HT1623 HT1621BRQZ44 ICL7136CM44Z JSM1621B BL55070 AY0438T-I/L ICL7129ACPL+
MAX1606EUA+ BU97530KVT-E2 AY0438-I/P AY0438/L AY0438/P HV66PG-G HV881K7-G TC7106CPL TC7116CKW