

# iCE40 UltraLite Family

# **Data Sheet**

FPGA-DS-02027 Version 1.6



## **Contents**

| Αc | cronyms | in This Document                                                                             | 5  |
|----|---------|----------------------------------------------------------------------------------------------|----|
| 1. | Gene    | ral Description                                                                              | 6  |
|    | 1.1.    | Features                                                                                     | 6  |
| 2. | Produ   | uct Family                                                                                   | 7  |
|    | 2.1.    | Overview                                                                                     | 7  |
| 3. | Archi   | tecture                                                                                      | 8  |
|    | 3.1.    | Architecture Overview                                                                        | 8  |
|    | 3.1.1.  | PLB Blocks                                                                                   | 9  |
|    | 3.1     | .1.1. Logic Cells                                                                            | 9  |
|    | 3.1.2.  | Routing                                                                                      | 10 |
|    | 3.1.3.  | Clock/Control Distribution Network                                                           | 10 |
|    | 3.1     | .3.1. Global Hi-Z Control                                                                    | 11 |
|    | 3.1     | .3.2. Global Reset Control                                                                   | 11 |
|    | 3.1.4.  | sysCLOCK Phase Locked Loops (PLLs) (sysCLOCK PLL is only supported in 36-ball ucBGA package) | 11 |
|    | 3.1.5.  | sysMEM Embedded Block RAM Memory                                                             |    |
|    | 3.1     | .5.1. sysMEM Memory Block                                                                    | 12 |
|    | 3.1     | .5.2. RAM Initialization and ROM Operation                                                   |    |
|    | 3.1     | .5.3. Memory Cascading                                                                       |    |
|    | 3.1     | .5.4. RAM4K Block                                                                            |    |
|    | 3.1.6.  | sysI/O Buffer Banks                                                                          | 14 |
|    |         | .6.1. Programmable I/O (PIO)                                                                 |    |
|    | 3.1     | .6.2. Input Register Block                                                                   |    |
|    | 3.1     | .6.3. Output Register Block                                                                  |    |
|    | 3.1.7.  | sysI/O Buffer                                                                                |    |
|    |         | .7.1. Typical I/O Behavior During Power-up                                                   |    |
|    | 3.1     | .7.2. Supported Standards                                                                    |    |
|    | 3.1     | .7.3. Programmable Pull Up Resistors                                                         |    |
|    | 3.1     | .7.4. Differential Comparators                                                               |    |
|    | 3.1.8.  | ·                                                                                            |    |
|    | 3.1.9.  | User I <sup>2</sup> C IP                                                                     | 18 |
|    | 3.1.10  | 0. High Current LED Drive I/O Pins                                                           | 18 |
|    | 3.1.11  |                                                                                              |    |
|    | 3.1.12  | 2. Hardened IR Transceiver IP                                                                | 19 |
|    | 3.1.13  | 3. Non-Volatile Configuration Memory                                                         | 19 |
|    | 3.1.14  | 4. Power On Reset                                                                            | 19 |
|    | 3.2.    | iCE40 UltraLite Programming and Configuration                                                | 20 |
|    | 3.2.1.  | Device Programming                                                                           | 20 |
|    | 3.2.2.  | Device Configuration                                                                         | 20 |
|    | 3.2.3.  | Power Saving Options                                                                         | 20 |
| 4. | DC an   | nd Switching Characteristics                                                                 |    |
|    | 4.1.    | Absolute Maximum Ratings                                                                     | 21 |
|    | 4.2.    | Recommended Operating Conditions                                                             | 21 |
|    | 4.3.    | Power Supply Ramp Rates                                                                      | 22 |
|    | 4.4.    | Power-On Reset                                                                               | 22 |
|    | 4.5.    | Power-up Supply Sequence                                                                     | 22 |
|    | 4.6.    | External Reset                                                                               | 22 |
|    | 4.7.    | Power-On-Reset Voltage Levels                                                                | 23 |
|    | 4.8.    | ESD Performance                                                                              | 24 |
|    | 4.9.    | DC Electrical Characteristics                                                                | 24 |
|    | 4.10.   | Supply Current                                                                               | 25 |
|    | 4.11.   | Internal Pull-Up Resistor Specifications                                                     | 25 |
|    | 4.12.   | User I <sup>2</sup> C Specifications                                                         | 26 |
|    |         |                                                                                              |    |



| 4.13. Internal Oscillators (HFOSC, LFOSC)                                                                | 26 |
|----------------------------------------------------------------------------------------------------------|----|
| 4.14. sysI/O Recommended Operating Conditions                                                            | 26 |
| 4.15. sysI/O Single-Ended DC Electrical Characteristics                                                  | 26 |
| 4.16. Differential Comparator Electrical Characteristics                                                 | 27 |
| 4.17. Derating Logic Timing                                                                              | 27 |
| 4.18. Maximum sysI/O Buffer Performance                                                                  | 27 |
| 4.19. iCE40 UltraLite External Switching Characteristics                                                 | 27 |
| 4.20. sysCLOCK PLL Timing                                                                                | 28 |
| 4.21. SPI Master or NVCM Configuration Time                                                              | 29 |
| 4.22. sysCONFIG Port Timing Specifications                                                               | 29 |
| 4.23. High Current LED, IR LED and Barcode LED Drives*                                                   | 30 |
| 4.24. RGB LED Timing Specification                                                                       | 30 |
| 4.25. IR Transceiver IP Timing Specification                                                             | 31 |
| 4.26. Switching Test Conditions                                                                          | 31 |
| 5. Pinout Information                                                                                    | 32 |
| 5.1. Signal Descriptions                                                                                 | 32 |
| 5.1.1. Power Supply Pins                                                                                 | 32 |
| 5.1.2. Configuration Pins                                                                                | 32 |
| 5.1.3. Configuration SPI Pins                                                                            | 33 |
| 5.1.4. Global Pins                                                                                       | 33 |
| 5.1.5. General I/O, LED Pins                                                                             | 34 |
| 5.2. Pin Information Summary                                                                             | 35 |
| 5.3. iCE40 Ultra Lite Part Number Description                                                            | 36 |
| 5.3.1. Tape and Reel Quantity                                                                            | 36 |
| 5.4. Ordering Part Numbers                                                                               | 36 |
| 5.4.1. Industrial                                                                                        | 36 |
| Supplemental Information                                                                                 | 37 |
| Technical Support                                                                                        | 38 |
| Revision History                                                                                         | 39 |
| Figures                                                                                                  |    |
| Figure 3.1. iCE40UL-1K Device, Top View                                                                  | 8  |
| Figure 3.2. PLB Block Diagram                                                                            |    |
| Figure 3.3. PLL Diagram                                                                                  |    |
| Figure 3.4. sysMEM Memory Primitives                                                                     |    |
| Figure 3.5. I/O Bank and Programmable I/O Cell                                                           |    |
| Figure 3.6. iCE I/O Register Block Diagram                                                               |    |
| Figure 4.1. Power Up Sequence with SPI_V <sub>CCIO1</sub> and V <sub>PP_2V5</sub> Not Connected Together |    |
| Figure 4.2. Power Up Sequence with All Supplies Connected Together                                       |    |
| Figure 4.3. Output Test Load, LVCMOS Standards                                                           |    |
| ,                                                                                                        |    |



# **Tables**

| Table 2.1. iCE40 UltraLite Family Selection Guide                        | 7  |
|--------------------------------------------------------------------------|----|
| Table 3.1. Logic Cell Signal Descriptions                                | 10 |
| Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks | 10 |
| Table 3.3. PLL Signal Descriptions                                       | 12 |
| Table 3.4. sysMEM Block Configurations*                                  | 13 |
| Table 3.5. EBR Signal Descriptions                                       | 14 |
| Table 3.6. PIO Signal List                                               | 16 |
| Table 3.7. Supported Input Standards                                     | 17 |
| Table 3.8. Supported Output Standards                                    | 17 |
| Table 3.9. Current Drive                                                 | 19 |
| Table 3.10. iCE40 UltraLite Power Saving Features Description            | 20 |
| Table 4.1. Absolute Maximum Ratings                                      | 21 |
| Table 4.2. Recommended Operating Conditions                              | 21 |
| Table 4.3. Power Supply Ramp Rates                                       |    |
| Table 4.4. Power-On-Reset Voltage Levels*                                | 23 |
| Table 4.5. DC Electrical Characteristics                                 | 24 |
| Table 4.6. Supply Current <sup>1, 2, 3, 4, 5</sup>                       | 25 |
| Table 4.7. Internal Pull-Up Resistor Specifications                      | 25 |
| Table 4.8. User I <sup>2</sup> C Specifications <sup>1</sup>             | 26 |
| Table 4.9. Internal Oscillators (HFOSC, LFOSC)                           | 26 |
| Table 4.10. sysI/O Recommended Operating Conditions                      | 26 |
| Table 4.11. sysI/O Single-Ended DC Electrical Characteristics            | 26 |
| Table 4.12. Differential Comparator Electrical Characteristics           | 27 |
| Table 4.13. Maximum sysI/O Buffer Performance <sup>1</sup>               | 27 |
| Table 4.14. iCE40 UltraLite External Switching Characteristics           | 27 |
| Table 4.15. sysCLOCK PLL Timing                                          | 28 |
| Table 4.16. SPI Master or NVCM Configuration Time*                       | 29 |
| Table 4.17. sysCONFIG Port Timing Specifications                         | 29 |
| Table 4.18. RGB LED                                                      | 30 |
| Table 4.19. Test Fixture Required Components, Non-Terminated Interfaces  | 31 |



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym                                | Definition                                          |  |
|----------------------------------------|-----------------------------------------------------|--|
| DFF                                    | D-style Flip-Flop                                   |  |
| EBR Embedded Block RAM                 |                                                     |  |
| HFOSC                                  | High Frequency Oscillator                           |  |
| I <sup>2</sup> C                       | Inter-Integrated Circuit                            |  |
| LFOSC                                  | Low Frequency Oscillator                            |  |
| LUT                                    | Look Up Table                                       |  |
| LVCMOS                                 | Low-Voltage Complementary Metal Oxide Semiconductor |  |
| NVCM                                   | Non Volatile Configuration Memory                   |  |
| PFU                                    | Programmable Functional Unit                        |  |
| PLB                                    | Programmable Logic Blocks                           |  |
| PLL                                    | Phase Locked Loops                                  |  |
| SPI Serial Peripheral Interface        |                                                     |  |
| WLCSP Wafer Level Chip Scale Packaging |                                                     |  |



# 1. General Description

iCE40 UltraLite™ family from Lattice Semiconductor is an optimum logic, smallest footprint, low I/O count ultra-low power FPGA and sensor manager with instant on capability. It is designed for ultra-low power mobile applications, such as smartphones, tablets and hand-held devices. The iCE40 UltraLite family includes integrated blocks to interface with virtually all mobile sensors and application processors. The iCE40 UltraLite family also features two on-chip oscillators, 10 kHz and 48 MHz. The LFOSC (10 kHz) is ideal for low power function in always-on applications, while HFOSC (48 MHz) can be used for awaken activities.

The hardened RGB PWM IP, with the three 24 mA constant current RGB LED outputs on the iCE40 UltraLite provides all the necessary logic to directly drive the service LED, without the need of external MOSFET or buffer.

The 400 mA constant current IR driver output provides a direct interface to external LED for application such as IrDA functions. Users simply implement the hardened TX/RX pulse logic that meets their needs, and connect the IR driver directly to the LED, without the need of external MOSFET or buffer. The 100 mA Barcode Emulation driver output provides a direct interface for applications such as barcode scanning. The 100 mA and 400 mA drivers can also be combined to be used as a 500 mA IR driver if higher than 400 mA current drive is required.

The iCE40 UltraLite family of devices are targeting for mobile applications to perform functions such as IrDA, Service LED, Barcode Emulation, GPIO Expander, SDIO Level Shift, and other custom functions.

The iCE40 UltraLite family features two device densities of 640 or 1 K Look Up Tables (LUTs) of logic with programmable I/Os that can be used as an interface port or general purpose I/O. It also has up to 56 kbits of Block RAMs to work with user logic.

6

## 1.1. Features

- Flexible Logic Architecture
  - Two devices with 640 or 1K LUTs
  - Offered in 16-ball WLCSP package
  - Offered in 36-ball ucBGA package
- Ultra-low Power Devices
  - Advanced 40 nm low power process
  - Typical 35 μA standby current which equals 42 uW standby power consumption
- Embedded and Distributed Memory
  - Up to 56 kbits sysMEM™ Embedded Block RAM
- Two Hardened Interfaces
  - Two optional FIFO mode I<sup>2</sup>C interface up to 1 MHz
  - Either master or slave
- Two On-Chip Oscillators
  - Low Frequency Oscillator 10 kHz
  - High Frequency Oscillator 48 MHz
- Hardened PWM circuit for RGB
- Hardened TX/RX Pulse Logic circuit for IR LED
- 24 mA Current Drive RGB LED Outputs
  - Three drive outputs in each device
  - User selectable sink current up to 24 mA
- 400 or 500 mA Current Drive IR LED Output
  - One IR drive output in each device
  - User selectable sink current up to 400 mA
  - Can be combined with 100 mA Barcode driver to form 500 mA IR driver
- 100 mA Current Drive Barcode Emulator
  - One barcode driver output in each device
  - User selectable sink current up to 100 mA
  - Can be combined with 400 mA IR driver to use as 500 mA IR driver
- Flexible On-Chip Clocking
  - Eight low skew global signal resource, six can be directly driven from external pins
  - One PLL with dynamic interface per device
- Flexible Device Configuration
  - SRAM is configured through:
    - Standard SPI Interface
    - Internal Nonvolatile Configuration Memory (NVCM)
- Ultra-Small Form Factor
  - As small as 1.409 mm × 1.409 mm
- Applications
  - Smartphones
  - Tablets and Consumer Handheld Devices
  - Multi Sensor Management Applications
  - IR Remote, Barcode Emulator
  - RGB Light Control

7



# **Product Family**

Table 2.1 lists device information and packages of the iCE40 UltraLite family.

Table 2.1. iCE40 UltraLite Family Selection Guide

| Part Number                                 | iCE40UL-640 | iCE40UL-1K    |
|---------------------------------------------|-------------|---------------|
| Logic Cells (LUT + Flip-Flop)               | 640         | 1248          |
| EBR Memory Blocks                           | 14          | 14            |
| EBR Memory Bits (Kbits)                     | 56 k        | 56 k          |
| PLL Block*                                  | 1           | 1             |
| Hardened I <sup>2</sup> C                   | 2           | 2             |
| Hardened IR TX/RX                           | 1           | 1             |
| Hardened RGB PWM IP                         | 1           | 1             |
| HF Oscillator (48 MHz)                      | 1           | 1             |
| LF Oscillator (10 KHz)                      | 1           | 1             |
| 24 mA LED Sink                              | 3           | 3             |
| 100 mA LED Sink                             | 1           | 1             |
| 400 mA LED Sink                             | 1           | 1             |
| Packages, ball pitch, dimension             | Programma   | ble I/O Count |
| 16-ball WLCSP, 0.35 mm, 1.409 mm x 1.409 mm | 10          | 10            |
| 36-ball QFN, 0.40 mm, 2.5 mm x 2.5 mm       | 26          | 26            |

<sup>\*</sup>Note: Only in 36-ball ucBGA package.

#### 2.1. Overview

FPGA-DS-02027-1 6

The iCE40 UltraLite devices are fabricated on a 40 nm CMOS low power process. The device architecture has several features such as user configurable RGB LED and IR LED Controllers, and two Oscillators.

The iCE40 UltraLite FPGAs are available in very small form factor packages, as small as 1.409 mm x 1.409 mm. The small form factor allows the device to easily fit into a lot of mobile applications. Table 2.1 shows the LUT densities, package and I/O pin count.

The iCE40 UltraLite devices offer I/O features such as programmable multiple value pull-up resistors. Pull-up features are controllable on a per-pin basis.

The iCE40 UltraLite devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash, or be configured by an external master such as a CPU.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 UltraLite family of devices. Popular logic synthesis tools provide synthesis library support for iCE40 UltraLite. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 UltraLite device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 UltraLite FPGA family. Lattice also can provide fully verified bitstream for some of the widely used target functions in mobile device applications, such as ultra-low power sensor management, gesture recognition, IR remote, barcode emulator functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, contact your local Lattice representative.

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal



## 3. Architecture

### 3.1. Architecture Overview

The iCE40 UltraLite family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, blocks of sysMEM™ Embedded Block RAM (EBR) and Single Port RAM (SPRAM) surrounded by Programmable I/O (PIO). Figure 3.1 shows the block diagram of the iCE40UL-1K device.



Figure 3.1. iCE40UL-1K Device, Top View

The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either PLB or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysI/O™ buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 UltraLite family, there are three sysI/O banks, one on top and two at the bottom. User can connect all  $V_{\text{CCIOS}}$  together, if all the I/Os are using the same voltage standard. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs.

The iCE40 UltraLite also includes two user I<sup>2</sup>C ports, two Oscillators, and high current RGB and IR LED sinks, and a 100 mA Barcode emulation output.

9



#### 3.1.1. PLB Blocks

The core of the iCE40 UltraLite device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 3.2 Each LC contains one LUT and one register.



Figure 3.2. PLB Block Diagram

## 3.1.1.1. Logic Cells

Each Logic Cell includes three primary logic elements shown in Figure 3.2.

- A four-input Look-Up Table (LUT) builds any combinational logic function, of any complexity, requiring up to four
  inputs. Similarly, the LUT element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple
  LUTs to create wider logic functions.
- A D-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions.
   Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration.
- Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtracters, comparators, binary counters and some wide, cascaded logic functions.

Table 3.1 lists the logic cell signals.



**Table 3.1. Logic Cell Signal Descriptions** 

| Function | Туре             | Signal Name    | Description                                                                                                           |
|----------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------|
| Input    | Data signal      | 10, 11, 12, 13 | Inputs to LUT                                                                                                         |
| Input    | Control signal   | Enable         | Clock enable shared by all LCs in the PLB                                                                             |
| Input    | Control signal   | Set/Reset*     | Asynchronous or synchronous local set/reset shared by all LCs in the PLB.                                             |
| Input    | Control signal   | Clock          | Clock one of the eight Global Buffers, or from the general-purpose interconnects fabric shared by all LCs in the PLB. |
| Input    | Inter-PLB signal | FCIN           | Fast carry in                                                                                                         |
| Output   | Data signals     | 0              | LUT or registered output                                                                                              |
| Output   | Inter-PFU signal | FCOUT          | Fast carry out                                                                                                        |

<sup>\*</sup>Note: If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration.

## **3.1.2.** Routing

There are many resources provided in the iCE40 UltraLite devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

## 3.1.3. Clock/Control Distribution Network

Each iCE40 UltraLite device has six global inputs, two pins on the top bank and four pins on the bottom bank.

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and each drives one of the eight global buffers. The global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets.

Table 3.2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clockenable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Oscillator Generators (GBUF4 connects to LFOSC, GBUF5 connects to HFOSC).

Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

| Global Buffer | LUT Inputs                     | Clock | Reset | Clock Enable |
|---------------|--------------------------------|-------|-------|--------------|
| GBUF0         |                                | Yes   | Yes   | _            |
| GBUF1         | Yes, any 4 of 8 GBUF<br>Inputs | Yes   | _     | Yes          |
| GBUF2         |                                | Yes   | Yes   | _            |
| GBUF3         |                                | Yes   | _     | Yes          |
| GBUF4         |                                | Yes   | Yes   | _            |
| GBUF5         |                                | Yes   | _     | Yes          |
| GBUF6         |                                | Yes   | Yes   | _            |
| GBUF7         |                                | Yes   | _     | Yes          |

The maximum frequency for the global buffers are listed in Table 4.14.



#### 3.1.3.1. Global Hi-Z Control

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 UltraLite device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.

#### 3.1.3.2. Global Reset Control

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 UltraLite device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.

# 3.1.4. sysCLOCK Phase Locked Loops (PLLs) (sysCLOCK PLL is only supported in 36-ball ucBGA package)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 UltraLite devices have one sysCLOCK PLL. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal Oscillator Generators from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 UltraLite global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 3.3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied.

There is an additional feature in the iCE40 UltraLite PLL. There are two FPGA controlled inputs, SCLK and SDI, that allows the user logic to serially shift in data thru SDI, clocked by SCLK clock. The data shifted in would change the configuration settings of the PLL. This feature allows the PLL to be time multiplexed for different functions, with different clock rates. After the data is shifted in, user would simply pulse the RESET input of the PLL block, and the PLL will re-lock with the new settings. For more details, refer to iCE40 sysCLOCK PLL Design and Usage Guide (TN1251).



Figure 3.3. PLL Diagram



Table 3.3 provides signal descriptions of the PLL block.

**Table 3.3. PLL Signal Descriptions** 

| Signal Name           | Direction | Description                                                                                                                                                                                 |
|-----------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK          | Input     | Input reference clock                                                                                                                                                                       |
| BYPASS Input          |           | The BYPASS control selects which clock signal connects to the PLLOUT output.  0 – PLL generated signal  1 – REFERENCECLK                                                                    |
| EXTFEEDBACK           | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |
| DYNAMICDELAY[7:0]     | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                 |
| LATCHINPUTVALUE Input |           | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to 1 to enable.                                 |
| PLLOUTGLOBAL Output   |           | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |
| PLLOUTCORE            | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |
| LOCK                  | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |
| RESET                 | Input     | Active low reset.                                                                                                                                                                           |
| SCLK                  | Input     | Input, Serial Clock used for re-programming PLL settings.                                                                                                                                   |
| SDI                   | Input     | Input, Serial Data used for re-programming PLL settings.                                                                                                                                    |

## 3.1.5. sysMEM Embedded Block RAM Memory

Larger iCE40 UltraLite device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4kbit in size. This memory can be used for a wide variety of purposes including data buffering and FIFO.

### 3.1.5.1. sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as listed in Table 3.4.



| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256 x 16 (4 K)                         | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8 SB_RAM512x8NR SB_RAM512x8NW SB_RAM512x8NRNW              | 512 x 8 (4 K)                          | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4 SB_RAM1024x4NR SB_RAM1024x4NW SB_RAM1024x4NRNW          | 1024 x 4 (4 K)                         | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048 x 2 (4 K)                         | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

<sup>\*</sup>Note: For iCE40 UltraLite, the primitive name without Nxx uses rising-edge Read and Write clocks. NR uses rising-edge Write clock and falling-edge Read clock. NRNW uses failing-edge Urite clock and rising-edge Read clock. NRNW uses failing-edge clocks on both Read and Write.

### 3.1.5.2. RAM Initialization and ROM Operation

If desired, the contents of the RAM can be pre-loaded during device configuration.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### 3.1.5.3. Memory Cascading

Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks.

### 3.1.5.4. RAM4K Block

Figure 3.4 shows the 256 x 16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array.



Figure 3.4. sysMEM Memory Primitives

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 3.5 lists the EBR signals.

**Table 3.5. EBR Signal Descriptions** 

| Signal Name | Direction | Description                                                           |  |
|-------------|-----------|-----------------------------------------------------------------------|--|
| WDATA[15:0] | Input     | Write Data input.                                                     |  |
| MASK[15:0]  | Input     | Masks write operations for individual data bit-lines.                 |  |
|             |           | 0 – Write bit                                                         |  |
|             |           | 1 – Do not write bit                                                  |  |
| WADDR[7:0]  | Input     | Write Address input. Selects one of 256 possible RAM locations.       |  |
| WE          | Input     | Write Enable input.                                                   |  |
| WCLKE       | Input     | Write Clock Enable input.                                             |  |
| WCLK        | Input     | Write Clock input. Default rising-edge, but with falling-edge option. |  |
| RDATA[15:0] | Output    | Read Data output.                                                     |  |
| RADDR[7:0]  | Input     | Read Address input. Selects one of 256 possible RAM locations.        |  |
| RE          | Input     | Read Enable input.                                                    |  |
| RCLKE       | Input     | Read Clock Enable input.                                              |  |
| RCLK        | Input     | Read Clock input. Default rising-edge, but with falling-edge option.  |  |

For further information on the sysMEM EBR block, refer to Memory Usage Guide for iCE40 Devices (TN1250).

## 3.1.6. sysI/O Buffer Banks

iCE40 UltraLite devices have up to three I/O banks with independent  $V_{CCIO}$  rails. The configuration SPI interface signals are powered by SPI\_ $V_{CCIO1}$ . On the 16 WLCSP package,  $V_{CCIO1}$  and  $V_{PP\_2V5}$  are connected to the same pin on the package, and must meet the voltage requirement of both supplies. Refer to the Pin Information Summary table.

### 3.1.6.1. Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIOs are connected to their respective sysI/O buffers and pads. The PIOs are placed on the top and bottom of the devices.





Figure 3.5. I/O Bank and Programmable I/O Cell

The PIO contains three blocks: an input register block, output register block iCEGate™ and tri-state register block. To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic.

#### 3.1.6.2. Input Register Block

The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### 3.1.6.3. Output Register Block

The output register block can optionally register signals from the core of the device before they are passed to the sysl/O buffers.

Figure 3.6 shows the input/output register block for the PIOs.





= Statically defined by configuration program.

Figure 3.6. iCE I/O Register Block Diagram

**Table 3.6. PIO Signal List** 

| Pin Name          | I/O Type | Description                   |  |
|-------------------|----------|-------------------------------|--|
| OUTPUT_CLK        | Input    | Output register clock         |  |
| CLOCK_ENABLE      | Input    | Input Clock enable            |  |
| INPUT_CLK         | Input    | Input register clock          |  |
| OUTPUT_ENABLE     | Input    | Output enable                 |  |
| D_OUT_0/1         | Input    | Data from the core            |  |
| D_IN_0/1          | Output   | Data to the core              |  |
| LATCH_INPUT_VALUE | Input    | Latches/holds the Input Value |  |

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

17



## 3.1.7. sysI/O Buffer

Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement a wide variety of standards that are found in today's systems with LVCMOS interfaces.

#### 3.1.7.1. Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$ , SPI\_ $V_{CCIO1}$  and  $V_{PP_2V5}$  reach the level defined in Table 4.4. After the POR signal is deactivated, the FPGA core logic becomes active. You must ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins maintain the pre-configuration state until  $V_{CC}$ , SPI\_ $V_{CCIO1}$  and  $V_{PP_2V5}$  reach the defined levels. The I/Os take on the software user-configured settings only after POR signal is deactivated and the device performs a proper download/configuration. Unused I/Os are automatically blocked and the pull-up termination is disabled.

#### 3.1.7.2. Supported Standards

The iCE40 UltraLite sysI/O buffer supports both single-ended input/output standards, and used as differential comparators. The buffer supports the LVCMOS 1.8 V, 2.5 V, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none).

Table 3.7 and Table 3.8 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 UltraLite devices.

#### 3.1.7.3. Programmable Pull Up Resistors

The iCE40 UltraLite sysI/O buffer can be configured with programmable pull up resistors on every I/O. The options are 3.3 k $\Omega$ , 6.8 k $\Omega$ , 10 k $\Omega$ , or 100 k $\Omega$  (default). This feature is useful in supporting the I<sup>2</sup>C interface. The user can also use it for other purposes.

#### 3.1.7.4. Differential Comparators

The iCE40 UltraLite devices provide differential comparator on pairs of I/O pins. These comparators are useful in some mobile applications. See the Pin Information Summary section to locate the corresponding paired I/Os with differential comparators.

**Table 3.7. Supported Input Standards** 

| Innut Standard          | V <sub>CCIO</sub> (Typical) |       |       |  |  |  |
|-------------------------|-----------------------------|-------|-------|--|--|--|
| Input Standard          | 3.3 V                       | 2.5 V | 1.8 V |  |  |  |
| Single-Ended Interfaces |                             |       |       |  |  |  |
| LVCMOS33                | Yes                         | _     | _     |  |  |  |
| LVCMOS25                | _                           | Yes   | _     |  |  |  |
| LVCMOS18*               | _                           | _     | Yes   |  |  |  |

<sup>\*</sup>Note: Not supported in Bank 0 for 16-WLCP package.

### **Table 3.8. Supported Output Standards**

| Output Standard         | V <sub>CCIO</sub> (Typical) |
|-------------------------|-----------------------------|
| Single-Ended Interfaces |                             |
| LVCMOS33                | 3.3 V                       |
| LVCMOS25                | 2.5 V                       |
| LVCMOS18*               | 1.8 V                       |

<sup>\*</sup>Note: Not supported in Bank 0 for 16-WLCP package.



## 3.1.8. On-Chip Oscillator

The iCE40 UltraLite devices feature two different frequency Oscillator. One is tailored for low-power operation that runs at low frequency (LFOSC). Both Oscillators are controlled with internally generated current.

The LFOSC runs at nominal frequency of 10 kHz. The high frequency oscillator (HFOSC) runs at a nominal frequency of 48 MHz, divisible to 24 MHz, 12 MHz, or 6 MHz by user option. The LFOSC can be used to perform all always-on functions, with the lowest power possible. The HFOSC can be enabled when the always-on functions detect a condition that would need to wake up the system to perform higher frequency functions.

#### 3.1.9. User I<sup>2</sup>C IP

The iCE40 UltraLite devices have two  $I^2C$  IP cores. Either of the two cores can be configured either as an  $I^2C$  master or as an  $I^2C$  slave. The pins for the  $I^2C$  interface are not pre-assigned. User can use any General Purpose I/O pins.

In each of the two cores, there are options to delay the either the input or the output, or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface with any external  $I^2C$  components.

In optional FIFO mode, FIFOs are used for storing multiple bytes of data for transmit and / or receive in order to efficiently support the I<sup>2</sup>C sensor applications.

When the IP core is configured as master, it will be able to control other devices on the  $I^2C$  bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Clock stretching
- Up to 1 MHz data transfer speed
- General Call support
- Optionally delaying input or output data, or both
- Optional FIFO mode
- Transmit FIFO size is 10 bits x 16 bytes, receive FIFO size is 10 bits x 32 bytes

For further information on the User I<sup>2</sup>C, refer to iCE40 SPI/I2C Hardened IP Usage Guide (TN1274).

#### 3.1.10. High Current LED Drive I/O Pins

The iCE40 UltraLite family devices offer multiple high current LED drive outputs in each device in the family to allow the iCE40 UltraLite product to drive LED signals directly on mobile applications.

There are three outputs on each device that can sink up to 24 mA current. These outputs are open-drain outputs, and provides sinking current to an LED connecting to the positive supply. These three outputs are designed to drive the RBG LEDs, such as the service LED found in a lot of mobile devices. An embedded RGB PWM IP is also offered in the family. This RGB drive current is user programmable from 4 mA to 24 mA, in increments of 4 mA in full current mode or from 2 mA to 12 mA, in increments of 2 mA in half current mode. This output functions as General Purpose I/O with open-drain when the high current drive is not needed.

There is one output on each device that can sink up to 100 mA current. This output is open-drain, and provides sinking current to drive an external Barcode LED connecting to the positive supply. This Barcode drive current is user programmable from 16.6 mA to 100 mA in increments of 16.6 mA in full current mode or 8.3 mA to 50 mA in increments of 8.3 mA in half current mode. This output functions as General Purpose I/O with open drain when the high current drive is not needed.

There is one output on each device that can sink up to 400 mA current. This output is open-drain, and provides sinking current to drive an external IR LED connecting to the positive supply. This IR drive current is user programmable from 50 mA to 400 mA in increments of 50 mA in full current mode or from 25 mA to 200 mA in increments of 25 mA in half current mode. This output functions as General Purpose I/O with open-drain when the high current drive is not needed. This output pin can also bond together with the Barcode output to drive higher current for IR LED.



The 400 mA IR LED drive output and the 100 mA Barcode LED drive output can be connected together to drive up to 500 mA IR LED, if higher than 400 mA driving capability is needed.

Table 3.9 shows the different LED driving current in the different selected Current Modes. IR500 LED applies with both IR LED and Barcode LED pins connected together.

**Table 3.9. Current Drive** 

|             | Full Curre                                               | ent Mode                      | Half Current Mode                                |                                                  |  |  |
|-------------|----------------------------------------------------------|-------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|
|             | mA (V <sub>CCIO</sub> = 3.3 V)                           | mA (V <sub>CCIO</sub> =2.5 V) | mA (V <sub>CCIO</sub> = 3.3 V)                   | mA (V <sub>CCIO</sub> =2.5 V)                    |  |  |
| RGB LED     | 0, 4, 8, 12, 16, 20, 24                                  | Not allowed                   | 0, 2, 4, 6, 8, 10, 12                            | 0, 2, 4, 6, 8, 10, 12                            |  |  |
| BARCODE LED | 0, 16.6, 33.3, 50, 66.6,<br>83.3, 100                    | Not allowed                   | 0, 8.3, 16.6, 25, 33.3,<br>41.6, 50              | Not allowed                                      |  |  |
| IR400 LED   | 0, 50, 100, 150, 200,<br>250, 300, 350, 400              | Not allowed                   | 0, 25, 50, 75, 100, 125,<br>150, 175, 200        | 0, 25, 50, 75, 100, 125,<br>150, 175, 200        |  |  |
| IR500 LED   | 0, 50, 100, 150, 200,<br>250, 300, 350, 400,<br>450, 500 | Not allowed                   | 0, 25, 50, 75, 100, 125, 150, 175, 200, 225, 250 | 0, 25, 50, 75, 100, 125, 150, 175, 200, 225, 250 |  |  |

#### 3.1.11. Hardened RGB PWM IP

To provide an easier usage of the RGB high current drivers to drive RGB LED, a Pulse-Width Modulator IP can be used in the user design. This PWM IP provides the flexibility for user to dynamically change the modulation width of each of the RGB LED driver, which changes the color. Also, the user can dynamically change the settings on the ON-time duration, OFF-time duration, and ability to turn the LED lights on and off gradually with user set breath-on and breath-off time.

For additional information on the PWM IP, refer to iCE40 LED Driver Usage Guide (TN1288).

#### 3.1.12. Hardened IR Transceiver IP

The IR Transceiver hard IP provides logic function to transmit and receive data through the Infrared LED data link. It takes the data residing inside the FPGA fabric to transmit with user specified frequency. In user enabled learning mode, it receives data from Infrared receiver and send the received data back to the FPGA fabric along with the measured receiving frequency..

For additional information on IR Transceiver IP, refer to iCE40 LED Driver Usage Guide (TN1288).

## 3.1.13. Non-Volatile Configuration Memory

All iCE40 UltraLite devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device.

For more information on the NVCM, refer to iCE40 Programming and Configuration (FPGA-TN-02001).

### 3.1.14. Power On Reset

iCE40 UltraLite devices have power-on reset circuitry to monitor  $V_{CC}$ ,  $SPI\_V_{CCIO1}$  and  $V_{PP\_2VS}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors these voltage levels. It then triggers download from either the internal NVCM or the external Flash memory after reaching the power-up levels specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. All power supplies should be powered up during configuration. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration.



# 3.2. iCE40 UltraLite Programming and Configuration

This section describes the programming and configuration of the iCE40 UltraLite family.

## 3.2.1. Device Programming

The NVCM memory can be programmed through the SPI port. The SPI port is located in Bank 1, using SPI\_V<sub>CCIO1</sub> power supply.

## 3.2.2. Device Configuration

There are various ways to configure the Configuration RAM (CRAM), using SPI port, including:

- From an SPI Flash (Master SPI mode)
- System microprocessor to drive a Serial Slave SPI port (SSPI mode)

For more details on configuring the iCE40 UltraLite, refer to iCE40 Programming and Configuration (FPGA-TN-02001).

## 3.2.3. Power Saving Options

The iCE40 UltraLite devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 3.10 describes the function of these features.

**Table 3.10. iCE40 UltraLite Power Saving Features Description** 

| Device Subsystem | Feature Description                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL              | When LATCHINPUTVALUE is enabled, it forces the PLL into low-power mode; PLL output is held static at last input clock value.                                                                                                   |
| iCEGate          | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clockenable control. |



# 4. DC and Switching Characteristics

## 4.1. Absolute Maximum Ratings

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                               | Min  | Max  | Unit |
|-----------------------------------------|------|------|------|
| Supply Voltage V <sub>CC</sub>          | -0.5 | 1.42 | V    |
| Output Supply Voltage V <sub>CCIO</sub> | -0.5 | 3.60 | V    |
| NVCM Supply Voltage V <sub>PP_2V5</sub> | -0.5 | 3.60 | V    |
| PLL Supply Voltage V <sub>CCPLL</sub>   | -0.5 | 1.30 | V    |
| I/O Tri-state Voltage Applied           | -0.5 | 3.60 | V    |
| Dedicated Input Voltage Applied         | -0.5 | 3.60 | V    |
| Storage Temperature (Ambient)           | -65  | 150  | °C   |
| Junction Temperature (T <sub>J</sub> )  | -65  | 125  | °C   |

#### Notes

- Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Functional operation
  of the device at these or any other conditions above those indicated in the operational sections of this specification is not
  implied.
- 2. Compliance with Thermal Management document is required.
- 3. All voltages referenced to GND.

## 4.2. Recommended Operating Conditions

**Table 4.2. Recommended Operating Conditions** 

| Symbol                       | Parameter                                   |                                                | Min   | Max  | Unit |
|------------------------------|---------------------------------------------|------------------------------------------------|-------|------|------|
| V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage                         | Core Supply Voltage                            |       | 1.26 | V    |
|                              |                                             | Slave SPI Configuration                        | 1.714 | 3.46 | V    |
| V <sub>PP 2V5</sub>          | V <sub>PP_2V5</sub> NVCM<br>Programming and | Master SPI Configuration                       | 2.30  | 3.46 | V    |
| VPP_2V5                      | Operating Supply Voltage                    | Configuration from NVCM                        | 2.30  | 3.46 | V    |
|                              |                                             | NVCM Programming                               | 2.30  | 3.00 | V    |
| V <sub>CCIO</sub> 1, 2, 3    | I/O Driver Supply Voltage                   | $V_{CCIO_0}$ , $SPI_V_{CCIO_1}$ , $V_{CCIO_2}$ | 1.71  | 3.46 | V    |
| V <sub>CCPLL</sub>           | PLL Supply Voltage                          |                                                | 1.14  | 1.26 | V    |
| t <sub>JCOM</sub>            | Junction Temperature Com                    | Junction Temperature Commercial Operation      |       | 85   | °C   |
| t <sub>JIND</sub>            | Junction Temperature Indus                  | Junction Temperature Industrial Operation      |       | 100  | °C   |
| t <sub>PROG</sub>            | Junction Temperature NVC                    | M Programming                                  | 10    | 30   | °C   |

#### Notes:

- Like power supplies must be tied together if they are at the same supply voltage and they meet the power up sequence requirement. See the Power-up Supply Sequence section. V<sub>CC</sub> and V<sub>CCPLL</sub> are recommended to be tied together to the same supply with an RC-based noise filter between them. Refer to iCE40 Hardware Checklist (TN1252).
- 2. See recommended voltages by I/O standard in subsequent table.
- 3.  $V_{CCIO}$  pins of unused I/O banks should be connected to the  $V_{CC}$  power supply on boards.
- 4. V<sub>PP\_2V5</sub> can, optionally, be connected to a 1.8 V (+/-5%) power supply in Slave SPI Configuration modes subject to the condition that none of the HFOSC/LFOSC and RGB LED driver features are used. Otherwise, V<sub>PP\_2V5</sub> must be connected to a power supply with a minimum 2.30 V level.

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 4.3. Power Supply Ramp Rates

#### **Table 4.3. Power Supply Ramp Rates**

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies | 0.6 | 10  | V/ms |

#### Notes:

- Assumes monotonic ramp rates.
- 2. Power up sequence must be followed. See the Power-up Supply Sequence section.

#### 4.4. Power-On Reset

All iCE40 UltraLite devices have on-chip Power-On-Reset (POR) circuitry to ensure proper initialization of the device. Only three supply rails are monitored by the POR circuitry as follows: (1) V<sub>CC</sub>, (2) SPI\_V<sub>CCIO1</sub> and (3) V<sub>PP\_2V5</sub>. All other supply pins have no effect on the power-on reset feature of the device. Note that all supply voltage pins must be connected to power supplies for normal operation (including device configuration).

## 4.5. Power-up Supply Sequence

It is recommended to bring up the power supplies in the following order. Note that there is no specified timing delay between the power supplies, however, there is a requirement for each supply to reach a level of 0.5 V, or higher, before any subsequent power supplies in the sequence are applied.

- V<sub>CC</sub> and V<sub>CCPLL</sub> should be the first two supplies to be applied. Note that these two supplies can be tied together subject to the recommendation to include a RC-based noise filter on the V<sub>CCPLL</sub>. Refer to iCE40 Hardware Checklist (TN1252).
- **SPI\_V<sub>CCIO1</sub>** should be the next supply, and can be applied any time after the previous supplies (V<sub>CC</sub> and V<sub>CCPLL</sub>) have reached a level of 0.5 V or higher.
- **V**<sub>PP\_2V5</sub> should be the next supply, and can be applied any time after previous supplies (V<sub>CC</sub>, V<sub>CCPLL</sub> and SPI\_V<sub>CCIO1</sub>) have reached a level of 0.5 V or higher.
- Other Supplies (V<sub>CCIOO</sub> and V<sub>CCIOO</sub>) do not affect device power-up functionality, and they can be applied any time after the initial power supplies (V<sub>CC</sub> and V<sub>CCPLL</sub>) have reached a level of 0.5 V or greater. On the 16 WLCSP package, V<sub>CCIOO</sub> and V<sub>PP</sub> 2V5 are connected to the same pin on the package, and should be powered as V<sub>PP</sub> 2V5 in the sequence.

There is no power down sequence required. However, when partial power supplies are powered down, it is required that the above sequence is followed when these supplies are powered up again.

#### 4.6. External Reset

When all power supplies have reached their minimum operating voltage defined in Table 4.2, it is required to either keep CRESET\_B LOW, or toggle CRESET\_B from HIGH to LOW, for a duration of tCRESET\_B, and release it to go HIGH, to start configuration download from either the internal NVCM or the external Flash memory.

Figure 4.1 shows Power-Up sequence when SPI\_V<sub>CCIO1</sub> and V<sub>PP\_2V5</sub> are not connected together, and the CRESET\_B signal triggers configuration download. Figure 4.2 shows when SPI\_V<sub>CCIO1</sub> and V<sub>PP\_2V5</sub> connected together. If the supply sequence is not followed, extra peak current may be observed on the supplies during power up.

All power supplies should be powered up during configuration. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration.

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="www.latticesemi.com/legal">www.latticesemi.com/legal</a>. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 4.1. Power Up Sequence with SPI\_V<sub>CCIO1</sub> and V<sub>PP\_2V5</sub> Not Connected Together



Figure 4.2. Power Up Sequence with All Supplies Connected Together

## 4.7. Power-On-Reset Voltage Levels

Table 4.4. Power-On-Reset Voltage Levels\*

| Symbol             | Parameter                                                                                                                    | Min                    | Max | Unit |   |
|--------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|---|
| Vacaula            |                                                                                                                              | Vcc                    | 0.6 | 1    | V |
|                    | Power-On-Reset ramp up trip point (circuit monitoring V <sub>CC</sub> , SPI_V <sub>CCIO1</sub> , and V <sub>PP_2V5</sub> )   | SPI_V <sub>CCIO1</sub> | 0.7 | 1.6  | V |
|                    |                                                                                                                              | V <sub>PP_2V5</sub>    | 0.7 | 1.6  | V |
| V <sub>PORDN</sub> | Power-On-Reset ramp down trip point (circuit monitoring V <sub>CC</sub> , SPI_V <sub>CCIO1</sub> , and V <sub>PP_2V5</sub> ) | V <sub>CC</sub>        | _   | 0.85 | V |
|                    |                                                                                                                              | SPI_V <sub>CCIO1</sub> | _   | 1.6  | V |
|                    |                                                                                                                              | V <sub>PP_2V5</sub>    | _   | 1.6  | V |

<sup>\*</sup>Note: These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.



## 4.8. ESD Performance

Please contact Lattice Semiconductor for additional information.

## 4.9. DC Electrical Characteristics

Over recommended operating conditions.

**Table 4.5. DC Electrical Characteristics** 

| Symbol                                               | Parameter                                       | Condition                                                                                                          | Min | Тур | Max  | Unit |
|------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 3, 4</sup> | Input or I/O Leakage                            | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> + 0.2 V                                                                  | _   | _   | ±10  | μΑ   |
| C <sub>1</sub>                                       | I/O Capacitance <sup>2</sup>                    | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _   | 6   | _    | pf   |
| C <sub>2</sub>                                       | Global Input Buffer<br>Capacitance <sup>2</sup> | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _   | 6   | _    | pf   |
| C <sub>3</sub>                                       | 24 mA LED I/O Capacitance                       | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _   | 20  | _    | pf   |
| C <sub>4</sub>                                       | 400 mA LED I/O Capacitance                      | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _   | 53  | _    | pf   |
| C <sub>5</sub>                                       | 100 mA LED I/O Capacitance                      | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _   | 20  | _    | pf   |
| V <sub>HYST</sub>                                    | Input Hysteresis                                | V <sub>CCIO</sub> = 1.8 V, 2.5 V, 3.3 V                                                                            | _   | 200 | _    | mV   |
|                                                      |                                                 | $V_{CCIO} = 1.8 \text{ V}, 0 \le V_{IN} \le 0.65 \text{ V}_{CCIO}$                                                 | -3  | _   | -31  | μΑ   |
| I <sub>PU</sub>                                      | Internal PIO Pull-up Current                    | V <sub>CCIO</sub> = 2.5 V, 0 ≤ V <sub>IN</sub> ≤ 0.65 V <sub>CCIO</sub>                                            | -8  | _   | -72  | μΑ   |
|                                                      |                                                 | $V_{CCIO} = 3.3 \text{ V}, 0 \le V_{IN} \le 0.65 \text{ V}_{CCIO}$                                                 | -11 |     | -128 | μΑ   |

#### Notes:

- 1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Internal pull-up resistors are disabled.
- 2. T<sub>J</sub> 25 °C, f = 1.0 MHz.
- 3. Refer to  $V_{IL}$  and  $V_{IH}$  in Table 4.11.
- 4. Input pins are clamped to V<sub>CCIO</sub> and GND by a diode. When input is higher than V<sub>CCIO</sub> or lower than GND, the Input Leakage current will be higher than the I<sub>IL</sub> and I<sub>IH</sub>.

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 4.10. Supply Current

Table 4.6. Supply Current 1, 2, 3, 4, 5

| Symbol                  | Parameter                                                | Typ VCC =1.2 V <sup>4</sup>                                                                    | Unit |
|-------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| I <sub>CCSTDBY</sub>    | Core Power Supply Static Current                         | 35                                                                                             | μΑ   |
| I <sub>PP2V5STDBY</sub> | V <sub>PP_2V5</sub> Power Supply Static Current          | 1                                                                                              | μΑ   |
| ISPI_VCCIO1STDBY        | SPI_V <sub>CCIO1</sub> Power Supply Static Current       | 1                                                                                              | μΑ   |
| ICCIOSTDBY              | V <sub>CCIO</sub> Power Supply Static Current            | 1 at V <sub>CCIO</sub> equal or less<br>2.5 V; 5 at V <sub>CCIO</sub> equal<br>or less 3.465 V | μА   |
| I <sub>CCPEAK</sub>     | Core Power Supply Startup Peak Current                   | 3.06                                                                                           | mA   |
| IPP_2V5PEAK             | V <sub>PP_2V5</sub> Power Supply Startup Peak Current    | 2.15                                                                                           | mA   |
| ISPI_VCCIO1PEAK         | SPI_V <sub>CClO1</sub> Power Supply Startup Peak Current | 3.06 <sup>6</sup>                                                                              | mA   |
| Іссіореак               | V <sub>CCIO</sub> Power Supply Startup Peak Current      | 4.65 for config bank,<br>0.25 for regular I/O<br>bank                                          | mA   |

#### Notes:

- 1. V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher.
- 2. Frequency = 0 MHz.
- 3. TJ = 25 °C, power supplies at nominal voltage.
- 4. Does not include pull-up.
- 5. Peak current is the in rush current highest current during power supply start up within the power supply ramp rate. See Power Supply Ramp Rates section. These currents are measured with decoupling capacitance of 0.1 uF, 10 nF, and 1 nF to the power supply. Higher decoupling capacitance causes higher current.
- 6. PLL power supply shared with Core Power supply.

# 4.11. Internal Pull-Up Resistor Specifications

Table 4.7. Internal Pull-Up Resistor Specifications

| Parameter             | Condition                         |      | Spec | Unit |       |
|-----------------------|-----------------------------------|------|------|------|-------|
| ratatiletei           | Condition                         | Min  | Тур  | Max  | Oilit |
| Resistor_3.3K         | 1.71 < V <sub>CCIO</sub> < 3.47 V | 2.64 | 3.3  | 3.96 | kΩ    |
| Resistor_6.8K         | 1.71 < V <sub>CCIO</sub> < 3.47 V | 5.44 | 6.8  | 8.16 | kΩ    |
| Resistor_10K          | 1.71 < V <sub>CCIO</sub> < 3.47 V | 8    | 10   | 12   | kΩ    |
| Weak pull-up resistor | 1.71 < V <sub>CCIO</sub> < 1.89 V | _    | 100  | _    | kΩ    |
|                       | 2.38 < V <sub>CCIO</sub> < 2.63 V | _    | 55   | _    | kΩ    |
|                       | 3.13 < V <sub>CCIO</sub> < 3.47 V | _    | 40   | _    | kΩ    |



# 4.12. User I<sup>2</sup>C Specifications

## Table 4.8. User I<sup>2</sup>C Specifications<sup>1</sup>

| CNI | SN Symbol Parameter |                     | Symbol Parameter STD Mode |     | FAST Mode |     | FAST Mode Plus |       | Unit |
|-----|---------------------|---------------------|---------------------------|-----|-----------|-----|----------------|-------|------|
| SIN | Syllibol            | raiameter           | Min                       | Max | Min       | Max | Min            | Max   |      |
| 1   | fSCL                | SCL clock frequency | _                         | 100 | _         | 400 | -              | 1000² | kHz  |

#### Notes:

- 1. Refer to the I<sup>2</sup>C specification for timing requirements.
- Fast Mode Plus maximum speed may be achieved by using external pull up resistor on I<sup>2</sup>C bus. Internal pull up may not be sufficient to support the maximum speed.

# 4.13. Internal Oscillators (HFOSC, LFOSC)

Table 4.9. Internal Oscillators (HFOSC, LFOSC)

| Parameter            |                 | Danamatan Dagariatian                                  | Spec | l lucia |     |        |
|----------------------|-----------------|--------------------------------------------------------|------|---------|-----|--------|
| Symbol               | Conditions      | Parameter Description                                  | Min  | Тур     | Max | Unit   |
| ť                    | Commercial Temp | HFOSC clock frequency (t <sub>J</sub> = 0 °C–85 °C)    | -10% | 48      | 10% | MHz    |
| f <sub>CLKHF</sub>   | Industrial Temp | HFOSC clock frequency (t <sub>J</sub> = -40 °C-100 °C) | -20% | 48      | 20% | MHz    |
| f <sub>CLKLF</sub>   | _               | LFOSC CLKK clock frequency                             | -10% | 10      | 10% | kHz    |
| D.C.I.               | Commercial Temp | HFOSC Duty Cycle (t <sub>J</sub> = 0 °C–85 °C)         | 45   | 50      | 55  | %      |
| DCH <sub>CLKHF</sub> | Industrial Temp | HFOSC Duty Cycle (t <sub>J</sub> = -40 °C-100 °C)      | 40   | 50      | 60  | %      |
| DCH <sub>CLKLF</sub> | _               | LFOSC Duty Cycle (Clock High Period)                   | 45   | 50      | 55  | %      |
| t <sub>WAKEUP</sub>  | _               | Delay OSC Enable to output enable delay                | _    | _       | 100 | μs     |
| Tsync_on             | _               | Oscillator output synchronizer delay                   | _    | _       | 5   | Cycles |
| Tsync_off            | _               | Oscillator output disable delay                        | _    | _       | 5   | Cycles |

# 4.14. sysI/O Recommended Operating Conditions

Table 4.10. sysI/O Recommended Operating Conditions

| Standard   |      | V <sub>CCIO</sub> (V) |      |
|------------|------|-----------------------|------|
| Standard   | Min  | Тур                   | Max  |
| LVCMOS 3.3 | 3.14 | 3.3                   | 3.46 |
| LVCMOS 2.5 | 2.37 | 2.5                   | 2.62 |
| LVCMOS 1.8 | 1.71 | 1.8                   | 1.89 |

## 4.15. sysI/O Single-Ended DC Electrical Characteristics

Table 4.11. sysI/O Single-Ended DC Electrical Characteristics

| Input/Output |         | VIL                    | ٧                      | <b>/</b> ін               | V <sub>ol Max</sub>           | V <sub>OH</sub> Min     | l <sub>OL</sub>           | I <sub>OH</sub> Max |                         |     |      |
|--------------|---------|------------------------|------------------------|---------------------------|-------------------------------|-------------------------|---------------------------|---------------------|-------------------------|-----|------|
| Standard     | Min (V) | Max (V)                | Min (V)                | Max (V)                   | (V)                           | (V)                     | (mA)                      | (mA)                |                         |     |      |
| LVCMOS 3.3   | -0.3    | 0.8                    | 2.0                    |                           | 0.4                           | V <sub>CCIO</sub> – 0.4 | 8                         | -8                  |                         |     |      |
| LVCIVIOS 5.5 | -0.5    | 3.3 -0.3 0.8 2.0 VCCIO | 0.8                    | 0.0                       | 2.0 V <sub>CCIO</sub> + 0.2 V | 0.8 2.0                 | V <sub>CCIO</sub> + 0.2 V | 0.2                 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 |
| LVCMOS 2.5   | -0.3    | 0.7                    | 1.7                    |                           | 0.4                           | V <sub>CCIO</sub> - 0.4 | 6                         | -6                  |                         |     |      |
| LVCIVIOS 2.5 | -0.5    | -0.3                   | 0.7                    | 0.7                       | 1.7                           | 1.7                     | V <sub>CCIO</sub> + 0.2 V | 0.2                 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 |
| LVCMOS 1.8   | -0.3    | 0.25.7                 | 0.65.7                 | V .02V                    | 0.4                           | V <sub>CCIO</sub> – 0.4 | 4                         | -4                  |                         |     |      |
| LVCIVIOS 1.8 | -0.5    | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2 V | 0.2                           | V <sub>CCIO</sub> – 0.2 | 0.1                       | -0.1                |                         |     |      |

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.16. Differential Comparator Electrical Characteristics

**Table 4.12. Differential Comparator Electrical Characteristics** 

| Parameter<br>Symbol   | Parameter Description                                          | Test Conditions           | Min  | Max                        | Unit     |
|-----------------------|----------------------------------------------------------------|---------------------------|------|----------------------------|----------|
| $V_{REF}$             | Reference Voltage to compare, on V <sub>INM</sub>              | V <sub>CCIO</sub> = 2.5 V | 0.25 | V <sub>CCIO</sub> - 0.25 V | <b>V</b> |
| V <sub>DIFFIN_H</sub> | Differential input HIGH (V <sub>INP</sub> - V <sub>INM</sub> ) | V <sub>CCIO</sub> = 2.5 V | 250  | _                          | mV       |
| V <sub>DIFFIN_L</sub> | Differential input LOW (V <sub>INP</sub> - V <sub>INM</sub> )  | V <sub>CCIO</sub> = 2.5 V | _    | -250                       | mV       |
| I <sub>IN</sub>       | Input Current, V <sub>INP</sub> and V <sub>INM</sub>           | V <sub>CCIO</sub> = 2.5 V | -10  | 10                         | μΑ       |

## 4.17. Derating Logic Timing

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.

# 4.18. Maximum sysI/O Buffer Performance

Table 4.13. Maximum sysl/O Buffer Performance<sup>1</sup>

| I/O Standard                    | Max Speed       | Unit |
|---------------------------------|-----------------|------|
| Inputs                          |                 |      |
| LVCMOS33                        | 250             | MHz  |
| LVCMOS25                        | 250             | MHz  |
| LVCMOS18                        | 250             | MHz  |
| LED I/O used as GPIO open drain | 50              | MHz  |
| Outputs                         |                 |      |
| LVCMOS33                        | 250             | MHz  |
| LVCMOS25                        | 250             | MHz  |
| LVCMOS18                        | 155             | MHz  |
| LED I/O used as GPIO open drain | 50 <sup>2</sup> | MHz  |

#### Notes:

- 1. Measured with a toggling pattern.
- 2. With external resistor from 180  $\Omega$  to 250  $\Omega$  and capacity of no more than 15 pF.

# 4.19. iCE40 UltraLite External Switching Characteristics

Over recommended commercial operating conditions.

Table 4.14. iCE40 UltraLite External Switching Characteristics

| Parameter               | Description                                       | Device      | Min | Max | Unit |  |  |  |  |  |
|-------------------------|---------------------------------------------------|-------------|-----|-----|------|--|--|--|--|--|
| Global Clock            | Global Clock                                      |             |     |     |      |  |  |  |  |  |
| f <sub>MAX_GBUF</sub>   | Frequency for Global Buffer Clock network         | All Devices | _   | 185 | MHz  |  |  |  |  |  |
| tw_gbuf                 | Clock Pulse Width for Global Buffer               | All Devices | 2   | _   | ns   |  |  |  |  |  |
| t <sub>ISKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device          | All Devices | _   | 500 | ps   |  |  |  |  |  |
| Pin-LUT-Pin Propa       | gation Delay                                      |             |     |     |      |  |  |  |  |  |
| t <sub>PD</sub>         | Best case propagation delay through one LUT logic | All Devices | _   | 9.0 | ns   |  |  |  |  |  |
| General I/O Pin Pa      | rameters (Using Global Buffer Clock without PL    | L)*         |     |     |      |  |  |  |  |  |
| t <sub>SKEW_IO</sub>    | Data bus skew across a bank of IOs                | All Devices | _   | 410 | ps   |  |  |  |  |  |
| tco                     | Clock to Output – PIO Output Register             | All Devices | _   | 9.0 | ns   |  |  |  |  |  |

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



| Parameter            | Parameter Description                        |             | Min  | Max | Unit |
|----------------------|----------------------------------------------|-------------|------|-----|------|
| t <sub>SU</sub>      | Clock to Data Setup – PIO Input Register     | All Devices | -0.5 | _   | ns   |
| t <sub>H</sub>       | Clock to Data Hold – PIO Input Register      | All Devices | 5.55 | _   | ns   |
| General I/O Pin Para | ameters (Using Global Buffer Clock with PLL) |             |      |     |      |
| t <sub>COPLL</sub>   | Clock to Output – PIO Output Register        | All Devices | -    | 2.9 | ns   |
| t <sub>SUPLL</sub>   | Clock to Data Setup – PIO Input Register     | All Devices | 7.9  | _   | ns   |
| t <sub>HPLL</sub>    | Clock to Data Hold – PIO Input Register      | All Devices | -0.6 | _   | ns   |

<sup>\*</sup>Note: All the data is from the worst case.

## 4.20. sysCLOCK PLL Timing

Over recommended operating conditions.

### Table 4.15. sysCLOCK PLL Timing

| Parameter                           | Descriptions                                      | Conditions                  | Min  | Max  | Unit       |
|-------------------------------------|---------------------------------------------------|-----------------------------|------|------|------------|
| f <sub>IN</sub>                     | Input Clock Frequency (REFERENCECLK, EXTFEEDBACK) | _                           | 10   | 133  | MHz        |
| four                                | Output Clock Frequency (PLLOUT)                   | _                           | 16   | 275  | MHz        |
| f <sub>VCO</sub>                    | PLL VCO Frequency                                 | _                           | 533  | 1066 | MHz        |
| f <sub>PFD</sub> <sup>3</sup>       | Phase Detector Input Frequency                    | _                           | 10   | 133  | MHz        |
| AC Characteris                      | stics                                             | <u>.</u>                    |      |      |            |
| t <sub>DT</sub>                     | Output Clock Duty Cycle                           | _                           | 40   | 60   | %          |
| t <sub>PH</sub>                     | Output Phase Accuracy                             | _                           | _    | ±12  | deg        |
|                                     | Output Clark Paried litter                        | f <sub>OUT</sub> >= 100 MHz | _    | 450  | ps p-p     |
|                                     | Output Clock Period Jitter                        | f <sub>OUT</sub> < 100 MHz  | _    | 0.05 | UIPP       |
| ± 15                                | Output Clock Cycle-to-Cycle Jitter                | f <sub>OUT</sub> >= 100 MHz | _    | 750  | ps p-p     |
| t <sub>OPJIT</sub> 1,5              | Output clock cycle-to-cycle sitter                | f <sub>OUT</sub> < 100 MHz  | _    | 0.10 | UIPP       |
|                                     | Output Clock Phase Jitter                         | $f_{PFD} >= 25 MHz$         | _    | 275  | ps p-p     |
|                                     | Output Clock Filase sitter                        | f <sub>PFD</sub> < 25 MHz   | _    | 0.05 | UIPP       |
| t <sub>W</sub>                      | Output Clock Pulse Width                          | At 90% or 10%               | 1.33 | _    | ns         |
| t <sub>LOCK</sub> <sup>2, 3</sup>   | PLL Lock-in Time                                  | _                           |      | 50   | μs         |
| t <sub>UNLOCK</sub>                 | PLL Unlock Time                                   | _                           | _    | 50   | ns         |
| . 4                                 | Input Clark Paried litter                         | f <sub>PFD</sub> ≥ 20 MHz   | _    | 1000 | ps p-p     |
| t <sub>IPJIT</sub> <sup>4</sup>     | Input Clock Period Jitter                         | f <sub>PFD</sub> < 20 MHz   | _    | 0.02 | UIPP       |
| t <sub>STABLE</sub> <sup>3</sup>    | LATCHINPUTVALUE LOW to PLL Stable                 | _                           | _    | 500  | ns         |
| t <sub>STABLE_PW</sub> <sup>3</sup> | LATCHINPUTVALUE Pulse Width                       | _                           | 100  | _    | ns         |
| t <sub>RST</sub>                    | RESET Pulse Width                                 | _                           | 10   | _    | ns         |
| t <sub>RSTREC</sub>                 | RESET Recovery Time                               | _                           | 10   | _    | μs         |
| t <sub>DYNAMIC_WD</sub>             | DYNAMICDELAY Pulse Width                          | _                           | 100  | _    | VCO Cycles |

#### Notes:

- 1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.
- 2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.
- 3. At minimum f<sub>PFD</sub>. As the f<sub>PFD</sub> increases the time will decrease to approximately 60% the value listed.
- 4. Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table.



5. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.

# 4.21. SPI Master or NVCM Configuration Time

Table 4.16. SPI Master or NVCM Configuration Time\*

| Symbol              | Parameter                         | Conditions                            | Max | Unit |
|---------------------|-----------------------------------|---------------------------------------|-----|------|
|                     |                                   | All devices – Low Frequency (Default) | 53  | ms   |
| t <sub>CONFIG</sub> | POR/CRESET_B to Device I/O Active | All devices – Medium frequency        | 25  | ms   |
|                     |                                   | All devices – High frequency          | 13  | ms   |

<sup>\*</sup>Notes:

- Assumes sysMEM Block is initialized to an all zero pattern if they are used.
- The NVCM download time is measured with a fast ramp rate starting from the maximum voltage of POR trip point.

## 4.22. sysCONFIG Port Timing Specifications

Over recommended operating conditions.

**Table 4.17. sysCONFIG Port Timing Specifications** 

| Symbol                  | Parameter                                                                                                                                                                                          | Conditions                       | Min  | Тур      | Max      | Unit            |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|----------|----------|-----------------|
| All Configura           | tion Mode                                                                                                                                                                                          |                                  |      |          |          |                 |
| t <sub>CRESET_B</sub>   | Minimum CRESET_B LOW pulse width required to restart configuration, from falling edge to rising edge.                                                                                              | _                                | 200  | _        | _        | ns              |
| t <sub>DONE_IO</sub>    | Number of configuration clock cycles after CDONE goes HIGH before the PIO pins are activated.                                                                                                      | _                                | 49   | _        | _        | Clock<br>Cycles |
| Slave SPI               |                                                                                                                                                                                                    | <u>I</u>                         |      | <u>I</u> | <u>I</u> |                 |
| t <sub>CR_SCK</sub>     | Minimum time from a rising edge on CRESET_B until the first SPI WRITE operation, first SPI_SCK clock.  During this time, the iCE40 UltraLite device is clearing its internal configuration memory. | _                                | 1200 | _        | _        | μs              |
| f <sub>MAX</sub>        | CCLK clock fraguency                                                                                                                                                                               | Write                            | 1    | _        | 25       | MHz             |
|                         | CCLK clock frequency                                                                                                                                                                               | Read <sup>1</sup>                | _    | 15       | _        | MHz             |
| t <sub>CCLKH</sub>      | CCLK clock pulsewidth HIGH                                                                                                                                                                         | _                                | 20   | _        | _        | ns              |
| tcclkl                  | CCLK clock pulsewidth LOW                                                                                                                                                                          | _                                | 20   | _        | _        | ns              |
| tstsu                   | CCLK setup time                                                                                                                                                                                    | _                                | 12   | _        | _        | ns              |
| t <sub>STH</sub>        | CCLK hold time                                                                                                                                                                                     | _                                | 12   | _        | _        | ns              |
| t <sub>STCO</sub>       | CCLK falling edge to valid output                                                                                                                                                                  | _                                | 13   | _        | _        | ns              |
| Master SPI <sup>3</sup> |                                                                                                                                                                                                    |                                  |      |          |          |                 |
| f <sub>MCLK</sub>       | MCLK clock frequency                                                                                                                                                                               | Low<br>Frequency<br>(Default)    | 7.0  | 12.0     | 17.0     | MHz             |
|                         |                                                                                                                                                                                                    | Medium<br>Frequency <sup>2</sup> | 21.0 | 33.0     | 45.0     | MHz             |
|                         |                                                                                                                                                                                                    | High<br>Frequency <sup>2</sup>   | 33.0 | 53.0     | 71.0     | MHz             |
| t <sub>MCLK</sub>       | CRESET_B HIGH to first MCLK edge                                                                                                                                                                   | _                                | 1200 | _        | _        | μs              |
| t <sub>MTSU</sub>       | MCLK setup time <sup>4</sup>                                                                                                                                                                       | _                                | 9.9  | _        | _        | ns              |
| t <sub>MTH</sub>        | MCLK hold time                                                                                                                                                                                     | _                                | 1    | _        | _        | ns              |

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



#### Notes:

- 1. Supported with 1.2 V  $V_{CC}$  and at 25 °C.
- 2. Extended range  $f_{MAX}$  Write operations support up to 53 MHz with 1.2 V  $V_{CC}$  and at 25  $^{\circ}C$ .
- 3. t<sub>SU</sub> and t<sub>HD</sub> timing must be met for all MCLK frequency choices.
- 4. For considerations of SPI Master Configuration Mode, please refer to iCE40 Programming and Configuration (FPGA-TN-02001).

# 4.23. High Current LED, IR LED and Barcode LED Drives\*

Table 4.18. RGB LED

| Complete al                     | David marketing                                                                                        | V          | /CCIO = 3.3 | V    | V              | CCIO = 2.5     | v    |
|---------------------------------|--------------------------------------------------------------------------------------------------------|------------|-------------|------|----------------|----------------|------|
| Symbol                          | Parameter                                                                                              | Min        | Max         | Unit | Min            | Max            | Unit |
| IRGB_ACCURACY_FULL              | RGB LED0, LED1, LED2 Sink<br>Current Accuracy to selected<br>current @ V <sub>PAD</sub> = 0.5 ~ 2.5 V  | -12        | +12         | %    | not<br>allowed | not<br>allowed | %    |
| I <sub>RGB_</sub> ACCURACY_HALF | RGB LED0, LED1, LED2 Sink<br>Current Accuracy to selected<br>current @ V <sub>PAD</sub> = 0.35 ~ 2.5 V | -14        | +14         | %    | -14            | +14            | %    |
| I <sub>RGB_MATCH</sub>          | RGB LED0, LED1, LED2 Sink<br>Current Matching among the 3<br>outputs @ V <sub>PAD</sub> = 0.35 ~ 2.5 V | <b>-</b> 5 | +5          | %    | <b>-</b> 5     | +5             | %    |
| IIR_ACCURACY_FULL               | IR LED Sink Current Accuracy<br>to selected current @ V <sub>PAD</sub> =<br>0.8 V ~ 2 V                | -12        | +12         | %    | not<br>allowed | not<br>allowed | %    |
| IIR_ACCURACY_HALF               | IR LED Sink Current Accuracy<br>to selected current @ V <sub>PAD</sub> =<br>0.55 V ~ 2 V               | -12        | +12         | %    | -12            | +12            | %    |
| IBARCODE_ACCURACY_FULL          | BARCODE LED Sink Current<br>Accuracy to selected current @<br>V <sub>PAD</sub> = 0.8 V ~ 2 V           | -12        | +12         | %    | not<br>allowed | not<br>allowed | %    |
| IBARCODE_ACCURACY_HALF          | BARCODE LED Sink Current<br>Accuracy to selected current @<br>V <sub>PAD</sub> = 0.55 V ~ 2 V          | -12        | +12         | %    | not<br>allowed | not<br>allowed | %    |

<sup>\*</sup>Note: Refer to Table 3.9 for valid current settings.

# 4.24. RGB LED Timing Specification

| SN | Symbol                                          | Parameter                                                                |   | Min   | Max | Unit |
|----|-------------------------------------------------|--------------------------------------------------------------------------|---|-------|-----|------|
| 1  | F <sub>PWM_OUT_X</sub><br>FR <sub>250</sub> = 0 | Frequency of the PWM output for color LED;<br>When FR <sub>250</sub> = 0 | - | 125   | 1   | Hz   |
| 2  | F <sub>PWM_OUT_X</sub><br>FR <sub>250</sub> = 1 | Frequency of the PWM output for color LED;<br>When FR <sub>250</sub> = 1 | _ | 250   | -   | Hz   |
| 3  | T <sub>HIGH_X</sub>                             | PWM High percentage for color LED.                                       | 0 |       | 99  | %    |
| 4  | T <sub>HIGH_STEP_X</sub>                        | PWM High percentage incremental step.                                    | _ | 1/256 | 1   | %    |

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



4.25. IR Transceiver IP Timing Specification

|    | <u> </u>                        |                              |    |       |     |      |
|----|---------------------------------|------------------------------|----|-------|-----|------|
| SN | Symbol                          | Parameter                    |    | Min   | Max | Unit |
| 1  | F <sub>IR_OUT</sub>             | Frequency of the IR output   | 25 | 1     | 120 | kHz  |
| 2  | F <sub>IR_IN</sub>              | Frequency of the IR input    | 25 | 1     | 120 | kHz  |
| 3  | T <sub>HIGH</sub> (DUTY1/3 = 0) | Duty Cycle when DUTY1/3 = 0. | _  | 50    | _   | %    |
| 4  | T <sub>HIGH</sub> (DUTY1/3 = 1) | Duty Cycle when DUTY1/3 = 1. | _  | 33.33 | _   | %    |

## 4.26. Switching Test Conditions

Figure 4.3 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are listed in Table 4.19.



Figure 4.3. Output Test Load, LVCMOS Standards

**Table 4.19. Test Fixture Required Components, Non-Terminated Interfaces** 

| Test Condition                 | R <sub>1</sub> | CL    | Timing Reference                  | V <sub>T</sub>  |
|--------------------------------|----------------|-------|-----------------------------------|-----------------|
|                                |                |       | LVCMOS 3.3 = 1.5 V                | _               |
| LVCMOS settings (L ≥ H, H ≥ L) | $\infty$       | 0 pF  | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _               |
|                                |                |       | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _               |
| LVCMOS 3.3 (Z ≥ H)             |                |       | 1.5 V                             | V <sub>OL</sub> |
| LVCMOS 3.3 (Z ≥ L)             |                |       | 1.5 V                             | V <sub>OH</sub> |
| Other LVCMOS (Z ≥ H)           | 400            | 0 - 5 | Vccio/2                           | Vol             |
| Other LVCMOS (Z ≥ L)           | 188            | 0 pF  | V <sub>CCIO</sub> /2              | V <sub>OH</sub> |
| LVCMOS (H ≥ Z)                 |                |       | V <sub>OH</sub> – 0.15 V          | V <sub>OL</sub> |
| LVCMOS (L ≥ Z)                 |                |       | V <sub>OL</sub> – 0.15 V          | V <sub>OH</sub> |

**Note**: Output test conditions for all other interfaces are determined by the respective standards.



# 5. Pinout Information

# 5.1. Signal Descriptions

## 5.1.1. Power Supply Pins

| Signal Name                                                        | Function | I/O | Description                                                                                                                                  |
|--------------------------------------------------------------------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>                                                    | Power    | _   | Core Power Supply                                                                                                                            |
| V <sub>CCIO_0</sub> , SPI_V <sub>CCIO1</sub> , V <sub>CCIO_2</sub> | Power    | _   | Power for I/Os in Bank 0, 1, and 2. $V_{CCIO0}$ is tied with $V_{PP\_2V5}$ and $V_{CCIO2}$ is tied with SPI_ $V_{CCIO1}$ in 16 WLCS package. |
| $V_{PP\_2V5}$                                                      | Power    | _   | Power for NVCM programming and operations.                                                                                                   |
| V <sub>CCPLL</sub>                                                 | Power    | _   | Power for PLL.                                                                                                                               |
| GND                                                                | GROUND   | _   | Ground                                                                                                                                       |
| GND_LED                                                            | GROUND   | _   | Ground for LED drivers. Should connect to GND on board.                                                                                      |

# **5.1.2.** Configuration Pins

| Signal   | Name      |               |     |                                                                                                                                                                                                 |
|----------|-----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Primary  | Secondary | Function      | 1/0 | Description                                                                                                                                                                                     |
| CRESET_B | 1         | Configuration | I   | Configuration Reset, active LOW. Include a weak internal pull-up resistor to $V_{\text{CCIO}\_2}$ . Or actively driven externally or connect an 10 k $\Omega$ pull-up to $V_{\text{CCIO}\_2}$ . |
| PIOB_8a  | CDONE     | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to SPI_V <sub>CClO2</sub> . In 16 WLCS CDONE shared with PIOB_8a.                                                                          |
|          |           | General I/O   | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                  |
| PIOB_11b | CDONE     | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to SPI_V <sub>CClO2</sub> . In 36-ball ucBGA package CDONE shared with PIOB_11b.                                                           |
|          |           | General I/O   | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                  |



# 5.1.3. Configuration SPI Pins

| Signal   | Name      |               |                                                                                                                                                                                                                  |                                                                                                                                                                                                                                    |
|----------|-----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Primary  | Secondary | Function      | I/O                                                                                                                                                                                                              | Description                                                                                                                                                                                                                        |
| PIOB_16a | SPI_SCK   | Configuration | I/O This pin is shared with device configuration. During configura In Master SPI mode, this pin outputs the clock to external SPI memory.  In Slave SPI mode, this pin inputs the clock from external processor. |                                                                                                                                                                                                                                    |
|          |           | General I/O   | I/O                                                                                                                                                                                                              | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                     |
| PIOB_14a | SPI_SO    | Configuration | Output                                                                                                                                                                                                           | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the command data to external SPI memory.  In Slave SPI mode, this pin connects to the MISO pin of the external processor. |
|          |           | General I/O   | I/O                                                                                                                                                                                                              | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                     |
| PIOB_15b | SPI_SI    | Configuration | Input                                                                                                                                                                                                            | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin receives data from external SPI memory. In Slave SPI mode, this pin connects to the MOSI pin of the external processor.           |
|          |           | General I/O   | I/O                                                                                                                                                                                                              | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                     |
| PIOB_17b | SPI_SS    | Configuration | I/O                                                                                                                                                                                                              | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs to the external SPI memory. In Slave SPI mode, this pin inputs CSN from the external processor.                           |
|          |           | General I/O   | I/O                                                                                                                                                                                                              | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                     |

## 5.1.4. Global Pins

| Signal   | Name      |             |                                                                                                                 |                                                                                                   |
|----------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Primary  | Secondary | Function    | I/O                                                                                                             | Description                                                                                       |
| PIOT_22b | G0        | General I/O | General I/O  I/O  In user mode, after configuration, this pin can b programmed as general I/O in user function. |                                                                                                   |
|          |           | Global      | Input                                                                                                           | Global input used for high fanout, or clock/reset net. The G0 pin drives the GBUFO global buffer. |
| PIOT_21a | G1        | General I/O | eral I/O I/O In user mode, after configuration, this pin can be programmed as general I/O in user function.     |                                                                                                   |
|          |           | Global      | Input                                                                                                           | Global input used for high fanout, or clock/reset net. The G1 pin drives the GBUF1 global buffer. |
| PIOB_13b | G3        | General I/O | I/O                                                                                                             | In user mode, after configuration, this pin can be programmed as general I/O in user function.    |
|          |           | Global      | Input                                                                                                           | Global input used for high fanout, or clock/reset net. The G3 pin drives the GBUF3 global buffer. |
| PIOB_8a  | G4        | General I/O | I/O                                                                                                             | In user mode, after configuration, this pin can be programmed as general I/O in user function.    |



| Signal  | Name      |             |       |                                                                                                   |
|---------|-----------|-------------|-------|---------------------------------------------------------------------------------------------------|
| Primary | Secondary | Function    | I/O   | Description                                                                                       |
|         |           | Global      | Input | Global input used for high fanout, or clock/reset net. The G4 pin drives the GBUF4 global buffer. |
| PIOB_7b | G5        | General I/O | I/O   | In user mode, after configuration, this pin can be programmed as general I/O in user function.    |
|         |           | Global      | Input | Global input used for high fanout, or clock/reset net. The G5 pin drives the GBUF5 global buffer. |
| PIOB_3b | G6        | General I/O | I/O   | In user mode, after configuration, this pin can be programmed as general I/O in user function.    |
|         |           | Global      | Input | Global input used for high fanout, or clock/reset net. The G6 pin drives the GBUF6 global buffer. |

## 5.1.5. General I/O, LED Pins

| Signal Name | Function    | 1/0               | Description                                                                                                             |
|-------------|-------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|
| RGB0        | General I/O | Open-Drain I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function.                        |
|             | LED         | Open-Drain Output | In user mode, with user's choice, this pin can be programmed as open drain 24 mA output to drive external LED.          |
| RGB1        | General I/O | Open-Drain I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function.                        |
|             | LED         | Open-Drain Output | In user mode, with user's choice, this pin can be programmed as open drain 24 mA output to drive external LED.          |
| RGB2        | General I/O | Open-Drain I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function.                        |
|             | LED         | Open-Drain Output | In user mode, with user's choice, this pin can be programmed as open drain 24 mA output to drive external LED.          |
| IRLED       | General I/O | Open-Drain I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function.                        |
|             | LED         | Open-Drain Output | In user mode, with user's choice, this pin can be programmed as open drain 400 mA output to drive external LED.         |
| BARCODE     | General I/O | Open-Drain I/O    | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function.                        |
|             | LED         | Open-Drain Output | In user mode, with user's choice, this pin can be programmed as open drain 100 mA output to drive external LED.         |
| PIOT_xx     | General I/O | I/O               | In user mode, with user's choice, this pin can be programmed as I/O in user function in the top (xx = I/O location).    |
| PIOB_xx     | General I/O | I/O               | In user mode, with user's choice, this pin can be programmed as I/O in user function in the bottom (xx = I/O location). |



# 5.2. Pin Information Summary

| Die Tees            |          | iCE4  | OUL1K    | iCE40 | UL640    |
|---------------------|----------|-------|----------|-------|----------|
| Pin Type            |          | SWG16 | 36 ucBGA | SWG16 | 36 ucBGA |
| General Purpose     | Bank 0   | 5     | 12       | 5     | 12       |
| I/O Per Bank        | Bank 1   | 4     | 4        | 4     | 4        |
|                     | Bank 2   | 1     | 10       | 1     | 10       |
| Total General Purp  | ose I/Os | 10    | 26       | 10    | 26       |
| V <sub>cc</sub>     |          | 1     | 1        | 1     | 1        |
| V <sub>CCIO</sub>   | Bank 0   | 0     | 1        | 0     | 1        |
|                     | Bank 1   | 0     | 1        | 0     | 1        |
|                     | Bank 2   | 1     | 1        | 1     | 1        |
| V <sub>CCPLL</sub>  |          | 0     | 1        | 0     | 1        |
| V <sub>PP_2V5</sub> |          | 1     | 1        | 1     | 1        |
| CRESET_B            |          | 1     | 1        | 1     | 1        |
| CDONE               |          | 0     | 0        | 0     | 0        |
| GND                 |          | 1     | 2        | 1     | 2        |
| GND_LED             |          | 1     | 1        | 1     | 1        |
| Total Balls         |          | 16    | 36       | 16    | 36       |



# 5.3. iCE40 Ultra Lite Part Number Description



## 5.3.1. Tape and Reel Quantity

| Package | TR Quantity |
|---------|-------------|
| CM36A   | 4,000       |
| SWG16   | 5,000       |

# 5.4. Ordering Part Numbers

## 5.4.1. Industrial

| Part Number           | LUTs | Supply Voltage | Package            | Pins | Temperature |
|-----------------------|------|----------------|--------------------|------|-------------|
| ICE40UL1K-SWG16ITR    | 1248 | 1.2            | Halogen-Free WLCSP | 16   | IND         |
| ICE40UL1K-CM36AITR    | 1248 | 1.2            | 36-Ball ucBGA      | 36   | IND         |
| ICE40UL1K-CM36AITR1K  | 1248 | 1.2            | 36-Ball ucBGA      | 36   | IND         |
| ICE40UL640-SWG16ITR   | 640  | 1.2            | Halogen-Free WLCSP | 16   | IND         |
| ICE40UL640-CM36AITR   | 640  | 1.2            | 36-Ball ucBGA      | 36   | IND         |
| ICE40UL640-CM36AITR1K | 640  | 1.2            | 36-Ball ucBGA      | 36   | IND         |



# **Supplemental Information**

#### **For Further Information**

A variety of technical documents for the iCE40 UltraLite family are available on the Lattice web site.

- iCE40 Programming and Configuration (FPGA-TN-02001)
- iCE40 SPI/I2C Hardened IP Usage Guide (TN1274)
- Advanced iCE40 SPI/I2C Hardened IP Usage Guide (TN1276)
- Memory Usage Guide for iCE40 Devices (TN1250)
- iCE40 sysCLOCK PLL Design and Usage Guide (TN1251)
- iCE40 Hardware Checklist (TN1252)
- iCE40 LED Driver Usage Guide (TN1288)
- iCE40 UltraLite Pinout Files
- iCE40 UltraLite Pin Migration Files
- Thermal Management
- Lattice design tools
- Schematic Symbols



# **Technical Support**

For assistance, submit a technical support case at www.latticesemi.com/techsupport.



# **Revision History**

## Revision 1.6, August 2018

| Section                          | Change Summary                                                                          |
|----------------------------------|-----------------------------------------------------------------------------------------|
| All                              | General update.                                                                         |
| General Description              | Updated Features section.                                                               |
|                                  | Removed Two Hardened SPI Interfaces from the list.                                      |
|                                  | Updated Two Hardened Interfaces list.                                                   |
| Architecture                     | Updated Architecture Overview section. Corrected iCE40UP5K device to iCE40UL-1K device. |
| DC and Switching Characteristics | Updated sysCONFIG Port Timing Specifications section. Changed SPI_XCK to SPI_SCK.       |
| Pinout Information               | Updated Signal Descriptions section. Changed SPI_SS_B to SPI_SS.                        |
| Supplemental Information         | Updated For Further Information section. Changed document ID of iCE40 Programming and   |
|                                  | Configuration to FPGA-TN-02001.                                                         |
| Revision History                 | Updated revision history table to new template.                                         |

## Revision 1.5, September 2017

| Section | Change Summary |                                                       |
|---------|----------------|-------------------------------------------------------|
| All     | •              | Changed document number from DS1050 to FPGA-DS-02027. |
|         | •              | Updated document template.                            |

## Revision 1.4, November 2016

| Section                           | Change Summary                                                                  |
|-----------------------------------|---------------------------------------------------------------------------------|
| DC and Switching Characteristics. | Updated External Reset section. Added information on following supply sequence. |

#### Revision 1.3, June 2016

| Section             | Change Summary                                                                                                                                                                                                                                       |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Description | Updated General Description section.                                                                                                                                                                                                                 |
|                     | Changed embedded RGB PWM IP to hardened RGB PWM IP.                                                                                                                                                                                                  |
|                     | Changed modulation logic to hardened TX/RX pulse logic.                                                                                                                                                                                              |
|                     | Updated information on the use of 500 mA IR driver.                                                                                                                                                                                                  |
| Product Family      | Updated Product Family section.                                                                                                                                                                                                                      |
|                     | Added RGB LED and IR LED to configurable Controllers.                                                                                                                                                                                                |
|                     | Added LED to RGB control functions.                                                                                                                                                                                                                  |
| Architecture        | Updated Architecture Overview section.                                                                                                                                                                                                               |
|                     | <ul> <li>Changed caption to Figure 3.1. iCE40UL-1K Device, Top View.</li> </ul>                                                                                                                                                                      |
|                     | Changed logic blocks to PLB.                                                                                                                                                                                                                         |
|                     | <ul> <li>Changed LED sink to RGB and IR LED sinks, and a 100 mA Barcode emulation<br/>output.</li> </ul>                                                                                                                                             |
|                     | <ul> <li>Corrected headings in Table 3.2. Global Buffer (GBUF) Connections to<br/>Programmable Logic Blocks.</li> </ul>                                                                                                                              |
|                     | <ul> <li>Updated footnote in Table 3.4. sysMEM Block Configurations*.</li> </ul>                                                                                                                                                                     |
|                     | Updated sysI/O Buffer Banks section.                                                                                                                                                                                                                 |
|                     | <ul> <li>Corrected VCCIO format in Figure 3.5. I/O Bank and Programmable I/O Cell.</li> </ul>                                                                                                                                                        |
|                     | <ul> <li>Updated Typical I/O Behavior During Power-up section.</li> </ul>                                                                                                                                                                            |
|                     | Updated Supported Standards section.                                                                                                                                                                                                                 |
|                     | <ul> <li>Updated Programmable Pull Up Resistors section.</li> </ul>                                                                                                                                                                                  |
|                     | <ul> <li>Changed more than one byte to multiple bytes in User I<sup>2</sup>C IPsection.</li> </ul>                                                                                                                                                   |
|                     | <ul> <li>Updated High Current LED Drive I/O Pins section. Changed heading to High Current<br/>LED Drive I/O Pins. Added LED to high current drive. Added information on use of<br/>500 mA IR LED. Added paragraph to reference Table 2-9.</li> </ul> |

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Section                          | Change Summary                                                                                         |
|----------------------------------|--------------------------------------------------------------------------------------------------------|
|                                  | Changed heading to Hardened RGB PWM IP.                                                                |
|                                  | Changed heading to Hardened IR Transceiver IP.                                                         |
|                                  | Updated iCE40 UltraLite Programming and Configuration section. Changed V <sub>CCIO_1</sub> to          |
|                                  | SPI_V <sub>CCIO1</sub> in Device Programming.                                                          |
| DC and Switching Characteristics | Updated Absolute Maximum Ratings section. Corrected V <sub>PP_2V5</sub> and V <sub>CCPLL</sub> format. |
|                                  | Updated Recommended Operating Conditions section.                                                      |
|                                  | Changed heading to Hardened RGB PWM IP.                                                                |
|                                  | Updated footnote.                                                                                      |
|                                  | Removed Power-up Sequence section.                                                                     |
|                                  | Added the following sections:                                                                          |
|                                  | Power-On Reset                                                                                         |
|                                  | Power-up Supply Sequence                                                                               |
|                                  | External Reset                                                                                         |
|                                  | Updated DC Electrical Characteristics section. Revised footnote 4.                                     |
|                                  | Updated Supply Current section.                                                                        |
|                                  | Changed V <sub>PP_2V5</sub> format.                                                                    |
|                                  | Updated footnote 5.                                                                                    |
|                                  | Updated Internal Oscillators (HFOSC, LFOSC) section. Added Commercial                                  |
|                                  | and Industrial Temp values for f <sub>CLKHF</sub> and DCH <sub>CLKHF</sub> .                           |
|                                  | Updated Differential Comparator Electrical Characteristics section.                                    |
|                                  | Updated iCE40 UltraLite External Switching Characteristics section. Revised footnote.                  |
|                                  | Updated sysCLOCK PLL Timing section. Revised tOPJIT conditions.                                        |
|                                  | Updated sysCONFIG Port Timing Specification section.                                                   |
|                                  | Added footnote to Master SPI.                                                                          |
|                                  | Added footnote to MCLK setup time.                                                                     |
|                                  | Revised t <sub>MTSU</sub> minimum value.                                                               |
|                                  | Added footnotes 3 and 4.                                                                               |
| Supplemental Information         | Updated For Further Information section. Added reference to iCE40 Hardware Checklist (FPGA-TN-02006).  |

#### Revision 1.2. April 2016

| Section                          | Change Summary                                                                                                                                                                                                                                                                                                         |  |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| General Description              | <ul> <li>Updated Features section.</li> <li>Updated BGA package to ucBGA.</li> <li>Corrected HF Oscillator unit in Table 2.1. iCE40 UltraLite Family Selection Guide.</li> </ul>                                                                                                                                       |  |
| Architecture                     | Updated sysCLOCK Phase Locked Loops (PLLs) (sysCLOCK PLL is only supported in 36-ball ucBGA package) section. Updated BGA package to ucBGA in heading.                                                                                                                                                                 |  |
| DC and Switching Characteristics | Updated Recommended Operating Conditions section. Added footnote 4 regarding V <sub>PP_2V5</sub> .                                                                                                                                                                                                                     |  |
| Pinout Information               | <ul> <li>Updated Signals Descriptions and Pinout Information Summary section.</li> <li>Updated BGA package to ucBGA.</li> <li>Changed SPI_CSN to SPI_SS_B.</li> <li>Corrected minor typo errors.</li> </ul>                                                                                                            |  |
| Ordering Information             | <ul> <li>Updated iCE40 Ultra Lite Part Number Description section.</li> <li>Added shipment types.</li> <li>Updated BGA package to ucBGA.</li> <li>Added Tape and Reel Quantity section.</li> <li>Updated Ordering Part Numbers section.</li> <li>Added part numbers.</li> <li>Updated BGA package to ucBGA.</li> </ul> |  |



## Revision 1.1, March 2015

| Section                          | Change Summary                                                                                                                    |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| All                              | Document status changed from Preliminary to Final.                                                                                |  |
| General Description              | Updated General Description and Features sections. Changed the LFOSC frequency value from 9.7 kHz to 10 kHz.                      |  |
| Architecture                     | Updated On-Chip Oscillator section. Changed the LFOSC frequency value from 9.7 kHz to 10 kHz.                                     |  |
| DC and Switching Characteristics | Updated Power-up Supply Sequence section. Revised power-up sequence description for 16-ball WLCSP. Added Power-up Sequence table. |  |
|                                  | Updated User I2C Specifications section. Added footnote 2.                                                                        |  |
|                                  | Updated Internal Oscillators (HFOSC, LFOSC) section. Added and revised values.     Removed footnote.                              |  |
|                                  | Updated Maximum sysI/O Buffer Performance section. Revised value for LED I/O used as GPIO open drain.                             |  |
|                                  | Updated High Current LED, IR LED and Barcode LED Drives section. Revised values.                                                  |  |

### Revision 1.0, January 2015

| Section | Change Summary  |
|---------|-----------------|
| All     | Initial release |



7<sup>th</sup> Floor, 111 SW 5<sup>th</sup> Avenue Portland, OR 97204, USA T 503.268.8000 www.latticesemi.com

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for FPGA - Field Programmable Gate Array category:

Click to view products by Lattice manufacturer:

Other Similar products are found below:

5AGXBA5D4F27I5N 5AGXMA3D4F27I3N 5CEFA7F27C6N 5CGTFD7D5F27I7N EP1C4F400C7N EP1S25F672I7 EP1SGX25DF672I6N EP2C50F672C8N EP2S30F672C5 EP2S60F672C5N EP4CGX110DF27C8N EP4CGX150DF27I7N EP4CGX50DF27I7N EP4CGX50DF27I7N EP4CGX75DF27I7N LAMXO640C-3FTN256E LFE2-12E-6QN208I LFE2-20E-6FN484I LFE2-6SE-6FN256I LFEC1E-3QN208C LFXP6C-3QN208CACD PLUS16L87N PLUS16R67N PLUS20L87N PLUS20R87N LCMXO2280C-4FTN324I LFXP15-C-4F388C LFXP2-8E-6FT256I 5AGTMC3D3F27I3N 5AGXBA5D6F27C6N 5AGXMA5D6F27C6N 5CGXBC4C6F27C7N EP2C70F672C8N EP2S15F672C3N EP4CGX110DF27I7N QP82S100/BXA LCMXO640C-3FT256CAHW LFE2-6E-5TN144I LFSC3GA40E-7FFA1020C LFXP2-8E-6M132IAEJ LFE2M50SE-6F484I9A LFE3-70EA-8F672C LFSC3GA45E-7FFA1020C LFSC3GA40E-5FFA1020C LFSC3GA40E-6FFA1020I LFSCM3GA40EP1-5FFA1020C LFSCM3GA40EP1-6FFA1020C LFXP10C-5F388CA1370 LFXP2-5E-5M132I LFXP2-8E-6M132CAEJ 5962-9154507MXA