## FGATURES

- Power Path Management for Systems with Multiple DC Sources
- AlI N-Channel Switching to Reduce Power Losses and System Cost
- Switches and Isolates Sources Up to 30V
- Adaptive High Voltage Step-Up Regulatorfor N-Channel Gate Drive
- Capacitor Inrush and Short-Circuit Current Limited
- User-Programmable Timer to Limit Switch Dissipation
- Small Footprint: 16-Pin Narrow SSOP


## APPLICATIONS

- Notebook Computers
- Portable Instruments
- Handi-Terminals
- Portable Medical Equipment
- Portable Industrial Control Equipment


## DESCRIPTIOn

The LTC ${ }^{\circledR} 1473$ provides a power management solution for single and dual battery notebook computers and other portable equipment. The LTC1473 drives two sets of back-to-back N-channeI MOSFET switches to route power to the input of the main system switching regulator. An internal boost regulator provides the voltage to fully enhance the logic level N-channel MOSFET switches.
The LTC1473 senses current to limit surge currents both into and out of the batteries and the system supply capacitor during switch-over transitions or during fault conditions. A user-programmable timer monitors the time the MOSFET switches are in current limit and latches them off when the programmed time is exceeded.
A unique "2-diode mode" logic ensures system start-up regardless of which input receives power first.
© , LTC and LT are registered trademarks of Linear Technology Corporation. PowerPath is a trademark of Linear Technology Corporation.

## TYPICAL APPLICATION



## ABSOLUTE MAXIMUM RATINGS

(Note 1)
DCIN, BAT1, BAT2 Supply Voltage $\qquad$ -0.3 to 32 V
SENSE ${ }^{+}$, SENSE ${ }^{-}$, $\mathrm{V}^{+}$ -0.3 to 32V
GA1, GB1, GA2, GB2 -0.3 to 42V
SAB1, SAB2 -0.3 to 32 V
SW, VGG $\qquad$ -0.3 to 42V
IN1, IN2, DIODE -0.3 V to 7.5 V
Junction Temperature (Note 2) ............................. $125^{\circ} \mathrm{C}$
Operating Temperature Range
Commercial $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ Industrial $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec )

PACKAGE/ORDER INFORMATION

| TOP VIEW |  | ORDER PART NUMBER |
| :---: | :---: | :---: |
| $\begin{aligned} & 1015 \\ & 1022 \\ & 102 \\ & \hline \end{aligned}$ | [16 GA1 |  |
|  |  |  |
| DIODE 3 | 14.681 | LTC1473CGN |
| timer ${ }^{4}$ | 13 SENSE ${ }^{+}$ | LTC1473IGN |
| $\mathrm{v}^{+5}$ | 12. SENSE- |  |
| $\mathrm{V}_{\mathrm{GG}} 6$ <br> SW | $11 \mathrm{GA} \mathrm{S}^{2}$ | GN PART MARKING |
|  | 10 SAB2 |  |
| GND 8 | 96B2 |  |
| GN PACKAGE <br> 16-LEAD NARROW PLASTIC SSOP |  | 1473 |
|  |  | 14731 |

Consult factory for Military grade parts.

## ELECTRICAL CHAßACTERISTICS

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Test circuit, $\mathbf{V}^{+}=\mathbf{2 0 V}$, unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}^{+}$ | Supply Operating Range |  |  | 4.75 |  | 30 | V |
| IS | Supply Current | $\mathrm{V}_{\text {IN1 }}=\mathrm{V}_{\overline{\text { DIODE }}}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN2 }}=0 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}{ }^{+}=\mathrm{V}_{\text {SENSE }}{ }^{-}=20 \mathrm{~V}$ | $\bullet$ |  | 100 | 200 | $\mu \mathrm{A}$ |
| $V_{G S}$ | $V_{G S}$ Gate Supply Voltage | $V_{G S}=V_{G G}-V^{+}$ | $\bullet$ | 7.5 | 8.5 | 9.5 | V |
| V ${ }^{+}$UVL0 | V+ Undervoltage Lockout Threshold | V+ Ramping Down |  | 2.7 | 3.1 | 3.5 | V |
| $\mathrm{V}^{+}$UVLOHYS | V+ Undervoltage Lockout Hysteresis |  |  | 0.75 | 1 | 1.25 | V |
| V HIDIGIN | Digital Input Logic High |  | $\bullet$ | 2 | 1.6 |  | V |
| V LODIGIN | Digital Input Logic Low |  | $\bullet$ |  | 1.5 | 0.8 | V |
| $\underline{1}$ | Input Current | $\mathrm{V}_{\text {IN1 }}=\mathrm{V}_{\text {IN2 }}=\mathrm{V}_{\overline{\mathrm{DIODE}}}=5 \mathrm{~V}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{GS}(\mathrm{ON})}$ | Gate-to-Source ON Voltage | $\mathrm{I}_{\mathrm{GA} 1}=\mathrm{I}_{\mathrm{GA} 2}=\mathrm{I}_{\mathrm{GB} 1}=I_{\mathrm{GB} 2}=-1 \mu \mathrm{~A}, \mathrm{~V}_{\text {SAB }}=\mathrm{V}_{\text {SAB2 }}=20 \mathrm{~V}$ | $\bullet$ | 5.0 | 5.7 | 7.0 | V |
| $V_{\text {GS (0FF) }}$ | Gate-to-Source OFF Voltage | $\mathrm{I}_{\mathrm{GA} 1}=\mathrm{I}_{\mathrm{GA} 2}=\mathrm{I}_{\mathrm{GB} 1}=\mathrm{I}_{\mathrm{GB} 2}=100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{SAB} 1}=\mathrm{V}_{\text {SAB2 }}=20 \mathrm{~V}$ | $\bullet$ |  | 0 | 0.4 | V |
| $\mathrm{I}_{\text {BSENSE }}{ }^{+}$ | SENSE+ Input Bias Current | $\begin{aligned} & V_{\text {SENSE }^{+}}=\mathrm{V}_{\text {SENSE }^{-}}=20 \mathrm{~V} \\ & \mathrm{SSENSE}^{+}=\mathrm{V}_{\text {SENSE }^{-}}=0 \mathrm{~V}(\text { Note 3) } \end{aligned}$ | $\bullet$ | $\begin{gathered} 2 \\ -300 \end{gathered}$ | $\begin{gathered} \hline 4.5 \\ -160 \end{gathered}$ | $\begin{gathered} 6.5 \\ -100 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {BSENSE }}{ }^{-}$ | SENSE- Input Bias Current | $\begin{aligned} & V_{\text {SENSE }^{+}}=\mathrm{V}_{\text {SENSE }^{-}}=20 \mathrm{~V} \\ & \mathrm{~S}_{\text {SENSE }^{+}}=\mathrm{V}_{\text {SENSE }^{-}}=0 \mathrm{~V}(\text { Note 3) } \end{aligned}$ | $\bullet$ | $\begin{gathered} \hline 2 \\ -300 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 4.5 \\ -160 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 6.5 \\ -100 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $V_{\text {SENSE }}$ | Inrush Current Limit Sense Voltage | $\begin{aligned} & \mathrm{V}_{\text {SENSE }^{-}}=20 \mathrm{~V}\left(\mathrm{~V}_{\text {SENSE }^{+}}-\mathrm{V}_{\text {SENSE }^{-}}\right) \\ & \text {SENSE }^{-}=0 \mathrm{~V}\left(\mathrm{~V}_{\text {SENSE } \left.^{+}-\mathrm{V}_{\text {SENSE }^{-}}\right)}\right. \end{aligned}$ | $\bullet$ | $\begin{aligned} & 0.15 \\ & 0.10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.20 \\ & 0.20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.25 \\ & 0.30 \\ & \hline \end{aligned}$ | V |
| $I_{\text {PDSAB }}$ | SAB1, SAB2 Pull-Down Current | $\begin{aligned} & V_{\text {IN1 }}=V_{\text {IN2 }}=V_{\overline{D I O D E}}=0.8 \mathrm{~V} \\ & V_{\text {IN1 }}=V_{\text {IN2 }}=0.8 \mathrm{~V}, V_{D I O D E}=2 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 30 \end{gathered}$ | $\begin{gathered} 20 \\ 200 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 35 \\ 350 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $I_{\text {timer }}$ | Timer Source Current | $\begin{aligned} & V_{\text {IN1 }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN2 }}=\mathrm{V}_{\text {DIODE }}=2 \mathrm{~V}, \mathrm{~V}_{\text {TIMER }}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\text {SENSE }}{ }^{-}-\mathrm{V}_{\text {SENSE }}=300 \mathrm{mV} \end{aligned}$ | $\bullet$ | 3 | 5.5 | 9 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TIMER }}$ | Timer Latch Threshold Voltage | $\mathrm{V}_{\text {IN1 }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN2 }}=\mathrm{V}_{\overline{\mathrm{DIODE}}}=2 \mathrm{~V}$ | $\bullet$ | 1.1 | 1.2 | 1.3 | V |
| $\mathrm{t}_{\text {ON }}$ | Gate Drive Rise Time | $\mathrm{C}_{G S}=1000 \mathrm{pF}, \mathrm{V}_{\text {SAB1 }}=\mathrm{V}_{\text {SAB2 }}=0 \mathrm{~V}$ (Note 4) |  |  | 33 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {OFF }}$ | Gate Drive Fall Time | $\mathrm{C}_{G S}=1000 \mathrm{pF}, \mathrm{V}_{\text {SAB1 }}=\mathrm{V}_{\text {SAB2 }}=20 \mathrm{~V}($ Note 4) |  |  | 2 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {D1 }}$ | Gate Drive Turn-On Delay | $\mathrm{C}_{G S}=1000 \mathrm{pF}, \mathrm{V}_{\text {SAB1 }}=\mathrm{V}_{\text {SAB2 }}=0 \mathrm{~V}$ (Note 4) |  |  | 22 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{D} 2}$ | Gate Drive Turn-Off Delay | $\mathrm{C}_{G S}=1000 \mathrm{pF}, \mathrm{V}_{\text {SAB1 }}=\mathrm{V}_{\text {SAB2 }}=20 \mathrm{~V}($ Note 4) |  |  | 1 |  | $\mu \mathrm{s}$ |
| fovgG | $V_{G G}$ Regulator Operating Frequency |  |  |  | 30 |  | kHz |

## ELECTRICAL CHARACTERISTICS

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: $T_{J}$ is calculated from the ambient temperature $T_{A}$ and power dissipation $P_{D}$ according to the following formula:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{P}_{\mathrm{D}}\right)\left(150^{\circ} \mathrm{C} / \mathrm{W}\right)
$$

Note 3: IS increases by the same amount as $I_{\text {BSENSE }}{ }^{+}+I_{\text {BSENSE }}{ }^{-}$when their common mode falls below 5 V .

Note 4: Gate turn-on and turn-off times are measured with no inrush current limiting, i.e., $\mathrm{V}_{\text {SENSE }}=0 \mathrm{~V}$. Gate rise times are measured from 1 V to 4.5 V and fall times are measured from 4.5 V to 1 V . Delay times are measured from the input transition to when the gate voltage has risen or fallen to 3 V .

## TYPICAL PGRFORMANCG CHARACTERISTICS



1473 G01


1473 G04


1473 G02

## Undervoltage Lockout Threshold ( $\mathbf{V}^{+}$) vs Temperature



1473 G05

$1473 \cdot$ TPC02.5

## VGS Gate Supply Voltage vs Temperature



## TYPICAL PGRFORMANCE CHARACTERISTICS



## PIn functions

IN1 (Pin 1): Logic Input of Gate Drivers GA1 and GB1. IN1 is disabled when IN2 is high or DIODE is low.
IN2 (Pin 2): Logic Input of Gate Drivers GA2 and GB2. IN2 is disabled when IN1 is high or DIODE is low.
DIODE (Pin 3): "2-Diode Mode" Logic Input. $\overline{\text { DIODE }}$ overrides IN1 and IN2 by forcing the two back-to-back external N -channel MOSFET switches to mimic two diodes.

TIMER (Pin 4): Fault Timer. A capacitor connected from this pin to GND programs the time the MOSFET switches are allowed to be in current limit. To disable this function, Pin 4 can be grounded.
$\mathbf{V}^{+}$(Pin 5): Input Supply. Bypass this pin with at least a $1 \mu \mathrm{~F}$ capacitor.
$V_{G G}$ (Pin 6): Gate Driver Supply. This high voltage supply is intended only for driving the internal micropower gate drive circuitry. Do not load this pin with any external circuitry. Bypass this pin with at least $1 \mu \mathrm{~F}$.

SW (Pin 7): Open Drain of an internal N-Channel MOSFET Switch. This pin drives the bottom of the $V_{G G}$ switching regulator inductor which is connected between this pin and the $\mathrm{V}^{+}$pin.
GND (Pin 8): Ground.
GA2, GB2 (Pins 11, 9): Switch Gate Drivers. GA2 and GB2 drive the gates of the second back-to-back external N -channel switches.

SAB2 (Pin 10): Source Return. The SAB2 pin is connected to the sources of SW A2 and SW B2. A small pull-down current source returns this node to OV when the switches are turned off.

SENSE-(Pin 12): Inrush Current Input. This pin should be connected directly to the bottom (output side) of the low value current sense resistor in series with the two input power selector switch pairs, SW A1/B1 and SW A2/B2, for detecting and controlling the inrush current into and out of the power supply sources and the output capacitor.
SENSE ${ }^{+}$(Pin 13): Inrush Current Input. This pin should be connected directly to the top (switch side) of the low value current sense resistor in series with the two input power selector switch pairs, SW A1/B1 and SW A2/B2, for detecting and controlling the inrush current into and out of the power supply sources and the output capacitor. Current limit is invoked when $\left(\mathrm{V}_{\text {SENSE }}{ }^{+}-\mathrm{V}_{\text {SENSE }}{ }^{-}\right.$) exceeds $\pm 0.2 \mathrm{~V}$.

GA1, GB1 (Pins 16, 14): Switch Gate Drivers. GA1 and GB1 drive the gates of the first back-to-back external N-channel switches.

SAB1 (Pin 15): Source Return. The SAB1 pin is connected to the sources of SW A1 and SW B1. A small pull-down current source returns this node to OV when the switches are turned off.


## OPGRATION

The LTC1473 is responsible for low-loss switching and isolation at the "front end" of the power management system, where up to two battery packs can be connected and disconnected seamlessly. Smooth switching between input power sources is accomplished with the help of lowloss N-channel switches. They are driven by special gate drive circuitry which limits the inrush current in and out of the battery packs and the system power supply capacitors.

## All N-Channel Switching

The LTC1473 drives external back-to-back N-channel MOSFET switches to direct power from two sources: the primary battery and the secondary battery or a battery and a wall unit. (N-channel MOSFET switches are more cost effective and provide lower voltage drops than their P channel counterparts.)

## Gate Drive ( $\mathrm{V}_{\mathrm{GG}}$ ) Power Supply

The gate drive for the low-loss N-channel switches is supplied by an internal micropower boost regulator which is regulated at approximately 8.5 V above $\mathrm{V}^{+}$, up to 37 V maximum. In two battery systems, the LTC1473 V ${ }^{+}$pin is diode ORed through three external diodes connected to the three main power sources, DCIN, BAT1 and BAT2. Thus, $\mathrm{V}_{\mathrm{GG}}$ is regulated at 8.5 V above the highest power source and will provide the overdrive required to fully enhance the MOSFET switches.

For maximum efficiency the top of the boost regulator inductor is connected to $\mathrm{V}^{+}$as shown in Figure 1. C1 provides filtering at the top of the 1 mH switched inductor, L1, which is housed in a small surface mount package. An internal diode directs the current from the 1 mH inductor to the $\mathrm{V}_{\mathrm{GG}}$ output capacitor C 2 .

## Inrush and Short-Circuit Current Limiting

The LTC1473 uses an adaptive inrush current limiting scheme to reduce current flowing in and out of the two main power sources and the following system's input capacitor during switch-over transitions. The voltage across a single small valued resistor, $\mathrm{R}_{\text {SENSE }}$, is measured to ascertain the instantaneous current flowing through the
two switch pairs, SW A1/B1 and SW A2/B2, during the transitions.

Figure 2 shows a block diagram of a switch driver pair, SW A1/B1. A bidirectional current sensing and limiting circuit determines when the voltage drop across $\mathrm{R}_{\text {SENSE }}$ reaches $\pm 200 \mathrm{mV}$. The gate-to-source voltage, $\mathrm{V}_{\mathrm{GS}}$, of the appropriate switch is limited during the transition period until the inrush current subsides, generally within a few milliseconds, depending upon the value of the following system's input capacitor.
This scheme allows capacitors and MOSFET switches of differing sizes and current ratings to be used in the same system without circuit modifications.


Figure 1. $V_{G G}$ Switching Regulator


Figure 2. SW A1/B1 Inrush Current Limiting

## APPLICATIONS INFORMATION

After the transition period, the $\mathrm{V}_{\mathrm{GS}}$ of both MOSFETs in the selected switch pair rises to approximately 5.6 V . The gate drive is set at 5.6 V to provide ample overdrive for standard logic-level MOSFET switches without exceeding their maximum $\mathrm{V}_{\mathrm{GS}}$ rating.
In the event of a fault condition the current limit loop will limit the inrush current into the short. At the instant the MOSFET switch is in current limit, i.e., when the voltage drop across $R_{\text {SENSE }}$ is $\pm 200 \mathrm{mV}$, a fault timer will start timing. It will continue to time as long as the MOSFET switch is in current limit. Eventually the preset time will lapse and the MOSFET switch will latch off. The latch is reset by deselecting the gate drive input. Fault time-out is programmed by an external capacitor connected between the TIMER pin and ground.

## POWER PATH SWITCHING CONCEPTS

## Power Source Selection

The LTC1473 drives low-loss switches to direct power in the main power path of a single or dual rechargeable battery system, the type found in many notebook computers and other portable equipment.
Figure 3 is a conceptual block diagram that illustrates the main features of an LTC1473 dual battery power management system starting with the three main power sources and ending at the output load (i.e.: system DC/DC regulator).

Switches SW A1/B1 and SW A2/B2 direct power from either batteries to the input of the DC/DC switching regulator. Each of the switches is controlled by a TTL/CMOS compatible input that can interface directly with a power management system $\mu \mathrm{P}$.

## Using Tantalum Capacitors

The inrush (and "outrush") current of the system DC/DC regulator input capacitor is limited by the LTC1473, i.e., the current flowing both in and out of the capacitor during transitions from one input power source to another is limited. In many applications, this inrush current limiting makes it feasible to use smaller tantalum surface mount capacitors in place of larger aluminum electrolytics.

Note: The capacitor manufacturer should be consulted for specific inrush current specifications and limitations and some experimentation may be required to ensure compliance with these limitations under all possible operating conditions.

## Back-to-Back Switch Topology

The simple SPST switches shown in Figure 3 actually consist of two back-to-back N-channel switches. These low-loss N-channel switch pairs are housed in 8-pin SO and SSOP packaging and are available from a number of manufacturers. The back-to-back topology eliminates the problems associated with the inherent body diodes in power MOSFET switches and allows each switch pair to


Figure 3. LTC1473 PowerPath Conceptual Diagram

## APPLLCATIONS INFORMATION

block current flow in either direction when both switches are turned off.
The back-to-back topology also allows for independent control of each half of the switch pair which facilitates bidirectional inrush current limiting and the so-called "2-diode mode" described in the following section.

## The 2-Diode Mode

Under normal operating conditions, both halves of each switch pair are turned on and off simultaneously. For example, when the input power source is switched from BAT1 to BAT2 in Figure 4, both gates of switch pair SW A1/B1 are normally turned off and both gates of switch pair SW A2/B2 are turned on. The back-to-back body diodes in switch pair, SW A1/B1, block current flow in or out of the BAT1 input connector.
In the "2-diode mode," only the first half of each power path switch pair, i.e., SW A1 and SW A2, are turned on; and the second half, i.e., SW B1 and SW B2 are turned off. These two switch pairs now act simply as two diodes connected to the two main input power sources as illustrated in Figure 4. The power path diode with the highest input voltage passes current through to the output load (i.e. input of the DC/DC converter) to ensure that the power
management $\mu \mathrm{P}$ is powered even under start-up or abnormal operating conditions. (An undervoltage lockout circuit defeats this mode when the $\mathrm{V}^{+}$pin drops below approximately 3.2 V . The supply to $\mathrm{V}^{+}$comes from the main power sources, DCIN, BAT1 and BAT2 through three external diodes as shown in Figure 1.)
The 2-diode mode is asserted by applying an active low to the DIODE input.

## COMPONENT SELECTION

## N-Channel Switches

The LTC1473 adaptive inrush current limiting circuitry permits the use of a wide range of logic-level N -Channel MOSFET switches. A number of dual, low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ N -channel switches in 8-lead surface mount packages are available that are well suited for LTC1473 applications.
The maximum allowable drain-source voltage, $\mathrm{V}_{\mathrm{DS}(\mathrm{MAX})}$, of the two switch pairs, SW A1/B1 and SW A2/B2 must be high enough to withstand the maximum DC supply voltage. If the $D C$ supply is in the 20 V to 28 V range, use 30 V MOSFET switches. If the DC supply is in the 10 V to 18 V range, and is well regulated, then 20V MOSFET switches will suffice.


Figure 4. LTC1473 PowerPath Switches in 2-Diode Mode

## APPLICATIONS InfORMATION

As a general rule, select the switch with the lowest $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ and able to withstand the maximum allowable $\mathrm{V}_{\mathrm{DS}}$. This will minimize the heat dissipated in the switches while increasing the overall system efficiency. Higher switch resistances can be tolerated in some systems with lower current requirements, but care should be taken to ensure that the power dissipated in the switches is never allowed to rise above the manufacturers' recommended level.

## Inrush Current Sense Resistor, RSENSE

A small valued sense resistor (current shunt) is used by the two switch pair drivers to measure and limit the inrush or short-circuit current flowing through the conducting switch pair.

The inrush current limit should be set at approximately $2 \times$ or $3 \times$ the maximum required output current. For example, if the maximum current required by the DC/DC converter is $2 A$, an inrush current limit of 6 A is set by selecting a $0.033 \Omega$ sense resistor, R RENSE, using the following formula:

$$
R_{\text {SENSE }}=(200 \mathrm{mV}) / I_{\text {INRUSH }}
$$

Note that the voltage drop across the resistor in this example is only 66 mV under normal operating conditions. Therefore, the power dissipated in the resistor is extremely small ( 132 mW ), and a small 1/4W surface mount resistor can be used in this application (the resistor will tolerate the higher power dissipation during current limit for the duration of the fault time-out). A number of small valued surface mount resistors are available that have been specifically designed for high efficiency current sensing applications.

## Programmable Fault Timer Capacitor, $\mathbf{C}_{\text {TIMER }}$

A fault timer capacitor, $\mathrm{C}_{\text {TIMER }}$, is used to program the time duration the MOSFET switches are allowed to be in continuous current limit.
In the event of a fault condition, the MOSFET switch is driven into current limit by the inrush current limit loop. The MOSFET switch operating in current limit is in a high dissipation mode and can fail catastrophically if not promptly terminated.

The fault time delay is programmed with an external capacitor between the TIMER pin and GND. At the instant the MOSFET switch enters current limit, a $5.5 \mu \mathrm{~A}$ current source starts charging $\mathrm{C}_{\text {TIMER }}$ through the TIMER pin. When the voltage across $\mathrm{C}_{\text {TIMER }}$ reaches 1.2 V an internal latch is set and the MOSFET switch is turned off. To reset the latch, the logic input of the MOSFET gate driver is deselected.

The fault time delay should be programmed as large as possible, at least $3 \times$ to $5 \times$ the maximum switching transition period, to avoid prematurely tripping the protection circuit. Conversely, for the protection circuit to be effective, the fault time delay must be within the safe operating area of the MOSFET switches, as stated in the manufacturer's data sheet.

The maximum switching transition period happens during a cold start, when a fully charged battery is connected to an unpowered system. The inrush current charging the system supply capacitor to the battery voltage determines the switching transition period.

The following example illustrates the calculation of $\mathrm{C}_{\text {TIMER }}$. Assume the maximum battery voltage is 20 V , the system supply capacitor is $68 \mu \mathrm{~F}$, the inrush current limit is 6 A and the maximum current required by the $D C / D C$ converter is 2 A . Then, the maximum switching transition period is calculated using the following formula:

$$
\begin{aligned}
& \mathrm{t}_{\mathrm{SW}(\mathrm{MAX})}=\frac{\left(\mathrm{V}_{\mathrm{BAT}(\mathrm{MAX})}\right)\left(\mathrm{C}_{\operatorname{IN(DC/DC})}\right)}{\mathrm{I}_{\text {INRUSH }}-\mathrm{I}_{\mathrm{LOAD}}} \\
& \mathrm{t}_{\mathrm{SW}(\mathrm{MAX})}=\frac{(20)(68 \mu \mathrm{~F})}{6 \mathrm{~A}-2 \mathrm{~A}}=340 \mu \mathrm{~S}
\end{aligned}
$$

Multiplying 3 by $340 \mu \mathrm{~s}$ gives 1.02 ms , the minimum fault delay time. Make sure this delay time does not fall outside of the safe operating area of the MOSFET switch dissipating 60W (6A $\cdot 20 \mathrm{~V} / 2$ ). Using this delay time the $\mathrm{C}_{\text {TIMER }}$ can be calculated using the following formula:

$$
\mathrm{C}_{\text {TIMER }}=1.02 \mathrm{~ms}\left(\frac{5.5 \mu \mathrm{~A}}{1.20 \mathrm{~V}}\right)=4700 \mathrm{pF}
$$

Therefore, $\mathrm{C}_{\text {TIMER }}$ should be 4700 pF .

## APPLICATIONS INFORMATION

## $V_{G G}$ Regulator Inductor and Capacitors

The $V_{G G}$ regulator provides a power supply voltage 8.5 V higher than any of the three main power source voltages to allow the control of N-channel MOSFET switches. This micropower, step-up voltage regulator is powered by the highest potential available from the three main power sources for maximum regulator efficiency.

Three external components are required by the $\mathrm{V}_{\mathrm{GG}}$ regulator: L1, C1 and C2, as shown in Figure 5.
L1 is a small, low current, 1 mH surface mount inductor. C1 provides filtering at the top of the 1 mH switched inductor and should be at least $1 \mu \mathrm{~F}$ to filter switching transients. The $V_{G G}$ output capacitor, C2, provides storage and filtering for the $V_{G G}$ output and should be at least $1 \mu \mathrm{~F}$ and rated for 50V operation. C1 and C2 can be ceramic capacitors.


Figure 5. $\mathbf{V}_{\mathrm{GG}}$ Step-Up Switching Regulator

## LTC1473

## TYPICAL APPLICATIONS

Input Power Routing Circuit for Microprocessor Controlled Dual Battery Dual Chemistry System


## TYPICAL APPLICATIONS

Complete Front End Including Battery Charger and DC/DC Converter with Automatic Switchover Between Battery and DCIN


## TYPICAL APPLICATION

Protected Automatic Switchover Between Two Supplies


Dimensions in inches (millimeters) unless otherwise noted.

## GN Package

16-Lead Plastic SSOP (Narrow 0.150)
(LTC DWG \# 05-08-1641)


## LTC1473

## TYPICAL APPLICATIONS



Hot Swap is a trademark of Linear Technology Corporation
beLated parts

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC1155 | Dual High Side Micropower MOSFET Driver | Internal Charge Pump Requires No External Components |
| LTC1161 | Quad Protected High Side MOSFET Driver | Rugged, Designed for Harsh Environment |
| LTC1473L | Dual PowerPath Switch Driver | Low Voltage Version of the LTC1473; Operates with 3.3V Input |
| LTC1479 | PowerPath Controller for Dual Battery Systems | Designed to Interface with a Power Management $\mu$ P |
| LT1505 | Synchronous Constant-Voltage/Constant-Current <br> Battery Charger | Up to 6A Charge Current; High Efficiency; Adaptive Current Limiting |
| LT1510 | Constant-Voltage/Constant-Current Battery Charger | Up to 1.5A Charge Current for Lithium-Ion, NiCd and NiMH Batteries |
| LT1511 | 3A Constant-Voltage/Constant-Current Battery Charger | High Efficiency, Minimal External Components to Fast Charge <br> Lithium, NiMH and NiCd Batteries |
| LTC1628 | 2-Phase Dual Synchronous Step-Down Controller | Minimum Input Capacitors; 4.5V $\leq$ VIN $\leq$ 36V |
| LTC1735 | High Efficiency Synchronous Switching Regulator | Constant Frequency, VIN $\leq$ 36V, Fault Protection |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management Specialised - PMIC category:
Click to view products by Linear Technology manufacturer:

Other Similar products are found below :
P9145-I0NQGI SLG7NT4192VTR AS3729B-BWLM LNBH25SPQR ADP5080ACBZ-1-RL MC32PF3000A6EP MB39C831QN-G-EFE2 MAX9959DCCQ+D MAX1932ETC+T MAX1856EUB+T STNRG011TR IRPS5401MXI03TRP S6AE102A0DGN1B200 MMPF0100FDAEP MCZ33903DS5EK S6AE101A0DGNAB200 MCZ33903DS3EK NCP6924CFCHT1G MAX17117ETJ+ L9916 L9915CB MCZ33905DS3EK MMPF0100FCANES MCZ33905DD3EK MMPF0100FBANES WM8325GEFL/V MCZ33903DP5EK MCZ33905DS5EK MCZ33903D3EK MCZ33903DD5EK ADN8835ACPZ-R7 MCZ33903DP5EKR2 MCZ33903D5EK MCZ33903DD3EK MMPF0100FAAZES SLG7NT4198V MIC5164YMM P9180-00NHGI NCP6914AFCAT1G TLE9261QX TEA1998TS/1H MAX881REUB+T TLE9262QX TLE8880TN MAX8520ETP+T SLG7NT4083V ADP1031ACPZ-1-R7 ADP1031ACPZ-2-R7 ADP1031ACPZ-3-R7 ADP1031ACPZ-4-R7

