Triple Buck Regulator with 1.2A and Two 600mA Outputs and Individual Programmable References

## features

- Three Independent Current Mode Buck DC/DC Regulators ( 1.2 A and $2 \times 600 \mathrm{~mA}$ )
- Single Pin Programmable $V_{F B}$ Servo Voltages from 800 mV Down to 425 mV (in 25 mV Steps)
- Pull $\mathrm{V}_{\text {FB }}$ High to Make Each 600 mA Buck a Slave for Higher Current Operation
- Pulse-Skipping or Burst Mode ${ }^{\circledR}$ Operation
- Programmable Switching Frequency (19Hz to 3 MHz ) or Fixed 2.25MHz
- Synchronizable (1.2MHz to 3MHz)
- $\mathrm{V}_{\text {IN }}$ Range 2.5 V to 5.5 V
- All Regulators Internally Compensated
- PGOOD Output Flag
- Quiescent Current <100^A (All Regulators in Burst Mode Operation)
- Zero Shutdown Current
- Overtemperature and Short-Circuit Protection
- Tiny $3 \mathrm{~mm} \times 3 \mathrm{~mm}, 3 \mathrm{~mm} \times 4 \mathrm{~mm} 20$-Lead QFN and Thermally Enhanced TSSOP FE-16 Packages


## DESCRIPTION

The LTC $® 569$ contains three monolithic, synchronous step-down $\mathrm{DC} / \mathrm{DC}$ converters. Intended for medium power applications, it operates over a 2.5 V to 5.5 V input voltage range. The operating frequency is adjustable from 1 MHz to 3 MHz , allowing the use of tiny, low cost capacitors and inductors. The three output voltages are independently programmable by toggling the EN pins up to 15 times, lowering the 800 mV FB references by 25 mV per cycle. The first buck regulator sources load currents up to 1200 mA . The other two buck regulators each provide 600 mA .
The two 600 mA buck regulators can also be configured to operate as slave power stages, running in parallel with another internal buck regulator to supply higher load currents. When operating as parallel, slave output stages, discrete external components are shared and available output currents sum together.
$\boldsymbol{\Sigma} \boldsymbol{\top}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5481178, 6127815, 6304066, 6498466, 6580258, 6611131, 7170195.

## APPLICATIONS

- Portable Applications with Multiple Supply Rails
- General Purpose Step-Down DC/DC
- Dynamic Voltage Scaling Applications


## TYPICAL APPLICATION



Efficiency vs Load Current


## ABSOLUTG MAXIMUM RATINGS (Notes 1,6 )

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |

PVINX Voltage
$\qquad$ -0.3 V to 6 V (7V Transient) $\mathrm{S}_{\mathrm{VIN}}-0.3 \mathrm{~V}$ to $\mathrm{S}_{\mathrm{VIN}}+0.3 \mathrm{~V}$
$\mathrm{R}_{\mathrm{T}}$ Voltage
urrent $\qquad$ $\pm 1 \mathrm{~mA}$
Operating Junction Temperature Range
(Notes 6, 7) ..... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Peak Reflow Temperature ..... $260^{\circ} \mathrm{C}$

## pIn COnfiguration

|  | UDC PACKAGE <br> 20-LEAD $(3 \mathrm{~mm} \times 4 \mathrm{~mm})$ PLASTIC QFN $T_{J M A X}=125^{\circ} \mathrm{C}, \theta_{J A}=43^{\circ} \mathrm{C} / \mathrm{W}$ EXPOSED PAD (PIN 21) IS GND, MUST BE SOLDERED TO PCB |  |
| :---: | :---: | :---: |

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC3569EUD\#PBF | LTC3569EUD\#TRPBF | LDQF | $20-$ Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3569IUD\#PBF | LTC3569IUD\#TRPBF | LDQF | 20 -Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3569EUDC\#PBF | LTC3569EUDC\#TRPBF | LFYW | 20 -Lead ( $3 \mathrm{~mm} \times 4 \mathrm{~mm}$ ) Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3569IUDC\#PBF | LTC3569IUDC\#TRPBF | LFYW | 20 -Lead ( $3 \mathrm{~mm} \times 4 \mathrm{~mm}$ ) Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3569EFE\#PBF | LTC3569EFE\#TRPBF | $3569 F E$ | 16 -Lead Plastic TSSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3569IFE\#PBF | LTC3569IFE\#TRPBF | $3569 F E$ | 16 -Lead Plastic TSSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELECTRICAL CHARACTERISTICS The • denotes the speciicications which apply over the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$ unless otherwise noted (Notes 2, 7).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SV1N | Input Supply Voltage |  | $\bullet$ | 2.5 |  | 5.5 | V |
| $\mathrm{I}_{\mathrm{IIN}}$ | Input Current Pulse-Skipping Mode | $\begin{aligned} & \text { EN1 = SV }{ }_{\text {IN }}, \text { EN2, EN3 }=\text { MODE }=0 \mathrm{~V}, \\ & \text { Iout1 }^{\text {O }}=0 \mathrm{~A}, \mathrm{FB1}=0.9 \mathrm{~V}(\text { Note 3 }) \end{aligned}$ |  |  | 230 | 365 | $\mu \mathrm{A}$ |
|  | Input Current Burst Mode Operation | $\begin{aligned} & \text { EN1 = MODE = SV }{ }_{\text {IN }}, \text { EN2, EN3 = OV, } \\ & \text { Iout1 }^{\text {O }}=0 \mathrm{~A}, \mathrm{FB1}=0.9 \mathrm{~V} \text { (Note 3) } \end{aligned}$ |  |  | 47 | 82 | $\mu \mathrm{A}$ |
| $l_{\text {QX }}$ | Additional Input Current per Buck, Pulse Skipping | $\begin{aligned} & \text { MODE }=0 \mathrm{~V}, \mathrm{I}_{\text {OUTX }}=0 \mathrm{~A}, \mathrm{FBX}=0.9 \mathrm{~V} \\ & \text { (Note 3) } \end{aligned}$ |  |  | 140 | 225 | $\mu \mathrm{A}$ |
|  | Additional Input Current per Buck, Burst Mode Operation | $\begin{aligned} & \mathrm{MODE}=\mathrm{SV}_{\text {IN }}, \mathrm{I}_{\text {OUTX }}=\mathrm{OA}, \\ & \mathrm{FBX}=0.9 \mathrm{C} \text { (Note 3) } \end{aligned}$ |  |  | 22 | 36 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {QSHDN }}$ | Quiescent Current in Shutdown Mode | $\begin{aligned} & \text { EN1, EN2, EN3 }=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{SW} 1}=\mathrm{V}_{\mathrm{SW} 2}=\mathrm{V}_{\text {SW } 3}=0 \mathrm{~V} \end{aligned}$ |  |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| $\underline{\text { PK1 }}$ | Peak Inductor Current SW1 |  |  | 1.8 | 2.0 | 2.5 | A |
| ${\mathrm{IPK} 2, \mathrm{I}_{\text {PK }}}$ | Peak Inductor Current SW2, SW3 |  |  | 0.780 | 1.0 | 1.3 | A |
| $\mathrm{V}_{\text {FBX(MAX) }}$ | Maximum Feedback Voltage |  | $\bullet$ | 0.784 | 0.8 | 0.816 | V |
| $\mathrm{V}_{\text {FBX(STEP) }}$ | Feedback Reference Step Size | Each Toggle on ENx |  |  | 25 |  | mV |
| $\mathrm{V}_{\text {FBX(MIN) }}$ | Minimum Feedback Voltage | ENx Toggle 15 Times | $\bullet$ | 0.405 | 0.425 | 0.44 | V |
| $\mathrm{V}_{\text {PROGFBX }}$ | Feedback Programming Range |  |  | 0.425 |  | 0.8 | V |
| ${ }_{\text {I FBX }}$ | Feedback Pin Input Current | $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 0.2$ | $\mu \mathrm{A}$ |
| LLKSWX | Switch Pin Leakage Current | $\begin{aligned} & V_{S W X}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENX}}=\mathrm{SV} \mathrm{~V}_{\mathrm{IN}}, \\ & \mathrm{~V}_{\mathrm{FBX}}=0.9 \mathrm{~V} \end{aligned}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{D}_{\mathrm{X}}$ | Maximum Duty Cycle | $F B x=0 \mathrm{~V}$ |  | 100 |  |  | \% |
| $\mathrm{R}_{\text {P1 }}$ | R DSON of PSW for SW1 | $\mathrm{I}_{\text {SW1 }}=100 \mathrm{~mA}$ (Note 5) |  |  | 195 |  | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\text {N1 }}$ | R DSON of NSW for SW1 | $\mathrm{I}_{\text {SW1 }}=-100 \mathrm{~mA}$ (Note 5) |  |  | 180 |  | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\mathrm{P} 2}, \mathrm{R}_{\mathrm{P} 3}$ | R DSON of PSW for SW2, SW3 | $\mathrm{I}_{\text {SW2 }}$, $\mathrm{ISW}=100 \mathrm{~mA}$ (Note 5) |  |  | 265 |  | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\text {N2, }}, \mathrm{R}_{\text {N }}$ | R ${ }_{\text {DSON }}$ of NSW for SW2, SW3 | $\mathrm{I}_{\text {SW2 }}$, $\mathrm{ISW}_{\text {S }}=-100 \mathrm{~mA}$ (Note 5) |  |  | 250 |  | $\mathrm{m} \Omega$ |
| RSWx_PD | SWx Pull-Down in Shutdown | $\begin{aligned} & \mathrm{ENx}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SWX}}=1.2 \mathrm{~V}, \\ & \left(\mathrm{FBx}<\mathrm{SV}_{\text {IN }}\right) \end{aligned}$ |  |  | 2.3 |  | k $\Omega$ |
| $\Delta \mathrm{V}_{\text {LINEREG }}$ | Reference Voltage Line Regulation | SV $\mathrm{IN}_{\text {IN }}=2.5 \mathrm{~V}$ to 5.5 V |  |  | 0.04 | 0.2 | \%/V |
| $\Delta V_{\text {LOADREG }}$ | Output Voltage Load Regulation | Pulse-Skipping Mode (Note 4) |  |  | 0.5 |  | \% |
| $\mathrm{t}_{\text {SS }}$ | Soft-Start Reference Ramp Rate |  |  |  | 0.75 |  | $\mathrm{V} / \mathrm{ms}$ |
| ten | Enable Turn-On Delay | From Last ENx Rise to Begin of Soft-Start Ramp |  |  | 125 | 240 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {OFF }}$ | Enable Turn-Off Delay | From ENx Fall to Shutdown |  |  | 170 | 330 | $\mu \mathrm{S}$ |
| tPW | Enable Pulse Width |  |  | 0.06 |  | 55 | $\mu \mathrm{S}$ |
| $\underline{\text { EnX }}$ | Enable Leakage Current | $\mathrm{V}_{\text {ENX }}=3.6 \mathrm{~V}$ |  |  | 0.02 |  | $\mu \mathrm{A}$ |
| $\underline{\text { IMODE }}$ | Mode Leakage Current | $\mathrm{V}_{\text {MODE }}=3.6 \mathrm{~V}$ |  |  | 0.02 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | MODE, ENx |  |  |  | 0.4 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage | MODE, ENx |  | 1.2 |  |  | V |
| TMODEPW | Pulse Width Applied to MODE Pin for Synchronizing |  |  | 100 |  |  | ns |
| PGOOD | Power Good Threshold | $V_{\text {FBX }}$ Ramping Up $V_{\text {FBX }}$ Ramping Down |  |  | $\begin{gathered} -8 \\ -12 \end{gathered}$ |  | \% |
| $\overline{\text { TPGOOD }}$ | PGOOD Delay | Turn-On |  |  | 8 |  | $\mu \mathrm{S}$ |
|  |  | Turn-Off |  |  | 2 |  | $\mu \mathrm{S}$ |

ELECTRICAL CHARACTERISTICS The odentes the speciications which apply over the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathbb{I N}}=3.6 \mathrm{~V}$ unless otherwise noted (Notes 2, 7).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RPGOOD | PGOOD Pull-Down On-Resistance | $\mathrm{V}_{\mathrm{FBX}}<0.4 \mathrm{~V}$ |  |  | 380 | 525 | $\Omega$ |
| UVLO | Undervoltage Lockout |  | $\bullet$ |  |  | 2.5 | V |
| $\mathrm{f}_{\text {OSC }}$ | Fixed Oscillator Frequency | $\mathrm{V}_{\text {RT }}=S \mathrm{~V}_{\text {IN }}$ | $\bullet$ | 1.9 | 2.25 | 2.8 | MHz |
| $\mathrm{f}_{\text {CLK(MAX) }}$ | Maximum Programmable Oscillator Frequency | $\mathrm{R}_{\mathrm{T}}=100 \mathrm{k}$ | $\bullet$ | 3.0 |  |  | MHz |
| $\mathrm{f}_{\text {CLK(MIN) }}$ | Minimum Programmable Oscillator Frequency | $\mathrm{R}_{\mathrm{T}}=453 \mathrm{k}$ | $\bullet$ |  |  | 1.0 | MHz |
| $\mathrm{f}_{\text {SYNC }}$ | Sync Frequency | $\mathrm{V}_{\text {RT }}=\mathrm{SV}_{\text {IN }}$ |  |  |  | 3 | MHz |
|  |  | $\mathrm{R}_{\mathrm{T}}=453 \mathrm{k}$ |  | 1.2 |  |  | MHz |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: Current into a pin is positive and current out of a pin is negative. All voltages referenced to SGND.
Note 3: Dynamic supply current is higher due to the internal gate charge being delivered at the switching frequency.
Note 4: Specification is guaranteed by design and not $100 \%$ tested in production.
Note 5: Switch on-resistance verified by correlation to wafer level measurements.

Note 6: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature exceeds $125^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 7: The LTC3569 is tested under pulsed load conditions such that $T_{J} \approx T_{A}$. The LTC3569E is guaranteed to meet specified performance from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design characterization and correlation with statistical process controls. The LTC3569I is guaranteed to meet specified performance over the full $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range.

## TYPICAL PGRFORMAOCE CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.



## TYPICAL PERFORMARCE CHARACTERISTICS $T_{A}=25^{\circ}$, unless onemerisen noted.



## LTC3569

TYPICAL PGRFORMANCE CHARACTGRISTICS $T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.






FB Pin Leakage

IosD vs Temperature


## TYPICAL PERFORMANCE CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Load Step Cross Talk, Pulse-Skipping,
$\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{CH} 1=\mathrm{V}_{\text {OUT1 }}, \mathrm{CH} 2=\mathrm{V}_{\text {OUT2 }}$,
CH3 $=\mathrm{V}_{\text {OUT3 }}, \mathrm{CH} 4=\mathrm{I}_{\text {LOAD1 }}$


Load Step Cross Talk, Pulse-Skipping, $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{CH} 1=\mathrm{V}_{\text {OUT1 }}, \mathrm{CH} 2=\mathrm{V}_{\text {OUT2 }}$, CH3 $=\mathrm{V}_{\text {OUT3 }}, \mathrm{CH} 4=\mathrm{I}_{\text {LOAD3 }}$


Soft-Start Into Heavy Load, PS, $\mathrm{V}_{\mathrm{IN}}=$ $3.6 \mathrm{~V}, \mathrm{CH} 1=\mathrm{V}_{\text {OUT1 }}, \mathrm{CH} 2=\mathrm{V}_{\text {OUT2 }}, \mathrm{CH} 3$
$=\mathrm{V}_{\text {OUT3 }}, \mathrm{CH} 4=\mathrm{I}_{\mathrm{IN}}, \mathrm{R} 2=\mathrm{PGOOD}$


Load Step Cross Talk, Pulse-Skipping, $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{CH} 1=\mathrm{V}_{\text {OUT1 }}, \mathrm{CH} 2=\mathrm{V}_{\text {OUT2 }}$, CH3 $=\mathrm{V}_{\text {OUT3 }}, \mathrm{CH} 4=\mathrm{I}_{\text {LOAD2 }}$

$I_{\text {Sw }}$ Leakage vs $V_{\text {SUPPLY }}$ Buck 1


Soft-Start Into Light Load, PS, $\mathrm{V}_{\mathrm{IN}}=$ $3.6 \mathrm{~V}, \mathrm{CH} 1=\mathrm{V}_{\text {OUT1 }}, \mathrm{CH} 2=\mathrm{V}_{\text {OUT2 }}, \mathrm{CH} 3$ $=\mathrm{V}_{\text {OUT3 }}, \mathrm{CH} 4=\mathrm{I}_{\mathrm{I}}, \mathrm{R} 3=\mathrm{PGOOD}$


## PIn functions

EN1: Enable Pin for Buck 1. Toggle up to 15 times to program reference feedback level from 800 mV down to 425 mV .

EN2: Enable Pin for Buck 2. Toggle up to 15 times to program reference feedback level from 800 mV down to 425 mV .

EN3: Enable Pin for Buck 3. Toggle up to 15 times to program reference feedback level from 800 mV down to 425 mV .

FB1: Receives the feedback voltage from the external resistive divider across the output of Buck 1. Nominal voltage for this pin is programmed with the EN1 pin from 800 mV down to 425 mV .

FB2: Receives the feedback voltage from the external resistive divider across the output of Buck 2. Nominal voltage for this pin is programmed with the EN2 pin from 800 mV down to 425 mV . When pulled to $\mathrm{SV}_{\text {IN }}$, Buck 2 is put into slave mode, following Buck 1.
FB3: Receives the feedback voltage from the external resistive divider across the output of Buck 3. Nominal voltage for this pin is programmed with the EN3 pin from 800 mV down to 425 mV . When pulled to $\mathrm{SV}_{\text {IN }}$, Buck 3 is put into slave mode, following Buck 2.
GND (Exposed Pad): The exposed pad must be connected to PCB ground for rated thermal performance and for electrical connection in the TSSOP package.
MODE: Combination Mode Selection and Oscillator Synchronization Pin. This pin controls the operating mode of the device. When tied to $\mathrm{SV}_{\text {IN }}$, Burst Mode operation is selected. When tied to SGND, pulse-skipping mode is selected. The internal clock frequency synchronizes to an external oscillator applied to this pin. When synchronizing to an external clock, drive this pin with a logic-level signal with high and low pulse widths of at least 100 ns . When synchronizing to an external clock, pulse-skipping mode is automatically selected.
PGND1: Main Power Ground Pin for Buck 1. Connect to the (-) terminal of the output capacitor for Buck1, and (-) terminal of $\mathrm{C}_{\mathrm{IN1} 1}$. Decoupling capacitors should be summed where power supply pins are shared.

PGND2: Main Power Ground Pin for Buck 2. Connect to the (-) terminal of the output capacitor for Buck2, and (-) terminal of $\mathrm{C}_{\mathrm{IN} 2}$. Decoupling capacitors should be summed where power supply pins are shared.

PGND3: Main Power Ground Pin for Buck 3. Connect to the (-) terminal of the output capacitor for Buck3, and (-) terminal of $\mathrm{C}_{\mathrm{IN} 3}$. Decoupling capacitors should be summed where power supply pins are shared.

PGOOD: The Power Good Pin. This open-drain output is released when an enabled output has risen to within $8 \%$ of the regulation voltage. When multiple outputs are enabled, PGOOD is the logical AND of each internal PGOOD.

PV ${ }_{\text {IN1 }}$ : Main Supply Pin for Buck 1. Decouple to PGND1 with a Iow ESR $4.7 \mu \mathrm{~F}$ capacitor, $\mathrm{C}_{\mathrm{IN} 1}$. Decoupling capacitors should be summed where power supply pins are shared.

PV IN2: Main Supply Pin for Buck 2. Decouple to PGND2 with a Iow ESR $4.7 \mu \mathrm{~F}$ capacitor, $\mathrm{C}_{\mathrm{IN} 2}$. Decoupling capacitors should be summed where power supply pins are shared.

PV ${ }_{\text {IN3: }}$ : Main Supply Pin for Buck 3. Decouple to PGND3 with a low ESR $4.7 \mu$ F capacitor, $\mathrm{C}_{\text {IN3 }}$. Decoupling capacitors should be summed where power supply pins are shared. For 16-lead plastic TSSOP FE package, $\mathrm{PV}_{\text {IN1 }}$ and $\mathrm{PV}_{\mathrm{IN} 3}$ share pin 8.
$\mathbf{R}_{\boldsymbol{\top}}$ : Timing Resistor Pin. The free-running oscillator frequency is programmed by connecting a resistor from this pin to ground. Tie to $\mathrm{SV}_{\text {IN }}$ to get a fixed 2.25 MHz operating frequency.

SGND: Main Ground Pin. Decouple to SV $_{\text {IN }}$.
SVIN: Main Supply Pin. Decouple to SGND with a low ESR $1 \mu \mathrm{~F}$ capacitor.
SW1: Buck 1 Switch. Connect to the Inductor for Buck 1. This pin swings from PV IN1 to PGND1.

SW2: Buck 2 Switch. Connect to the Inductor for Buck 2. This pin swings from PV IN2 to PGND2.
SW3: Buck 3 Switch. Connect to the Inductor for Buck 3. This pin swings from $\mathrm{PV}_{\text {IN3 }}$ to $\operatorname{PGND} 3$.

BLOCK DIAGRAM


Figure 1. Detailed Block Diagram

## LTC3569

## operation

## Introduction

The LTC3569 contains three constant-frequency, current mode buck DC/DC regulators. Both the P-channel and synchronous rectifier (N-channel) switches are internal to each buck. The operating frequency is determined by the value of the $R_{\top}$ resistor, or is fixed to 2.25 MHz by pulling the $R_{T}$ pin to $S V_{I N}$, or is synchronized to an external oscillator tied to the MODE pin. Users may select pulseskipping or Burst Mode operation to trade off output ripple for efficiency. Independent programmable reference levels allow the LTC3569 to suit a variety of applications.

The LTC3569 offers different power levels, a single 1.2A buck as well as two 600 mA bucks. These three bucks may be configured in different parallel configurations, for versatile high current operation. The power stage of buck 2 can be configured as a slave to buck 1, by pulling FB2 to SV IN. The power stage of buck 3, can be configured to be a slave to buck 2, by pulling the FB3 pin to $\mathrm{SV}_{\text {IN }}$. To enable the slave power stage, pull the respective EN pin high. However if the master is disabled, the slave power stage is $\mathrm{Hi}-\mathrm{Z}$.

Each of the buck regulators supports 100\% duty cycle operation (low dropout mode) when their input voltage drops very close to their output voltage. The switching regulators also include soft-start to limit inrush current when powering on, and short-circuit current protection.

## Main Control Loop

During normal operation, the top power switch (P-channel MOSFET) is turned on at the beginning of a clock cycle. The P-channel current ramps up as the inductor charges. The peak inductor current is controlled by the internally compensated error amplifier output, $\mathrm{I}_{\mathrm{TH}}$. The current comparator (PCOMP) turns off the P-channel and turns on the N -channel synchronous rectifier when the inductor current reaches the $I_{T H}$ level minus the offset of the slope compensation ramp. The energy stored in the inductor continues to flow through the bottom switch (N-channel) and into the load until either the inductor current approaches zero, or the next clock cycle begins. If the inductor current approaches zero the N comparator


Figure 2. Buck Block Diagram

## operation

(NCOMP) signals to turn-off the N-channel switch, so that is does not discharge the output capacitor. When a rising clock edge occurs, the P-channel switch turns on repeating the cycle.

The peak inductor current is controlled by the error amplifier (EA) and is influenced by the slope compensation. The error amplifier compares the FB pin voltage to the programmed internal reference (REF). When the load current increases, the FB voltage decreases. When the FB voltage falls below the reference voltage, the error amplifier output rises to increase the peak inductor current until the average inductor current matches the new load current. With the inductor current equal to the load current, the duty cycle will stabilize to a value equal to $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$.

## Low Current Operation

At light loads, the FB voltage may rise above the reference voltage. If this occurs the error amplifier signals the control loop to go to sleep, and the P-channel turns off immediately. The inductor current then discharges through the N-channel switch until the inductor current approaches zero; whereupon the SW goes Hi-Z, and the output capacitor supplies power to the load. When the load discharges the output capacitor the feedback voltage falls and the error amp wakes up the buck, restarting the main control loop as if a clock cycle has just begun. This sleep cycle helps minimize the switching losses which are dominated by the gate charge losses of the power devices. Two operating modes are available to control the operation of the LTC3569 at low currents, Burst Mode operation and pulse-skipping mode.
Select Burst Mode operation to optimize efficiency at low output currents. In Burst Mode operation the inductor current reaches a fixed current before the P-channel switch compares inductor current against the value determined by $I_{T H}$. This burst clamp causes the output voltage to rise above the regulation voltage and forces a longer sleep cycle. This greatly reduces switching losses and average quiescent current at light loads, at the cost of higher ripple voltage.

Pulse-skipping mode is intended for lower output voltage ripple at light load currents. Here, the peak P-channel current is compared with the value determined by the error amplifier output. Then, the P-channel is turned off and the N -channel switch is turned on until either the next cycle begins or the N-channel comparator (NCOMP) turns offthe N-channel switch. If the NCOMP trips, the SW node goes Hi -Z and the buck operates discontinuously. In pulse-skipping mode the LTC3569 continues to switch at a constant frequency down to very low currents; where it eventually begins skipping pulses. Because the LTC3569 remains active at lighter load currents in pulse-skipping mode, the efficiency performance is traded off against output voltage ripple and electromagnetic interference (EMI).

## Dropout Operation

When the input supply voltage decreases towards the outputvoltage the duty cycle automatically increases to 100\%; which is the dropout condition. In dropout, the P-channel switch is turned on continuously with the output voltage being equal to the input voltage minus the voltage drop across the internal P-channel switch and the inductor.

## Low Supply Operation

The LTC3569 incorporates an undervoltage lockout circuit which shuts down the part when the input voltage drops below 2.5 V to prevent unstable operation. The UVLO function does not reset the reference voltage DAC. (See Programming the Reference.)

## Slave Power Stage

When the FB pin of one of the two 600 mA regulators is tied to SV $_{\text {IN }}$ that regulator's control circuits are disabled and the regulator's switch pin is configured to follow a master regulator; either the first 600 mA regulator (regulator 2 ) or the 1.2A regulator (regulator 1). In this way, two regulator power stages are ganged together (e.g., switch pins shorted together to a single inductor) to support higher current levels. This permits three permutations of power levels: three independent regulators at $1.2 \mathrm{~A}, 600 \mathrm{~mA}$ and

## operation

600 mA ; two independent regulators at 1.2A each, where regulator 3 is placed in slave mode to regulator 2 and regulator 1 operates independently; or one 1.8A regulator and a second 600 mA regulator, where regulator 2 is placed in slave mode to regulator 1 , and regulator 3 is independent.
When regulator 2 is operating as a slave, pull pins EN2 and FB2 up to $\mathrm{SV}_{\text {IN }}$ to enable the slave power stage. Likewise when regulator 3 is operated as a slave, pull pins EN3 and FB3 up to $\mathrm{SV}_{\text {IN }}$ to enable the slave power stage. If the EN pin of the slave device is pulled low, then the slave power stage is disabled and that SW pin is $\mathrm{Hi}-\mathrm{Z}$.

## Shutdown and Soft-Start

The main controlloop is shut down after pulling the ENx pin to ground and waiting for the $\mathrm{t}_{\text {off }}$ delay period to expire. When in shutdown, but not in slave mode, a 2 k resistor to PGND discharges the output capacitor. When all three regulators are turned off the LTC3569 enters low power shutdown where all functions are disabled, and quiescent current drops to below $1 \mu \mathrm{~A}$.

A soft-start is enabled when any buck is initially turned on, or following a thermal shutdown. Soft-start ramps the programmed internal reference at a rate of about $0.75 \mathrm{~V} / \mathrm{ms}$. The output voltage follows the internal reference voltage ramp throughout the soft-start period. While in soft-start, the LTC3569 is forced into pulse-skipping mode until the PGOOD flag indicates that the output voltage is nearing the programmed regulation voltage. Once the PGOOD flag has tripped, if the MODE pin is high the regulator then operates in Burst Mode, otherwise the LTC3569 continues to operate in pulse-skipping mode.

## Thermal Protection

If the die junction temperature exceeds $150^{\circ} \mathrm{C}$, a thermal shutdown circuit disables all functions in the LTC3569, and the SW nodes will be pulled low with 2 k pull-downs. After the die temperature drops below $125^{\circ} \mathrm{C}$ the LTC3569 restarts without changing the programmed reference voltage DAC; but a soft-start is initiated upon exiting thermal shutdown.

## PGOOD Pin

The PGOOD pin is an open-drain output that indicates when all of the enabled regulator's output voltages have risen to within $92 \%$ of their programmed levels. The three bucks each have separate PGOOD comparators with hysteresis. The PGOOD flag drops if one of the enabled regulator's output voltages drops below $88 \%$ of the programmed level. Output voltage transient drops of duration less than $2 \mu \mathrm{~s}$ are blanked and not reported at the PGOOD pin. The PGOOD pin open-drain driver is disabled if PGOOD is pulled up to a voltage above $\mathrm{SV}_{\text {IN }}$.

## Programming the Reference

The full-scale reference voltage for each regulator is 0.8 V . The reference can be programmed in -25 mV steps by toggling the respective EN pin up to 15 times for a range from 800 mV down to 425 mV . This is illustrated in Figure 3. The EN pins require a minimum pulse width of 60ns, but no more than $55 \mu \mathrm{~s}$, as the toggle counter times out after the EN pin remains high for around $125 \mu \mathrm{~s}$ ( $\mathrm{t}_{\mathrm{EN}}$ ). After the $t_{\mathrm{EN}}$ timeout, the counter state is latched and sent on to the reference voltage DAC, and the counter is reset to full scale. If the EN pin begins to toggle again, the counter decrements on each falling edge. If the EN pin is toggled more than 15 times, the counter remains fixed at the lowest DAC reference level. To reprogram the DAC to full scale, hold the EN pin low for $170 \mu \mathrm{~s}$ (toff), turning off the buck, and then pull EN high once. The buck then initiates a soft-start as $V_{\text {REF }}$ ramps up to the full-scale value.

If the DAC is reprogrammed without forcing a shutdown, the soft-start ramp is not engaged and the reference steps to the new value. Avoid using the full-scale 0.8 V reference in programmable output voltage applications if the application cannot tolerate the transition through shutdown and soft-start when switching between different reference levels.

## OPERATION



Figure 3. $V_{\text {REF }}$ and ENx Timing Diagram

## APPLICATIONS InFORMATION

## Operating Frequency

Selection of the operating frequency is a trade-off between efficiency and component size. High frequency operation allows for smaller inductor and capacitor values. Operation at lower frequencies improves the efficiency by reducing internal gate charge losses but requires larger inductance values and/or capacitance to maintain low output ripple voltage.

The operating frequency, $\mathrm{f}_{\text {CLK }}$, of the LTC3569 is determined by an external resistor that is connected between the $R_{T}$ pin and ground. The value of the resistor sets the ramp current that charges and discharges an internal timing capacitor within the oscillator. The relationship between oscillator frequency and $R_{T}$ is calculated by the following equation:

$$
\mathrm{R}_{\mathrm{T}}=\left(5.1855 \cdot 10^{\wedge} 11\right) \cdot\left(\mathrm{f}_{\mathrm{CLK}}\right)^{-1.027}
$$

Or may be selected following the graph in Figure 4.


Figure 4. $\mathrm{f}_{\mathrm{CL}}$ vs $\mathrm{R}_{\boldsymbol{T}}$
The minimum frequency is limited by leakage and noise coupling due to the large resistance of $\mathrm{R}_{\mathrm{T}}$.

If the $R_{T}$ pin is tied to $S V_{I N}$ the oscillation frequency is fixed at 2.25 MHz .

Keep excess capacitance and noise (e.g., from the SW pins) away from the $R_{T}$ pin. It is recommended to remove the GND plane beneath the $\mathrm{R}_{\top}$ pin trace, and to route the $R_{\top}$ pin PCB trace away from the SW pins.

## Minimum On-Time And Duty-Cycle

The maximum usable operating frequency is limited by the minimum on-time and the required duty cycle. In buck regulators, the duty cycle (DC) is the ratio of output to input voltage: $D C=V_{\text {OUT }} / V_{\text {IN }}=\mathrm{t}_{\text {ON }} /\left(\mathrm{t}_{\text {OFF }}+\mathrm{t}_{\text {ON }}\right)$. At low duty cycles, the SW node is high for a small fraction of the total clock period. As this time period approaches the speed of the gate drive circuits and the comparators internal to the LTC3569, the dynamic loop response suffers. To avoid minimum on-time issues it is recommended to adjust the operating frequency down so as to keep the minimum duty cycle pulse width above 80ns. Thus, the maximum operating frequency should be selected such that the duty cycle does not demand SW pulse widths below the minimum on-time. The maximum clock frequency, f CLKMAX, is selected from either the internal fixed frequency clock, or a timing resistor at the $\mathrm{R}_{\mathrm{T}}$ pin, or synchronizing clock applied to the MODE pin. The minimum on-time requirement is met by adhering to the following formula:

$$
\mathrm{f}_{\text {CLKMAX }}=\left(\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN(MAX })}\right) / \mathrm{t}_{\text {MIN-ON }}
$$

For example, if $\mathrm{V}_{\text {OUt }}$ is 0.8 V and $\mathrm{V}_{\text {IN }}$ ranges up to 5.5 V , the maximum clock frequency is limited to no more than 1.8MHz.

## Mode Selection And Frequency Synchronization

The MODE pin is a multi-purpose pin which provides mode selection and frequency synchronization. Connecting this pin to $\mathrm{SV}_{\text {IN }}$ enables Burst Mode operation, which provides the best low current efficiency at the cost of a higher output voltage ripple. When this pin is connected to ground, pulse-skipping operation is selected which provides the lowest output voltage and current ripple at the cost of low current efficiency.
Synchronize the LTC3569 to an external clock signal by tying a clock source to the MODE pin. Select the $\mathrm{R}_{\top}$ pin resistance so that the internal oscillator frequency is set to $20 \%$ lower than the applied external clock frequency to ensure adequate slope compensation, since slope compensation is derived from the internal oscillator. During synchronization, the mode is set to pulse skipping.
The external clock source applied to the MODE pin requires minimum low and high pulse widths of about 100ns.

## APPLICATIONS INFORMATION

## Setting the Output Voltages

The LTC3569 develops independent internal reference voltages for each of the feedback pins. These reference voltages are programmed from 0.8 V down to 0.425 V in -25 mV increments by toggling the appropriate EN pin. The output voltage is set by a resistive divider according to the following formula (refer to Figure 9 for resistor designations):

$$
V_{\text {OUT1 }}=V_{\text {REF1 }}(1+R 1 / R 2),
$$

where $\mathrm{V}_{\mathrm{REF} 1}$ is programmed by toggling the EN1 pin.

$$
V_{\text {OUT2 }}=V_{\text {REF2 }}(1+R 3 / R 4),
$$

where $\mathrm{V}_{\text {REF2 }}$ is programmed by toggling the EN2 pin.

$$
V_{\text {OUT3 }}=V_{\text {REF3 }}(1+R 5 / R 6),
$$

where $\mathrm{V}_{\text {REF3 }}$ is programmed by toggling the EN3 pin.
Keeping the current small $(<5 \mu A)$ in these resistors maximizes efficiency, but making the current too small may allow stray capacitance to cause noise problems and reduce the phase margin of the error amp loop.

To improve the frequency response, use a feedforward capacitor, $\mathrm{C}_{\mathrm{F}}$, on the order of 20pF across the leading feedback resistor (R1, R3, and R5). Take care to route each FB line away from noise sources, such as the inductor or the SW line. Remove the ground plane from below the FB PCB routes to limit stray capacitance to GND on these pins.

## Inductor Selection

Although the inductor does not influence the operating frequency, the inductor value has a direct effect on ripple current. The inductor ripple current $\Delta l_{\mathrm{L}}$ decreases with higher inductance and increases with higher $\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{\text {OUT }}$ :

$$
\Delta \mathrm{I}_{\mathrm{L}}=\mathrm{V}_{\text {OUT }} /\left(\mathrm{f}_{\mathrm{CLK}} \bullet \mathrm{~L}\right) \cdot\left(1-\mathrm{V}_{\text {OUT }} / V_{\text {IN }}\right)
$$

Accepting larger values of $\Delta \mathrm{L}_{\mathrm{L}}$ allows the use of low inductances, but results in higher output voltage ripple, greater core losses, and lower output current capability.

A reasonable starting point for setting ripple current is $\Delta l_{L}=0.3 \bullet I_{\text {OUT (MAX) }}$, where $I_{\text {OUT(MAX) }}$ is the maximum load current. The largest ripple current $\Delta l_{L}$ occurs at the maximum input voltage. To guarantee that the ripple current stays below a specified maximum, choose the inductor value according to the following equation:

$$
\mathrm{L}=\mathrm{V}_{\text {OUT }} /\left(\mathrm{f}_{\mathrm{CLK}} \bullet \Delta \mathrm{l}_{\mathrm{L}}\right) \bullet\left(1-\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN(MAX) }}\right)
$$

The inductor value also has an effect on Burst Mode operation. The transition to low current operation begins when the peak inductor current falls below a level set by the burst clamp. Lower inductor values result in higher ripple current which causes this to occur at lower load currents. This causes a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values increase the burst frequency and reduces efficiency.

Choose an inductor with a DC current rating at least 1.5 times larger than the maximum load current to ensure that the inductor core does not saturate during normal operation. If an output short-circuit is a possible condition, select an inductor that is rated to handle the maximum peak current specified for the regulators. To maximize efficiency, choose an inductor with a low DC resistance; as power loss in the inductor is due to $I^{2} R$ losses. Where $1^{2}$ is the square of the average output current and $R$ is the ESR of the inductor.

Table 1. Low Profile Inductors

| VENDOR/ <br> PART NUMBER | VALUE <br> $(\boldsymbol{\mu} \mathbf{H})$ | IDC <br> $($ APPROX.) | RDC <br> $(\boldsymbol{\Omega})$ | HEIGHT <br> $(\mathbf{m m})$ |
| :--- | :---: | :---: | :---: | :---: |
| Wurth |  |  |  |  |
| $\quad$ 7440430022 | 2.2 | 2.50 | 0.023 | 2.80 |
| 744031002 | 2.5 | 1.45 | 0.050 | 1.65 |
| MuRata |  |  |  |  |
| LQH55PN1R2 | 1.2 | 2.60 | 0.021 | 1.85 |
| LQH55PN2R2 | 2.2 | 2.10 | 0.031 | 1.85 |
| Toko, DEV518C |  |  |  |  |
| 1124BS-1R8N | 1.8 | 2.70 | 0.047 | 1.80 |
| 1124BS-2R4M | 2.4 | 2.30 | 0.054 | 1.80 |
| EPCOS |  |  |  |  |
| B824691152M000 | 1.5 | 1.70 | 0.046 | 1.20 |
| B824691221M000 | 2.2 | 1.55 | 0.065 | 1.20 |

## APPLICATIONS InFORMATION

## Input/Output Capacitor Selection

Use low equivalent series resistance (ESR) ceramic capacitors at the switching regulator outputs as well as at the input supply pins. It is recommended to use only X5R or X7R ceramic capacitors because they retain their capacitance over wider voltage and temperature ranges than other ceramic types.

For good transient response and stability the input and output capacitors should retain at least $50 \%$ of rated capacitance value over temperature and bias voltage. Check with capacitor data sheets to ensure that bias voltage and temperature derating is taken into account when selecting capacitors.

In continuous mode, the input supply current is a square wave of duty cycle $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$. The maximum input capacitor ripple current is approximated by:
$\mathrm{C}_{\text {IN }}$ required $\mathrm{I}_{\text {RMS }} \approx I_{\text {OUT(MAX) }}\left(\mathrm{V}_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)\right)^{1 / 2} \mathrm{~V}_{\text {IN }}$ This formula's maximum is approximately $\mathrm{I}_{\mathrm{RMS}}=$ Iout(max)/2.
In an output short-circuit situation, the input capacitor ripple current is approximately:

$$
\mathrm{C}_{\mathrm{IN}} \text { required } \mathrm{I}_{\text {RMS }} \approx \mathrm{I}_{\mathrm{PK}} / \sqrt{3}
$$

Thus, the ripple current in an output short-circuit is about 2.5 times larger than for nominal operation. Take care in selecting the input capacitor so as not to exceed the capacitor manufacturer's specification for self heating due to the ripple current.
Two factors influence the selection of the output capacitor. The first is load voltage droop, $V_{D R O O P}$, the second is the output capacitor ESR effect on ripple voltage.

Load voltage droops on a load current step, $\Delta l_{0 U T}$, where the output capacitor supports the output voltage for typically 2 to 3 clock cycles until the inductor current charges up to the load step current level. A good estimate of output capacitor value required to maintain a droop of less than $V_{\text {DROOP }}$ is given by:

$$
\mathrm{C}_{\text {OUT }} \approx 2.5 \cdot \mathrm{I}_{\text {OUT }} /\left(\mathrm{f} \text { CLK } \bullet \mathrm{V}_{\text {DROOP }}\right)
$$

The second factorthat influences the selection of the output capacitor is the effect of output capacitor ESR on the output voltage ripple as a result of the inductor ripple current. The amplitude of voltage ripple, $\Delta \mathrm{V}_{\text {OUT }}$, is determined by:

$$
\Delta V_{\text {OUT }} \approx \Delta l_{L}\left(E S R+1 /\left(8 \cdot f_{\text {CLK }} \cdot C_{\text {OUT }}\right)\right)
$$

Where $\Delta I_{L}$ is the ripple current in the inductor, and ESR is the equivalent series resistance of the output capacitor. Using ceramic capacitors, this voltage ripple is usually negligible.

Table 2. Capacitors

| VENDOR/PART NUMBER | VALUE $(\mu \mathrm{F})$ |
| :--- | :---: |
| Murata: GRM21BR71A106KE51 | 10 |
| Murata: 06036D475KAT | 4.7 |
| TDK: C1608X5R0J106M | 10 |
| C1608X7R1C105K | 1 |

## Printed Circuit Board Layout Considerations

There are three main considerations to take into account while designing a PCB layout for the LTC3569. The first consideration is regarding switching noise coupling onto the FB pin traces and the $\mathrm{R}_{\top}$ pin trace, or causing radiated electromagnetic induction (EMI). The noise is mitigated by placing the inductors and input decoupling capacitors as close as possible to the LTC3569. Furthermore, careful placement of a contiguous ground plane directly under the high frequency switching node traces of the LTC3569 mitigates EMI; since high frequency eddy currents follow the ground plane in loops. The larger the area of the current return loops the larger EMI that is radiated. Placing input decoupling capacitors close to the corresponding PV IN/PGND pins directly reduces the area (and therefore the inductance) of ground returns. Also, place a group of vias directly under the grounded backside of the package leading to an internal ground plane. Place the ground plane on the second layer of the PCB to minimize parasitic inductance.

## APPLICATIONS InFORMATION

The second consideration is stray capacitance on the FB pin traces and the $R_{\top}$ pin trace to GND. This is taken into account by cutting the ground plane beneath these traces. However, wherever the ground plane is cut, add additional decoupling capacitors across the break to provide a path for high-frequency ground return currents to flow.
Finally, the third consideration is stray impedance between the SW node and the inductor when operating with a slave power stage. It is important to keep the stray inductance of the slave power device to a minimum, by keeping the trace from slave SW to the main SW as short as possible. This requirement is necessary to ensure that the slave power device's share of the inductor current does not exceed that of the master as well as to keep the current density in the slave device under control. The inductor should be placed close to the master SW pin to minimize stray impedance and allow the master to control the inductor current.

## Thermal Considerations

In the majority of applications, the LTC3569 does not dissipate much heat due to its high efficiency. However, in applications where the LTC3569 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately $150^{\circ} \mathrm{C}$, the LTC3569 will be turned off and 2 k resistive pull-downs are tied to all the SW nodes.

To prevent the LTC3569 from exceeding maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. Temperature rise is:

$$
t_{\text {RISE }}=P_{D^{\bullet}} \theta_{J A}
$$

Where $P_{D}$ is the power dissipated by the regulator and $\theta_{\mathrm{JA}}$ is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature, $T_{J}$, is given by:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{t}_{\text {RISE }}+\mathrm{T}_{\mathrm{A}} .
$$

Where $T_{A}$ is the ambient temperature.
As an example, consider the case when the LTC3569 is in dropout at an input voltage of 2.7 V with load currents of $1000 \mathrm{~mA}, 500 \mathrm{~mA}$ and 500 mA for bucks 1,2 and 3 respectively, at an ambient temperature of $85^{\circ} \mathrm{C}$. From the Typical Performance Characteristics, the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of buck1 is $0.190 \Omega$, and for buck2 and buck3 it is $0.265 \Omega$. Therefore, power dissipated by the LTC3569 is:

$$
\begin{aligned}
P_{D} & =I_{1}^{2} R_{D S(O N) 1}+I_{2}^{2} R_{D S(O N) 2}+I_{3}^{2} R_{D S(O N) 3} \\
& =190 \mathrm{mV}+66.25 \mathrm{~mW}+66.25 \mathrm{mV} \\
& =322.5 \mathrm{~mW}
\end{aligned}
$$

At $85^{\circ} \mathrm{C}$ ambient the junction temperature is:

$$
\mathrm{T}_{J}=322.5 \mathrm{~mW} \cdot 68^{\circ} \mathrm{C} / \mathrm{W}+85^{\circ} \mathrm{C}=106.9^{\circ} \mathrm{C} .
$$

This junction temperature is below the absolute maximum junction temperature of $125^{\circ} \mathrm{C}$.

## Design Example 1: 2.5V, 1.8V and 1.2V From a Li-Ion Battery

As a design example, consider using the LTC3569 in a portable application with a Li-Ion battery source. The battery provides an $\mathrm{SV}_{\text {IN }}$ from 2.9 V to 4.2 V . The loads require $2.5 \mathrm{~V}, 1.8 \mathrm{~V}$ and 1.2 V with current requirements of up to $800 \mathrm{~mA}, 400 \mathrm{~mA}$ and 400 mA respectively when active. The first load, with the 2.5 V rail has no standby requirements, however loads 2 and 3 each require a current of 1 mA in standby. Since two of the loads require low current operation, Burst Mode operation is selected. With $\mathrm{V}_{\text {IN(MAX) }}$ at 4.2 V and $\mathrm{V}_{\text {OUT(MIN) }}=1.2 \mathrm{~V}$, the maximum clock frequency is 3.57 MHz based on minimum on-time requirements. To simplify the board layout, the fixed 2.25 MHz internal frequency is selected.

## APPLICATIONS InFORMATION

Selecting The Inductors
Calculating the inductor values for $30 \%$ ripple current at maximum SV IN:

$$
\begin{aligned}
\mathrm{L} 1 & =2.5 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 240 \mathrm{~mA}) \cdot(1-2.5 \mathrm{~V} / 4.2 \mathrm{~V})=1.9 \mu \mathrm{H} \\
\mathrm{~L} 2 & =1.8 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 120 \mathrm{~mA}) \cdot(1-1.8 \mathrm{~V} / 4.2 \mathrm{~V})=3.8 \mu \mathrm{H} \\
\mathrm{~L} 3 & =1.2 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 120 \mathrm{~mA}) \cdot(1-1.2 \mathrm{~V} / 4.2 \mathrm{~V})=3.1 \mu \mathrm{H}
\end{aligned}
$$

Choosing a vendor's closest values gives L1 $=2.2 \mu \mathrm{H}, \mathrm{L} 2$ $=\mathrm{L} 3=3.3 \mu \mathrm{H}$. These values result in the maximum ripple currents of:
$\Delta \mathrm{L}_{\mathrm{L} 1}=2.5 \mathrm{~V} /(2.25 \mathrm{MHz} \bullet 2.2 \mu \mathrm{H}) \bullet(1-2.5 \mathrm{~V} / 4.2 \mathrm{~V})=204 \mathrm{~mA}$ $\Delta \mathrm{L}_{\mathrm{L} 2}=1.8 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 3.3 \mu \mathrm{H}) \cdot(1-1.8 \mathrm{~V} / 4.2 \mathrm{~V})=139 \mathrm{~mA}$ $\Delta L_{\mathrm{L} 3}=1.2 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 3.3 \mu \mathrm{H}) \bullet(1-1.2 \mathrm{~V} / 4.2 \mathrm{~V})=115 \mathrm{~mA}$

## Selecting The Output Capacitors

The value of the output capacitors are calculated based on a $5 \%$ load droop for maximum load current step. The output droop is usually about 2.5 times the linear drop of the first cycle and is estimated based on the following formula:

The output capacitor values are calculated as:

$$
\begin{aligned}
& \mathrm{C}_{\text {OUT1 }}=2.5 \bullet 800 \mathrm{~mA} /(2.25 \mathrm{MHz} \bullet 125 \mathrm{mV})=7.1 \mu \mathrm{~F} \\
& \mathrm{C}_{\text {OUT2 }}=2.5 \cdot 400 \mathrm{~mA} /(2.25 \mathrm{MHz} \cdot 90 \mathrm{mV})=4.9 \mu \mathrm{~F} \\
& \mathrm{C}_{\text {OUT3 }}=2.5 \cdot 400 \mathrm{~mA} /(2.25 \mathrm{MHz} \cdot 60 \mathrm{mV})=7.4 \mu \mathrm{~F}
\end{aligned}
$$

Choosing the closest standard values gives, $\mathrm{C}_{\text {OUT } 1}=10 \mu \mathrm{~F}$, $\mathrm{C}_{\text {OUT2 }}=4.7 \mu \mathrm{~F}$ and $\mathrm{C}_{\text {OUT3 }}=10 \mu \mathrm{~F}$.
A $22 \mu \mathrm{~F}$ input capacitor is selected since the Li-Ion battery has sufficiently low output impedance.

## Setting The Output Voltages

Without toggling the EN pins the LTC3569 develops a 0.8 V reference voltage for each of the feedback pins. The output voltages are set by a resistive divider as follows:

$$
V_{\text {OUT }}=0.8 \bullet(1+\mathrm{R} 1 / \mathrm{R} 2)
$$

The resistors in Figure 5 are selected as the nearest 1\% standard resistor values. To improve frequency response feedforward capacitors of 10 pF and 20 pF are used.

$$
\mathrm{C}_{\text {OUT }}=\left.2.5 \bullet\right|_{\text {OUT(MAX })} /\left(\mathrm{f}_{\text {CLK }} \bullet V_{\text {DROOP }}\right)
$$



Design Example 1: Burst Mode Operation


* WURTH 7447745022
** WURTH 7447745033
Figure 5. Triple Buck DC/DC Regulators: $\mathbf{8 0 0 m A}, 400 \mathrm{~mA}, 400 \mathrm{~mA}$


## APPLICATIONS INFORMATION

Design Example 2: Dual Bucks, 1.8 V at 1.8 A and 1.5 V at 600 mA

For this example, the LTC3569 is configured to deliver two fixed voltages of 1.8 V and 1.5 V from a generic supply over the full operating range, 2.5 V to 5.5 V . The load requirements range from $<1 \mathrm{~mA}$ in standby mode up to 1.8 A for the 1.8 V supply and 600 mA for the 1.5 V supply.

The fixed internal clock frequency of 2.25 MHz meets the minimum on-time requirements. Burst Mode operation is selected for high efficiency at the low standby current level. Calculating the inductor values for $30 \%$ ripple current at max $\mathrm{SV}_{\mathrm{IN}}$ :

$$
\begin{aligned}
& \mathrm{L} 1=1.8 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 540 \mathrm{~mA}) \cdot(1-1.8 \mathrm{~V} / 5.5 \mathrm{~V})=1.0 \mu \mathrm{H} \\
& \mathrm{~L} 2=1.5 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 180 \mathrm{~mA}) \cdot(1-1.5 \mathrm{~V} / 5.5 \mathrm{~V})=2.2 \mu \mathrm{H}
\end{aligned}
$$

Calculating the value of the output capacitors:

$$
\begin{aligned}
& \mathrm{C}_{\text {OUT1 }}=2.5 \cdot 1800 \mathrm{~mA} /(2.25 \mathrm{MHz} \cdot 90 \mathrm{mV})=22 \mu \mathrm{~F} \\
& \mathrm{C}_{\text {OUT2 }}=2.5 \cdot 600 \mathrm{~mA} /(2.25 \mathrm{MHz} \bullet 75 \mathrm{mV})=8.9 \mu \mathrm{~F}
\end{aligned}
$$

An input capacitor of $22 \mu \mathrm{~F}$ is selected to support the maximum ripple current of 1.2 A . An additional $0.1 \mu \mathrm{~F}$ low ESR capacitor is placed between $\mathrm{SV}_{\text {IN }}$ and SGND.
The resistor values shown in Figure 6 are selected as the closest standard 1\% resistors to obtain the correct output voltages with the full-scale reference voltages of 0.8 V . And 20 pFfeedforward capacitors are placed across the leading feedback resistors.


Figure 6. Dual Buck DC/DC Regulators: 1.8 V at 1800 mA , and 1.5 V at 600 mA

## APPLICATIONS InFORMATION

## Design Example 3: Dual Programmable Bucks

In this example consider two buck regulators operating from a 2.5 V to 5.5 V unregulated supply that are required to generate two independently programmable supplies that must step from 1.2 V in standby up to 1.8 V when active, with a maximum load current of 1.2 A when active and 1 mA in standby. Additionally, this application anticipates possible output short circuits, and is required to operate without damage in such a situation.
Buck 1 is selected for the first regulator, and buck 3 is configured as a slave power stage in parallel with buck 2 by pulling FB3 up to $\mathrm{V}_{\text {IN }}$ to obtain the required current level for the second regulator. Burst Mode operation is selected to achieve high efficiency during standby operation. The internal 2.25MHz clock frequency is selected, as it satisfies the minimum on-time requirement. Next, two reference voltages are selected to match the ratio of the active to
standby voltages: $1.8 \mathrm{~V} / 1.2 \mathrm{~V}=1.5$. The 0.75 V and 0.5 V reference levels mach this ratio. The resistors shown in Figure 7 are selected to obtain the correct feedback ratio from standard $1 \%$ resistors. Calculating the inductor values for $30 \%$ ripple current at maximum $\mathrm{SV}_{\text {IN }}$ :

$$
\mathrm{L}=1.8 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 360 \mathrm{~mA}) \cdot(1-1.8 \mathrm{~V} / 5.5 \mathrm{~V})=1.5 \mu \mathrm{H} .
$$

The output capacitor values are selected as the nearest standard value to obtain 5\% voltage droop at maximum load current step.

$$
\mathrm{C}_{\text {OUT }}=2.5 \bullet 1200 \mathrm{~mA} /(2.25 \mathrm{MHz} \bullet 90 \mathrm{mV}) \approx 15 \mu \mathrm{~F}
$$

Select an output capacitor with an ESR of less than $50 \mathrm{~m} \Omega$ to obtain an output voltage ripple of less than 30 mV . Finally select an input capacitor rated for the worst-case short-circuit ripple current of $2 \mathrm{I}_{\mathrm{PK}} / \sqrt{3} \approx 2.5 \mathrm{~A}$, when both outputs are shorted to GND.


Design Example 3: Soft-Start to Standby (1.2V)


Figure 7. Dual Programmable Buck DC/DC Regulators: $1200 \mathrm{~mA}, 1200 \mathrm{~mA}$

## APPLICATIONS INFORMATION

## Design Example 4: Dual Programmable Bucks

In this example consider two buck regulators operating from a 2.5 V to 5.5 V unregulated supply that are required to generate two independently programmable supplies that must step from 1.2 V in standby up to 1.6 V when active, with a maximum load current of 0.8 A when active and 1 mA in standby. Furthermore, when switching between active and standby, the load voltage should not droop.

Buck 1 is selected for the first regulator, and buck 3 is configured as a slave power stage in parallel with buck 2 by pulling FB3 up to $\mathrm{V}_{\text {IN }}$ to obtain the required current level for the second regulator. Burst Mode operation is selected to achieve high efficiency during standby operation. The internal 2.25MHz clockfrequency is selected, as it satisfies the minimum on-time requirement. Next, two reference voltages are selected to match the ratio of the active to standby voltages: $1.6 \mathrm{~V} / 1.2 \mathrm{~V}=1.3333$. There are three reference value ratios that match this ratio: 0.8 V and 0.6 V , 0.7 V and 0.525 V , and 0.6 V and 0.45 V . As the load cannot
tolerate a voltage droop when switching from standby to active, the 0.7 V and 0.525 V references are selected to match the ratio of output voltages. With this ratio, the buck does not need to be shutdown as it would if the full-scale 0.8 V reference level was chosen. The resistors shown in Figure 8 are selected to obtain the nearest feedback ratio from standard $1 \%$ resistors. Calculating the inductor values for $30 \%$ ripple current at maximum $\mathrm{SV}_{\text {IN }}$ :

$$
\mathrm{L}=1.6 \mathrm{~V} /(2.25 \mathrm{MHz} \cdot 240 \mathrm{~mA}) \cdot(1-1.6 \mathrm{~V} / 5.5 \mathrm{~V}) \approx 2.2 \mu \mathrm{H} .
$$

The output capacitor values are selected as the nearest standard value to obtain $5 \%$ voltage droop at maximum load current step.

$$
\mathrm{C}_{\text {OUT }}=2.5 \bullet 800 \mathrm{~mA} /(2.25 \mathrm{MHz} \bullet 90 \mathrm{mV}) \approx 10 \mu \mathrm{~F} .
$$

Select an output capacitor with an ESR of less than $50 \mathrm{~m} \Omega$ to obtain an output voltage ripple of less than 30 mV . Finally select an input capacitor rated for the worst-case short-circuit ripple current of $2 \mathrm{I}_{\mathrm{PK}} / \sqrt{3} \approx 2.5 \mathrm{~A}$, when both outputs are shorted to GND.


Figure 8. Dual Programmable Buck DC/DC Regulators

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## UD Package

20-Lead Plastic QFN (3mm $\times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1720 Rev A)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS

APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED

BOTTOM VIEW—EXPOSED PAD




NOTE

1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## UDC Package

20-Lead Plastic QFN ( $3 \mathrm{~mm} \times 4 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1742 Rev Ø)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


NOTE:

1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## FE Package

16-Lead Plastic TSSOP (4.4mm)
(Reference LTC DWG \# 05-08-1663 Rev K)
Exposed Pad Variation BA


## REVISION HISTORY <br> (Revision history begins at Rev D)

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| D | 01/11 | Added UDC package. Reflected throughout the data sheet | 1 to 26 |
| E | 04/14 | Added spec for PGOOD Current to Absolute Maximum Ratings Clarified Pin Configuration for FE package Clarified Pin Description for $\mathrm{PV}_{\text {IN3 }}$ for FE package | $\begin{aligned} & 2 \\ & 2 \\ & 8 \end{aligned}$ |

## TYPICAL APPLICATION



Figure 9. Triple Programmable Buck DC/DC Regulators

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { LTC3406A/ } \\ & \text { LTC3406AB } \end{aligned}$ | 600mA, 1.5MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT ${ }^{\text {TM }}$ Package |
| $\begin{aligned} & \text { LTC3407A/ } \\ & \text { LTC3407A-2 } \end{aligned}$ | Dual $600 \mathrm{~mA} / 600 \mathrm{~mA} 1.5 \mathrm{MHz}$, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MS} 10 \mathrm{E}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 Package |
| LTC3411A | 1.25A, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MS} 10,3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 Package |
| LTC3412A | 2.5A, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 4 \mathrm{~mm} \times 4 \mathrm{~mm}$ QFN-16, TSSOP-16E Package |
| LTC3417A-2 | Dual 1.5A/1A, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.3 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MII })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=125 \mathrm{HA}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, TSSOP-16E, $3 \mathrm{~mm} \times 5 \mathrm{~mm}$ DFN-16 Package |
| LTC3419/LTC3419-1 | Dual $600 \mathrm{~mA} / 600 \mathrm{~mA} 2.25 \mathrm{MHz}$, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=35 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MS} 10,3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 Package |
| LTC3544/LTC3544B | Quad $100 \mathrm{~mA} / 200 \mathrm{~mA} / 200 \mathrm{~mA} / 300 \mathrm{~mA}, 2.25 \mathrm{MHz}$ Synchronous Step-Down DC/DC Converter | $\begin{aligned} & 95 \% \text { Efficiency, } \mathrm{V}_{\text {INN: }} 2.3 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \text {, } \mathrm{V}_{\text {OUT(min) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=70 \mu \mathrm{~A} \text {, } \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm} \text { QFN-16 Package } \end{aligned}$ |
| LTC3545/LTC3545-1 | Triple, $800 \mathrm{~mA} \times 3,2.25 \mathrm{MHz}$ Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.3 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=58 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ QFN-16 Package |
| LTC3547/LTC3547B | Dual 300mA, 2.25MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IIN }}$ : 2.5V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $I_{\text {SD }}<1 \mu A$, DFN-8 Package |
| $\begin{aligned} & \text { LTC3548/LTC3548-1/ } \\ & \text { LTC3548-2 } \end{aligned}$ | Dual 400 mA and $800 \mathrm{~mA} \mathrm{I}_{0 \mathrm{ut}}, 2.25 \mathrm{MHz}$, Synchronous StepDown DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to 5.5 V , $\mathrm{V}_{\text {OUT(min) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, MS10E, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 Package |
| LTC3561 | 1.25A, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=240 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-8 Package |
| LTC3562 | Quad, $I^{2} \mathrm{C}$ Interface, $600 \mathrm{~mA} / 600 \mathrm{~mA} / 400 \mathrm{~mA} / 400 \mathrm{~mA}, 2.25 \mathrm{MHz}$ Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.9 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.425 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=100 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ QFN-20 Package |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Voltage Regulators category:
Click to view products by Linear Technology manufacturer:
Other Similar products are found below :
TLF30682QVS01XUMA1 TPSM84209RKHR FAN53526UC106X FAN53526UC128X MP1587EN-LF FAN48610BUC33X FAN48617UC50X FAN53526UC89X MIC45116-1YMP-T1 NCV891234MW50R2G EN2342QI AST1S31PUR 16017 A6986FTR NCP81103MNTXG NCP81203PMNTXG MAX17242ETPA+ MAX16935RATEB/V+ MP2313GJ-Z NCP81208MNTXG MP8759GD-Z FAN53526UC100X FAN53526UC84X PCA9412AUKZ MP2314SGJ-Z AS1340A-BTDM-10 MP3421GG-P NCP81109GMNTXG MP6003DN-LF-Z MAX16935BAUES/V+ LT8315IFE\#PBF SCY1751FCCT1G NCP81109JMNTXG MAX16956AUBA/V+ AP3409ADNTR-G1 FAN48623UC36FX MPQ2454GH MPQ2454GH-AEC1 MP21148GQD-P AS3701B-BWLM-68 MPQ2143DJ-P MP9942AGJ-P MP8759GD-P MP5610GQG-P MP28200GG-P MP2451DJ-LF-Z MP2326GD-P MP2314SGJ-P MP2158AGQH-P MP2148GQD-18-P

