

## Over Voltage Protection IC with Surge Protection

### **General Description**

The LP5280 series is a highly integrated circuit, it used to protect low voltage system from abnormal high input voltage. The IC continuously checks the input voltage. When the protection status is occur, the power MOS will turn off at the same time. The LP5280 series is safety devices to ensure worked against accidents.

In case of the OVLO pin voltage exceeds an Over-Voltage Protection (OVP) threshold voltage level, the internal power MOS will turn off within 1µs. Input voltage OVP threshold could be used to set by external resistors divider. Also, LP5280 has an input 6.8V-OVP, LP5280A was 5.95V-OVP, LP5280B was 10.5V-OVP, and LP5280C was 14V-OVP, which could be select by connecting OVLO pin to ground.

Other features include over temperature protection and under-voltage lockout (UVLO). The LP5280 series is available in a space saving WLCSP 12-ball (0.4mm pitch) package.

### **Order Information**

LP5280-01



NOV.-2020

#### **Features**

- ♦ Withstand High Input Voltage Up to 29V
- ◆ Input Over Voltage Protection ➤ Internal Input OVP=6.8V<sub>(Typ.)</sub> @LP5280 ➤ Internal Input OVP=5.95V(Typ.) @LP5280A ► Internal Input OVP=10.5V(Typ.) @LP5280B ➤ Internal Input OVP=14V(Typ.) @LP5280C
- ♦ OVP Response Time=40ns(Typ.)
- 4.8A Current Capability
- ◆ Power MOS RDS(ON)=25mΩ(TVD.)
- ◆ Fault Signal Output
- ◆ Enable Control
- ◆ Under Voltage Lockout
- ◆ Over-Temperature Protection
- ◆ IEC61000-4-5 Surge >100V
- ◆ Available in WLCSP12
- ◆ RoHS Compliant and Halogen Free

### **Applications**

- ♦ Mobile Handsets and Tablets
- ◆ Portable Media Players
- ◆ MP3 Players
  - Charging Ports

## **Marking Information**

| Device                                                       | Marking               | Package  | Shipping |  |
|--------------------------------------------------------------|-----------------------|----------|----------|--|
| LP5280HVF                                                    | LPS<br>LP5280<br>YWX  | WLCSP-12 | 3K/REEL  |  |
| LP5280AHVF                                                   | LPS<br>LP5280A<br>YWX | WLCSP-12 | 3K/REEL  |  |
| LP5280BHVF                                                   | LPS<br>LP5280B<br>YWX | WLCSP-12 | 3K/REEL  |  |
| LP5280CHVF                                                   | LPS<br>LP5280C<br>YWX | WLCSP-12 | 3K/REEL  |  |
| Y: Y is year code. W: W is week code. X: X is series number. |                       |          |          |  |

www.lowpowersemi.com

Page 1 of 8

Email: marketing@lowpowersemi.com



## **Typical Application Circuit**



\*s :series select

Figure 1. Typical Application Circuit of LP5280 series

# **Pin Configuration**



Figure 2. Package Top View

LP5280-01 NOV.-2020 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 2 of 8



## **Function Block Diagram**



Figure 3. Function Block Diagram

# **Functional Pin Description**

| Pin NO. | WLCSP      | Description                                                          |  |  |  |  |
|---------|------------|----------------------------------------------------------------------|--|--|--|--|
| VIN     | B3,C2,C3   | Power Source Input. Connect a ceramic capacitor between VIN and GND. |  |  |  |  |
| GND     | A4,B4,C4   | Ground.                                                              |  |  |  |  |
| Fault   | B1         | Fault Function Pin. Open drain connected to a resistor.              |  |  |  |  |
| EN      | <b>A</b> 1 | Enable Pin.                                                          |  |  |  |  |
| OVLO    | C1         | Over Voltage Lockout. Adjustment Pin.                                |  |  |  |  |
| VOUT    | A2,A3,B2   | Output through the power MOSFET.                                     |  |  |  |  |

LP5280-01 NOV.-2020 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 3 of 8



# **Preliminary Datasheet**

## LP5280A/B/C

# **Absolute Maximum Ratings Note**

| <b>\$</b> | VIN to GND                                             | -0.3V to +29V   |
|-----------|--------------------------------------------------------|-----------------|
| <b>\$</b> | VOUT to GND                                            | -0.3V to +29V   |
| <b>\$</b> | OVLO to GND                                            | -0.3V to +24V   |
| <b>\$</b> | All Other Pin to GND                                   | -0.3V to +6V    |
| <b>\$</b> | Maximum External Over Voltage Lockout Setting          | 14V             |
| <b>\$</b> | Operating Junction Temperature Range (T <sub>J</sub> ) | -40°C to 150°C  |
| <b>\$</b> | Operation Ambient Temperature Range                    | -40°C to +105°C |
| <b>\$</b> | Storage Temperature Range                              | -55°C to +150°C |
| <b></b>   | Maximum Soldering Temperature (at leads, 10sec)        | +260°C          |

**Note1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



LP5280-01 NOV.-2020 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 4 of 8

# **Preliminary Datasheet**

LP5280A/B/C

### **Electrical Characteristics**

 $(T_{A}=25^{\circ}C,\,V_{IN}=5V,\,VEN=0V,\,OVLO=0V,\,CIN=0.1uF,\,and\,COUT=1uF.\,\,Unless\,\,Otherwise\,\,Specified)$ 

| Parameter                                    | Symbol                | Test Conditions                                                                                                         | Min  | Тур  | Max  | Units |
|----------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| General Function                             |                       |                                                                                                                         |      |      | •    |       |
| Input Clamp Voltage                          | V <sub>IN_Clamp</sub> |                                                                                                                         |      | 31   |      | V     |
| Power Source Voltage                         | Vin                   | T <sub>J</sub> = +25 °C                                                                                                 | 2.5  | 5    | 28   | V     |
| Input UVLO Threshold                         | Vuvlo                 | V <sub>IN</sub> Rising                                                                                                  |      | 2.25 |      | V     |
| UVLO Threshold Hysteresis                    | ΔVυνιο                | Falling Hysteresis                                                                                                      |      | 150  |      | mV    |
| Power On Deglitch Time                       | $T_{Deglitch}$        | From VIN>UVLO to 10%VOUT, EN Low                                                                                        |      | 20   |      | ms    |
| Soft Start Time                              | Tss                   | From VIN>UVLO to Fault low, EN Low                                                                                      |      | 30   |      | ms    |
| Power Source Current at Operation            | I <sub>IN</sub>       | V <sub>IN</sub> =5V, <del>EN</del> =L                                                                                   |      | 67   |      | μΑ    |
| Power Source Current at OV Condition         | I <sub>IN_OVLO</sub>  | V <sub>IN</sub> =5V, <del>EN</del> =L, OVLO=3V                                                                          |      | 70   |      | μΑ    |
| Thermal Shutdown Threshold                   | T <sub>SD</sub>       |                                                                                                                         |      | 130  |      | °C    |
| Thermal Shutdown Threshold<br>Hysteresis     | $\Delta T_{SD}$       |                                                                                                                         |      | 20   |      | °C    |
| Logic Function                               |                       |                                                                                                                         |      |      |      |       |
| <del></del>                                  | V <sub>ENH</sub>      |                                                                                                                         | 1    |      |      | V     |
| EN Threshold Voltage                         | LVENEMI               |                                                                                                                         |      |      | 0.5  | V     |
| EN Input Resistance to GND                   | IEN                   | EN=5V POWER Semi                                                                                                        |      |      | 5    | uA    |
| Fault Output Logic Low                       |                       | Sink 1mA                                                                                                                |      |      | 0.4  | V     |
| Fault Logic High Leakage Current             |                       | Fault=5V                                                                                                                | -0.5 |      | 0.5  | uA    |
| Power MOS                                    |                       |                                                                                                                         |      |      |      |       |
| Switch On Resistance                         | R <sub>DS(ON)</sub>   | I <sub>OUT</sub> =1A                                                                                                    |      | 25   |      | mΩ    |
| Switch Turn on Time                          | T <sub>ON</sub>       | R <sub>OUT</sub> =100 $\Omega$ , C <sub>OUT</sub> =22uF, V <sub>OUT</sub> from 0.1V <sub>IN</sub> to 0.9V <sub>IN</sub> |      | 1    |      | ms    |
| Switch Turn off Time                         | T <sub>OFF</sub>      | $R_{\text{OUT}}$ =100 $\Omega$ , $C_{\text{OUT}}$ =Non, Trigger OVLO to stop $V_{\text{OUT}}$                           |      | 40   |      | ns    |
| External OVLO Function                       |                       |                                                                                                                         |      |      |      |       |
| OVLO Leakage Current                         | l <sub>ovlo</sub>     |                                                                                                                         | -0.1 |      | +0.1 | uA    |
| External OVLO Set Threshold                  | V <sub>EOVLO</sub>    |                                                                                                                         |      | 1.2  |      | V     |
| External OVLO select Threshold               | $V_{EOV\_H}$          |                                                                                                                         |      | 0.4  |      | V     |
| External OVLO select Threshold<br>Hysteresis | $V_{EOV\_L}$          |                                                                                                                         |      | 0.3  |      | V     |

LP5280-01 NOV.-2020 Email: <a href="marketing@lowpowersemi.com">marketing@lowpowersemi.com</a> <a href="marketing@lowpowersemi.com">www.lowpowersemi.com</a> Page 5 of 8

# **Preliminary Datasheet**

### **Electrical Characteristics**

 $(V_{IN} = 5V, T_A = 25$ °C, Unless Otherwise Specified)

| Parameter                            | Symbol             | Test Conditions |                         | Min  | Тур  | Max  | Units |
|--------------------------------------|--------------------|-----------------|-------------------------|------|------|------|-------|
| Internal OVLO Functions              |                    |                 |                         |      |      |      |       |
| Input Over Voltage Protect threshold | V <sub>IOVLO</sub> | LP5280          | V <sub>IN</sub> Rising  | 6.6  | 6.8  | 7    | V     |
|                                      |                    |                 | V <sub>IN</sub> Falling | 6.51 | 6.65 |      | V     |
|                                      |                    | LP5280A         | V <sub>IN</sub> Rising  | 5.83 | 5.95 | 6.07 | V     |
|                                      |                    |                 | V <sub>IN</sub> Falling | 5.73 | 5.85 |      | V     |
|                                      |                    | LP5280B         | V <sub>IN</sub> Rising  | 10.3 | 10.5 | 10.7 | V     |
|                                      |                    |                 | V <sub>IN</sub> Falling | 10.1 | 10.3 |      | V     |
|                                      |                    | LP5280C         | V <sub>IN</sub> Rising  | 13.7 | 14   | 14.3 | V     |
|                                      |                    |                 | V <sub>IN</sub> Falling | 13.4 | 13.7 |      | V     |

## **Timing Diagram**



Figure 4. Power Sequence



### **Application Information**

The LP5280 series devices monitor the input voltage to protect the OTG system of a Li-lon battery. When enabled, the system is protected against input overvoltage by turning off an internal switch, immediately removing power from the charging circuit. Additionally, the device also monitors its own temperature and switches off if device too hot.

#### **Under Voltage Lockout (UVLO)**

The LP5280 series had an UVLO internal circuit that enables the device once the voltage on the  $V_{\rm IN}$  voltage exceeds the UVLO threshold voltage.

#### **Surge Protection**

The LP5280 series integrates a clamp circuit to suppress input surge voltage. For surge voltages large than  $V_{\text{OVLO}}$  and small than  $V_{\text{IN\_Clamp}}$ , the switch will be turned off and the clamp circuit is not work. For surge voltages greater than  $V_{\text{IN\_Clamp}}$ , the internal clamp circuit will detect surge voltage level and discharge the surge energy to ground. The device can suppress surge voltages up to 100V.

#### **Over Temperature Protection**

The LP5280 series device enters over temperature protection (OTP) if its junction temperature exceeds 130°C (Typ.). During over temperature protection none of the device's functions are available. To resume normal operation the junction temperature need cool down, and the outputs will restart.

#### **Enable Control**

The LP5280 series has an enable pin which can be used to enable or disable the device. When the EN pin is driven high, the switch is turned off. The EN pin has an internal pull-down resistor can be floating.

#### **Fault Output**

The FAULT pin is open-drain output.

- · Input Over Voltage
- OVLO Voltage Threshold
- Over Temperature

#### **External Over Voltage Lockout**

The power MOS will be turned off whenever input voltage higher than  $V_{\text{IOVLO}}$ . The value of  $V_{\text{OVLO}}$  can be set by external resistor divide or just be internal set value  $V_{\text{IOVLO}}$ .

When  $V_{\text{OVLO}}$  is smaller than  $V_{\text{EOV\_L}}$ ,  $V_{\text{OVLO}}$  will be decided by  $V_{\text{IOVLO}}$ . When  $V_{\text{OVLO}}$  is larger than  $V_{\text{EOV\_H}}$ , the power switch will be turned off once  $V_{\text{OVLO}} > V_{\text{EOVLO}}$ . The external resistor divide can be decided according to the following equation:

 $V_{OVLO} = (R1/R2 + 1) \times V_{EOVLO}$ 

The setting value of  $V_{\text{EOVLO}}$  should not be higher than 14V.

#### **Layout Consideration**

The proper PCB layout and component placement are critical for all circuit. LP5280 series is meant to protect downstream circuit. Here are some suggestions to the layout design.

- 1. Route power line on PCB as straight, wide and short as possible.
- 2. Connected all ground together with one uninterrupted ground plane.
- 3. The input and output capacitor should be located as closed as possible to the chip and ground plane.
- 4. Other components should be located close to the chip.
- 5. The power trace from connector to device may suffer from ESD event; keep other traces away from it to minimize possible EMI and ESD coupling.



Figure 5. Recommended PCB Layout Diagram



# **Packaging Information**

#### WLCSP-12-ball Package(1.3×1.78) pitch 0.4 (Unit: mm)



| SYMBOLSU<br>NIT | DIMENSION IN MILLIMETER |       |      |  |  |
|-----------------|-------------------------|-------|------|--|--|
|                 | MIN                     | TYP   | MAX  |  |  |
| D               | 1.30                    | 1.36  |      |  |  |
| E               | 1.77                    | 1.79  | 1.82 |  |  |
| S               | 0.37 0.38               |       | 0.39 |  |  |
| D1              | 0.8                     |       |      |  |  |
| E1              | 1.2                     |       |      |  |  |
| A1              | 0.14                    | 0.165 | 0.18 |  |  |
| е               | 0.4                     |       |      |  |  |

**TOP VIEW** 



LP5280-01 NOV.-2020 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 8 of 8

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Supervisory Circuits category:

Click to view products by LOWPOWER manufacturer:

Other Similar products are found below:

NCP304LSQ40TIG CAT1161LI-25-G CAT853STBI-T3 CAT1026LI-30-G CAT1320LI-25-G TC54VN2402EMB713 MCP1316T-44NE/OT

MCP1316MT-45GE/OT MCP1316MT-23LI/OT DS1232L NCV302HSN45TIG MCP1316T-23LI/OT PT7M6130NLTA3EX S-1000N28
I4T1U CAT1161LI-28-G MCP1321T-29AE/OT MCP1319MT-47QE/OT S-1000N23-I4T1U S-1000N19-I4T1U CAT824UTDI-GT3

PT7M6133NLTA3EX PT7M6127NLTA3EX BD48L29G-TL BD48E23G-TR BD48E49G-TR BD48E52G-TR MIC1832MY

MP6412GQGU-Z BD52W01G-CTR BD52W05G-CTR BD70H12G-2CTR XC61GN2502HR-G MB3793-37APNF-G-JN-ER6E1 CPC5712U

LTC693CSW TC1232EOE TC1270ALVRCTR TC1271MERCTR TC32MEZB TC54VC4202EMB713 TC54VN2102ECB713 MB3793
27DPNF-G-JN-ERE1 MCP100-475HI/TO MCP100-485DI/TO MCP101-460HI/TO MCP101-475HI/TO TCM809LVLB713

TCM809SVLB713 MCP102-315E/TO MCP111-475E/TO