# **MNDSPEED**°

### M21544, M21554, M21564

# 3G/HD/SD-SDI Long Reach Adaptive Cable Equalizer with Integrated Jitter Cleaner

The M21544/54/64 are multi-rate, highly integrated, adaptive cable equalizers for SDI and DVB-ASI video as well as digital audio applications. It provides adaptive, low noise, high gain equalization for 75  $\Omega$  coaxial cable at SDI data rates from 125 Mbps to 2.97 Gbps. The device is capable of compensating for losses accumulated across cable length up to 200 m when operating at 2.97 Gbps.

The M21544/54/64 feature an integrated jitter cleaner, which automatically removes the jitter generated at HD-SDI and 3G-SDI at the output of the equalizer, eliminating the need for standalone reclockers at the input and reducing system cost, complexity and power consumption. The jitter cleaner may be powered down and bypassed in applications where it is not required to allow for optimized power consumption for each application.

The M21544/54 also feature dual differential outputs, eliminating the need for additional circuitry and simplifying system design. Both outputs feature programmable swing as well as de-emphasis for enabling the signal to be transmitted across 40" of FR4 trace. The second, optional output may be disabled for additional power savings. The M21564 offers a single output solution with a smaller footprint and maximum power savings.

The device operates using a single 2.5 V supply voltage and has extremely low power consumption with the equalizer and jitter cleaner dissipating only 145 mW when one output driver is enabled. It may be used in either hardware mode, or controlled through a standard four-wire serial digital interface. Furthermore, it features advanced diagnostic capabilities such as cable length indication, loss of signal detection, and offers power management functions such as power down upon loss of signal.

The M21544/54/64 are offered in a green and RoHS compliant small footprint QFN package.

#### Features

- SMPTE 424M, SMPTE 292M, SMPTE 344M, SMPTE 259M, and DVB-ASI compliant
- Robust adaptive cable equalization for up to 200 meters of Belden 1694A at 2.97 Gbps, up to 200 meters of Belden 1694A at 1.485 Gbps, and up to 400 meters of Belden 1694A at 270 Mbps
- Integrated jitter cleaner for 3G/HD-SDI use with automatic rate detection
- Individually controllable dual differential output drivers with programmable 8 dB of de-emphasis
- Optional 6 dB flatband gain at input
- Cable length indication

- SD, HD and 3G Data Rate Detection
- Optional four-wire serial digital interface
- Very low power consumption: 145 mW (single output), 160 mW (dual output)
- · Power down and mute features
- Extended operating temperature range: -40 °C to +85 °C

### **Applications**

- · Broadcast video routing and production switchers
- Broadcast video distribution amplifiers
- Broadcast video cameras and monitors



### Functional Block Diagram

### **Ordering Information**

| Part Number                                                                                                                                | rt Number Package Operating Data Rate |               | Operating Temperature |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------|-----------------------|--|--|
| M21544G-13*                                                                                                                                | 24-pin QFN (RoHS compliant)           | 125–2970 Mbps | –40 °C to 85 °C       |  |  |
| M21554G-13*                                                                                                                                | 32-pin QFN (RoHS compliant)           | 125–2970 Mbps | –40 °C to 85 °C       |  |  |
| M21564G-13* 16-pin QFN (RoHS compliant) 125–2970 Mbps -40 °C to 85 °C                                                                      |                                       |               |                       |  |  |
| The letter 'G' designator after the part number indicates a RoHS-compliant package. Refer to www.mindspeed.com for additional information. |                                       |               |                       |  |  |

### **Revision History**

| Revision | Level   | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E        | Release | June 2013      | Updated ordering information and marking diagram<br>Updated electrical specifications including maximum power consumption and Jitter<br>Performance Chapter 1.0<br>Added Figure 2-1 and Figure 2-2.<br>Revised xCS pin description for all three devices in Section 3.0.<br>Updated M21544 pins 17, 18 descriptions.                                                                                                                                |
| D        | Advance | November       | Updated Ordering information from -11P to -12P<br>Added Marking Diagram<br>Updated typical power consumption Table 1-3<br>Updated typical electrical specifications Table 1-4<br>Updated M21554 Pinout, Figure 3-3<br>Updated M21554 Pin Specifications, Table 3-2<br>Added 6 dB attenuation in the functional description Section 4.1.3<br>Updated Digital Interface functional description Section 4.5<br>Updated 4-Wire specifications Table 4-6 |
| С        | Advance | September 2012 | Added Figure 2-1 and Figure 2-2.<br>Revised xCS pin description for all three devices in Section 3.0.<br>Pins 17, 18 revised for M21554.                                                                                                                                                                                                                                                                                                            |
| В        | Advance | May 2012       | Added electrical specifications, pinout diagram, pin descriptions, package drawings, functional description and register settings.                                                                                                                                                                                                                                                                                                                  |
| A        | Advance | June 2011      | Advance Release.                                                                                                                                                                                                                                                                                                                                                                                                                                    |







#### Minimum Maximum Symbol Parameter 2.75 -0.5 $AV_{DD}$ Analog power supply voltage DC input voltage (PCML) V<sub>SS</sub> - 0.5 $AV_{DD} + 0.5$ VIN.PCML DC input voltage (CMOS) V<sub>SS</sub> - 0.6 $DV_{DD} + 0.5$ V<sub>IN.CMOS</sub> 150 Storage temperature -65 **T**STORE T<sub>JUNC</sub> Junction temperature 125 Electrostatic discharge voltage (HBM) -3000 3000 V<sub>ESD.HBM</sub> Electrostatic discharge voltage (CDM) -500 500 V<sub>ESD.CDM</sub> V<sub>ESD</sub>,mm Electrostatic discharge voltage (mm) -150 150 NOTES: Exposure of the device beyond the minimum/maximum limits may cause permanent damage.

#### Table 1-1. Absolute Maximum Ratings

1.

2. HBM and CDM per JEDEC Class 2 (JESD22-A114-B).

3. Limits listed in the above table are stress limits only and do not imply functional operation within these limits.

#### Table 1-2. **Recommended Operating Conditions**

| Symbol            | Parameter                                         | Minimum                 | Typical             | Maximum          | Unit  |      |
|-------------------|---------------------------------------------------|-------------------------|---------------------|------------------|-------|------|
| V <sub>CC</sub>   | Analog power supply voltage                       | 2.37                    | 2.5                 | 2.63             | V     |      |
| T <sub>CASE</sub> | Operating case temperature                        | -40                     | _                   | 85               | °C    |      |
| $\theta_{JC}$     | Junction to case thermal resistance               | M21544/64               | —                   | _                | 13.8  | °C/W |
|                   | M21554                                            |                         | —                   | —                | 11.5  | °C/W |
| NOTES:            |                                                   | I                       | II                  |                  | I     |      |
| 1. Thermal re     | esistance value is calculated using a 5% increase | on the supply voltage a | and includes all te | mperature variat | ions. |      |

#### Table 1-3. Power Consumption Specifications (1 of 2)

| Symbol                      | Paramete                            | Typical             | Maximum | Unit |    |
|-----------------------------|-------------------------------------|---------------------|---------|------|----|
| I <sub>CC</sub>             | Intermediate output swing (Default) | Two outputs enabled | 62      | 75   | mA |
| Core Current<br>Consumption |                                     | One output enabled  | 56      | 68   | mA |
| oonoumption                 | Maximum output swing                | Two outputs enabled | 64      | 78   | mA |
|                             |                                     | One output enabled  | 57      | 70   | mA |

Unit

V

V

٧

°C

°C

V

V

٧

| Table 1-3. | Power Consumption Specifications (2 of 2) |
|------------|-------------------------------------------|
|------------|-------------------------------------------|

| Symbol                                                                                                                                                                                     | Paramete                     | Parameter                 |     |     |    |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------|-----|-----|----|--|--|
| P <sub>TOTAL</sub>                                                                                                                                                                         | Intermediate swing (Default) | ault) Two outputs enabled |     | 197 | mW |  |  |
|                                                                                                                                                                                            |                              | One output enabled        | 140 | 179 | mW |  |  |
| NOTES:                                                                                                                                                                                     | NOTES:                       |                           |     |     |    |  |  |
| 1. Maximum current and maximum power consumption numbers are calculated using a 5% increase on the supply voltage, with jitter cleaner and include all temperature and process variations. |                              |                           |     |     |    |  |  |

 Table 1-4.
 PCML Input/Output Electrical Characteristics (1 of 2)

| Symbol                         | Parameter                                                                    | Note    | Minimum           | Typical           | Maximum           | Unit              |
|--------------------------------|------------------------------------------------------------------------------|---------|-------------------|-------------------|-------------------|-------------------|
| DR                             | NRZ data rate                                                                |         | 125               | -                 | 2970              | Mbps              |
| V <sub>IN</sub>                | Differential input swing                                                     |         | 720               | 800               | 880               | mV <sub>PP</sub>  |
| R <sub>IN</sub>                | Input termination resistance                                                 |         |                   | 2.3               | _                 | κΩ                |
| C <sub>IN</sub>                | Input Capacitance                                                            |         |                   | 0.4               | _                 | pF                |
| S <sub>11</sub>                | Input Return Loss from 5 MHz to 1.5 GHz                                      |         |                   | —                 | -15               | dB                |
| S <sub>11</sub>                | Input Return Loss from 1.5 GHz to 3 GHz                                      |         | _                 | —                 | -10               | dB                |
| V <sub>OUT</sub>               | Differential output swing                                                    | 1       | 250<br>390<br>540 | 365<br>555<br>740 | 480<br>720<br>940 | mV <sub>PPD</sub> |
| V <sub>OCM</sub>               | Output Common Mode Voltage                                                   | 1       | 0.8               | —                 | 1.2               | V                 |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time (20% - 80%)                                            | 2       |                   | 90                | 130               | ps                |
| DE                             | Highest output de-emphasis setting                                           | 3       | 0                 | —                 | 8                 | dB                |
| Jitter Perform                 | lance                                                                        | 1       |                   |                   |                   |                   |
| t <sub>JIT</sub>               | Total jitter added at 2.97 Gbps for the following Belden 1694A cable length  | 4, 5, 6 |                   |                   |                   | mUI               |
|                                | 0 - 200 m                                                                    |         |                   | 100               | 170               |                   |
|                                | Total jitter added at 1.485 Gbps for the following Belden 1694A cable length | 4, 5, 6 | _                 |                   |                   | mUI               |
|                                | 0 - 200 m                                                                    |         |                   | 50                | 100               |                   |
|                                | Total jitter added at 270 Mbps for the following Belden 1694A cable length   | 4, 5, 6 | _                 | -                 |                   | mUI               |
| 0 - 400 m                      |                                                                              |         |                   |                   | 300               |                   |
| Jitter Cleanei                 | r                                                                            | 1 1     |                   |                   |                   |                   |
| DR                             | Input data rate retimed, SMPTE 292M                                          |         |                   | 1483, 1485        | _                 | Mbps              |
| DR                             | Input data rate retimed, SMPTE424M                                           |         | _                 | 2967, 2970        | _                 | Mbps              |
| F <sub>LBW</sub>               | Loop bandwidth for SMPTE 292M                                                |         | _                 | 2                 | _                 | MHz               |
| F <sub>LBW</sub>               | Loop bandwidth for SMPTE 424M                                                | 1       |                   | 4                 |                   | MHz               |

| Table 1-4. | PCML Input/Output Electrical Characteristics (2 of 2) |
|------------|-------------------------------------------------------|
|------------|-------------------------------------------------------|

| Symbol                                                                                 | Parameter                                                                                                                 | Note         | Minimum               | Typical | Maximum | Unit                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| t <sub>lock, asynch</sub>                                                              | Lock time, asynchronous                                                                                                   |              | _                     | —       | 15      | ms                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| t <sub>lock, synch</sub>                                                               | Lock time, synchronous                                                                                                    |              |                       | —       | 1       | μs                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| <ol> <li>Measured</li> <li>Programm</li> <li>Measured</li> <li>Jitter clear</li> </ol> | using a clock pattern with 50% duty cycle and consis<br>nable in 2 dB steps.<br>according to SMPTE RP184 and SMPTE RP192. | nd powered o | lown for SD data rate | ,       |         | ES:<br>Programmable with 200 mV increments.<br>Measured using a clock pattern with 50% duty cycle and consisting of 10 Consecutive Identical Digits (10 CID)<br>Programmable in 2 dB steps.<br>Measured according to SMPTE RP184 and SMPTE RP192.<br>Jitter cleaner is used for HD and 3G data rates only, bypassed and powered down for SD data rates. |  |  |  |  |  |

Table 1-5. Control/Interface Logic Input/Output Characteristics

| Symbol                   | Parameter                 | Note | Minimum                | Typical         | Maximum                | Unit |
|--------------------------|---------------------------|------|------------------------|-----------------|------------------------|------|
| V <sub>OH</sub>          | Digital output logic high | 1    | 0.85 x V <sub>CC</sub> | V <sub>CC</sub> | —                      | V    |
| V <sub>OL</sub>          | Digital output logic low  | 2    | _                      | 0               | 0.15 x V <sub>CC</sub> | V    |
| V <sub>IH</sub>          | Digital input logic high  |      | 0.75 x V <sub>CC</sub> | —               | V <sub>CC</sub>        | V    |
| V <sub>IL</sub>          | Digital input logic low   |      | 0                      | —               | 0.25 x V <sub>CC</sub> | V    |
| V <sub>IF</sub>          | Digital input logic float |      | 0.35 x V <sub>CC</sub> | —               | 0.65 x V <sub>CC</sub> | V    |
| NOTES:                   | •                         | •    |                        | •               |                        |      |
| 1. I <sub>OH</sub> = -4  | mA.                       |      |                        |                 |                        |      |
| 2. I <sub>OL</sub> = 4 n | nA.                       |      |                        |                 |                        |      |



# 2.0 Typical Performance Characteristics

Unless otherwise noted, typical performance applies for  $V_{CC} = 2.5 \text{ V}$ , 25 °C ambient temperature, 800 m $V_{PP}$  differential input data swing, PRBS  $2^{10} - 1$  data pattern at 2.97 Gbps.



Figure 2-2. Eye Diagram @2.97 Gbps, Equalized Signal, After 200 m Belden 1694A Cable (Jitter Cleaner Enabled)





# 3.0 Pinout Diagram, Pin Descriptions, and Package Outline Drawing

## 3.1 M21544 Pinout





# 3.2 M21544 Pin Description

| Pin Name        | Pin Number(s)                 | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|-------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>EE</sub> | 1,2,5,12,16,23,<br>Ground Pad | Ground                 | Negative power supply (ground)                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> | 20,24                         | Power                  | Positive power supply (2.5 V)                                                                                                                                                                                                                                                                                                                                                              |
| SDIP/SDIN       | 3,4                           | I, SDI                 | Serial data input                                                                                                                                                                                                                                                                                                                                                                          |
| SD00P/SD00N     | 15,14                         | O, LVDS                | Serial data output 0                                                                                                                                                                                                                                                                                                                                                                       |
| SD01P/SD01N     | 18,17                         | O, LVDS                | Serial data output 1                                                                                                                                                                                                                                                                                                                                                                       |
| MODE_SEL        | 6                             | I, LVCMOS              | Mode Select<br>1: <b>Software Mode Enabled</b> (4-wire digital interface)<br>0: <b>Hardware Mode Enabled</b><br>Internal pull down                                                                                                                                                                                                                                                         |
| SD01_DISABLE    | 7                             | I, LVCMOS              | SD01 disable pin<br>1: SD01 disable<br>0: SD01 enable<br>Internal pull up. Hardware pin state overrides register setting configurations                                                                                                                                                                                                                                                    |
| AGC+/-          | 8,9                           | I/O, Analog            | Equalizer loop filter capacitor (33 nF)                                                                                                                                                                                                                                                                                                                                                    |
| MFO             | 10                            | I, tri-state<br>LVCMOS | Hardware Mode (MODE_SEL =0)<br>BYPASS<br>1: Bypass entirely the equalizer and jitter cleaner<br>Z: Bypass only the jitter cleaner<br>0: Normal operation<br>Software Mode (MODE_SEL =1)<br>xSD: Signal Detect Complement<br>1: No input signal is present or the cable length is above the MUTEREF threshold<br>0: Input signal is present and cable length is below the MUTEREF threshold |
| MUTEREF         | 11                            | I, Analog              | Mute reference input. Defines the cable length threshold at which the signal detect will be asserted. By connecting xSD to MUTE, it controls the maximum cable length after which the part will mute. This pin can be left floating or can be grounded for maximum equalization.                                                                                                           |
| xCS             | 13                            | I, LVCMOS              | Hardware Mode (MODE_SEL =0)<br>Must be set LOW for normal operation.<br>Software Mode (MODE_SEL =1)<br>Chip Select Complement, Internal pullup.                                                                                                                                                                                                                                            |
| MF1             | 19                            | I, LVCMOS              | Hardware Mode (MODE_SEL =0)<br>Automatic sleep control. Sleep mode has precedence over MUTE and BYPASS.<br>1: Automatic power down when no input is present<br>0: Normal mode, the equalizer is always active<br>Software Mode (MODE_SEL =1)<br>4-wire: Signal Out<br>Internal pull up                                                                                                     |

Table 3-1.M21544 Pin Descriptions (1 of 2)

| Pin Name | Pin Number(s) | Туре      | Description                                                                      |
|----------|---------------|-----------|----------------------------------------------------------------------------------|
| MF2      | 21            | I, LVCMOS | Hardware Mode (MODE_SEL =0)                                                      |
|          |               |           | Output mute. MUTE has precedence over BYPASS.                                    |
|          |               |           | 1: Outputs are muted                                                             |
|          |               |           | 0: Normal operation                                                              |
|          |               |           | Software Mode (MODE_SEL =1)                                                      |
|          |               |           | 4-wire: SCLK                                                                     |
|          |               |           | Internal pull down                                                               |
| MF3      | 22            | I, LVCMOS | Hardware Mode (MODE_SEL =0)                                                      |
|          |               |           | xSD: Signal Detect                                                               |
|          |               |           | 1: No input signal is present or the cable length is above the MUTEREF threshold |
|          |               |           | 0: Input signal is present and cable length is below the MUTEREF threshold       |
|          |               |           | Software Mode (MODE_SEL =1)                                                      |
|          |               |           | 4-wire: Signal In                                                                |
|          |               |           | Internal pull down                                                               |

M21544 Pin Descriptions (2 of 2) Table 3-1.

### 3.3 M21544 Package Information

The M21544 is packaged in a 4 mm footprint, 24-pin QFN.





#### M21554 Pinout 3.4



Figure 3-3. M21554 Pinout Diagram (Bottom View of the Package)

# 3.5 M21554 Pin Description

| Pin Name        | Pin<br>Number(s)   | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|--------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>EE</sub> | 2,7, Ground<br>Pad | Ground                 | Negative power supply (ground)                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> | 26,27,30           | Power                  | Positive power supply (2.5 V)                                                                                                                                                                                                                                                                                                                                                              |
| SDIP/SDIN       | 3,4                | I, SDI                 | Serial data input                                                                                                                                                                                                                                                                                                                                                                          |
| SD00P/SD00N     | 20,19              | O, LVDS                | Serial data output 0                                                                                                                                                                                                                                                                                                                                                                       |
| SD01P/SD01N     | 23,22              | O, LVDS                | Serial data output 1                                                                                                                                                                                                                                                                                                                                                                       |
| MODE_SEL        | 8                  | I, LVCMOS              | Mode Select<br>1: <b>Software Mode Enabled</b> (4-wire digital interface)<br>0: <b>Hardware Mode Enabled</b><br>Internal pull down                                                                                                                                                                                                                                                         |
| AGC+/-          | 9,10               | I/O, Analog            | Equalizer loop filter capacitor (33 nF)                                                                                                                                                                                                                                                                                                                                                    |
| MFO             | 11                 | I, tri-state<br>LVCMOS | Hardware Mode (MODE_SEL =0)<br>BYPASS<br>1: Bypass entirely the equalizer and jitter cleaner<br>2: Bypass only the jitter cleaner<br>0: Normal operation<br>Software Mode (MODE_SEL =1)<br>xSD: Signal Detect Complement<br>1: No input signal is present or the cable length is above the MUTEREF threshold<br>0: Input signal is present and cable length is below the MUTEREF threshold |
| MUTEREF         | 14                 | I, Analog              | Mute reference input. Defines the cable length threshold at which signal detect will be asserted.<br>By connecting xSD to MUTE, it controls the maximum cable length after which the part will<br>mute. This pin can be left floating or can be grounded for maximum equalization.                                                                                                         |
| xCS             | 18                 | I, LVCMOS              | Hardware Mode (MODE_SEL =0)<br>Must be set LOW for normal operation.<br>Software Mode (MODE_SEL =1)<br>Chip Select Complement, Internal pullup.                                                                                                                                                                                                                                            |
| MF1             | 24                 | I, LVCMOS              | Hardware Mode (MODE_SEL =0)<br>Automatic sleep control. Sleep mode has precedence over MUTE and BYPASS.<br>1: Automatic power down when no input is present<br>0: Normal mode, the equalizer is always active<br>Software Mode (MODE_SEL =1)<br>4-wire: Signal Out<br>Internal pull up                                                                                                     |

Table 3-2.M21554 Pin Descriptions (1 of 2)

| Pin Name | Pin<br>Number(s) | Туре      | Description                                                                      |  |  |  |  |  |  |
|----------|------------------|-----------|----------------------------------------------------------------------------------|--|--|--|--|--|--|
| MF2      | 28               | I, LVCMOS | Hardware Mode (MODE_SEL =0)                                                      |  |  |  |  |  |  |
|          |                  |           | Output mute. MUTE has precedence over BYPASS.                                    |  |  |  |  |  |  |
|          |                  |           | 1: Outputs are muted                                                             |  |  |  |  |  |  |
|          |                  |           | D: Normal operation                                                              |  |  |  |  |  |  |
|          |                  |           | Software Mode (MODE_SEL =1)                                                      |  |  |  |  |  |  |
|          |                  |           | 4-wire: SCLK                                                                     |  |  |  |  |  |  |
|          |                  |           | Internal pull down                                                               |  |  |  |  |  |  |
| MF3      | 29               | I, LVCMOS | Hardware Mode (MODE_SEL =0)                                                      |  |  |  |  |  |  |
|          |                  |           | xSD: Signal Detect                                                               |  |  |  |  |  |  |
|          |                  |           | 1: No input signal is present or the cable length is above the MUTEREF threshold |  |  |  |  |  |  |
|          |                  |           | 0: Input signal is present and cable length is below the MUTEREF threshold       |  |  |  |  |  |  |
|          |                  |           | Software Mode (MODE_SEL =1)                                                      |  |  |  |  |  |  |
|          |                  |           | 4-wire: Signal In                                                                |  |  |  |  |  |  |
|          |                  |           | Internal pull down                                                               |  |  |  |  |  |  |
| NC       | 1,5,6,12,13,     |           | No Connect                                                                       |  |  |  |  |  |  |
|          | 15,16,17,21,     |           |                                                                                  |  |  |  |  |  |  |
|          | 25,31,32         |           |                                                                                  |  |  |  |  |  |  |

M21554 Pin Descriptions (2 of 2) Table 3-2.

### 3.6 M21554 Package Information

The M21554 is packaged in a 5 mm footprint, 32-pin QFN.





#### 3.7 M21564 Pinout



Figure 3-5. M21564 Pinout Diagram (Bottom View of the Package)

# 3.8 M21564 Pin Description

| Pin Name        | Pin<br>Number(s) | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>EE</sub> | 1, Ground<br>Pad | Ground                 | Negative power supply (ground)                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> | 13,16            | Power                  | Positive power supply (2.5 V)                                                                                                                                                                                                                                                                                                                                              |
| SDIP/SDIN       | 2,3              | I, SDI                 | Serial data input                                                                                                                                                                                                                                                                                                                                                          |
| SDOP/SDON       | 11,10            | O, LVDS                | Serial data output 0                                                                                                                                                                                                                                                                                                                                                       |
| MODE_SEL        | 4                | I, LVCMOS              | Mode Select<br>1: <b>Software Mode Enabled</b> (4-wire digital interface)<br>0: <b>Hardware Mode Enabled</b><br>Internal pull down                                                                                                                                                                                                                                         |
| AGC+/-          | 5,6              | I/O, Analog            | Equalizer loop filter capacitor (33 nF)                                                                                                                                                                                                                                                                                                                                    |
| MFO             | 7                | I, tri-state<br>LVCMOS | Hardware Mode (MODE_SEL =0)<br>BYPASS<br>1: Bypass entirely the equalizer and jitter cleaner<br>2: Bypass only the jitter cleaner<br>0: Normal operation<br>Software Mode (MODE_SEL =1)<br>Signal Detect<br>1: No input signal is present or the cable length is above the MUTEREF threshold<br>0: Input signal is present and cable length is below the MUTEREF threshold |
| MUTEREF         | 8                | I, Analog              | Mute reference input. Defines the cable length threshold at which the signal detect will be asserted. By connecting xSD to MUTE, it controls the maximum cable length after which the part will mute. This pin can be left floating or can be grounded for maximum equalization.                                                                                           |
| xCS             | 9                | I, LVCMOS              | Hardware Mode (MODE_SEL =0)<br>Must be set LOW for normal operation.<br>Software Mode (MODE_SEL =1)<br>Chip Select Complement, Internal pullup.                                                                                                                                                                                                                            |
| MF1             | 12               | I, LVCMOS              | <ul> <li>Hardware Mode (MODE_SEL =0)</li> <li>Automatic sleep control. Sleep mode has precedence over MUTE and BYPASS.</li> <li>1: Automatic power down when no input is present</li> <li>0: Normal mode, the equalizer is always active</li> <li>Software Mode (MODE_SEL =1)</li> <li>4-wire: Signal Out</li> <li>Internal pull up</li> </ul>                             |

Table 3-3.M21564 Pin Descriptions (1 of 2)

| Pin Name | Pin<br>Number(s) | Туре      | Description                                                                      |  |  |  |  |  |  |  |
|----------|------------------|-----------|----------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| MF2      | 14               | I, LVCMOS | Hardware Mode (MODE_SEL =0)                                                      |  |  |  |  |  |  |  |
|          |                  |           | Output mute. MUTE has precedence over BYPASS.                                    |  |  |  |  |  |  |  |
|          |                  |           | Outputs are muted                                                                |  |  |  |  |  |  |  |
|          |                  |           | 0: Normal operation                                                              |  |  |  |  |  |  |  |
|          |                  |           | Software Mode (MODE_SEL =1)                                                      |  |  |  |  |  |  |  |
|          |                  |           | wire: SCLK                                                                       |  |  |  |  |  |  |  |
|          |                  |           | Internal pull down                                                               |  |  |  |  |  |  |  |
| MF3      | 15               | I, LVCMOS | Hardware Mode (MODE_SEL =0)                                                      |  |  |  |  |  |  |  |
|          |                  |           | xSD: Signal Detect                                                               |  |  |  |  |  |  |  |
|          |                  |           | 1: No input signal is present or the cable length is above the MUTEREF threshold |  |  |  |  |  |  |  |
|          |                  |           | 0: Input signal is present and cable length is below the MUTEREF threshold       |  |  |  |  |  |  |  |
|          |                  |           | Software Mode (MODE_SEL =1)                                                      |  |  |  |  |  |  |  |
|          |                  |           | 4-wire: Signal In                                                                |  |  |  |  |  |  |  |
|          |                  |           | Internal pull down                                                               |  |  |  |  |  |  |  |

M21564 Pin Descriptions (2 of 2) Table 3-3.

### 3.9 M21564 Package Information

The M21564 is packaged in a 4 mm footprint, 16-pin QFN.







The M21544/54/64 devices are part of the next generation cable equalizer family for SDI video applications. They allow the transmission of data over of 200 m Belden 1694A cable at 3 Gbps, 220 m at 1.5 Gbps and 400 m at 270 Mbps.

The equalizer has an integrated Automatic Rate Detect (ARD) circuitry that allows the jitter cleaner to be enabled for HD and 3G data rates and will be automatically bypassed and turned off for SD rates providing additional power consumption savings. The jitter cleaner can provide retimed one or two serial data outputs with very low alignment jitter. In addition, the jitter cleaner does not need the traditional 27 MHz crystal reference clock.

The M21544/54/64 support limited configuration through hardware pin settings (Hardware Mode) or for additional configuration settings, a digital interface is also available (Software Mode).



Figure 4-1. M21544/54 Block Diagram

### MNDSPEED<sup>®</sup>

Figure 4-2. M21564 Block Diagram



## 4.1 High-Speed Input

Digital video coaxial cables are AC-coupled to the high-speed low-noise inputs (**SDIP/SDIN**). These are designed to operate in both single-ended or differential mode. The typical application is single-ended into the non-inverting **SDI** input with the inverting **SDI** input biased to match the bias on the input used.

The M21544/54/64 do not contain any internal input terminations and require both external input termination as well as the matching circuit to exceed the SMPTE input return loss specifications. The package and IC design have been optimized for high-speed performance, allowing them to exceed the SD/HD/3G SMPTE return loss.

For non-inverting single-ended operation, the recommended input circuit is shown in Figure 4-1. For differential operation, the matching/termination circuit on **SDIP** should be duplicated on **SDIN**.

### 4.1.1 Input Signal Detection

The high-speed input block offers a signal detect function that can be monitored either with pin.**MF3** or register.**GenConfig** bit[7]. The signal detect is also used to turn off the device if there is no signal present at the input. If desired, this function can be bypassed using register.**GenConfig** bit[4:3] or by setting pin.**MF1** = low in hardware mode.

### 4.1.2 Adaptive Equalizer

In typical hardware mode operation, the adaptive equalization is enabled with pin.MF0 = Low (bypass disabled). However, with pin.MF0 = High, the adaptive equalization and DC restore circuit are bypassed and the input is fed directly to the output buffers.

In software mode operation, the equalizer block can be bypassed by setting register. GenConfig.bit[5] to 1b.

The adaptive equalizer can be set to have a 6 dB gain for applications that have 400 mV<sub>PP</sub> launch amplitude instead of 800 mV<sub>PP</sub>. To have this 6 dB gain, register 00h bit[2] (**register.launch\_ctrl**) must be set to 1b.

Once there is a signal detected at the input of the equalizer, the adaptive equalizer has the ability to report what length of Belden 1694A cable is being used. The cable length indicator results can be read on registers 05h bit[0] and register 06h bit[7:0]. The formulas to calculate the estimated cable length are:

CL(m) = 0.625\*CLI, for 0-250 m

CL(m) = 2.5\*(CLI - 400) + 250, for >250 m

where CLI is the decimal value of the 9 bits from registers 05h bit[0] (msb) and register 06h bit[7:0] (lsb) and CL is the estimated Belden 1694A cable length in meters. Table 4-1 has some of the decoded values for the cable length indicator registers.

| CLI<br>Results                                   | Estimated Cable Length*     |
|--------------------------------------------------|-----------------------------|
| 00000000                                         | 0 m                         |
| 000101000                                        | 25 m                        |
| 001010000                                        | 50 m                        |
| 001111000                                        | 75 m                        |
| 010100000                                        | 100 m                       |
| 011001000                                        | 125 m                       |
| 011110000                                        | 150 m                       |
| 100011000                                        | 175 m                       |
| 10100000                                         | 200 m                       |
| 101101000                                        | 225 m                       |
| 110010000                                        | 250 m                       |
| 110100100                                        | 300 m                       |
| 110111000                                        | 350 m                       |
| 111001100                                        | 400 m                       |
| 111100000                                        | 450 m                       |
| * All cable length indicator values are approxim | ate and are not guaranteed. |

### Table 4-1. Cable Length Indicator Decoder

### 4.1.3 6 dB Attenuation

The M21544/54/64 provide an option to compensate for 6 dB of flat attenuation in applications where the launch amplitude is a lot lower than 800 mV<sub>PPD</sub>. When the expected launch amplitude is between ~300 mV<sub>PPD</sub> and ~500 mV<sub>PPD</sub>, setting register. **GenConfig**,bit[2] to 1b will improve the equalizer's performance specially for SD rates. For HD and 3G rates, having the jitter cleaner enabled will result in the best performance in addition to the 6 dB compensation.

### 4.2 Jitter Cleaner

The jitter cleaner on the M21544/54/64 is functional only for HD and 3G video data rates and will be automatically bypassed and turned off for SD rates providing additional power consumption savings.

The jitter cleaner features an Automatic Rate Detector (ARD) circuit that monitors the input signal rate and automatically sets the Jitter Cleaner to the correct video rate. The data rate determined by the ARD block may be read from register.**JitterCleaner**,bit[7:6].

| Register.JitterCleaner,bit[7:6] | Data Rate Detected                                     |
|---------------------------------|--------------------------------------------------------|
| 00b                             | SD                                                     |
| 01b                             | HD                                                     |
| 10b                             | 3G                                                     |
| 11b                             | HD or 3G<br>(used when the Jitter cleaner is bypassed) |

Table 4-2. Jitter Cleaner Data Rate Detector

The jitter cleaner is always in auto-bypass mode. If the ARD cannot determine the rate of the input data stream, it will switch the Jitter Cleaner into bypass mode. This allows a data rate other than those specified to be passed through the Jitter Cleaner.

### 4.3 High-Speed Outputs

The high-speed LVDS differential outputs after equalization are made available on the pin.**SDO0[P/N]** and pin.**SDO1[P/N]** pins. Note that the M21564 has only one output available, pin.**SDO0[P/N]**.

There are three output swings available - 400 mV<sub>PP</sub> 600 mV<sub>PP</sub> (default) and 800 mV<sub>PP</sub>. The output swing levels can only be controlled via register.**OutputDriver**[1:0].bit[7:6].

In addition to controlling the output swing, the common mode voltage ( $V_{CM}$ ), can also be modified to Auto mode for low common mode DC impedance, 0.8 V, 1.0 V or 1.2 V(default) by programming the desired value to register. **OutputDriver**[1:0].bit[5:4]. When the output driver is set to have automatic common mode voltage, it will sense the downstream device input common mode and it will match it. Note, the maximum common mode voltage is 1.2 V.

In order to improve signal integrity when used in large systems, each output also comes equipped with programmable de-emphasis (DE) for FR4 traces. There are four settings for output de-emphasis: 0 dB (or no DE), 2 dB, 4 dB, and 6 dB. In software mode, the output de-emphasis level for each input may be set by programming the desired value to register.**OutputDriver**[1:0].bit[3:1].

### 4.4 Control Modes

The M21544/54/64 may be configured in two separate control modes. The control mode is determined by the setting of the MODE\_SEL pin as shown in Table 4-3 below.

Table 4-3. Control Mode Setting

| MODE_SEL     | Control Mode                                |
|--------------|---------------------------------------------|
| MODE_SEL = L | Hardware Mode                               |
| MODE_SEL = H | Software Mode<br>(4-wire digital interface) |

### 4.4.1 Hardware Mode

Configuring the M21544/54/64 in hardware mode avoids the complication of adding a microcontroller, but offers limited control options. When in hardware mode, the MF (Multi Function IO) pins are configured as shown in Table 4-4 below.

 Table 4-4.
 MF Pin Configuration in Hardware Mode (MODE\_SEL = 0)

| Pin Name               | Hardware Mode Pin Name    | Function                                      |
|------------------------|---------------------------|-----------------------------------------------|
| MF0                    | BYPASS                    | EQ and Jitter Cleaner bypass*                 |
| MF1                    | AUTOSLEEP                 | Power down EQ when no input signal is present |
| MF2                    | MUTE                      | Output mute                                   |
| MF3                    | xSD                       | Signal Detect (Active Low)                    |
| * Please see pin descr | iptions for more details. |                                               |

### 4.4.2 Software Mode (4-wire Digital Interface Access)

In this mode, a four-wire serial interface is used to program the device's internal registers, configuring the operation of the M21544/54/64. When in software mode, MF[3:0] pins comprise the four-wire bus as well as additional diagnostics as shown in Table 4-5 below.

| Pin Name | 4-Wire Mode Pin Name | Function                   |  |  |
|----------|----------------------|----------------------------|--|--|
| MF0      | xSD                  | Signal Detect (Active Low) |  |  |
| MF1      | SO                   | Serial Data Output         |  |  |
| MF2      | SCK                  | Serial Data Clock          |  |  |
| MF3      | SI                   | Serial Data Input          |  |  |
| xCS      | xCS                  | Chip Select (Active Low)   |  |  |

### 4.5 Digital Interface

The 4-wire serial interface is selected with pin.**MODE\_SEL** =H.

The interface shifts data in from the external controller on the rising edge of the serial clock (**SCLK**). The serial I/O operation is gated by chip select (**xCS**). Data is shifted to the M21544/54/64 from the Host (Master) on the serial input (**SI**) on the falling edge of **SCLK**, and shifted out through the serial output (**SO**) on the rising edge of **SCLK**.

To address a register, a 10-bit input needs to be shifted using **SI**, consisting of the Start Bit (SB) = 1, the Operation bit (OP) = 1 for read, = 0 for write; and the 8-bit address (MSB first).

Figure 4-3. 4-wire Serial Digital Interface



Figure 4-4 illustrates the Serial Write Mode. To initiate a Write sequence, **xCS** goes low before the falling edge of **SCLK.** On each falling edge of the clock, the 18 bits consisting of the Start Bit = 1, OP = 0 for write, ADDR (8-bit), and DATA (8-bit), are latched into the input shift register through "SI." The rising edge of **xCS** must occur before the falling edge of **SCLK** for the last bit. Upon receipt of the last bit, one additional cycle of **SCLK** is necessary before DATA transfers from the input shift register to the addressed register.

Figure 4-6 illustrates the Serial Read mode to initiate a read sequence. **xCS** goes low before the falling edge of **SCLK**. On each falling edge of **SCLK**, the 10 bits consisting of Start Bit = 1, OP = 1 for read, and the 8-bit ADDR are written to the serial input shift register and copied to the serial output shift register. On the next rising edge after the address LSB, the SB and 8 bits of the DATA are shifted out.

The 4-wire serial interface supports multiple consecutive writes and reads, see Figure 4-5and Figure 4-7 respectively. In these cases, the address header is not needed and each additional 8 bits of data will be written into consecutive addresses. If consecutive read/write cycles are being performed, it is not necessary to insert an extra clock cycle between read/write cycles, however one extra clock cycle is needed after the last data bit of the last read/write cycle.

Notes: On a Write cycle, any bits that follow the expected number of bits will be ignored. On a Read cycle, any extra clock cycles will result in the repeat of the data LSB. An invalid SB or OP renders the operation undefined. The falling edge of "**xCS**" always resets the serial operation for a new Read or Write cycle.

### **MNDSPEED**<sup>°</sup>



Figure 4-4. 4-wire Random WRITE Timing Diagram

Figure 4-5. 4-wire Sequential WRITE Timing Diagram



Figure 4-6. 4-wire Random READ Timing Diagram



### MNDSPEED<sup>°</sup>



Figure 4-7. 4-wire Sequential READ Timing Diagram

Table 4-6.4-wire Serial Interface Specifications

| Timing Symbol      | Description                                                                           | Min | Тур | Max | Unit |
|--------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| Tds                | Data set-up time                                                                      | 2   | —   | —   | ns   |
| Tdh                | Data hold time                                                                        | 2.5 | —   | —   | ns   |
| Tcs                | xCS set-up time                                                                       | 2   | —   | —   | ns   |
| Tch                | xCS hold time                                                                         | 2.5 | —   | —   | ns   |
| Tdd                | Read data output delay<br>(for max load capacitor 30 pF and DV <sub>DDO</sub> @3.3 V) | 2   | _   | 16  | ns   |
| T <sub>FREQW</sub> | Write 4-Wire clock Frequency                                                          | _   | _   | 100 | MHz  |
| T <sub>FREQR</sub> | Read 4-Wire clock Frequency                                                           | _   | _   | 25  | MHz  |
| T <sub>DCD</sub>   | SCLK pulse width                                                                      | 45  | —   | 55  | %    |



# 5.0 Control Register Descriptions

### Table 5-1.Register Summary

00h

| Address | Register                  | Bit 7                                  | Bit 6                              | Bit 5  | Bit 4 | Bit 3                                     | Bit 2          | Bit 1          | Bit O   | Default | R/W |
|---------|---------------------------|----------------------------------------|------------------------------------|--------|-------|-------------------------------------------|----------------|----------------|---------|---------|-----|
| 00h     | GenConfig                 | signal_detect                          | mute                               | bypass | slee  | ep mode                                   | lanch_<br>ctrl | master<br>_rst | acq_rst | 08'h    | R/W |
| 01h     | OutputDriver0             | output_swin                            | wing0 offset_voltage0 de_emphasis0 |        |       | utput_swing0 offset_voltage0 de_emphasis0 |                | Reserved       | B0'h    | R/W     |     |
| 02h     | OutputDriver1             | output_swin                            | g1 offset_voltage1 de_emphasis1    |        |       | Reserved                                  | B0'h           | R/W            |         |         |     |
| 03h     | Misc                      | muteref_mode                           | digital_muteref Reserv ed          |        |       |                                           | jc_bypass      | 7C'h           | R/W     |         |     |
| 04h     | JitterCleaner             | rate_indicator Reserved die_rev        |                                    |        |       |                                           |                | 80'h           | R       |         |     |
| 05h     | CableLengthIndic<br>ator1 | Reserved cable_leng<br>ht_ind_bit<br>8 |                                    |        |       |                                           | na             | R              |         |         |     |
| 06h     | CableLengthIndic<br>ator0 | cable_length_ind_bit7                  |                                    |        |       |                                           | na             | R              |         |         |     |

# 5.1 Address Register Description

**Register Name:** GenConfig Default Value: 08'h Description: General Configuration Register Description Default Bit(s) Name Type 7 **Ob: No Signal detected** signal\_detect R 1b: Signal detected 6 **Ob: Normal operation** 0b R/W mute 1b: Equalizer muted 5 **Ob: Normal operation** 0b R/W bypass 1b: Equalizer bypassed 00b: Forced enable of the equalizer R/W [4:3] 01b sleep\_mode 01b: Power down when no input signal detected 10b: Forced power down of the equalizer 11b: Reserved

Address:

### MNDSPEED<sup>®</sup>\_\_\_\_\_

| Bit(s) | Name        | Description                                                                            | Default | Туре |
|--------|-------------|----------------------------------------------------------------------------------------|---------|------|
| 2      | launch_ctrl | 0b: Equalizer expects 800 mV launch<br>1b: Equalizer expects 400 mV (6 dB attenuation) | Ob      | R/W  |
| 1      | master_rst  | Ob: No reset<br>1b: Reset of registers and state machine (self clearing)               | Ob      | R/W  |
| 0      | acq_rst     | 0b: No reset<br>1b: Reset state machine only (self clearing)                           | Ob      | R/W  |

Address:

Register Name: OutputDriver0

01h

Default Value: B0'h Description: Output Driver 0 Configuration Register

| Bit(s) | Name           | Description                                                                  | Default | Туре |
|--------|----------------|------------------------------------------------------------------------------|---------|------|
| [7:6]  | output_swing   | 00b: Power down of driver 0                                                  | 10b     | R/W  |
|        |                | 01b: 400 mV differential peak to peak swing                                  |         |      |
|        |                | 10b: 600 mV differential peak to peak swing                                  |         |      |
|        |                | 11b: 800 mV differential peak to peak swing                                  |         |      |
| [5:4]  | offset_voltage | 00b: Auto mode to drive a receiver presenting a low common mode DC impedance | 11b     | R/W  |
|        |                | 01b: 0.8 V output common mode                                                |         |      |
|        |                | 10b: 1 V output common mode                                                  |         |      |
|        |                | 11b: 1.2 V output common mode                                                |         |      |
| [3:1]  | de_emphasis    | 000b: De-emphasis disable                                                    | 000b    | R/W  |
|        |                | 001b: 2 dB de-emphasis                                                       |         |      |
|        |                | 011b: 4 dB de-emphasis                                                       |         |      |
|        |                | 101b: 6 dB de-emphasis                                                       |         |      |
|        |                | 111b: 8 dB de-emphasis                                                       |         |      |
| 0      | RSVD           | Reserved (set to default)                                                    | Ob      | R/W  |

### MNDSPEED<sup>®</sup>

| Address:02hRegister Name:OutputDriver1Default Value:B0'hDescription:Output Driver1 Configuration Register |                |                                                                                                                                                                               |         |      |
|-----------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| Bit(s)                                                                                                    | Name           | Description                                                                                                                                                                   | Default | Туре |
| [7:6]                                                                                                     | output_swing   | 00b: Power down of driver 1<br>01b: 400 mV differential peak to peak swing<br>10b: 600 mV differential peak to peak swing<br>11b: 800 mV differential peak to peak swing      | 10b     | R/W  |
| [5:4]                                                                                                     | offset_voltage | 00b: Auto mode to drive a receiver presenting a low common mode DC impedance<br>01b: 0.8 V output common mode<br>10b: 1 V output common mode<br>11b: 1.2 V output common mode | 11b     | R/W  |
| [3:1]                                                                                                     | de_emphasis    | 000b: De-emphasis disable<br>001b: 2 dB de-emphasis<br>011b: 4 dB de-emphasis<br>101b: 6 dB de-emphasis<br>111b: 8 dB de-emphasis                                             | 000b    | R/W  |
| 0                                                                                                         | RSVD           | Reserved (set to default)                                                                                                                                                     | Ob      | R/W  |

#### Address:

Register Name:

Default Value:

7C'h Description: MuteRef Configuration and Jitter Cleaner Bypass Register

03h

Misc

| Bit(s) | Name            | Description                                  | Default | Туре |
|--------|-----------------|----------------------------------------------|---------|------|
| 7      | muteref_mode    | Ob: Analog MuteRef with external pin voltage | Ob      | R/W  |
|        |                 | 1b: Digital MuteRef                          |         |      |
| [6:2]  | digital_muteref | 0 0000b: Mute when cable > 10 m              | 1 1111b | R/W  |
|        |                 | 0 0010b: Mute when cable > 25 m              |         |      |
|        |                 |                                              |         |      |
|        |                 | 0 1010b: Mute when cable > 100 m             |         |      |
|        |                 | 0 1100b: Mute when cable > 125 m             |         |      |
|        |                 | 0 1111b: Mute when cable > 150 m             |         |      |
|        |                 | 1 0001b: Mute when cable > 175 m             |         |      |
|        |                 | 1 0100b: Mute when cable > 200 m             |         |      |
|        |                 |                                              |         |      |
|        |                 | 1 1001b: Mute when cable > 250 m             |         |      |
|        |                 | 1 1010b: Mute when cable > 300 m             |         |      |
|        |                 | 1 1011b: Mute when cable > 350 m             |         |      |
|        |                 | 1 1100b: Mute when cable > 400 m             |         |      |
|        |                 | 1 1110b: Mute when cable > 450 m             |         |      |
|        |                 | 1 1111b: Never mute                          |         |      |
| 1      | RSVD            | Reserved (set to default)                    | Ob      | R/W  |
| 0      | jc_bypass       | Ob: Jitter cleaner active                    | Ob      | R/W  |
|        |                 | 1b: Jitter cleaner bypassed                  |         |      |

### MNDSPEED<sup>®</sup>

| Address:<br>Register Na<br>Default Val<br>Descriptior | ue: 00'h       | Configuration and Status Register  |         |      |
|-------------------------------------------------------|----------------|------------------------------------|---------|------|
| Bit(s)                                                | Name           | Description                        | Default | Туре |
| [7:6]                                                 | rate_indicator | 00b: SD rate                       | 00b     | R    |
|                                                       |                | 01b: 1.5 Gbps                      |         |      |
|                                                       |                | 10b: 3 Gbps                        |         |      |
|                                                       |                | 11b: HD rates (1.5 Gbps or 3 Gbps) |         |      |
| [5:4]                                                 | RSVD           | Reserved                           | 00b     | R/W  |
| [3:0]                                                 | die_rev        | 0000b: Die revision                | 0001b   | R    |

### Address:

**Register Name:** CableLengthIndicator1 Default Value: na

05h

#### Description: Adaptation Results of Equalizer

| Bit(s) | Name                  | Description                                               | Default | Туре |
|--------|-----------------------|-----------------------------------------------------------|---------|------|
| [7:1]  | RSVD                  | Reserved (set to default)                                 | Ob      | R    |
| 0      | cable_lenght_ind_bit8 | Cable_length_ind[8]. Bit 8 of the cable length indication | NA      | R    |

#### 06h **Register Name:** CableLengthIndicator0

**Default Value:** na

#### Adaptation Results of Equalizer Description:

| Bit(s)                                                                                                                              | Name                      | Description                                                  | Default | Туре |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------|---------|------|--|--|
| [7:0]                                                                                                                               | cable_lenght_ind_bit[7:0] | Cable_length[7:0]. Bits [7:0] of the cable length indication | NA      | R    |  |  |
| NOTES:                                                                                                                              |                           |                                                              |         |      |  |  |
| 1. A numerical value of 0 corresponds to the shortest cable. The maximum value allowed for the cable length indicator is 101111011. |                           |                                                              |         |      |  |  |



#### www.mindspeed.com

General Information: Telephone: (949) 579-3000 Headquarters - Newport Beach 4000 MacArthur Blvd., East Tower Newport Beach, CA 92660

© 2011-2013 Mindspeed Technologies<sup>®</sup>, Inc. All rights reserved.

Information in this document is provided in connection with Mindspeed Technologies<sup>(®)</sup> ("Mindspeed<sup>(®)</sup>") products. These materials are provided by Mindspeed as a service to its customers and may be used for informational purposes only. Except as provided in Mindspeed's Terms and Conditions of Sale for such products or in any separate agreement related to this document, Mindspeed assumes no liability whatsoever. Mindspeed assumes no responsibility for errors or omissions in these materials. Mindspeed may make changes to specifications and product descriptions at any time, without notice. Mindspeed makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document.

THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MINDSPEED PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MINDSPEED FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MINDSPEED SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.

Mindspeed products are not intended for use in medical, lifesaving or life sustaining applications. Mindspeed customers using or selling Mindspeed products for use in such applications do so at their own risk and agree to fully indemnify Mindspeed for any damages resulting from such improper use or sale.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Equalisers category:

Click to view products by MACOM manufacturer:

Other Similar products are found below :

M22554G-12 M21424G-13 PTN3944EWY M21518G-13 EQCO30T5.2 AD8195ACPZ-R7 AD8192ACPZ-RL7 AD8124ACPZ AD8128ACPZ-R2 AD8192ACPZ AD8194ACPZ AD8195ACPZ AD8197AASTZ ADV3002BSTZ ADV3003ACPZ ADV3003ACPZ-R7 GS1524-CKDE3 MAX3814CHJ+T MAX3802UTK+D MAX3980UTH+ MAX3815CCM+TD EQCO30R5.D MAX3814CHJ+ EQCO125T40C1T-I/8EX GS3440-INTE3 MAX3984UTE+ GS2964-INE3 GS6042-INE3 GS2974ACNE3 GS2984-INE3 GS3440-INE3 GS2993-INE3 SN75LVPE802RTJT NB7VQ1006MMNG QPC7334SR QPC7335SR ISL54102ACQZ GS12141-INE3 GS12341-INE3 GS12190-INE3 GS3590-INE3 VSC7224XJV-02 LMH0044SQE/NOPB LMH0074SQE/NOPB DS30EA101SQ/NOPB LMH0344SQE/NOPB LMH0344SQ/NOPB LMH0384SQE/NOPB LMH0384SQ/NOPB LMH0394SQ/NOPB