# 

# 20MHz to 134MHz Spread-Spectrum Clock Modulator for LCD Panels

# General Description

The DS1081L is a spread-spectrum clock modulator IC that reduces EMI in high clock-frequency-based, digital electronic equipment.

Using an integrated phase-locked loop (PLL), the DS1081L accepts an input clock signal in the range of 20MHz to 134MHz and delivers a spread-spectrum modulated output clock signal. The PLL modulates, or dithers, the output clock about the center input frequency at a pin-selectable magnitude and dither rate, allowing direct EMI control and optimization. In addition, through an enable pin the dithering can be enabled or disabled for easy comparison of system performance during EMI testing. This same input pin also allows the DS1081L output to be three-stated.

By dithering the system clock, all the address, data, and timing signals generated from this signal are also dithered so that the measured EMI at the fundamental and harmonic frequencies is greatly reduced. This is accomplished without changing clock rise/fall times or adding the space, weight, design time, and cost associated with mechanical shielding.

The DS1081L is provided in an 8-pin TSSOP package and operates over a full automotive temperature range of -40°C to +125°C.

#### **Applications**

LCD Panels for TVs, Desktop Monitors, and Notebook and Tablet PCs

Automotive Telematics and Infotainment Printers

Typical Operating Circuit appears at end of data sheet.



#### \_Block Diagram

### **Features**

- Modulates a 20MHz to 134MHz Clock with Center Spread-Spectrum Dithering
- Selectable Spread-Spectrum Modulation Magnitudes of:

| ±0.5% |  |
|-------|--|
| ±1.0% |  |
| ±1.5% |  |
| ±2.0% |  |

- Low 75ps Cycle-to-Cycle Jitter
- Spread-Spectrum Disable Mode
- Pin Compatible with Alliance/PulseCore Semiconductor P2040 Series Devices
- Clock Output Disable
- Low Power Consumption
- ♦ 3.3V Single Voltage Supply
- ♦ -40°C to +125°C Temperature Range
- Small 8-Pin TSSOP Package

# **Ordering Information**

| PART       | TEMP RANGE      | PIN-PACKAGE |
|------------|-----------------|-------------|
| DS1081LE+  | -40°C to +125°C | 8 TSSOP     |
| DS1081LE+T | -40°C to +125°C | 8 TSSOP     |

+Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel.

# Pin Configuration



# M/IXI/M

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on V\_CC Relative to GND .....-0.5V to +3.63V Voltage Range on Any Pin Relative

Operating Temperature Range .....-40°C to +125°C

Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )

| TSSOP (derate 8.1mW/°C above +70°C) | 646.7mW        |
|-------------------------------------|----------------|
| Storage Temperature Range           | 55°C to +125°C |
| Lead Temperature (soldering, 10s)   | +300°C         |
| Soldering Temperature (reflow)      | +260°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **RECOMMENDED OPERATING CONDITIONS**

 $(T_A = -40^{\circ}C \text{ to } + 125^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                      | SYMBOL          | CONDITIONS                                    | MIN                      | ТҮР | MAX                      | UNITS |
|--------------------------------|-----------------|-----------------------------------------------|--------------------------|-----|--------------------------|-------|
| Supply Voltage                 | Vcc             | (Note 1)                                      | 3.0                      |     | 3.6                      | V     |
| Input Logic 1                  | V <sub>IH</sub> |                                               | 0.8 x<br>V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3    | V     |
| Input Logic 0                  | VIL             |                                               | -0.3                     |     | 0.2 x<br>V <sub>CC</sub> | V     |
| Input Logic Open (SSEN, CRSEL) | IOPEN           | 0V < (Voltage applied to SSEN or CRSEL) < VCC |                          |     | ±1                       | μA    |
| SSO Load                       | CL              | SSO < 80MHz                                   |                          |     | 15                       | рF    |
|                                |                 | 80MHz ≤ SSO < 134MHz                          |                          |     | 7                        | μr    |
| CLKIN Frequency                | fin             |                                               | 20                       |     | 134                      | MHz   |
| CLKIN Duty Cycle               | <b>fINDC</b>    |                                               | 40                       |     | 60                       | %     |

# DC ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub> = +3.0V to +3.6V,  $T_A$  = -40°C to +125°C, unless otherwise noted.)

| PARAMETER                         | SYMBOL            | CONDITIONS                       | MIN  | ТҮР | MAX  | UNITS |
|-----------------------------------|-------------------|----------------------------------|------|-----|------|-------|
| Supply Current                    | Icc               | $C_L = 7pF$<br>$f_{IN} = 134MHz$ |      |     | 15   | mA    |
| SMSEL1/SMSEL2/CLKIN Input Leakage | liL:1             | $0V < V_{IN} < V_{CC}$           | -1   |     | +1   | μA    |
| CRSEL/SSEN Input Leakage          | I <sub>IL:2</sub> | $0V < V_{IN} < V_{CC}$           | -100 |     | +100 | μA    |
| Output Leakage (SSO)              | loz               | SSEN = open                      | -1   |     | +1   | μA    |
| Low-Level Output Voltage (SSO)    | V <sub>OL</sub>   | $I_{OL} = 4mA$                   |      |     | 0.4  | V     |
| High-Level Output Voltage (SSO)   | Voh               | I <sub>OH</sub> = -4mA           | 2.4  |     |      | V     |

# **AC ELECTRICAL CHARACTERISTICS**

(V<sub>CC</sub> = +3.0V to +3.6V,  $T_A$  = -40°C to +125°C, unless otherwise noted.)

| PARAMETER                  | SYMBOL           | CONDITIONS                                                           | MIN | ТҮР | MAX | UNITS |
|----------------------------|------------------|----------------------------------------------------------------------|-----|-----|-----|-------|
| SSO Duty Cycle             | fssodc           | Measured at V <sub>CC</sub> /2                                       | 40  |     | 60  | %     |
| SSO Rise Time              | t <sub>R</sub>   | C <sub>L</sub> = 7pF                                                 |     | 1   |     | ns    |
| SSO Fall Time              | tF               | CL = 7pF                                                             |     | 1   |     | ns    |
| Peak Cycle-to-Cycle Jitter | tj               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C, 10,000 \text{ cycles}$ |     | 75  |     | ps    |
| Power-Up Time              | t <sub>POR</sub> | (Note 2)                                                             |     |     | 50  | ms    |

Note 1: All voltages referenced to ground. Currents into the IC are positive and out of the IC are negative.

Note 2: Time between power applied to device and stable output.



### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



#### **Pin Description**

| PIN | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                    |                                                                              |  |  |  |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|
| 1   | CLKIN  | Clock Input. 20MHz to 134MHz clock input (f <sub>IN</sub> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                    |                                                                              |  |  |  |
| 2   | SMSEL1 | ASEL1 Spread-Spectrum Magnitude Select Inputs. These digital inputs select the desired spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread-spread |                                                                                                                                                    |                                                                              |  |  |  |
| 2   |        | SMSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SMSEL1                                                                                                                                             | MAGNITUDE SELECTED                                                           |  |  |  |
|     |        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                  | ±2.0%                                                                        |  |  |  |
|     |        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                  | ±1.5%                                                                        |  |  |  |
| 3   | SMSEL2 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                  | ±1.0%                                                                        |  |  |  |
|     |        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                  | ±0.5%                                                                        |  |  |  |
| 4   | GND    | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                    |                                                                              |  |  |  |
| 5   | SSEN   | Spread-Spectrum Enable. Three-level input to enable/disable spread-spectrum and to three-state the output.<br>0 = Power-up/spread-spectrum enabled.<br>Open = SSO three-stated.<br>1 = Power-up/spread-spectrum disabled (not a bypass mode).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                    |                                                                              |  |  |  |
|     | COLIV  | Open = SSO three-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                    |                                                                              |  |  |  |
| 6   | SSO    | Open = SSO three-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | bled (not a bypass mode).                                                                                                                          | trum version of the clock input at                                           |  |  |  |
| 6   |        | Open = SSO three-stated.<br>1 = Power-up/spread-spectrum disa<br>Spread-Spectrum Clock Output. Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | bled (not a bypass mode).<br>puts a center-dithered spread-spec                                                                                    |                                                                              |  |  |  |
| -   | SSO    | Open = SSO three-stated.<br>1 = Power-up/spread-spectrum disa<br>Spread-Spectrum Clock Output. Out<br>CLKIN.<br>Clock Range and Dither Rate Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | bled (not a bypass mode).<br>puts a center-dithered spread-spec                                                                                    |                                                                              |  |  |  |
| 6   |        | Open = SSO three-stated.<br>1 = Power-up/spread-spectrum disa<br>Spread-Spectrum Clock Output. Out<br>CLKIN.<br>Clock Range and Dither Rate Selec<br>Description section for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | bled (not a bypass mode).<br>puts a center-dithered spread-spec<br>t. Three-level input that determines                                            | s the dither rate. See the Detailed                                          |  |  |  |
|     | SSO    | Open = SSO three-stated.<br>1 = Power-up/spread-spectrum disa<br>Spread-Spectrum Clock Output. Out<br>CLKIN.<br>Clock Range and Dither Rate Selec<br>Description section for details.<br>CRSEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | abled (not a bypass mode).<br>puts a center-dithered spread-spect<br>t. Three-level input that determines<br>CLKIN RANGE                           | the dither rate. See the Detailed                                            |  |  |  |
|     | SSO    | Open = SSO three-stated.<br>1 = Power-up/spread-spectrum disa<br>Spread-Spectrum Clock Output. Out<br>CLKIN.<br>Clock Range and Dither Rate Selec<br>Description section for details.<br>CRSEL<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ibled (not a bypass mode).<br>puts a center-dithered spread-spec<br>ct. Three-level input that determines<br><b>CLKIN RANGE</b><br>66MHz to 134MHz | b the dither rate. See the <i>Detailed</i> DITHER RATE f <sub>IN</sub> /2048 |  |  |  |

### **Detailed Description**

The DS1081L modulates an input clock to generate a center-dithered spread-spectrum output. A 20MHz to 134MHz clock is applied to the CLKIN pin. An internal PLL dithers the output clock about its center frequency at a user-selectable magnitude.

**Spread-Spectrum Dither Magnitude** 

The DS1081L can generate dither magnitudes up to  $\pm 2\%$ . The desired magnitude is selected using input pins SMSEL1 and SMSEL2 as shown in Table 1.

| SMSEL2 | SMSEL1 | MAGNITUDE |
|--------|--------|-----------|
| 0      | 0      | ±2.0%     |
| 0      | 1      | ±1.5%     |
| 1      | 0      | ±1.0%     |
| 1      | 1      | ±0.5%     |

#### **Spread-Spectrum Dither Rate**

The output spread-spectrum dither rate is determined by the input frequency to maximize EMI reduction and to ensure that the dither rate is always above the audio frequency range. The user must configure CRSEL, based on Table 2, depending on the input frequency (fIN) so that the appropriate dither rate is programmed.

#### Table 2. Spread-Spectrum Dither Rate

| CRSEL | CLKIN RANGE     | DITHER RATE           |
|-------|-----------------|-----------------------|
| 0     | 66MHz to 134MHz | f <sub>IN</sub> /2048 |
| Open  | 33MHz to 80MHz  | f <sub>IN</sub> /1024 |
| 1     | 20MHz to 38MHz  | f <sub>IN</sub> /512  |

#### Spread-Spectrum Enable

On power-up, the output clock (SSO) remains three-stated until the internal PLL reaches a stable frequency. The SSEN input can be used to disable the spread-spectrum modulation and to three-state the SSO output. If the SSEN pin is pulled high, the spread-spectrum modulation is turned off, but the device still uses the internal PLL to generate the clock signal at SSO. If the SSEN pin is open, the output is three-stated.

# **Applications Information**

#### **Power-Supply Decoupling**

To achieve best results, it is highly recommended that a decoupling capacitor is used on the IC power-supply pins. Typical values of decoupling capacitors are  $0.01\mu$ F and  $0.1\mu$ F. Use a high-quality, ceramic, surface-mount capacitor, and mount it as close as possible to the V<sub>CC</sub> and GND pins of the IC to minimize lead inductance.



Figure 1. Spread-Spectrum Frequency Modulation

# **Typical Operating Circuit**



# Package Information

For the latest package outline information and land patterns (footprints), go to <u>www.maxim-ic.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO.    | LAND PATTERN NO. |
|--------------|--------------|----------------|------------------|
| 8 TSSOP      | H8+3         | <u>21-0175</u> | <u>90-0248</u>   |



# **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                       | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 4/07             | Initial release                                                                                                                                                                                   | _                |
| 1                  | 10/11            | Updated the Absolute Maximum Ratings, Recommended Operating Conditions, and DC Electrical Characteristics; corrected pin number error in the Pin Description; added the Package Information table | 2, 4, 5          |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

6

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Generators & Support Products category:

Click to view products by Maxim manufacturer:

Other Similar products are found below :

CV183-2TPAG 82P33814ANLG/W 950810CGLF 9DBV0741AKILF 9VRS4420DKLF CY25404ZXI226 CY25422SXI-004 MPC9893AE NB3H5150-01MNTXG PL602-20-K52TC PI6LC48P0101LIE 82P33814ANLG 840021AGLF ZL30244LFG7 PI6LC48C21LE ZL30245LFG7 PI6LC48P0405LIE PI6LC48P03LE MAX24505EXG+ ZL30163GDG2 5L1503L-000NVGI8 MAX24188ETK2 ZL30152GGG2 5L1503-000NVGI8 PI6C557-01BZHIEX PI6LC48C21LIE PI6C557-03AQEX 5P35023-106NLGI 5X1503L-000NLGI8 ZL30121GGG2V2 ZL30282LDG1 ZL30102QDG1 ZL30159GGG2 ZL30145GGG2 ZL30312GKG2 MAX24405EXG2 ZL30237GGG2 SY100EL34LZG 9FGV1002BQ506LTGI AD9518-4ABCPZ MX852BB0030 PI6LC4840ZHE AD9516-0BCPZ-REEL7 PL602-21TC-R ZL30105QDG1 ZL30100QDG1 ZL30250LDG1 DSC557-0334FI1 DSC557-0343FI1 AB-557-03-HCHC-F-L-C-T