## FEATURES

- Two digitally controlled, 256-position potentiometers
- Serial port provides means for setting and reading both potentiometers
- Resistors can be connected in series to provide increased total resistance
- 16-pin SO and 20-pin TSSOP packages
- Resistive elements are temperature compensated to $\pm 0.3$ LSB relative linearity
- Standard resistance values:
- DS1267B-10~10k $\Omega$
- DS1267B-50~50k $\Omega$
- DS1267B-100~100k $\Omega$
- Operating Temperature Range:
- Industrial: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


## PIN DESCRIPTIONS

L0, L1 - Low End of Resistor
H0, H1 - High End of Resistor
W0, W1 - Wiper Terminal of Resistor
$\mathrm{V}_{\mathrm{B}}$ - Substrate Bias Voltage
Sout - Stacked Configuration Output
$\overline{\mathrm{RST}}$ - Serial Port Reset Input
DQ - Serial Port Data Input
CLK - Serial Port Clock Input
Cout - Cascade Port Output
$\mathrm{V}_{\mathrm{CC}} \quad-\quad+5 \mathrm{~V}$ Supply
GND - Ground
NC - No Internal Connection

DS1267B

## Dual Digital Potentiometer

## PIN ASSIGNMENT



20-Pin TSSOP (173-mil)

| PART NO. | PIN- <br> PACKAGE | END-TO-END <br> RESISTANCE $(\mathbf{k} \Omega)$ |
| :--- | :--- | :---: |
| DS1267BE-010+ | 20 TSSOP | 10 |
| DS1267BE-050+ | 20 TSSOP | 50 |
| DS1267BE-100+ | 20 TSSOP | 100 |
| DS1267BS-010+ | 16 SO | 10 |
| DS1267BS-050+ | 16 SO | 50 |
| DS1267BS-100+ | 16 SO | 100 |

## DESCRIPTION

The DS1267B Dual Digital Potentiometer Chip consists of two digitally controlled, solid-state potentiometers. Each potentiometer is composed of 256 resistive sections. Between each resistive section and both ends of the potentiometer are tap points which are accessible to the wiper. The position of the wiper on the resistive array is set by an 8-bit value that controls which tap point is connected to the wiper output. Communication and control of the device are accomplished via a 3-wire serial port interface. This interface allows the device wiper position to be read or written.

Both potentiometers can be connected in series (or stacked) for an increased total resistance with the same resolution. For multiple-device, single-processor environments, the DS1267B can be cascaded or daisy-chained. This feature provides for control of multiple devices over a single 3-wire bus.

The DS1267B is offered in three standard resistance values which include $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ versions. Available packages for the device include a 16-pin SO and 20-pin TSSOP.

## OPERATION

The DS1267B contains two 256-position potentiometers whose wiper positions are set by an 8-bit value. These two 8-bit values are written to a 17-bit I/O shift register that is used to store the two wiper positions and the stack select bit when the device is powered. A block diagram of the DS1267B is presented in Figure 1.

Communication and control of the DS1267B are accomplished through a 3-wire serial port interface that drives an internal control logic unit. The 3-wire serial interface consists of the three input signals: $\overline{\mathrm{RST}}$, CLK, and DQ.

The $\overline{\operatorname{RST}}$ control signal is used to enable the 3-wire serial port operation of the device. The chip is selected when $\overline{\mathrm{RST}}$ is high; $\overline{\mathrm{RST}}$ must be high to begin any communication to the DS1267B. The CLK signal input is used to provide timing synchronization for data input and output. The DQ signal line is used to transmit potentiometer wiper settings and the stack select bit configuration to the 17-bit I/O shift register of the DS1267B.

Figure 9(a) presents the 3-wire serial port protocol. As shown, the 3-wire port is inactive when the $\overline{\operatorname{RST}}$ signal input is low. Communication with the DS1267B requires the transition of the $\overline{\mathrm{RST}}$ input from a low state to a high state. Once the 3 -wire port has been activated, data is entered into the part on the low to high transition of the CLK signal inputs. Three-wire serial timing requirements are provided in the timing diagrams of Figure 9(b)-(c).

Data written to the DS1267B over the 3-wire serial interface is stored in the 17-bit I/O shift register (see Figure 2). The 17 -bit I/O shift register contains both 8 -bit potentiometer wiper position values and the stack select bit. The composition of the I/O shift register is presented in Figure 2. Bit 0 of the I/O shift register contains the stack select bit, which will be discussed in the section entitled Stacked Configuration. Bits 1 through 8 of the I/O shift register contain the potentiometer- 1 wiper position value. Bit 1 contains the MSB of the wiper setting for potentiometer- 1 and bit 8 the LSB for the wiper setting. Bits 9 through 16 of the I/O shift register contain the value of the potentiometer- 0 wiper position, with the MSB for the wiper position occupying bit 9 and the LSB bit 16 .

## DS1267B BLOCK DIAGRAM Figure 1



## I/O SHIFT REGISTER Figure 2



17-BIT VO SHIFT REGISTER

Transmission of data always begins with the stack select bit followed by the potentiometer-1 wiper position value and lastly the potentiometer-0 wiper position value.

When wiper position data is to be written to the DS1267B, 17 bits (or some integer multiple) of data should always be transmitted. Transactions which do not send a complete 17 bits (or multiple) will leave the register incomplete and possibly an error in the desired wiper positions.

After a communication transaction has been completed, the $\overline{\mathrm{RST}}$ signal input should be taken to a low state to prevent any inadvertent changes to the device shift register. Once $\overline{\mathrm{RST}}$ has reached a low state, the contents of the I/O shift register are loaded into the respective multiplexers for setting wiper position. A new wiper position will only engage after a $\overline{\mathrm{RST}}$ transition to the inactive state. On device power-up the DS1267B wiper positions will be set at $50 \%$ of the total resistance or binary value 10000000 .

## STACKED CONFIGURATION

The potentiometers of the DS1267B can be connected in series as shown in Figure 3. This is referred to as the stacked configuration. The stacked configuration allows the user to double the total end-to-end resistance of the part and the number of steps to 512 (or 9 bits of resolution).

The wiper output for the combined stacked potentiometer will be taken at the $\mathrm{S}_{\text {out }}$ pin, which is the multiplexed output of the wiper of potentiometer-0 (W0) or potentiometer-1 (W1). The potentiometer wiper selected at the $\mathrm{S}_{\text {out }}$ output is governed by the setting of the stack select bit (bit 0 ) of the 17 -bit I/O shift register. If the stack select bit has value 0 , the multiplexed output, $\mathrm{S}_{\text {Out }}$, will be that of the potentiometer-0 wiper. If the stack select bit has value 1 , the multiplexed output, $\mathrm{S}_{\text {Out }}$, will be that of the potentiometer-1 wiper.

## STACKED CONFIGURATION Figure 3



## CASCADE OPERATION

A feature of the DS1267B is the ability to control multiple devices from a single processor. Multiple DS1267Bs can be linked or daisy-chained as shown in Figure 4. As a data bit is entered into the I/O shift register of the DS1267B a bit will appear at the Cout output within a maximum delay of 50 nanoseconds. The stack select bit of the DS1267B will always be the first out the part at the beginning of a transaction. Additionally the Cout pin is always active regardless of the state of $\overline{\mathrm{RST}}$. This allows one to read the I/O shift register without changing its value.

## CASCADING MULTIPLE DEVICES Figure 4



The Cout output of the DS1267B can be used to drive the DQ input of another DS1267B. When connecting multiple devices, the total number of bits transmitted is always 17 times the number of DS1267Bs in the daisy chain.

An optional feedback resistor can be placed between the Cout terminal of the last device and the first DS1267B DQ input, thus allowing the controlling processor to read as well as write data or circularly clock data through the daisy chain. The value of the feedback or isolation resistor should be in the range from $2 \Omega$ to $10 \mathrm{k} \Omega$.

When reading data via the $\mathrm{C}_{\text {out }}$ pin and isolation resistor, the DQ line is left floating by the reading device. When $\overline{\mathrm{RST}}$ is driven high, bit 17 is present on the $\mathrm{C}_{\text {out }}$ pin, which is fed back to the input DQ pin through the isolation resistor. When the CLK input transitions low to high, bit 17 is loaded into the first position of the I/O shift register and bit 16 becomes present on Cout and DQ of the next device. After 17 bits (or 17 times the number of DS1267Bs in the daisy chain), the data has shifted completely around and back to its original position. When $\overline{\mathrm{RST}}$ transitions to the low state to end data transfer, the value (the same as before the read occurred) is loaded into the wiper-0, wiper- 1 , and stack select bit I/O register.

## ABSOLUTE AND RELATIVE LINEARITY

Absolute linearity, also known as integral nonlinearity, is defined as the difference between the actual measured output voltage and the expected output voltage. Figure 5 presents the test circuit used to measure absolute linearity. Absolute linearity is given in terms of a minimum increment or expected output when the wiper is moved one position. In the case of the test circuit, a minimum increment (MI) or one LSB would equal $10 / 512$ volts. The equation for absolute linearity is given as follows:
(1) ABSOLUTE LINEARITY (INL)
$A L=\left\{\mathrm{V}_{\mathrm{O}}\right.$ (actual) $-\mathrm{V}_{\mathrm{O}}$ (expected) $\} / \mathrm{MI}$
Relative Linearity, also known as differential nonlinearity, is a measure of error between two adjacent wiper position points and is given in terms of MI by equation (2).
(2) RELATIVE LINEARITY (DNL)
$R L=\left\{V_{O}(n+1)-V_{O}(n)\right\} / M I$
Figure 6 is a plot of absolute linearity and relative linearity versus wiper position for the DS1267B at $25^{\circ} \mathrm{C}$. The specification for absolute linearity of the DS1267B is $\pm 0.75 \mathrm{MI}$ typical. The specification for relative linearity of the DS1267B is $\pm 0.3$ MI typical.

LINEARITY MEASUREMENT CONFIGURATION Figure 5


## NOTE:

In this setup, a $\pm 2 \%$ delta in total resistance R0 to R1 would cause a $\pm 2.5$ MI error.
DS1267B ABSOLUTE AND RELATIVE LINEARITY Figure 6


## TYPICAL APPLICATION CONFIGURATIONS

Figures 7 and 8 show two typical application configurations for the DS1267B. By connecting the wiper terminal of the part to a high-impedance load, the effects of the wiper resistance is minimized, since the wiper resistance can vary from $900 \Omega$ to $2000 \Omega$ depending on wiper voltage. Figure 7 presents the device connected in an inverting variable gain amplifier. The gain of the circuit on Figure 7 is given by the following equation:

$$
A_{V}=-n /(255-n) ; \text { where } n=0 \text { to } 255
$$

Figure 8 shows the device operating in a fixed gain attenuator where the potentiometer is used to attenuate an incoming signal. Note the resistance R1 is chosen to be much greater than the wiper resistance to minimize its effect on circuit gain.

## INVERTING VARIABLE GAIN AMPLIFIER Figure 7



## FIX GAIN ATTENUATOR Figure 8



## ABSOLUTE MAXIMUM RATINGS*

Voltage on Any Pin Relative to Ground ( $\mathrm{V}_{\mathrm{B}}=\mathrm{GND}$ ) -0.5 V to +7.0 V
Voltage on Resistor Pins when $V_{B}=-5.5 \mathrm{~V}$ -5.5 V to $(\mathrm{Vcc}+0.5 \mathrm{~V})$
Voltage on $V_{B}$ . 5.5 V to GND
Operating Temperature $-40^{\circ}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Soldering Temperature $260^{\circ} \mathrm{C}$ for 10 s

* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.


## RECOMMENDED DC OPERATING CONDITIONS

| $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%\right)$ |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | 4.5 |  | 5.5 | V | 1 |
| Input Logic 1 | $\mathrm{~V}_{\mathrm{IH}}$ | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ |  | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V | 1 |
| Input Logic 0 | $\mathrm{~V}_{\mathrm{IL}}$ | -0.5 |  | +0.3 x <br> $\mathrm{V}_{\mathrm{CC}}$ | V | 1 |
| Substrate Bias | $\mathrm{V}_{\mathrm{B}}$ | -5.5 |  | GND | V | 1 |
| Resistor Inputs | $\mathrm{L}, \mathrm{H}, \mathrm{W}$ | $\mathrm{V}_{\mathrm{B}}-0.5$ |  | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V | 2 |

DC ELECTRICAL CHARACTERISTICS

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current | $\mathrm{I}_{\mathrm{CC}}$ |  | 2.1 | 5 | mA | 7 |
| Input Leakage | $\mathrm{I}_{\mathrm{LI}}$ | -1 |  | +1 | $\mu \mathrm{~A}$ | 9 |
| Wiper Resistance | $\mathrm{R}_{\mathrm{W}}$ |  | 900 | 2000 | $\Omega$ |  |
| Wiper Current | $\mathrm{I}_{\mathrm{W}}$ |  |  | 1 | mA |  |
| Logic 1 Output at 2.4 V | $\mathrm{I}_{\mathrm{OH}}$ | -1 |  |  | mA | 5 |
| Logic 0 Output at 0.4 V | $\mathrm{I}_{\mathrm{OL}}$ |  |  | 4 | mA | 5 |
| Standby Current | $\mathrm{I}_{\text {STBY }}$ |  | 0.6 | 2 | $\mu \mathrm{~A}$ |  |


| ANALOG RESISTOR CHARACTERISTICS |  |  |
| :--- | :---: | :---: |
| $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%\right)$ |  |  |
| PARAMETER |  |  | SYMBOL $\quad$ MIN

## CAPACITANCE

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  | 5 |  | pF |  |
| Output Capacitance | $\mathrm{C}_{\text {out }}$ |  | 7 |  | pF |  |

## AC ELECTRICAL CHARACTERISTICS

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| CLK Frequency | $\mathrm{f}_{\text {CLK }}$ | DC |  | 3.5 | MHz | 6 |
| Width of CLK Pulse | $\mathrm{t}_{\mathrm{CH}}$ | 50 |  |  | ns | 6 |
| Data Setup Time | $\mathrm{t}_{\text {PC }}$ | 30 |  |  | ns | 6 |
| Data Hold Time | $\mathrm{t}_{\text {CDH }}$ | 10 |  |  | ns | 6 |
| Propagation Delay Time Low to <br> High Level Clock to Output | $\mathrm{t}_{\text {pLH }}$ |  |  | 250 | ns | 6 |
| Propagation Delay Time High to <br> Low Level | $\mathrm{t}_{\text {pHL }}$ |  |  | 250 | ns | 6 |
| $\overline{\text { RST }}$ High to Clock Input High | $\mathrm{t}_{\text {CC }}$ | 50 |  |  | ns | 6 |
| $\overline{\text { RST }}$ Low to Clock Input High | $\mathrm{t}_{\text {HLT }}$ | 50 |  |  | ns | 6 |
| $\overline{\text { RST }}$ Inactive | $\mathrm{t}_{\text {RLT }}$ | 125 |  |  | ns | 6 |

## NOTES:

1. All voltages are referenced to ground.
2. Resistor inputs cannot exceed the substrate bias voltage, $\mathrm{V}_{\mathrm{B}}$, in the negative direction.
3. INL is used to determine wiper voltage versus expected voltage as determined by wiper position.
4. DNL is used to determine the change in voltage between successive tap positions.
5. Cout is active regardless of the state of $\overline{\mathrm{RST}}$.
6. See Figures 9(a), (b), and (c).
7. See Figure 11.
8. Valid at $+25^{\circ} \mathrm{C}$ only.
9. Digital Inputs

TIMING DIAGRAMS Figure 9
(A) 3-WIRE SERIAL INTERFACE GENERAL OVERVIEW

(B) START OF COMMUNICATION TRANSACTION

(C) END OF COMMUNICATION TRANSACTION


TYPICAL SUPPLY CURENT VS. SERIAL CLOCK RATE Figure 11


## PACKAGE INFORMATION

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | LAND PATTERN <br> NO. |
| :---: | :---: | :---: | :---: |
| 16 SO | $\mathrm{W} 16+6$ | $\underline{21-0042}$ | $\underline{90-0107}$ |
| 20 TSSOP | $\mathrm{U} 20+2$ | $\underline{21-0066}$ | $\underline{90-0116}$ |

## REVISION HISTORY

| REVISION <br> DATE | DESCRIPTION | PAGES |
| :---: | :--- | :---: |
| $1 / 13$ | Initial Release | CHANGED |
| $1 / 14$ | Removed future product notation in Ordering Information | - | are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated, 160 Rio Robles, San Jose, CA 95134 1-408-601-1000

[^0]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Maxim manufacturer:
Other Similar products are found below :
604-00010 CAT5111VI-10-GT3 CAT5110TBI-10GT3 CAT5111LI-10-G CAT5112VI-00-GT3 CAT5112VI-50-GT3 X9241AWVI X9C103S MAX5438EUB+T MAX5430BEKA+T MAX5430AEKA+T DS3902U-530+T\&R DS3930E+T\&R MAX5395NATA+T DS3501U+T\&R MAX5394MATA+T AD5204BRZ10-REEL MAX5386NATE+T CAT5110TBI-50GT3 CAT5113ZI50 DS1801S+T\&R MAX5387NAUD+T CAT5112ZI-50-GT3 MAX5483EUD+T DS3501U+H MAX5437EUD+T CAT5137SDI-10GT3 CAT5111YI-10-GT3 MAX5434NEZT+T DS1809Z-010+C AD5144TRUZ10-EP MCP4251-503EML MCP4252-103EMF MCP4332-502E/ST MCP4352-104EST MCP4452-103EST MCP4541T-104E/MS MCP4551T-103E/MS MCP4562T-103EMF MCP4562T-103EMS MCP4631-502E/ST MCP4631T-103EST MCP4641-502E/ST MCP4651T-103E/ML MCP4651T-503E/ML MCP4652T-103EMF MCP4661T-503EML MCP4662T-103E/MF MCP4012T-202ECH MCP4023T-503ECH


[^0]:    © 2014 Maxim Integrated Products, Inc.

