## **Deep Cover Automotive 1-Wire Authenticator**

### **General Description**

The DS28E40 is a secure authenticator that provides a core set of cryptographic tools derived from integrated asymmetric (ECC-P256) and symmetric (SHA-256) security functions. In addition to the security services provided by the hardware-implemented cryptographic engines, the device integrates a FIPS/NIST True Random Number Generator (TRNG), 6Kb of One-Time Programmable (OTP) memory for user data, keys and certificates, one configurable General-Purpose Input/Output (GPIO), and a unique 64-bit ROM identification number (ROM ID).

The ECC public/private key capabilities operate from the NIST-defined P-256 curve and include FIPS 186 compliant ECDSA signature generation and verification to support a bidirectional asymmetric key authentication model. The SHA-256 secret-key capabilities are compliant with FIPS 180 and are usable flexibly either in conjunction with ECDSA operations or independently for multiple Hash-Based Message Authentication Code (HMAC) functions.

The GPIO pin is operated under command control and is configurable enabling support of authenticated and nonauthenticated operation. The GPIO-authenticated operation supports ECDSA-based crypto-robust mode, enabling secure-boot of a host processor.

DeepCover embedded security solutions cloak sensitive data under multiple layers of advanced security to provide the most secure key storage possible. To protect against device-level security attacks, including invasive and noninvasive methods, countermeasures include active die shield, encrypted storage of keys, and algorithmic methods.

### **Applications**

- Automotive Secure Authentication
- Identification and Calibration Automotive Parts/Tools/ Accessories
- IoT Node Crypto-Protection
- Accessory and Peripheral Secure Authentication
- Secure Storage of Cryptographic Keys for a Host Controller
- Secure Boot or Download of Firmware and/or System Parameters

#### **Benefits and Features**

- ECC-P256 Compute Engine
  - FIPS 186 ECDSA P256 Signature and Verification
  - ECDH Key Exchange for Session Key Establishment
  - ECDSA Authenticated R/W of Configurable Memory
- SHA-256 Compute Engine
  FIPS 198 HMAC for Bidirectional Authentication
- SHA-256 One-Time Pad Encrypted R/W of Configurable Memory Through ECDH Established Key
- One GPIO Pin with Optional Authentication Control
  Open-Drain, 4mA/0.4V
  - Optional SHA-256 or ECDSA Authenticated On/Off and State Read
  - Optional ECDSA Certificate Verification to Set On/ Off after Multiblock Hash for Secure Boot
- TRNG with NIST SP 800-90B Compliant Entropy Source with Function to Read Out
- Optional Chip-Generated Pr/Pu Key Pairs for ECC Operations
- 6Kb of One-Time Programmable (OTP) for User Data, Keys, and Certificates
- Unique and Unalterable Factory-Programmed 64-Bit Identification Number (ROM ID)
  - Optional Input Data Component to Crypto and Key Operations
- Single-Contact, 1-Wire Interface Communication with Host at 9.09kbps and 62.5kbps
- 3.3V ±10%, -40°C to +125°C Operating Range
- ±8kV HBM ESD protection of 1-Wire IO Pin
- 10-Pin TDFN Package
  - 3mm x 4mm TDFN Package
  - 3mm x 3mm, Side-Wettable TDFN Package
- AEC-Q100 Grade 1

# Request DS28E40 Security User Guide

Ordering Information appears at end of data sheet.

DeepCover is a registered trademark of Maxim Integrated Products, Inc.



## Simplified Block Diagram



Figure 1. DS28E40 Block Diagram

## Deep Cover Automotive 1-Wire Authenticator

### **Absolute Maximum Ratings**

| Voltage Range on Any Pin Relative to G | GND0.5V to 4.0V |
|----------------------------------------|-----------------|
| Maximum Current into Any Pin           | 20mA to 20mA    |
| Operating Temperature Range            | 40°C to 125°C   |
| Junction Temperature                   | +150°C          |

| Storage Temperature Range         | -40°C to +150°C |
|-----------------------------------|-----------------|
| Lead Temperature (soldering, 10s) | +300°C          |
| Soldering Temperature (reflow)    | +260°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 10 TDFN (4mm x 3mm)

| Package Code                           | T1034+2        |  |  |  |
|----------------------------------------|----------------|--|--|--|
| Outline Number                         | <u>21-0268</u> |  |  |  |
| Land Pattern Number                    | <u>90-0247</u> |  |  |  |
| Thermal Resistance, Four-Layer Board   |                |  |  |  |
| Junction to Ambient (0 <sub>JA</sub> ) | 60°C/W         |  |  |  |
| Junction to Case $(\theta_{JC})$       | 30°C/W         |  |  |  |

#### 10 TDFN (3mm x 3mm)

| Package Code                          | T1033Y+2         |
|---------------------------------------|------------------|
| Outline Number                        | <u>21-100346</u> |
| Land Pattern Number                   | <u>90-0003</u>   |
| Thermal Resistance, Four-Layer Board  |                  |
| Junction to Ambient ( $\theta_{JA}$ ) | 39.71°C/W        |
| Junction to Case $(\theta_{JC})$      | 2.73°C/W         |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/</u> <u>thermal-tutorial</u>.

### **Electrical Characteristics**

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum and maximum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                   | SYMBOL               | CONDITIONS                | MIN  | TYP                  | MAX  | UNITS |  |  |  |
|-----------------------------|----------------------|---------------------------|------|----------------------|------|-------|--|--|--|
| IO PIN: GENERAL DATA        | IO PIN: GENERAL DATA |                           |      |                      |      |       |  |  |  |
| 1-Wire Pullup Voltage       | V <sub>PUP</sub>     | ( <u>Note 1</u> )         | 2.97 | 3.3                  | 3.63 | V     |  |  |  |
| 1-Wire Pullup<br>Resistance | R <sub>PUP</sub>     | ( <u>Note 1, Note 2</u> ) |      |                      | 500  | Ω     |  |  |  |
| Input Capacitance           | C <sub>IO</sub>      | ( <u>Note 3</u> )         |      | 0.1 + C <sub>X</sub> |      | nF    |  |  |  |
| Capacitor External          | C <sub>X</sub>       | ( <u>Note 1</u> )         | 1.27 | 1.5                  | 1.73 | μF    |  |  |  |

### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A = +25^{\circ}$ C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum and maximum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                          | SYMBOL            | CONE                                                                               | DITIONS                              | MIN  | TYP                        | MAX                        | UNITS |
|------------------------------------|-------------------|------------------------------------------------------------------------------------|--------------------------------------|------|----------------------------|----------------------------|-------|
| Input Load Current                 | ١L                | IO pin at V <sub>PUP</sub>                                                         |                                      |      | 10                         | 1400                       | μA    |
| High-to-Low Switching<br>Threshold | V <sub>TL</sub>   | ( <u>Note 4, Note 5, Note 6</u> )                                                  |                                      |      | 0.65 x<br>V <sub>PUP</sub> |                            | V     |
| Input Low Voltage                  | VIL               | ( <u>Note 4, Note 7</u> )                                                          |                                      |      |                            | 0.10 x<br>V <sub>PUP</sub> | V     |
| Low-to-High Switching<br>Threshold | V <sub>TH</sub>   | ( <u>Note 4</u> , <u>Note 5</u> , <u>No</u>                                        | <u>te 8</u> )                        |      | 0.75 x<br>V <sub>PUP</sub> |                            | V     |
| Switching Hysteresis               | V <sub>HY</sub>   | ( <u>Note 4</u> , <u>Note 5</u> , <u>No</u>                                        | <u>te 9</u> )                        |      | 0.3                        |                            | V     |
| Output Low Voltage                 | V <sub>OL</sub>   | I <sub>OL</sub> = 8mA ( <u>Note 10</u>                                             | 2)                                   |      |                            | 0.6                        | V     |
| IO PIN: 1-Wire INTERFA             | CE                |                                                                                    |                                      |      |                            |                            |       |
|                                    |                   | Standard speed,                                                                    |                                      | 100  |                            |                            |       |
| Recovery Time                      | t====             | R <sub>PUP</sub> = 1000Ω,<br>( <u>Note 1</u> , <u>Note 11,</u><br><u>Note 12</u> ) | Directly prior to reset pulse        | 2000 |                            |                            | 110   |
| Recovery Time                      | <sup>t</sup> REC  | Overdrive speed,                                                                   |                                      | 20   |                            |                            | μs    |
|                                    |                   | R <sub>PUP</sub> = 1000Ω,<br>( <u>Note 1</u> , <u>Note 11,</u><br><u>Note 12</u> ) | Directly prior to reset pulse        | 100  |                            |                            |       |
| Rising-Edge Hold-Off               | t <sub>REH</sub>  | ( <u>Note 4</u> , <u>Note 13</u> )                                                 | Applies to<br>standard speed<br>only |      | 1                          |                            | μs    |
| Time Clet Duration                 |                   | (Note d. Note d.d.)                                                                | Standard speed                       | 160  |                            |                            | μs    |
| Time Slot Duration                 | t <sub>SLOT</sub> | ( <u>Note 1</u> , <u>Note 14</u> )                                                 | Overdrive speed                      | 26   |                            |                            |       |
| IO PIN: 1-Wire RESET, P            | RESENCE-DET       | ECT CYCLE                                                                          | ·                                    |      |                            |                            |       |
| Reset Low Time                     | +                 | (Noto 1)                                                                           | Standard speed                       | 480  |                            | 640                        |       |
| Reset Low Time                     | tRSTL             | ( <u>Note 1</u> )                                                                  | Overdrive speed                      | 48   |                            | 80                         | μs    |
| Reset High Time                    | t                 | (Noto 1)                                                                           | Standard speed                       | 480  |                            |                            |       |
| Reset high hime                    | <sup>t</sup> RSTH | ( <u>Note 1</u> )                                                                  | Overdrive speed                      | 48   |                            |                            | μs    |
| Presence Detect Fall               | trop              | ( <u>Note 4, Note 15</u> )                                                         | Standard speed                       |      | 1.25                       |                            |       |
| Time                               | t <sub>FPD</sub>  | ( <u>Note 4</u> , <u>Note 10</u> )                                                 | Overdrive speed                      |      | 0.15                       |                            | μs    |
| Presence-Detect                    | tuop              | (Note 1, Note 16)                                                                  | Standard speed                       | 65   |                            | 75                         |       |
| Sample Time                        | t <sub>MSP</sub>  | ( <u>Note 1</u> , <u>Note 10</u> )                                                 | Overdrive speed                      | 7    |                            | 10                         | μs    |
| IO PIN: 1-Wire WRITE               | -                 |                                                                                    |                                      |      |                            |                            |       |
| Write-Zero Low Time                | turo              | (Note 1 Note 17)                                                                   | Standard speed                       | 60   |                            | 120                        | - µs  |
| white-Zero LOW TIMe                | twol              | ( <u>Note 1</u> , <u>Note 17</u> )                                                 | Overdrive speed                      | 6    |                            | 15.5                       |       |
| Write-One Low Time                 | tarra             | ( <u>Note 1, Note 17</u> )                                                         | Standard speed                       | 0.25 |                            | 15                         | μs    |
|                                    | t <sub>W1L</sub>  | (1000 1, 1000 17)                                                                  | Overdrive speed                      | 0.25 |                            | 2                          |       |
| IO PIN: 1-Wire READ                | I                 |                                                                                    |                                      | 1    |                            |                            | 1     |
| Read Low Time                      | tou               | ( <u>Note 1, Note 18</u> )                                                         | Standard speed                       | 0.25 |                            | 15 - δ                     | μs    |
|                                    | t <sub>RL</sub>   | (1010 1, 1010 10)                                                                  | Overdrive speed                      | 0.25 |                            | 2 - δ                      | μs    |

### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum and maximum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                                      | SYMBOL             | CONE                                  | DITIONS         | MIN                        | TYP | MAX                       | UNITS |
|------------------------------------------------|--------------------|---------------------------------------|-----------------|----------------------------|-----|---------------------------|-------|
| Decid Oceanity Time                            |                    |                                       | Standard speed  | t <sub>RL</sub> + δ        |     | 15                        |       |
| Read Sample Time                               | t <sub>MSR</sub>   | ( <u>Note 1</u> , <u>Note 18</u> )    | Overdrive speed | t <sub>RL</sub> +δ         |     | 2                         | μs    |
| GPIO PIN                                       |                    | 1                                     |                 |                            |     |                           |       |
| GPIO Output Low                                | PIOV <sub>OL</sub> | PIOI <sub>OL</sub> = 4mA ( <u>Not</u> | <u>e 10</u> )   |                            |     | 0.4                       | V     |
| GPIO Input Low                                 | PIOVIL             |                                       |                 | -0.3                       |     | 0.3 x<br>V <sub>PUP</sub> | V     |
| GPIO Master Sample                             | PIOVIH             |                                       |                 | 0.70 x<br>V <sub>PUP</sub> |     | V <sub>PUP</sub> +<br>0.3 | V     |
| GPIO Switching<br>Hysteresis                   | PIOV <sub>HY</sub> |                                       |                 |                            | 0.3 |                           | V     |
| GPIO Leakage Current                           | PIOIL              |                                       |                 | -1                         |     | +1                        | μA    |
| STRONG PULLUP OPER                             | ATION              | · ·                                   |                 | ·                          |     |                           |       |
| Strong Pullup Voltage                          | V <sub>SPU</sub>   | ( <u>Note 19</u> )                    |                 | 2.8                        |     |                           | V     |
| Strong Pullup Current                          | I <sub>SPU</sub>   | ( <u>Note 19</u> )                    |                 |                            | 9   | 16                        | mA    |
| Read Memory                                    | t <sub>RM</sub>    |                                       |                 |                            |     | 2                         | ms    |
| Write Memory                                   | t <sub>WM</sub>    |                                       |                 |                            |     | 150                       | ms    |
| Write State                                    | t <sub>WS</sub>    |                                       |                 |                            |     | 15                        | ms    |
| Computation Time<br>(HMAC)                     | t <sub>CMP</sub>   |                                       |                 |                            |     | 4                         | ms    |
| Generate ECC Key Pair                          | t <sub>GKP</sub>   |                                       |                 |                            |     | 500                       | ms    |
| Generate ECDSA<br>Signature                    | t <sub>GES</sub>   |                                       |                 |                            |     | 50                        | ms    |
| Verify ECDSA Signature<br>or Compute ECDH Time | t <sub>VES</sub>   |                                       |                 |                            |     | 160                       | ms    |
| TRNG Generation                                | t <sub>RNG</sub>   |                                       |                 |                            |     | 50                        | ms    |
| TRNG On-Demand<br>Check                        | todc               |                                       |                 |                            |     | 50                        | ms    |
| ОТР                                            |                    |                                       |                 |                            |     |                           |       |
| OTP Write Temperature                          | T <sub>OPTW</sub>  |                                       |                 | 0                          |     | 50                        | °C    |
| Data Retention                                 | t <sub>DR</sub>    | T <sub>A</sub> = +125°C ( <u>Note</u> | <u>20)</u>      | 10                         |     |                           | Years |

Note 1: System requirement.

**Note 2:** Maximum allowable pullup resistance is a function of the number of 1-Wire devices in the system and 1-Wire recovery times. The specified value here applies to systems with only one device and with the minimum 1-Wire recovery times.

Note 3: Value represents the internal parasite capacitance when V<sub>PUP</sub> is first applied. Once the parasite capacitance is charged, it does not affect normal communication. Typically, during normal communication, the internal parasite capacitance is effectively ~100pF.

**Note 4:** Guaranteed by design and/or characterization only. Not production tested.

**Note 5:** V<sub>TL</sub>, V<sub>TH</sub>, and V<sub>HY</sub> are a function of the internal supply voltage, which is a function of V<sub>PUP</sub>, R<sub>PUP</sub>, 1-Wire timing, and capacitive loading on IO. Lower V<sub>PUP</sub>, higher R<sub>PUP</sub>, shorter t<sub>REC</sub>, and heavier capacitive loading all lead to lower values of V<sub>TL</sub>, V<sub>TH</sub>, and V<sub>HY</sub>.

Note 6: Voltage below which, during a falling edge on IO, a logic-zero is detected.

### Deep Cover Automotive 1-Wire Authenticator

Note 7: The voltage on IO must be less than or equal to VILMAX at all times the master is driving IO to a logic-zero level.

- Note 8: Voltage above which, during a rising edge on IO, a logic-one is detected.
- Note 9: After V<sub>TH</sub> is crossed during a rising edge on IO, the voltage on IO must drop by at least V<sub>HY</sub> to be detected as logic-zero.

Note 10: The I-V characteristic is linear for voltages less than 1V.

- **Note 11:** Applies to a single device attached to a 1-Wire line.
- Note 12: t<sub>REC</sub> min covers operation at worst-case temperature V<sub>PUP</sub>, R<sub>PUP</sub>, C<sub>X</sub>, t<sub>RSTL</sub>, t<sub>WOL</sub>, and t<sub>RL</sub>. t<sub>RECMIN</sub> can be significantly reduced under less extreme conditions. Contact the factory for more information.
- Note 13: The earliest recognition of a negative edge is possible at t<sub>REH</sub> after V<sub>TH</sub> has been previously reached.
- Note 14: Defines maximum possible bit rate. Equal to  $1/(t_{W0LMIN} + t_{RECMIN})$ .
- Note 15: Time from  $V_{(IO)}$  = 80% of  $V_{PUP}$  and  $V_{(IO)}$  = 20% of  $V_{PUP}$  at the negative edge on IO at the beginning of the presence detect pulse.
- Note 16: Interval after t<sub>RSTL</sub> during which a bus master can read a logic 0 on IO if there is a DS28E40 present. The power-up presence detect pulse could be outside this interval but will be complete within 2ms after power-up. 1-Wire communication should not take place for at least 2ms after V<sub>PUP</sub> reaches V<sub>PUP</sub> min.
- Note 17:  $\epsilon$  in Figure 5 represents the time required for the pullup circuitry to pull the voltage on IO up from V<sub>IL</sub> to V<sub>TH</sub>.
- Note 18:  $\delta$  in Figure 5 represents the time required for the pullup circuitry to pull the voltage on IO up from V<sub>IL</sub> to the input-high threshold of the bus master.
- Note 19: I<sub>SPU</sub> is the current drawn from IO during a strong pullup (SPU) operation. The pullup circuit on IO during the SPU operation should be such that the voltage at IO is greater than or equal to V<sub>SPUMIN</sub>. A low-impedance bypass of R<sub>PUP</sub> activated during the SPU operation is the recommended way to meet this requirement.
- Note 20: Data retention is tested in compliance with JESD47G.

### **Typical Operating Characteristics**

(V<sub>PUP</sub> = +3.3V;  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$  unless otherwise noted.)



### **Pin Configuration**

#### 10 TDFN



### **Pin Description**

| PIN         | NAME             | FUNCTION                                                                                                                                                                                      |
|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3, 6 - 9 | DNC              | Do Not Connect                                                                                                                                                                                |
| 2           | GPIO             | General-Purpose IO                                                                                                                                                                            |
| 4           | IO               | 1-Wire IO                                                                                                                                                                                     |
| 5           | GND              | Ground                                                                                                                                                                                        |
| 10          | C <sub>EXT</sub> | Input for External Capacitor                                                                                                                                                                  |
|             | EP               | Exposed Pad. Solder evenly to the board's ground plane for proper operation. Refer to <u>Application</u><br><u>Note 3273</u> : Exposed Pads: A Brief Introduction for additional information. |

### **Detailed Description**

The DS28E40 secure authenticator for automotive applications provides a core set of cryptographic tools derived from integrated asymmetric (ECC-P256) and symmetric (SHA-256) security functions. In addition to the security services provided by the hardware-implemented cryptographic engines, the DS28E40 integrates a FIPS/NIST true random number generator (TRNG), 6Kb of secured OTP memory (3Kb User, 3Kb Keys/Secrets), one configurable GPIO pin, and a unique 64-bit ROM identification number (ROM ID).

#### **Function Commands**

After a 1-Wire reset/presence cycle and ROM function command sequence is successful, a command start can be accepted and then followed by a device function command. In general, these commands follow the state flow diagram (Figure 2). Within this diagram, the data transfer is verified when writing and reading by a CRC of 16-bit type (CRC-16). The CRC-16 is computed as described in <u>Application Note 27</u>: Understanding and Using Cyclic Redundancy Checks with Maxim 1-Wire and iButton Products.

## Deep Cover Automotive 1-Wire Authenticator



Figure 2. Device Function Flow Chart

#### 1-Wire Bus System

The 1-Wire bus is a system that has a single bus master and one or more slaves. In all instances, the DS28E40 is a slave device. The bus master is typically a microcontroller. The discussion of this bus system is broken down into three topics: hardware configuration, transaction sequence, and 1-Wire signaling (signal types and timing). The 1-Wire protocol defines bus transactions in terms of the bus state during specific time slots that are initiated on the falling edge of sync pulses from the bus master.

#### Hardware Configuration

The 1-Wire bus has only a single line by definition; it is important that each device on the bus be able to drive it at the appropriate time. To facilitate this, each device attached to the 1-Wire bus must have open-drain or three-state outputs. The 1-Wire port of the DS28E40 is open drain with an internal circuit equivalent.

A multidrop bus consists of a 1-Wire bus with multiple slaves attached. The DS28E40 supports both a standard and overdrive communication speed of 9.09kbps (max) and 62.5kbps (max), respectively. The value of the pullup resistor primarily depends on the network size and load conditions. The DS28E40 requires a pullup resistor of  $1k\Omega$  (max) at any speed.



Figure 3. Hardware Configuration

The idle state for the 1-Wire bus is high. If for any reason a transaction needs to be suspended, the bus must be left in the idle state if the transaction is to resume. If this does not occur and the bus is left low for more than 16µs (overdrive speed) or more than 120µs (standard speed), one or more devices on the bus could be reset.

#### **Transaction Sequence**

The protocol for accessing the DS28E40 through the 1-Wire port is as follows:

- Initialization
- ROM Function command
- Device Function command
- Transaction/data

#### Initialization

All transactions on the 1-Wire bus begin with an initialization sequence. The initialization sequence consists of a reset pulse transmitted by the bus master followed by presence pulse(s) transmitted by the slave(s). The presence pulse lets the bus master know that the DS28E40 is on the bus and is ready to operate. For more details, see the *1-Wire Signaling and Timing* section.

#### 1-Wire Signaling and Timing

The 1-Wire protocol consists of four types of signaling on one line: reset cycle with reset pulse and presence pulse, writezero, write-one, and read-data. Except for the presence pulse, the 1-Wire master initiates all falling edges. The 1-Wire master can communicate at two speeds: standard and overdrive. While in overdrive mode, the fast timing applies to all wave forms.

Figure 4 shows the initialization sequence required to begin any communication. A reset pulse followed by a presence pulse indicates that a slave is ready to receive data, given the correct ROM and device function command.



Figure 4. 1-Wire Reset/Presence-Detect Cycle

#### **Read/Write Time Slots**

Data communication on the 1-Wire bus takes place in time slots that carry a single bit each. Write time slots transport data from the 1-Wire master to a connected slave. Read time slots transfer data from slave to the 1-Wire master. Figure 5 illustrates the definitions of the write and read time slots.

All communication begins with the master pulling the data line low. As the voltage on the 1-Wire line falls below the threshold  $V_{TL}$ , the slave starts its internal timing generator that determines when the data line is sampled during a write time slot and how long data is valid during a read time slot.

#### Master-to-Slave

For a write-one time slot, the voltage on the data line must have crossed the V<sub>TH</sub> threshold before the write-one low time t<sub>W1LMAX</sub> is expired. For a write-zero time slot, the voltage on the data line must stay below the V<sub>TH</sub> threshold until the write-zero low time t<sub>W0LMIN</sub> is expired. For the most reliable communication, the voltage on the data line should not exceed V<sub>ILMAX</sub> during the entire t<sub>W0L</sub> or t<sub>W1L</sub> window required by the slave. After the V<sub>TH</sub> threshold has been crossed, the DS28E40 needs a recovery time t<sub>REC</sub> before it is ready for the next time slot.

#### Slave-to-Master

A read-data time slot begins like a write-one time slot. The voltage on the data line must remain below  $V_{TL}$  until the read low time  $t_{RL}$  (read low time) is expired. During the  $t_{RL}$  window, when responding with a 0, the slave starts pulling the data line low; its internal timing generator determines when this pulldown ends and the voltage starts rising again. When responding with a 1, the slave does not hold the data line low at all, and the voltage starts rising as soon as  $t_{RL}$  is over. Note that the slave  $t_{RL}$  during a logic 1 is adequately an approximation of the 1-Wire master  $t_{W1L}$  setting.

The slave  $t_{RL}$  plus the bus rise time on the near end and the internal timing generator of the slave on the far end define the 1-Wire master sampling window, in which the 1-Wire master performs a read from the data line. After reading from the data line, the 1-Wire master waits until  $t_{SLOT}$  is expired. This guarantees sufficient recovery time  $t_{REC}$  for the slave to get ready for the next time slot. Note that  $t_{REC}$  specified herein applies only to a single slave attached to a 1-Wire line. For multidevice configurations,  $t_{REC}$  must be extended to accommodate the additional 1-Wire device input capacitance.



Figure 5. 1-Wire Read/Write Timing Diagrams

#### **1-Wire ROM Commands**

Once the bus master has detected a presence, it can issue one of the seven ROM function commands that the DS28E40 supports. All ROM function commands are 8 bits long. For operational details, see the flowchart description in <u>Figure 6</u> and <u>Figure 7</u>. A descriptive list of these ROM function commands follows in the subsequent sections.

### Table 1. 1-Wire ROM Commands Summary

| ROM FUNCTION COMMAND | CODE | DESCRIPTION         |
|----------------------|------|---------------------|
| Search ROM           | F0h  | Search for a device |

## Deep Cover Automotive 1-Wire Authenticator

| ROM FUNCTION COMMAND | CODE | DESCRIPTION                              |
|----------------------|------|------------------------------------------|
| Read ROM             | 33h  | Read ROM from device (single drop)       |
| Match ROM            | 55h  | Select a device by ROM number            |
| Skip ROM             | CCh  | Select only device on 1-Wire             |
| Resume               | A5h  | Select device with RC bit set            |
| Overdrive Skip ROM   | 3Ch  | Put all devices in overdrive             |
| Overdrive Match ROM  | 69h  | Put the device with the ROM in overdrive |

### Table 1. 1-Wire ROM Commands Summary (continued)

#### Read ROM[33h]

The Read ROM command allows the bus master to read the DS28E40's 8-bit family code, unique 48-bit serial number, and 8-bit CRC. This command can only be used if there is a single slave on the bus. If more than one slave is present on the bus, a data collision occurs when all slaves try to transmit at the same time (open drain produces a wired-AND result). The resultant family code and 48-bit serial number result in a mismatch of the CRC.

#### Match ROM[55h]

The Match ROM command, followed by a 64-bit ROM sequence, allows the bus master to address a specific DS28E40 on a multidrop bus. Only the DS28E40 that exactly matches the 64-bit ROM sequence responds to the subsequent device function command. All other slaves wait for a reset pulse. This command can be used with a single device or multiple devices on the bus.

#### Search ROM[F0h]

When a system is initially brought up, the bus master might not know the number of devices on the 1-Wire bus or their ROM ID numbers. By taking advantage of the wired-AND property of the bus, the master can use a process of elimination to identify the ID of all slave devices. For each bit in the ID number, starting with the least significant bit, the bus master issues a triplet of time slots. On the first slot, each slave device participating in the search outputs the true value of its ID number bit. On the second slot, each slave device participating in the search outputs the complemented value of its ID number bit. On the third slot, the master writes the true value of the bit to be selected. All slave devices that do not match the bit written by the master stop participating in the search. If both of the read bits are zero, the master knows that slave devices exist with both states of the bit. By choosing which state to write, the bus master branches in the search tree. After one complete pass, the bus master knows the ROM ID number of a single device. Additional passes identify the ID numbers of the remaining devices. Refer to <u>Application Note 187</u>: 1-Wire Search Algorithm for a detailed discussion, including an example.

#### Skip ROM [CCh]

This command can save time in a single-drop bus system by allowing the bus master to access the device functions without providing the 64-bit ROM ID. If more than one slave is present on the bus and, for example, a read command is issued following the Skip ROM command, data collision occurs on the bus as multiple slaves transmit simultaneously (open-drain pulldowns produce a wired-AND result).

#### Resume [A5h]

To maximize the data throughput in a multidrop environment, the Resume command is available. This command checks the status of the RC bit and, if it is set, directly transfers control to the device function commands, similar to a Skip ROM command. The only way to set the RC bit is through successfully executing the Match ROM, Search ROM, or Overdrive-Match ROM command. Once the RC bit is set, the device can repeatedly be accessed through the Resume command. Accessing another device on the bus clears the RC bit, preventing two or more devices from simultaneously responding to the Resume command.

#### Overdrive-Skip ROM [3Ch]

On a single-drop bus, this command can save time by allowing the bus master to access the device functions without

providing the 64-bit ROM ID. Unlike the normal Skip ROM command, the Overdrive-Skip ROM command sets the DS28E40 into the overdrive mode (OD = 1). All communication following this command must occur at overdrive speed until a reset pulse of minimum 480 $\mu$ s duration resets all devices on the bus to standard speed (OD = 0).

When issued on a multidrop bus, this command sets all overdrive-supporting devices into overdrive mode. To subsequently address a specific overdrive-supporting device, a reset pulse at overdrive speed must be issued, followed by a Match ROM or Search ROM command sequence. This speeds up the time for the search process. If more than one slave supporting overdrive is present on the bus and the Overdrive-Skip ROM command is followed by a read command, data collision occurs on the bus as multiple slaves transmit simultaneously (open-drain pulldowns produce a wired-AND result).

#### Overdrive-Match ROM [69h]

The Overdrive-Match ROM command followed by a 64-bit ROM sequence transmitted at overdrive speed allows the bus master to address a specific DS28E40 on a multidrop bus and to simultaneously set it in overdrive mode. Only the DS28E40 that exactly matches the 64-bit ROM sequence responds to the subsequent device function command. Slaves already in overdrive mode from a previous Overdrive-Skip ROM or successful Overdrive-Match ROM command remain in overdrive mode. All overdrive-capable slaves return to standard speed at the next reset pulse of minimum 480µs duration. The Overdrive-Match ROM command can be used with a single device or multiple devices on the bus.

## Deep Cover Automotive 1-Wire Authenticator

#### **ROM Command Flow**



Figure 6. ROM Function Flow (Part 1)



Figure 7. ROM Function (Part 2)

#### **Improved Network Behavior**

In a 1-Wire environment, line termination is possible only during transients controlled by the bus master (1-Wire driver). 1-Wire networks, therefore, are susceptible to noise of various origins. Depending on the physical size and topology of the network, reflections from end points and branch points can add up or cancel each other to some extent. Such reflections are visible as glitches or ringing on the 1-Wire communication line. Noise coupled onto the 1-Wire line from external sources can also result in signal glitching. A glitch during the rising edge of a time slot can cause a slave device to lose synchronization with the master and, consequently, result in a Search ROM command coming to a dead end or cause a device-specific function command to abort. For better performance in network applications, the DS28E40 uses

Deep Cover Automotive 1-Wire Authenticator

- a 1-Wire front end that is less sensitive to noise. The IO 1-Wire front end has hysteresis and a rising edge hold-off delay.
- On the low-to-high transition, if the line rises above V<sub>TH</sub> but does not go below V<sub>TL</sub>, the glitch is filtered (<u>Figure 8</u>, Case A.)
- The rising edge hold-off delay (nominally 100ns), t<sub>REH</sub>, filters glitches that go below V<sub>TL</sub> before t<sub>REH</sub> has expired (<u>Figure 8</u>, Case B.) Effectively, the device does not see the initial rise, and the t<sub>REH</sub> delay resets when the line goes below V<sub>TL</sub>.
- If the line goes below V<sub>TL</sub> after t<sub>REH</sub> has expired, the glitch is not filtered and is taken as the beginning of a new time slot (<u>Figure 8</u>, Case C.)

Independent of the time slot, the falling edge of the presence pulse has a controlled slew rate to reduce ringing. The falling delay is specified by  $t_{\text{FPD}}$ .



Figure 8. Noise Suppression Scheme

## **Typical Application Circuit**



Figure 9. DS28E40 Typical Application Circuit

### **Ordering Information**

| PART NUMBER TEMP RANGE |                 | PIN-PACKAGE                      |
|------------------------|-----------------|----------------------------------|
| DS28E40G/V+T           | -40°C to +125°C | 10 TDFN T1034+2 (2.5k pcs reel)  |
| DS28E40ATB/VY+T        | -40°C to +125°C | 10 TDFN T1033Y+2 (2.5k pcs reel) |

+Denotes a lead(Pb)-free/RoHS-compliant package.

*N* = Denotes an automotive qualified part.

T = Tape and reel.

Y = Side-wettable TDFN package.

## Deep Cover Automotive 1-Wire Authenticator

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                | PAGES<br>CHANGED |
|--------------------|------------------|--------------------------------------------|------------------|
| 0                  | 9/20             | Initial release                            | —                |
| 1                  | 1/21             | Added 3mm x 3mm side-wettable TDFN package | 1, 3, 7, 18      |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Security ICs / Authentication ICs category:

Click to view products by Maxim manufacturer:

Other Similar products are found below :

RJM8L151F6P6R AT97SC3204T-X2A1B-10 SLS32AIA020A4USON10XTMA2 AT97SC3205T-G3M4C-00 AT97SC3205T-H3M4C-20 AT97SC3204-U4A14-20 AT97SC3205T-H3M4C20B AT97SC3205-X3A12-10 AT97SC3204-U2MA-20 AT97SC3204-X2A1A-10 ATAES132-SH-EQ ATECC508A-MAHDA-S DS2401+ DS1990A-F3+ DS1990A-F5+ DS2401P+T&R DS2401Z+T&R DS2411P+ DS2411P+T&R ATSHA204-TH-CZ-T DS28CM00R-A00+T DS28C22Q+T ATTPM20P-G3MA1-10-B HCS515-IP HCS515P MCS3122-I/ST MIKROE-3047 ATECC508A-SSHDA-T ATSHA204A-SSHDA-B ATAES132A-SHEQ-B ATECC108A-SSHCZ-B ATSHA204A-SSHDA-T W74M32FVSSIQ IPL-CHP1.8V ATSHA204A-STUCZ-T DS2411R+T&R RJM8L151K8Q6Y CW3802 RJGT102WDP8 FM15160 508-03 RJGT102WDT6 RJMU401FH0 ATECC108A-RBHCZ-T IPL-CHP 404726X AT88SC0808CA-Y6H-T AT88SA102S-SH-T MAX66240ESA+