## General Description

The MAX11634-MAX11637 are serial 12-bit analog-todigital converters (ADCs) with an internal reference and true differential track/hold. These devices feature on-chip FIFO, scan mode, internal clock mode, internal averaging, and AutoShutdown ${ }^{\text {TM }}$. The maximum sampling rate is 300ksps using an external clock. The MAX11636/ MAX11637 have 8 input channels and the MAX11634/ MAX11635 have 4 input channels. These four devices operate from either a +3 V supply or a +5 V supply, and contain a 10 MHz SPI ${ }^{\text {TM }}$-/QSPI ${ }^{\text {TM }}$-/MICROWIRE ${ }^{\text {TM }}$-compatible serial port.
The MAX11634-MAX11637 are available in a 16-pin QSOP package. All four devices are specified over the extended $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Applications

System Supervision
Data-Acquisition Systems
Industrial Control Systems
Patient Monitoring
Data Logging
Instrumentation

Features

- Analog Multiplexer with True Differential Track/Hold 8-/4-Channel Single-Ended 4-/2-Channel True Differential Unipolar or Bipolar Inputs
- Single Supply
2.7V to 3.6V (MAX11635/MAX11637)
4.75V to 5.25V (MAX11634/MAX11636)
- External Reference: 1V to VDD
- 16-Entry First-In/First-Out (FIFO)
- Scan Mode, Internal Averaging, and Internal Clock
- Accuracy: $\pm 1$ LSB INL, $\pm 1$ LSB DNL, No Missing Codes Over Temperature
- 10MHz 3-Wire SPI-/QSPI-/MICROWIRE-Compatible Interface
- Small 16-Pin QSOP Package

Ordering Information/Selector Guide

| PART | NUMBER OF INPUTS | SUPPLY VOLTAGE (V) | TEMP RANGE | PIN-PACKAGE |
| :---: | :---: | :---: | :---: | :---: |
| MAX11634EEE+T | 4 Single-Ended/ <br> 2 Differential | 4.75 to 5.25 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 QSOP |
| MAX11635EEE+T | 4 Single-Ended/ 2 Differential | 2.7 to 3.6 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 QSOP |
| MAX11636EEE+T | 8 Single-Ended/ <br> 4 Differential | 4.75 to 5.25 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 QSOP |
| MAX11637EEE+T | 8 Single-Ended/ <br> 4 Differential | 2.7 to 3.6 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 QSOP |

+Denotes a lead(Pb)-free/RoHS-compliant package.
$T$ = Tape and reel.

AutoShutdown is a trademark of Maxim Integrated Products, Inc.
SPI/QSPI are trademarks of Motorola, Inc.
MICROWIRE is a trademark of National Semiconductor Corp.

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## ABSOLUTE MAXIMUM RATINGS

VDD to GND
-0.3 V to +6 V
$\overline{\mathrm{CS}}, \mathrm{SCLK}, \mathrm{DIN}, \overline{\mathrm{EOC}}, \mathrm{DOUT}$ to GND.........-0.3V to (VDD +0.3 V ) AINO-AIN5, REF-/AIN6, CNVST/AIN7, REF+ to GND.
-0.3 V to ( $\mathrm{V} D \mathrm{D}+0.3 \mathrm{~V}$ )
Maximum Current into any Pin $\qquad$
Continuous Power Dissipation $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)$
QSOP (single-layer board)
(derate $8.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ).
667 mW

| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Storage Temperature Range | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Soldering Temperature (reflow) . | $+260^{\circ} \mathrm{C}$ |

Operating Temperature Range
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Junction Temperature ..................................................... $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s)
$+260^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## PACKAGE THERMAL CHARACTERISTICS (Note 1)

QSOP
Junction-to-Ambient Thermal Resistance ( $\theta \mathrm{JA}$ ).
$105^{\circ} \mathrm{C} / \mathrm{W}$
Junction-to-Case Thermal Resistance ( $\theta \mathrm{Jc}$ ).
$.37^{\circ} \mathrm{C} / \mathrm{W}$

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to www.maxim-ic.com/thermal-tutorial.

## ELECTRICAL CHARACTERISTICS


 unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 3) |  |  |  |  |  |  |
| Resolution | RES |  | 12 |  |  | Bits |
| Integral Nonlinearity | INL |  |  |  | $\pm 1.0$ | LSB |
| Differential Nonlinearity | DNL | No missing codes over temperature |  |  | $\pm 1.0$ | LSB |
| Offset Error |  |  |  | $\pm 0.5$ | $\pm 4.0$ | LSB |
| Gain Error |  | (Note 4) |  | $\pm 0.5$ | $\pm 4.0$ | LSB |
| Offset Error Temperature Coefficient |  |  |  | $\pm 2$ |  | $\begin{gathered} \hline \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{FSR} \end{gathered}$ |
| Gain Temperature Coefficient |  |  |  | $\pm 0.8$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Channel-to-Channel Offset Matching |  |  |  | $\pm 0.1$ |  | LSB |

DYNAMIC SPECIFICATIONS (30kHz sine-wave input, 300ksps, fSCLK $=4.8 \mathrm{MHz}$ )

| Signal-to-Noise Plus Distortion | SINAD | MAX11635/M | X11637 | 71 | dB |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MAX11634/MAX11636 |  | 73 |  |
| Total Harmonic Distortion | THD | Up to the 5th | MAX11635/MAX11637 | -80 | dBc |
|  |  | harmonic | MAX11634/MAX11636 | -88 |  |
| Spurious-Free Dynamic Range | SFDR | MAX11635/MAX11637 |  | 81 | dBc |
|  |  | MAX11634/MAX11636 |  | 89 |  |
| Intermodulation Distortion | IMD | $\mathrm{f}_{\mathrm{IN} 1}=29.9 \mathrm{kHz}, \mathrm{f} \mathrm{IN} 2=30.2 \mathrm{kHz}$ |  | 76 | dBc |
| Full-Power Bandwidth |  | -3dB point |  | 1 | MHz |
| Full-Linear Bandwidth |  | $\mathrm{S} /(\mathrm{N}+\mathrm{D})>68 \mathrm{~dB}$ |  | 100 | kHz |

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=2.7 \mathrm{~V}\right.$ to $3.6 \mathrm{~V}(\mathrm{MAX11635} / \mathrm{MAX11637}), \mathrm{V} D=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V}(\mathrm{MAX} 11634 / \mathrm{MAX11636})$, fSAMPLE $=300 \mathrm{kHz}$, $\mathrm{fSCLK}=4.8 \mathrm{MHz}$ (external clock, $50 \%$ duty cycle), $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}$ (MAX11635/MAX11637), $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}\left(\right.$ MAX11634/MAX11636) $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERSION RATE |  |  |  |  |  |  |
| Power-Up Time | tpu | External reference | 0.8 |  |  | $\mu \mathrm{s}$ |
|  |  | Internal reference (Note 5) | 65 |  |  |  |
| Acquisition Time | tACQ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| Conversion Time | tCONV | Internally clocked | 3.5 |  |  | $\mu \mathrm{s}$ |
|  |  | Externally clocked (Note 6) | 2.7 |  |  |  |
| External Clock Frequency | fsclk | Externally clocked conversion | 0.1 |  | 4.8 | MHz |
|  |  | Data I/O |  |  | 10 |  |
| Aperture Delay |  |  | 30 |  |  | ns |
| Aperture Jitter |  |  | < 50 |  |  | ps |
| ANALOG INPUT |  |  |  |  |  |  |
| Input Voltage Range |  | Unipolar | 0 |  | $\mathrm{V}_{\text {REF }}$ | V |
|  |  | Bipolar (Note 7) | -Vref/2 |  | + $\mathrm{V}_{\text {REF/2 }}$ |  |
| Input Leakage Current |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {D }}$ | $\pm 0.01 \pm 1$ |  |  | $\mu \mathrm{A}$ |
| Input Capacitance |  | During acquisition time (Note 8) | 24 |  |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| REF Output Voltage |  | MAX11634/MAX11636 | 4.024 | 4.096 | 4.168 | V |
|  |  | MAX11635/MAX11637 | 2.48 | 2.50 | 2.52 |  |
| REF Temperature Coefficient | TCref | MAX11634/MAX11636 | $\pm 20$ |  |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | MAX11635/MAX11637 | $\pm 30$ |  |  |  |
| Output Resistance |  |  | 6.5 |  |  | $\mathrm{k} \Omega$ |
| REF Output Noise |  |  | 200 |  |  | $\mu \mathrm{V}_{\mathrm{RMS}}$ |
| REF Power-Supply Rejection | PSRR |  | -70 |  |  | dB |
| EXTERNAL REFERENCE INPUT |  |  |  |  |  |  |
| REF- Input Voltage Range | $V_{\text {REF }}$ |  | 0 |  | 500 | mV |
| REF+ Input Voltage Range | $\mathrm{V}_{\text {REF }+}$ |  | 1.0 | VDD +50 mV |  | V |
| REF+ Input Current | IREF+ | $\mathrm{V}_{\text {REF }+}=2.5 \mathrm{~V}$ (MAX11635/MAX11637), <br> V REF $^{+}=4.096 \mathrm{~V}$ (MAX11634/MAX11636), <br> fSAMPLE $=300 \mathrm{ksps}$ |  | 40 | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {REF }+}=2.5 \mathrm{~V}$ (MAX11635/MAX11637), <br> $V_{\text {REF }+}=4.096 \mathrm{~V}$ (MAX11634/MAX11636), <br> fSAMPLE $=0$ |  | $\pm 0.1$ | $\pm 5$ |  |
| DIGITAL INPUTS (SCLK, DIN, $\overline{\mathbf{C S}}, \overline{\text { CNVST }}$ (Note 9) |  |  |  |  |  |  |
| Input Voltage Low | VIL | MAX11634/MAX11636 |  |  | 0.8 | V |
|  |  | MAX11635/MAX11637 |  |  | DD $\times 0.3$ |  |
| Input Voltage High | $\mathrm{V}_{\mathrm{IH}}$ | MAX11634/MAX11636 |  |  |  | V |
|  |  | MAX11635/MAX11637 | VDD $\times 0.7$ |  |  |  |
| Input Hysteresis | $\mathrm{V}_{\text {HYST }}$ |  |  | 200 |  | mV |

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V (MAX11635/MAX11637), $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V}(\mathrm{MAX} 11634 / \mathrm{MAX11636})$, fSAMPLE $=300 \mathrm{kHz}$, fSCLK $=4.8 \mathrm{MHz}$ (external clock, $50 \%$ duty cycle), $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}$ (MAX11635/MAX11637), $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}\left(\right.$ MAX11634/MAX11636) $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Leakage Current | In | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | $\pm 0.01$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Input Capacitance | CIN |  | 15 |  | pF |
| DIGITAL OUTPUTS (DOUT, EOC) |  |  |  |  |  |
| Output Voltage Low | Vol | ISINK $=2 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | ISINK $=4 \mathrm{~mA}$ |  | 0.8 |  |
| Output Voltage High | V OH | ISOURCE $=1.5 \mathrm{~mA}$ | VDD - 0.5 |  | V |
| Three-State Leakage Current | IL | $\overline{\mathrm{CS}}=V_{\text {DD }}$ | $\pm 0.05$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance | Cout | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ | 15 |  | pF |

POWER REQUIREMENTS

| Supply Voltage | $V_{D D}$ | MAX11634/MAX11636 |  | 4.75 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MAX11635/MAX11637 |  | 2.7 | 3.6 |  |
| MAX11635/MAX11637 <br> Supply Current (Note 10) | IDD | Internal reference | fSAMPLE $=300 \mathrm{ksps}$ | 1750 | 2000 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=0, \mathrm{REF}$ on | 1000 | 1200 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
|  |  | External reference | fSAMPLE $=300 \mathrm{ksps}$ | 1050 | 1200 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
| MAX11634/MAX11636 <br> Supply Current (Note 10) | IDD | Internal reference | fSAMPLE $=300 \mathrm{ksps}$ | 2300 | 2550 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=0, \mathrm{REF}$ on | 1050 | 1350 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
|  |  | External reference | fSAMPLE $=300 \mathrm{ksps}$ | 1500 | 1700 |  |
|  |  |  | Shutdown | 0.2 | 5 |  |
| Power-Supply Rejection | PSR | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6V, full-scale input |  | $\pm 0.2$ | $\pm 1$ | mV |
|  |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V , full-scale input |  | $\pm 0.2$ | $\pm 1.4$ |  |

Note 2: Limits at $T_{A}=-40^{\circ} \mathrm{C}$ are guaranteed by design and not production tested.
Note 3: $\quad$ Tested at $V_{D D}=3 V(M A X 11635 / M A X 11637) ; V_{D D}=5 V(M A X 11634 / M A X 11636)$, unipolar input mode.
Note 4: Offset nulled.
Note 5: Time for reference to power up and settle to within 1 LSB.
Note 6: Conversion time is defined as the number of clock cycles multiplied by the clock period; clock has $50 \%$ duty cycle.
Note 7: The operational input voltage range for each individual input of a differentially configured pair is from GND to VDD. The operational input voltage difference is from $-V_{R E F} / 2$ to $+V_{R E F} / 2$.
Note 8: See Figure 3 (Equivalent Input Circuit) and the Sampling Error vs. Source Impedance curve in the Typical Operating Characteristics section.
Note 9: When $\overline{\text { CNVST }}$ is configured as a digital input, do not apply a voltage between $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\mathrm{IH}}$.
Note 10: Supply current is specified depending on whether an internal or external reference is used for voltage conversions. Temperature measurements always use the internal reference.

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## TIMING CHARACTERISTICS (Figure 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCLK Clock Period | tcP | Externally clocked conversion | 208 |  | ns |
|  |  | Data I/O | 100 |  |  |
| SCLK Pulse-Width High | tch |  | 40 |  | ns |
| SCLK Pulse-Width Low | tcL |  | 40 |  | ns |
| SCLK Fall to DOUT Transition | tDOT | CLOAD $=30 \mathrm{pF}$ |  | 40 | ns |
| $\overline{\mathrm{CS}}$ Rise to DOUT Disable | tDOD | CLOAD $=30 \mathrm{pF}$ |  | 40 | ns |
| $\overline{\text { CS Fall to DOUT Enable }}$ | tDoe | CLOAD $=30 \mathrm{pF}$ |  | 40 | ns |
| DIN to SCLK Rise Setup | tDS |  | 40 |  | ns |
| SCLK Rise to DIN Hold | tD |  | 0 |  | ns |
| $\overline{\mathrm{CS}}$ Low to SCLK Setup | tcsso |  | 40 |  | ns |
| $\overline{\text { CS }}$ High to SCLK Setup | tcss1 |  | 40 |  | ns |
| $\overline{\mathrm{CS}}$ High After SCLK Hold | tCSH1 |  | 0 |  | ns |
| $\overline{\text { CS }}$ Low After SCLK Hold | tCSHO |  | 0 | 4 | $\mu \mathrm{s}$ |
| $\overline{\text { CNVST Pulse-Width Low }}$ | tcspw | CKSEL = 00 | 40 |  | ns |
|  |  | CKSEL = 01 | 1.4 |  | $\mu \mathrm{s}$ |
| $\overline{\mathrm{CS}}$ or $\overline{\mathrm{CNVST}}$ Rise to $\overline{\mathrm{EOC}}$ <br> Low (Note 11) |  | Voltage conversion |  | 7 | $\mu \mathrm{S}$ |
|  |  | Reference power-up |  | 65 |  |

Note 11: This time is defined as the number of clock cycles needed for conversion multiplied by the clock period. If the internal reference needs to be powered up, the total time is additive. The internal reference is always used for temperature measurements.


## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

$\left(V_{D D}=3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right.$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{C}_{\text {LOAD }}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11635/MAX11637, unless otherwise noted. V DD $=5 \mathrm{~V}$, $V_{\text {REF }}=4.096 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{CLOAD}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11634/MAX11636, unless otherwise noted.




## 12-Bit 300ksps ADCs with FIFO, Temp Sensor, Internal Reference

Typical Operating Characteristics (continued)
$\left(V_{D D}=3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right.$, fsCLK $=4.8 \mathrm{MHz}, \mathrm{C}_{L O A D}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11635/MAX11637, unless otherwise noted. $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$,
$V_{\text {REF }}=4.096 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{CLOAD}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11634/MAX11636, unless otherwise noted.


## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

Typical Operating Characteristics (continued)
$\left(V_{D D}=3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right.$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{C}_{\text {LOAD }}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11635/MAX11637, unless otherwise noted. V DD $=5 \mathrm{~V}$,
$V_{\text {REF }}=4.096 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{CLOAD}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11634/MAX11636, unless otherwise noted.


## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## Typical Operating Characteristics (continued)

$\left(V_{D D}=3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right.$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{CLOAD}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11635/MAX11637, unless otherwise noted. V DD $=5 \mathrm{~V}$, $V_{\text {REF }}=4.096 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}, \mathrm{CLOAD}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for MAX11634/MAX11636, unless otherwise noted. .






SAMPLING ERROR vs. SOURCE IMPEDANCE


## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference


( ) PINOUT FOR THE MAX11634/MAX11635.

Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MAX11634 MAX11635 | MAX11636 MAX11637 |  |  |
| 1-4 | - | AIN0-AIN3 | Analog Inputs |
| 5,6 | - | N.C. | No Connection. Not internally connected. |
| 7 | - | REF- | External Differential Reference Negative Input |
| 8 | - | $\overline{\text { CNVST }}$ | Active-Low Conversion Start Input. See Table 3 for details on programming the setup register. |
| 9 | 9 | REF+ | Positive Reference Input. Bypass to GND with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 10 | 10 | GND | Ground |
| 11 | 11 | VDD | Power Input. Bypass to GND with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 12 | 12 | $\overline{\mathrm{CS}}$ | Active-Low Chip-Select Input. When $\overline{\mathrm{CS}}$ is high, DOUT is high impedance. |
| 13 | 13 | SCLK | Serial-Clock Input. Clocks data in and out of the serial interface (duty cycle must be $40 \%$ to $60 \%$ ). See Table 3 for details on programming the clock mode. |
| 14 | 14 | DIN | Serial-Data Input. DIN data is latched into the serial interface on the rising edge of SCLK. |
| 15 | 15 | DOUT | Serial-Data Output. Data is clocked out on the falling edge of SCLK. High impedance when $\overline{\mathrm{CS}}$ is connected to $\mathrm{V}_{\mathrm{DD}}$. |
| 16 | 16 | $\overline{\mathrm{EOC}}$ | Active-Low End-of-Conversion Output. Data is valid after $\overline{\mathrm{EOC}}$ pulls Iow. |
| - | 1-6 | AIN0-AIN5 | Analog Inputs |
| - | 7 | REF-/AIN6 | External Differential Reference Negative Input/Analog Input 6. See Table 3 for details on programming the setup register. |
| - | 8 | $\overline{\text { CNVST/AIN7 }}$ | Active-Low Conversion Start Input/Analog Input 7. See Table 3 for details on programming the setup register. |

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference



Figure 1. Detailed Serial-Interface Timing Diagram


Figure 2. Functional Diagram

## Detailed Description

The MAX11634-MAX11637 are low-power, serial-output, multichannel ADCs for temperature-control, process-control, and monitoring applications. These 12-bit ADCs have internal track and hold (T/H) circuitry that supports single-ended and fully differential inputs. Data is converted from analog voltage sources in a variety of channel and data-acquisition configurations.

Microprocessor ( $\mu \mathrm{P}$ ) control is made easy through a 3wire SPI/QSPI/MICROWIRE-compatible serial interface.
Figure 2 shows a simplified functional diagram of the MAX11634-MAX11637 internal architecture. The MAX11636/MAX11637 have eight single-ended analog input channels or four differential channels. The MAX11634/MAX11635 have four single-ended analog input channels or two differential channels.

# 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference 

## Converter Operation

The MAX11634-MAX11637 ADCs use a fully differential, successive-approximation register (SAR) conversion technique and an on-chip T/H block to convert temperature and voltage signals into a 12-bit digital result. Both single-ended and differential configurations are supported, with a unipolar signal range for singleended mode and bipolar or unipolar ranges for differential mode.

## Input Bandwidth

The ADC's input-tracking circuitry has a 1 MHz smallsignal bandwidth, so it is possible to digitize highspeed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. Anti-alias prefiltering of the input signals is necessary to avoid high-frequency signals aliasing into the frequency band of interest.

## Analog Input Protection

Internal ESD protection diodes clamp all pins to VDD and GND, allowing the inputs to swing from (GND $0.3 V)$ to (VDD $+0.3 V$ ) without damage. However, for accurate conversions near full scale, the inputs must not exceed VDD by more than 50 mV or be lower than GND by 50 mV . If an off-channel analog input voltage exceeds the supplies, limit the input current to 2 mA .

## 3-Wire Serial Interface

The MAX11634-MAX11637 feature a serial interface compatible with SPI/QSPI and MICROWIRE devices. For SPI/QSPI, ensure the CPU serial interface runs in master mode so it generates the serial clock signal. Select the SCLK frequency of 10 MHz or less, and set clock polarity (CPOL) and phase (CPHA) in the $\mu \mathrm{P}$ control registers to the same value. The MAX11634MAX11637 operate with SCLK idling high or low, and thus operate with $\mathrm{CPOL}=\mathrm{CPHA}=0$ or $\mathrm{CPOL}=\mathrm{CPHA}$ $=1$. Set $\overline{C S}$ low to latch input data at DIN on the rising edge of SCLK. Output data at DOUT is updated on the falling edge of SCLK. Bipolar true differential results are available in two's complement format, while all others are in binary.
Serial communication always begins with an 8-bit input data byte (MSB first) loaded from DIN. Use a second byte, immediately following the setup byte, to write to the unipolar mode or bipolar mode registers (see Tables 1, 3, 4, and 5). A high-to-low transition on $\overline{\mathrm{CS}}$ initiates the data input operation. The input data byte and
the subsequent data bytes are clocked from DIN into the serial interface on the rising edge of SCLK.
Tables 1-7 detail the register descriptions. Bits 5 and 4, CKSEL1 and CKSELO, respectively, control the clock modes in the setup register (see Table 3). Choose between four different clock modes for various ways to start a conversion and determine whether the acquisitions are internally or externally timed. Select clock mode 00 to configure $\overline{\text { CNVST/AIN7 to act as a conver- }}$ sion start and use it to request the programmed, internally timed conversions without tying up the serial bus. In clock mode 01, use CNVST to request conversions one channel at a time, controlling the sampling speed without tying up the serial bus. Request and start internally timed conversions through the serial interface by writing to the conversion register in the default clock mode 10. Use clock mode 11 with SCLK up to 4.8 MHz for externally timed acquisitions to achieve sampling rates up to 300 ksps . Clock mode 11 disables scanning and averaging. See Figures $4-7$ for timing specifications and how to begin a conversion.
These devices feature an active-low, end-of-conversion output. EOC goes low when the ADC completes the lastrequested operation and is waiting for the next input data byte (for clock modes 00 and 10). In clock mode 01, EOC goes low after the ADC completes each requested operation. $\overline{\text { EOC }}$ goes high when $\overline{\mathrm{CS}}$ or $\overline{\text { CNVST }}$ goes low. $\bar{E} O C$ is always high in clock mode 11.

## Single-Ended/Differential Input

The MAX11634-MAX11637 use a fully differential ADC for all conversions. The analog inputs can be configured for either differential or single-ended conversions by writing to the setup register (see Table 3). Singleended conversions are internally referenced to GND (see Figure 3).
In differential mode, the T/H samples the difference between two analog inputs, eliminating common-mode DC offsets and noise. $\mathrm{IN}+$ and IN - are selected from the following pairs: AINO/AIN1, AIN2/AIN3, AIN4/AIN5, and AIN6/AIN7. AINO-AIN7 are available on the MAX11636/ MAX11637. AINO-AIN3 are available on the MAX11634/ MAX11635. See Tables 2-5 for more details on configuring the inputs. For the inputs that can be configured as CNVST or an analog input, only one can be used at a time. For the inputs that can be configured as REF- or an analog input, the REF- configuration excludes the analog input.

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference



Figure 3. Equivalent Input Circuit

## Unipolar/Bipolar

Address the unipolar and bipolar registers through the setup register (bits 1 and 0). Program a pair of analog channels for differential operation by writing a 1 to the appropriate bit of the bipolar or unipolar register. Unipolar mode sets the differential input range from 0 to VREF. A negative differential analog input in unipolar mode causes the digital output code to be zero. Selecting bipolar mode sets the differential input range to $\pm V_{\text {REF }} / 2$. The digital output code is binary in unipolar mode and two's complement in bipolar mode (Figures 8 and 9).
In single-ended mode, the MAX11634-MAX11637 always operate in unipolar mode. The analog inputs are internally referenced to GND with a full-scale input range from 0 to Vref.

True Differential Analog Input T/H The equivalent circuit of Figure 3 shows the MAX11634-MAX11637s' input architecture. In track mode, a positive input capacitor is connected to AINO-AIN7 in single-ended mode (and AINO, AIN2, AIN4, AIN5, AIN6 in differential mode). A negative input capacitor is connected to GND in single-ended mode (or AIN1, AIN3, AIN5, AIN6, AIN7 in differential mode). For external $\mathrm{T} / \mathrm{H}$ timing, use clock mode 01. After the

T/H enters hold mode, the difference between the sampled positive and negative input voltages is converted. The time required for the $\mathrm{T} / \mathrm{H}$ to acquire an input signal is determined by how quickly its input capacitance is charged. If the input signal's source impedance is high, the required acquisition time lengthens. The acquisition time, $\mathrm{t} A C \mathrm{C}$, is the maximum time needed for a signal to be acquired, plus the power-up time. It is calculated by the following equation:

$$
t_{A C Q}=9 \times(R S+R I N) \times 24 p F+t P W R
$$

where $\operatorname{RiN}=1.5 \mathrm{k} \Omega$, Rs is the source impedance of the input signal, and tPWR $=1 \mu \mathrm{~s}$, the power-up time of the device. The varying power-up times are detailed in the explanation of the clock mode conversions.
When the conversion is internally timed, tACQ is never less than $1.4 \mu \mathrm{~s}$, and any source impedance below $300 \Omega$ does not significantly affect the ADC's AC performance. A high-impedance source can be accommodated either by lengthening tACQ or by placing a $1 \mu \mathrm{~F}$ capacitor between the positive and negative analog inputs.

## Internal FIFO

The MAX11634-MAX11637 contain a FIFO buffer that can hold up to 16 ADC results. This allows the ADC to handle multiple internally clocked conversions without tying up the serial bus.
If the FIFO is filled and further conversions are requested without reading from the FIFO, the oldest ADC results are overwritten by the new ADC results. Each result contains 2 bytes, with the MSB preceded by four leading zeros. After each falling edge of $\overline{\mathrm{CS}}$, the oldest available byte of data is available at DOUT, MSB first. When the FIFO is empty, DOUT is zero.

## Internal Clock

The MAX11634-MAX11637 operate from an internal oscillator, which is accurate within $10 \%$ of the 4.4 MHz nominal clock rate. The internal oscillator is active in clock modes 00, 01, and 10. Read out the data at clock speeds up to 10 MHz . See Figures $4-7$ for details on timing specifications and starting a conversion.

# 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference 

## Applications Information

## Register Descriptions

The MAX11634-MAX11637 communicate between the internal registers and the external circuitry through the SPI/QSPI-compatible serial interface. Table 1 details the registers and the bit names. Tables $2-7$ show the various functions within the conversion register, setup register, averaging register, reset register, unipolar register, and bipolar register.

## Conversion Time Calculations

The conversion time for each scan is based on a number of different factors: conversion time per sample, samples per result, results per scan, and if the external reference is in use.
Use the following formula to calculate the total conversion time for an internally timed conversion in clock modes 00 and 10 (see the Electrical Characteristics table as applicable):
Total Conversion Time $=$ tCNV $\times$ nAVG $\times$ nRESULT + tRP where:
$t C N V=t A C Q(M A X)+t C O N V(M A X)$
nAVG = samples per result (amount of averaging)
nRESULT $=$ number of FIFO results requested; determined by number of channels being scanned or by NSCAN1, NSCAN0
tRP = internal reference wake up; set to zero if internal reference is already powered up or external reference is being used

In clock mode 01, the total conversion time depends on how long CNVST is held low or high, including any time required to turn on the internal reference. Conversion time in externally clocked mode (CKSEL1, CKSELO = 11) depends on the SCLK period and how long $\overline{\mathrm{CS}}$ is held high between each set of eight SCLK cycles. In clock mode 01, the total conversion time does not include the time required to turn on the internal reference.

## Conversion Register

Select active analog input channels and scan modes by writing to the conversion register. Table 2 details channel selection, the four scan modes, and how to request a temperature measurement. Request a scan by writing to the conversion register when in clock mode 10 or 11 , or by applying a low pulse to the $\overline{\text { CNVST }}$ pin when in clock mode 00 or 01.
A conversion is not performed if it is requested on a channel that has been configured as CNVST or REF-. Do not request conversions on channels 4-7 on the MAX11634/MAX11635. Set CHSEL[2:0] to the lower channel's binary values. If the last two channels are configured as a differential pair and one of them has been reconfigured as $\overline{\text { CNVST }}$ or REF-, the pair is ignored.
Select scan mode 00 or 01 to return one result per single-ended channel and one result per differential pair within the requested range. Select scan mode 10 to scan a single input channel numerous times, depending on NSCAN1 and NSCANO in the averaging register (Table 6). Select scan mode 11 to return only one result from a single channel.

Table 1. Input Data Byte (MSB First)

| REGISTER NAME | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion | 1 | X | CHSEL2 | CHSEL1 | CHSEL0 | SCAN1 | SCAN0 | X |
| Setup | 0 | 1 | CKSEL1 | CKSELO | REFSEL1 | REFSEL0 | DIFFSEL1 | DIFFSEL0 |
| Averaging | 0 | 0 | 1 | AVGON | NAVG1 | NAVG0 | NSCAN1 | NSCAN0 |
| Reset | 0 | 0 | 0 | 1 | $\overline{R E S E T}$ | X | X | X |
| Unipolar Mode (Setup) | $\mathrm{UCH0/1}$ | $\mathrm{UCH} 2 / 3$ | $\mathrm{UCH} 4 / 5$ | $\mathrm{UCH6/7}$ | X | X | X | X |
| Bipolar Mode (Setup) | $\mathrm{BCH0/1}$ | $\mathrm{BCH} 1 / 2$ | $\mathrm{BCH} 4 / 5$ | $\mathrm{BCH} 6 / 7$ | X | X | X | X |

X = Don't care.

## 12－Bit，300ksps ADCs with Differential Track／Hold，and Internal Reference

## Table 2．Conversion Register＊

| BIT <br> NAME | BIT | FUNCTION |
| :---: | :---: | :--- |
| - | 7 （MSB） | Set to 1 to select conversion register |
| $X$ | 6 | Don＇t care |
| CHSEL2 | 5 | Analog input channel select |
| CHSEL1 | 4 | Analog input channel select |
| CHSEL0 | 3 | Analog input channel select |
| SCAN1 | 2 | Scan mode select |
| SCAN0 | 1 | Scan mode select |
| X | $0($ LSB $)$ | Don＇t care |

＊See below for bit details．

| CHSEL2 | CHSEL1 | CHSEL0 | SELECTED <br> CHANNEL（N） |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | AIN0 |
| 0 | 0 | 1 | AIN1 |
| 0 | 1 | 0 | AIN2 |
| 0 | 1 | 1 | AIN3 |
| 1 | 0 | 0 | AIN4 |
| 1 | 0 | 1 | AIN5 |
| 1 | 1 | 0 | AIN6 |
| 1 | 1 | 1 | AIN7 |


| SCAN1 | SCANO | SCAN MODE（CHANNEL N IS <br> SELECTED BY BITS CHSEL［2：0］） |
| :---: | :---: | :--- |
| 0 | 0 | Scans channels 0 through N |
| 0 | 1 | Scans channels N through the highest <br> numbered channel |
| 1 | 0 | Scans channel N repeatedly．The averaging <br> register sets the number of results． |
| 1 | 1 | No scan．Converts channel N once only． |

## Setup Register

Write a byte to the setup register to configure the clock， reference，and power－down modes．Table 3 details the bits in the setup register．Bits 5 and 4 （CKSEL1 and CKSELO）control the clock mode，acquisition and sam－ pling，and the conversion start．Bits 3 and 2 （REFSEL1 and REFSELO）control internal or external reference use．

Bits 1 and 0 （DIFFSEL1 and DIFFSELO）address the unipolar mode and bipolar mode registers and configure the analog input channels for differential operation．

## Unipolar／Bipolar Mode Registers

The final 2 bits（LSBs）of the setup register control the unipolar／bipolar mode address registers．Set bits 1 and 0 （DIFFSEL1 and DIFFSELO）to 10 to write to the unipo－ lar mode register．Set bits 1 and 0 to 11 to write to the bipolar mode register．In both cases，the setup byte must be followed immediately by 1 byte of data written to the unipolar register or bipolar register．Hold $\overline{\mathrm{CS}}$ low and run 16 SCLK cycles before pulling $\overline{\mathrm{CS}}$ high．If the last 2 bits of the setup register are 00 or 01，neither the unipolar mode register nor the bipolar mode register is written．Any subsequent byte is recognized as a new input data byte．See Tables 4 and 5 to program the unipolar and bipolar mode registers．
If a channel is configured as both unipolar and bipolar， the unipolar setting takes precedence．In unipolar mode，AIN＋can exceed AIN－by up to VreF．The out－ put format in unipolar mode is binary．In bipolar mode， either input can exceed the other by up to $V_{\text {Ref }} / 2$ ．The output format in bipolar mode is two＇s complement．

## Averaging Register

Write to the averaging register to configure the ADC to average up to 32 samples for each requested result， and to independently control the number of results requested for single－channel scans．
Table 2 details the four scan modes available in the con－ version register．All four scan modes allow averaging as long as the AVGON bit，bit 4 in the averaging register，is set to 1 ．Select scan mode 10 to scan the same channel multiple times．Clock mode 11 disables averaging．

## Reset Register

Write to the reset register（as shown in Table 7）to clear the FIFO or to reset all registers to their default states． Set the $\overline{\text { RESET }}$ bit to 1 to reset the FIFO．Set the RESET bit to zero to return the MAX11634－MAX11637 to the default power－up state．

## Power－Up Default State

The MAX11634－MAX11637 power up with all blocks in shutdown，including the reference．All registers power up in state 00000000，except for the setup register，which powers up in clock mode 10 （CKSEL1＝1）．

## 12-Bit, 300ksps ADCs with Differential <br> Track/Hold, and Internal Reference

## Table 3. Setup Register*

| BIT NAME | BIT |  |
| :---: | :---: | :--- |
| - | $7(\mathrm{MSB})$ | Set to 0 to select setup register |
| - | 6 | Set to 1 to select setup register |
| CKSEL1 | 5 | Clock mode and $\overline{\text { CNVST }}$ configuration. Resets to 1 at power-up. |
| CKSELO | 4 | Clock mode and $\overline{\text { CNVST configuration }}$ |
| REFSEL1 | 3 | Reference mode configuration |
| REFSEL0 | 2 | Reference mode configuration |
| DIFFSEL1 | 1 | Unipolar/bipolar mode register configuration for differential mode |
| DIFFSELO | $0(L S B)$ | Unipolar/bipolar mode register configuration for differential mode |

*See below for bit details.

| CKSEL1 | CKSELO | CONVERSION CLOCK | ACQUISITION/SAMPLING | $\overline{\text { CNVST CONFIGURATION }}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Internal | Internally timed | $\overline{\text { CNVST }}$ |
| 0 | 1 | Internal | Externally timed through $\overline{\text { CNVST }}$ | $\overline{\text { CNVST }}$ |
| 1 | 0 | Internal | Internally timed | $\overline{\text { AIN7* }}$ |
| 1 | 1 | External (4.8MHz max) | Externally timed through SCLK | $\overline{\text { AIN7* }}$ |

*The MAX11634/MAX11635 have a dedicated $\overline{\text { CNVST pin. }}$

| REFSEL1 | REFSELO | VOLTAGE REFERENCE | AutoShutdown | REF- CONFIGURATION |
| :---: | :---: | :---: | :--- | :---: |
| 0 | 0 | Internal | Reference off after scan; need <br> wake-up delay | AIN6 |
| 0 | 1 | External single-ended | Reference off; no wake-up delay | AIN6 |
| 1 | 0 | Internal | Reference always on; no wake- <br> up delay | AIN6 |
| 1 | 1 | External differential | Reference off; no wake-up delay | REF-* |

*The MAX11634/MAX11635 have a dedicated REF- pin.

| DIFFSEL1 | DIFFSELO | FUNCTION |
| :---: | :---: | :--- |
| 0 | 0 | No data follows the setup byte. Unipolar mode and bipolar mode registers remain unchanged. |
| 0 | 1 | No data follows the setup byte. Unipolar mode and bipolar mode registers remain unchanged. |
| 1 | 0 | 1 byte of data follows the setup byte and is written to the unipolar mode register. |
| 1 | 1 | 1 byte of data follows the setup byte and is written to the bipolar mode register. |

## 12－Bit，300ksps ADCs with Differential Track／Hold，and Internal Reference

## Output Data Format

Figures 4－7 illustrate the conversion timing for the MAX11634－MAX11637．The 12－bit conversion result is output in MSB－first format with four leading zeros．DIN data is latched into the serial interface on the rising edge of SCLK．Data on DOUT transitions on the falling
edge of SCLK．Conversions in clock modes 00 and 01 are initiated by CNVST．Conversions in clock modes 10 and 11 are initiated by writing an input data byte to the conversion register．Data is binary for unipolar mode and two＇s complement for bipolar mode．

Table 5．Bipolar Mode Register（Addressed Through Setup Register）

| BIT NAME | BIT | FUNCTION |
| :---: | :---: | :--- |
| BCH0／1 | $7(\mathrm{MSB})$ | Set to 1 to configure AIN0 and AIN1 for bipolar differential conversion |
| BCH2／3 | 6 | Set to 1 to configure AIN2 and AIN3 for bipolar differential conversion |
| BCH4／5 | 5 | Set to 1 to configure AIN4 and AIN5 for bipolar differential conversion |
| BCH6／7 | 4 | Set to 1 to configure AIN6 and AIN7 for bipolar differential conversion |
| $X$ | 3 | Don＇t care |
| $X$ | 2 | Don＇t care |
| $X$ | 1 | Don＇t care |
| $X$ | $0(L S B)$ | Don＇t care |

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## Table 6. Averaging Register*

| BIT NAME | BIT |  |
| :---: | :---: | :--- |
| - | $7(\mathrm{MSB})$ | Set to 0 to select averaging register |
| - | 6 | Set to 0 to select averaging register |
| - | 5 | Set to 1 to select averaging register |
| AVGON | 4 | Set to 1 to turn averaging on. Set to 0 to turn averaging off. |
| NAVG1 | 3 | Configures the number of conversions for single-channel scans |
| NAVG0 | 2 | Configures the number of conversions for single-channel scans |
| NSCAN1 | 1 | Single-channel scan count (scan mode 10 only) |
| NSCAN0 | $0(\mathrm{LSB})$ | Single-channel scan count (scan mode 10 only) |

*See below for bit details.

| AVGON | NAVG1 | NAVGO | FUNCTION |
| :---: | :---: | :---: | :--- |
| 0 | $X$ | $X$ | Performs 1 conversion for each requested result |
| 1 | 0 | 0 | Performs 4 conversions and returns the average for each requested result |
| 1 | 0 | 1 | Performs 8 conversions and returns the average for each requested result |
| 1 | 1 | 0 | Performs 16 conversions and returns the average for each requested result |
| 1 | 1 | 1 | Performs 32 conversions and returns the average for each requested result |


| NSCAN1 | NSCANO | FUNCTION (APPLIES ONLY IF SCAN MODE 10 IS SELECTED) |
| :---: | :---: | :--- |
| 0 | 0 | Scans channel $N$ and returns 4 results |
| 0 | 1 | Scans channel $N$ and returns 8 results |
| 1 | 0 | Scans channel $N$ and returns 12 results |
| 1 | 1 | Scans channel $N$ and returns 16 results |

Table 7. Reset Register

| BIT NAME | BIT |  |
| :---: | :---: | :--- |
| - | $7(\mathrm{MSB})$ | Set to 0 to select reset register |
| - | 6 | Set to 0 to select reset register |
| - | 5 | Set to 0 to select reset register |
| - | 4 | Set to 1 to select reset register |
| $\overline{\text { RESET }}$ | 3 | Set to 0 to reset all registers; set to 1 to clear the FIFO only |
| $X$ | 2 | Don't care |
| $X$ | 1 | Don't care |
| $X$ | $0(L S B)$ | Don't care |

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

## Internally Timed Acquisitions and Conversions Using CNVST

Performing Conversions in Clock Mode 00 In clock mode 00, the wake-up, acquisition, conversion, and shutdown sequences are initiated through CNVST and performed automatically using the internal oscillator. Results are added to the internal FIFO to be read out later. See Figure 4 for clock mode 00 timing.
Initiate a scan by setting $\overline{\text { CNVST }}$ low for at least 40ns before pulling it high again. The MAX11634-MAX11637 then wake up, scan all requested channels, store the results in the FIFO, and shut down. After the scan is complete, $\overline{\mathrm{EOC}}$ is pulled low and the results are available in the FIFO. Wait until EOC goes low before pulling $\overline{\mathrm{CS}}$ low to communicate with the serial interface. $\overline{\mathrm{EOC}}$ stays low until $\overline{\mathrm{CS}}$ or $\overline{\mathrm{CNVST}}$ is pulled low again.
Do not initiate a second $\overline{\text { CNVST }}$ before $\overline{\mathrm{EOC}}$ goes low; otherwise, the FIFO can become corrupted.

## Externally Timed Acquisitions and Internally Timed Conversions with CNVST

Performing Conversions in Clock Mode 01 In clock mode 01, conversions are requested one at a time using CNVST and performed automatically using
the internal oscillator. See Figure 5 for clock mode 01 timing.
Setting CNVST low begins an acquisition, wakes up the ADC, and places it in track mode. Hold CNVST low for at least $1.4 \mu$ s to complete the acquisition. If the internal reference needs to wake up, an additional $65 \mu$ s is required for the internal reference to power up. If a temperature measurement is being requested, reference power-up and temperature measurement are internally timed. In this case, hold CNVST low for at least 40ns.
Set CNVST high to begin a conversion. After the conversion is complete, the ADC shuts down and pulls $\overline{\mathrm{EOC}}$ low. $\overline{\mathrm{EOC}}$ stays low until $\overline{\mathrm{CS}}$ or $\overline{\mathrm{CNVST}}$ is pulled low again. Wait until $\overline{\mathrm{EOC}}$ goes low before pulling $\overline{\mathrm{CS}}$ or CNVST Iow.
If averaging is turned on, multiple $\overline{\text { CNVST }}$ pulses need to be performed before a result is written to the FIFO. Once the proper number of conversions has been performed to generate an averaged FIFO result, as specified by the averaging register, the scan logic automatically switches the analog input multiplexer to the next requested channel. The result is available on DOUT once EOC has been pulled low.


Figure 4. Clock Mode 00

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference



Figure 5. Clock Mode 01


Figure 6. Clock Mode 10

## Internally Timed Acquisitions and Conversions Using the Serial Interface

Performing Conversions in Clock Mode 10
In clock mode 10, the wake-up, acquisition, conversion, and shutdown sequences are initiated by writing an input data byte to the conversion register, and are performed automatically using the internal oscillator. This is the default clock mode upon power-up. See Figure 6 for clock mode 10 timing.
Initiate a scan by writing a byte to the conversion register. The MAX11634-MAX11637 then power up, scan all requested channels, store the results in the FIFO, and shut down. After the scan is complete, $\overline{\mathrm{EOC}}$ is pulled low and the results are available in the FIFO. EOC stays low until $\overline{\mathrm{CS}}$ is pulled low again.

## Externally Clocked Acquisitions and Conversions Using the Serial Interface

Performing Conversions in Clock Mode 11 In clock mode 11, acquisitions and conversions are initiated by writing to the conversion register and are performed one at a time using the SCLK as the conversion clock. Scanning and averaging are disabled, and the conversion result is available at DOUT during the conversion. See Figure 7 for clock mode 11 timing.
Initiate a conversion by writing a byte to the conversion register followed by 16 SCLK cycles. If $\overline{C S}$ is pulsed high between the eighth and ninth cycles, the pulse width must be less than $100 \mu$ s. To continuously convert at 16 cycles per conversion, alternate 1 byte of zeros between each conversion byte.

## 12－Bit，300ksps ADCs with Differential Track／Hold，and Internal Reference


$\overline{\mathrm{EOC}}$
EXTERNALLY TIMED ACQUIIITION，SAMPLING AND CONVERSION WITHOUT CNVST．

Figure 7．Clock Mode 11

Partial Reads and Partial Writes
If the first byte of an entry in the FIFO is partially read （ $\overline{\mathrm{CS}}$ is pulled high after fewer than eight SCLK cycles）， the second byte of data that is read out contains the next 8 bits（not $\mathrm{b}[7: 0]$ ）．The remaining bits are lost for that entry．If the first byte of an entry in the FIFO is read out fully，but the second byte is read out partially，the rest of the entry is lost．The remaining data in the FIFO is uncorrupted and can be read out normally after tak－ ing $\overline{\mathrm{CS}}$ low again，as long as the four leading bits（nor－ mally zeros）are ignored．Internal registers that are written partially through the SPI contain new values， starting at the MSB up to the point that the partial write is stopped．The part of the register that is not written contains previously written values．If $\overline{\mathrm{CS}}$ is pulled low before $\overline{E O C}$ goes low，a conversion cannot be complet－ ed and the FIFO is corrupted．

## Transfer Function

Figure 8 shows the unipolar transfer function for single－ ended or differential inputs．Figure 9 shows the bipolar transfer function for differential inputs．Code transitions occur halfway between successive－integer LSB values． Output coding is binary，with 1 LSB $=$ VREF／4096 for unipolar and bipolar operation，and $1 \mathrm{LSB}=0.125^{\circ} \mathrm{C}$ for temperature measurements．

## Layout，Grounding，and Bypassing

For best performance，use PC boards．Do not use wire－ wrap boards．Board layout should ensure that digital and analog signal lines are separated from each other． Do not run analog and digital（especially clock）signals parallel to one another or run digital lines underneath the

MAX11634－MAX11637 package．High－frequency noise in the VDD power supply can affect performance． Bypass the VDD supply with a $0.1 \mu \mathrm{~F}$ capacitor to GND， close to the VDD pin．Minimize capacitor lead lengths for best supply－noise rejection．If the power supply is very noisy，connect a $10 \Omega$ resistor in series with the supply to improve power－supply filtering．

## Definitions

Integral Nonlinearity
Integral nonlinearity（INL）is the deviation of the values on an actual transfer function from a straight line．This straight line can be either a best－straight－line fit or a line drawn between the end points of the transfer function， once offset and gain errors have been nullified．INL for the MAX11634－MAX11637 is measured using the end－ point method．

Differential Nonlinearity Differential nonlinearity（DNL）is the difference between an actual step width and the ideal value of 1 LSB．A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function．

## Aperture Jitter

Aperture jitter（tAJ）is the sample－to－sample variation in the time between the samples．

Aperture Delay
Aperture delay（tAD）is the time between the rising edge of the sampling clock and the instant when an actual sample is taken．

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference



Figure 8. Unipolar Transfer Function, Full Scale (FS) $=V_{\text {REF }}$

Signal-to-Noise Ratio
For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
\text { SNR }=(6.02 \times N+1.76) \mathrm{dB}
$$

In reality, there are other noise sources besides quantization noise, including thermal noise, reference noise, clock jitter, etc. Therefore, SNR is calculated by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

Signal-to-Noise Plus Distortion
Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all other ADC output signals:

SINAD $(\mathrm{dB})=20 \times \log ($ SignalRMS/Noiserms $)$
Effective Number of Bits Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and


Figure 9. Bipolar Transfer Function, Full Scale $( \pm F S)= \pm V_{R E F} / 2$
sampling rate. An ideal ADC error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the effective number of bits as follows:

$$
\text { ENOB }=(\text { SINAD }-1.76) / 6.02
$$

Total Harmonic Distortion
Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
\mathrm{THD}=20 \times \log \left[\sqrt{\left(\mathrm{V}_{2}^{2}+\mathrm{V}_{3}^{2}+\mathrm{V}_{4}^{2}+\mathrm{V}_{5}^{2}\right)} / \mathrm{V}_{1}\right]
$$

where $\mathrm{V}_{1}$ is the fundamental amplitude, and $\mathrm{V}_{2}-\mathrm{V}_{5}$ are the amplitudes of the 2 nd-order to 5th-order harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest distortion component.

# 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference 

Chip Information

PROCESS: BiCMOS
Package Information
For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| 16 QSOP | $\mathrm{E} 16+5$ | $\underline{\mathbf{2 1 - 0 0 5 5}}$ | $\underline{\mathbf{9 0 - 0 1 6 7}}$ |

## 12-Bit, 300ksps ADCs with Differential Track/Hold, and Internal Reference

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $6 / 11$ | Initial release | - |
| 1 | $9 / 11$ | Released the MAX11636/MAX11637 and revised the Transfer Function section. | 1,21 |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Data Conversion IC Development Tools category:

## Click to view products by Maxim manufacturer:

Other Similar products are found below :
EVAL-AD7265EDZ EVAL-AD7719EBZ EVAL-AD7767-1EDZ EVAL-AD7995EBZ AD9211-200EBZ AD9251-20EBZ AD9251-65EBZ AD9613-170EBZ AD9629-20EBZ AD9716-DPG2-EBZ AD9737A-EBZ AD9993-EBZ DAC8555EVM EVAL-AD5061EBZ EVAL-

AD5062EBZ EVAL-AD5443-DBRDZ EVAL-AD5570SDZ EVAL-AD7992EBZ EVAL-AD7994EBZ AD9119-MIX-EBZ AD9233-125EBZ AD9629-80EBZ AD9650-80EBZ AD9767-EBZ DAC8531EVM LM96080EB/NOPB EVAL-AD5445SDZ EVAL-AD5660EBZ EVALAD7685SDZ EVAL-AD7687SDZ MAX5318PMB\# MAX1246EVL11-QSOP MAX117EVKIT-DIP DC2365A-C DC2795A-B DC2795A-A DAC088S085EB/NOPB SIM8909-EVB-KIT 82635ASRCDVKHV 961443 DC1466B-B EVAL-AD5413SDZ ADC12D1600RB/NOPB 1083 RFPDK FOR CMT2X5X TS7003DB TSC2014EVM-PDK MOD-USB3G KDC5514EVALZ 650201392G ISL28005FH-100EVAL1Z

