# Dual Automotive Differential Audio Receivers with I<sup>2</sup>C Control and Diagnostics

### **General Description**

The MAX13335E/MAX13336E are high-fidelity stereo audio input amplifiers designed for automotive applications requiring audio-level detection and/or jack sensing capability.

The devices feature a dual-channel, low-noise, programmable gain amplifier that accepts fully differential and quasi-differential input signals with diagnostics capability controlled through an I<sup>2</sup>C interface. The devices' audio receiver can also pair with the MAX13325/MAX13326 audio transmitter to form a complete differential audio link in automotive systems.

Each channel of the device features high common-mode rejection ratio (CMRR) (80dB), enabling the recovery of audio signals in the presence of large common-mode noise in automotive environments. An integrated programmable gain amplifier is adjustable from -14dB to +16dB (MAX13335E) and -22dB to +8dB (MAX13336E) with zero-crossing detection to provide an optimum output-signal level and limit zip noise. The external flexible diagnostic inputs can be configured to perform jack sense functions or to detect short-to-battery, short-to-ground, open load, and shorts between channels.

The audio inputs are protected against ISO 10605  $\pm$ 15kV Air Gap and  $\pm$ 8kV Contact Discharge ESD pulses. Both devices have a -40°C to +105°C operating temperature range, and are available in a 16-pin QSOP package.

#### **Benefits and Features**

- +3.3V or +5V Operation
- +28V to -16V Tolerant Inputs
- Wide Common-Mode Input Range (-5V to +11.5V)
- Fully Differential Inputs Up to 7V<sub>RMS</sub>
- Quasi-Differential Inputs Up to 3.5V<sub>RMS</sub>
- Audio Presence Detection
- Jack Sense Detection
- Diagnostic Capability
- Programmable Gain with Zero-Crossing Detection
- I<sup>2</sup>C Control Interface
- Automotive Grade ESD Protection
  - ISO 10605 ±15kV Air Gap
  - · ±8kV Contact Discharge

### **Applications**

- Radio Head Units
- RSA/RSE
- Connectivity Modules
- Automotive Telematics

Ordering Information appears at end of data sheet.

# **Typical Application Circuits**



Typical Application Circuits continued at end of data sheet.



# Dual Automotive Differential Audio Receivers with I<sup>2</sup>C Control and Diagnostics

## **Absolute Maximum Ratings**

| V <sub>DD</sub> to GND        | 0.3V to +6V                      |
|-------------------------------|----------------------------------|
| D_ to GND                     | 16V to +28V                      |
| INL_, INR_ to GND             | 10V to +15V                      |
| OUTR, OUTL to GND             | 0.3V to (V <sub>DD</sub> + 0.3V) |
| SDA, SCL, INT to GND          | 0.3V to +6V                      |
| REF to GND                    | 0.3V to (V <sub>DD</sub> + 0.3V) |
| Output Short-Circuit Duration | Continuous                       |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |                 |
|-------------------------------------------------------|-----------------|
| QSOP (derate 9.6 mW/°C above +70°C)                   | 771.5 mW        |
| Operating Junction Temperature Range                  | -40°C to +150°C |
| Storage Temperature Range                             | 65°C to +150°C  |
| Lead Temperature (soldering, 10s)                     | +300°C          |
| Soldering Temperature (reflow)                        | +260°C          |
|                                                       |                 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Thermal Characteristics (Note 1)**

**QSOP** 

Junction-to-Ambient Thermal Resistance( $\theta_{JA}$ )......103.7°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )......37°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

 $(V_{DD} = 5V, A_V = -6dB, R_L = 10k\Omega, f = 20Hz \text{ to } 20kHz, T_A = T_J = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $T_A = 25^{\circ}\text{C}$  under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER                   | SYMBOL            | CONDITIONS                     | MIN | TYP  | MAX | UNITS |
|-----------------------------|-------------------|--------------------------------|-----|------|-----|-------|
| GENERAL                     |                   |                                |     |      |     |       |
| Supply-Voltage Range        | \/                | V <sub>REF</sub> = 1.68V       | -5% | 3.3  | +5% | V     |
| Supply-vollage Kalige       | V <sub>DD</sub>   | V <sub>REF</sub> = 2.5V        | -5% | 5.0  | +5% | v     |
| Quiescent Supply Current    | I <sub>DD</sub>   | $V_{INL} = V_{INR} = V_{DD}/2$ |     | 11   |     | mA    |
| Shutdown Supply Current     | I <sub>SHDN</sub> | SHDN bit = 1                   |     | 6    | 10  | μA    |
| REE Output Voltage          | \/                | V <sub>DD</sub> = 3.3V         | -4% | 1.68 | +4% | V     |
| REF Output Voltage          | V <sub>REF</sub>  | V <sub>DD</sub> = 5V           | -3% | 2.5  | +3% | ]     |
| Thermal Shutdown            | T <sub>SHDN</sub> | (Note 3)                       |     | +150 |     | °C    |
| Thermal Shutdown Hysteresis | T <sub>HYS</sub>  | (Note 3)                       |     | 15   |     | °C    |

## **Electrical Characteristics (continued)**

 $(V_{DD}$  = 5V,  $A_V$  = -6dB,  $R_L$  = 10k $\Omega$ , f = 20Hz to 20kHz,  $T_A$  =  $T_J$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER             | SYMBOL           | CONDI                              | TIONS       | MIN | TYP  | MAX | UNITS |  |  |
|-----------------------|------------------|------------------------------------|-------------|-----|------|-----|-------|--|--|
| AMPLIFIERS            |                  |                                    |             |     |      |     |       |  |  |
|                       |                  | G_[3:0] = 0000                     |             |     |      |     |       |  |  |
|                       |                  | G_[3:0] = 0001                     |             |     | -12  |     |       |  |  |
|                       |                  | G_[3:0] = 0010                     |             |     | -10  |     |       |  |  |
|                       |                  | G_[3:0] = 0011                     |             |     | -8   |     |       |  |  |
|                       |                  | G_[3:0] = 0100                     |             |     | -6   |     |       |  |  |
|                       |                  | G_[3:0] = 0101                     |             |     | -4   |     |       |  |  |
|                       |                  | G_[3:0] = 0110                     |             |     | -2   |     |       |  |  |
|                       |                  | G_[3:0] =0111                      | MAV1222EE   |     | 0    |     |       |  |  |
|                       |                  | G_[3:0] =1000                      | - MAX13335E |     | 2    |     |       |  |  |
|                       |                  | G_[3:0] =1001                      |             |     | 4    |     |       |  |  |
|                       |                  | G_[3:0] =1010                      |             |     | 6    |     |       |  |  |
|                       |                  | G_[3:0] =1011                      | ]           |     | 8    |     |       |  |  |
| Programmable Cain Amp |                  | G_[3:0] =1100                      |             |     | 10   |     |       |  |  |
|                       |                  | G_[3:0] =1101                      |             |     | 12   |     | 1     |  |  |
|                       |                  | G_[3:0] =1110                      |             |     | 14   |     |       |  |  |
|                       |                  | G_[3:0] =1111                      |             |     | 16   |     | dB    |  |  |
| Programmable Gain Amp | A <sub>V</sub>   | G_[3:0] = 0000                     |             |     | -22  |     | ] ub  |  |  |
|                       |                  | G_[3:0] = 0001                     |             |     | -20  |     |       |  |  |
|                       |                  | G_[3:0] = 0010                     |             |     | -18  |     |       |  |  |
|                       |                  | G_[3:0] = 0011                     |             |     | -16  |     |       |  |  |
|                       |                  | G_[3:0] = 0100                     |             |     | -14  |     |       |  |  |
|                       |                  | G_[3:0] = 0101                     |             |     | -12  |     | 1     |  |  |
|                       |                  | G_[3:0] = 0110                     |             |     | -10  |     |       |  |  |
|                       |                  | G_[3:0] =0111                      | MAYADDEE    |     | -8   |     |       |  |  |
|                       |                  | G_[3:0] =1000                      | MAX13336E   |     | -6   |     | 1     |  |  |
|                       |                  | G_[3:0] =1001                      |             |     | -4   |     |       |  |  |
|                       |                  | G_[3:0] =1010                      |             |     | -2   |     | 1     |  |  |
|                       |                  | G_[3:0] =1011                      |             |     | 0    |     |       |  |  |
|                       |                  | G_[3:0] =1100                      |             |     | 2    |     | _     |  |  |
|                       |                  | G_[3:0] =1101                      |             |     | 4    |     |       |  |  |
|                       |                  | G_[3:0] =1110                      | ]           |     | 6    |     |       |  |  |
|                       |                  | G_[3:0] =1111                      | ]           |     | 8    |     |       |  |  |
| Gain Error            | A <sub>ERR</sub> | Within V <sub>CM</sub> operating r | ange        |     | ±0.4 |     | dB    |  |  |
| Gain Matching         | A <sub>MCH</sub> | Within V <sub>CM</sub> operating r | ange        |     | ±0.4 |     | dB    |  |  |

## **Electrical Characteristics (continued)**

 $(V_{DD}$  = 5V,  $A_V$  = -6dB,  $R_L$  = 10k $\Omega$ , f = 20Hz to 20kHz,  $T_A$  =  $T_J$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER                    | RAMETER SYMBOL CONDITIONS |                                                                             |                             |      | TYP | MAX  | UNITS            |  |
|------------------------------|---------------------------|-----------------------------------------------------------------------------|-----------------------------|------|-----|------|------------------|--|
| Input Offset Voltage         | V <sub>IOS</sub>          | A <sub>V</sub> = 0dB                                                        |                             | -10  |     | +10  | mV               |  |
|                              |                           | D:# ! !                                                                     | MAX13335E                   | 13.5 | 22  | 33   |                  |  |
| L ( L L                      |                           | Differential                                                                | MAX13336E                   | 19   | 30  | 42   | kΩ               |  |
| Input Impedance              | R <sub>IN</sub>           | 0: 1                                                                        | MAX13335E                   | 8.5  | 14  | 21   |                  |  |
|                              |                           | Single-ended                                                                | MAX13336E                   | 11   | 17  | 24   | 1                |  |
|                              |                           | Within V <sub>CM</sub> range,<br>f = DC, A <sub>V</sub> = -2dB<br>(Note 4)  | — MAX13335E                 | 60   | 80  |      |                  |  |
| Common-Mode Rejection Ratio  | A                         | V <sub>CM</sub> = 2V <sub>RMS</sub> ,<br>f = 20Hz to 20kHz<br>(Note 3)      | WAX 13333E                  | 60   |     |      | dD               |  |
|                              | ACMRR                     | Within V <sub>CM</sub> range,<br>f = DC, A <sub>V</sub> = -10dB<br>(Note 4) | — MAX13336E                 | 65   | 85  |      | dB               |  |
|                              |                           | V <sub>CM</sub> = 2V <sub>RMS</sub> ,<br>f = 20Hz to 20kHz<br>(Note 3)      | WAX 13330E                  | 65   |     |      |                  |  |
| Power-Supply Rejection Ratio | A <sub>PSRR</sub>         | f = 1kHz, V <sub>RIPPLE</sub> = 20                                          | 0mV <sub>P-P</sub> (Note 3) |      | -80 |      | dB               |  |
|                              |                           | Quasi-differential source, V <sub>DD</sub> = 3.3V                           |                             |      |     | 1.3  |                  |  |
|                              |                           | Quasi-differential source, V <sub>DD</sub> = 5V                             | MAY/100055                  |      |     | 2    |                  |  |
|                              |                           | Differential source,<br>V <sub>DD</sub> = 3.3V                              | MAX13335E                   |      |     | 2.6  |                  |  |
| Innut Valtaga Danga          |                           | Differential source,<br>V <sub>DD</sub> = 5V                                |                             |      |     | 4.0  |                  |  |
| Input Voltage Range          | V <sub>IN</sub>           | Quasi-differential source, V <sub>DD</sub> = 3.3V                           |                             |      |     | 2.3  | V <sub>RMS</sub> |  |
|                              |                           | Quasi-differential source, V <sub>DD</sub> = 5V                             | MAY/40005                   |      |     | 3.5  |                  |  |
|                              |                           | Differential source,<br>V <sub>DD</sub> = 3.3V                              | MAX13336E                   |      |     | 4.6  |                  |  |
|                              |                           | Differential source,<br>V <sub>DD</sub> = 5V                                |                             |      |     | 7.0  |                  |  |
|                              |                           | V <sub>DD</sub> = 3.3V                                                      | MAYAGGGE                    | -1.2 |     | 4.6  |                  |  |
| Input Common-Mode Voltage    | \                         | V <sub>DD</sub> = 5V                                                        | MAX13335E                   | -1.8 |     | 7.0  | _ v              |  |
| Range                        | V <sub>CM</sub>           | V <sub>DD</sub> = 3.3V                                                      | MAYAGGGE                    | -3.3 |     | 7.6  |                  |  |
|                              |                           | V <sub>DD</sub> = 5V                                                        | MAX13336E                   | -5.0 |     | 11.5 |                  |  |

## **Electrical Characteristics (continued)**

 $(V_{DD}$  = 5V,  $A_V$  = -6dB,  $R_L$  = 10k $\Omega$ , f = 20Hz to 20kHz,  $T_A$  =  $T_J$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER                               | SYMBOL             | CONI                                                      | MIN                                   | TYP | MAX   | UNITS                 |                   |  |
|-----------------------------------------|--------------------|-----------------------------------------------------------|---------------------------------------|-----|-------|-----------------------|-------------------|--|
| Output Voltage Range                    | V <sub>OUT</sub>   | $R_L = 10k\Omega$                                         |                                       | 0.1 |       | V <sub>DD</sub> - 0.1 | V                 |  |
| Total Harmonic Distortion Plus<br>Noise | THD+N              | f = 1kHz, V <sub>OUT</sub> = 1.4V <sub>RMS</sub> (Note 3) |                                       |     | 0.01  |                       | %                 |  |
| Signal to Noise Patio                   | SNR                | V <sub>OUT</sub> = 1.4V <sub>RMS</sub>                    | MAX13335E                             |     | 104.8 |                       | dB                |  |
| Signal-to-Noise Ratio                   | SINK               | (Note 3)                                                  | MAX13336E                             |     | 99.4  |                       | ub                |  |
| Output Noise                            | V <sub>N</sub>     | A <sub>V</sub> = 0dB, unweighte                           | d MAX13335E                           |     | 8     |                       | μV <sub>RMS</sub> |  |
| Output Noise                            | VN                 | (Note 3)                                                  | (Note 3) MAX13336E                    |     | 15    |                       | PVRMS             |  |
| Slew Rate                               | SR                 | C <sub>L</sub> = 300pF (Note 3)                           |                                       | 0.5 |       |                       | V/µs              |  |
| Maximum Capacitive Load                 | CL                 | No sustained oscillati                                    | on (Note 3)                           |     | 300   |                       | pF                |  |
| Crosstalk                               | A <sub>XTALK</sub> | V <sub>IN</sub> = 2V <sub>RMS</sub> (Note 3               | )                                     |     | -80   |                       | dB                |  |
| Mute Attenuation                        | A <sub>MUTE</sub>  | MUTE bit = 1, V <sub>IN</sub> = 2                         | 2V <sub>RMS</sub> (Note 3)            |     | -80   |                       | dB                |  |
| Shutdown Attenuation                    | A <sub>SHDN</sub>  | SHDN bit = 1, V <sub>IN</sub> = 2                         | 2V <sub>RMS</sub> (Note 3)            |     | -80   |                       | dB                |  |
| LEVEL SENSE/CLIP DETECTIO               | N                  |                                                           |                                       |     |       |                       |                   |  |
| Audio Presence Threshold                | V <sub>TAP</sub>   | Output referred                                           |                                       | 127 | 200   | 268                   | mV <sub>RMS</sub> |  |
| Clin Loyal Warning                      | V <sub>TCP</sub>   | Positive clip warning                                     | Positive clip warning level           |     | 90    |                       | 0/. \/            |  |
| Clip-Level Warning                      | V <sub>TCN</sub>   | Negative clip warning                                     |                                       | 10  |       | % V <sub>DD</sub>     |                   |  |
| DIAGNOSTIC I/O                          |                    |                                                           |                                       |     |       |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=0001                          |     | 40    |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=0010                          |     | 97    |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=0011                          |     | 154   |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=0100                          |     | 210   |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=0101                          |     | 265   |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=0110                          |     | 320   |                       |                   |  |
| Pullup Current Limit                    | I <sub>IDH</sub>   | $V_{D_{-}}$ = 1.5V,<br>CTRL0.DGAIN = 0                    | D_[3:0]=0111                          |     | 375   |                       | μA                |  |
|                                         |                    | CTREO.DGAIN = 0                                           | D_[3:0]=1000                          |     | 430   |                       | 1                 |  |
|                                         |                    |                                                           | D_[3:0]=1001                          |     | 485   |                       | 1                 |  |
|                                         |                    |                                                           | D_[3:0]=1010                          |     | 540   |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=1011                          |     | 595   |                       | 1                 |  |
|                                         |                    |                                                           | D_[3:0]=1100                          |     | 650   |                       |                   |  |
|                                         |                    |                                                           | D_[3:0]=1101                          |     | 705   |                       | 1                 |  |
| Pulldown Current                        | l <sub>IDL</sub>   | D_[3:0] = 1110, V <sub>D</sub> < V <sub>CM</sub>          |                                       |     | 32    | 65                    | μA                |  |
| Trip High Threshold                     | V <sub>IDH</sub>   | $R_D = 1k\Omega$ to $10k\Omega$                           |                                       |     | 1.94  |                       | V                 |  |
| Trip Low Threshold                      | V <sub>IDL</sub>   | $R_D = 1k\Omega$ to $10k\Omega$                           |                                       |     | 0.92  |                       | V                 |  |
| Switch Diode                            | V <sub>DON</sub>   | D_[3:0] = 1111                                            |                                       |     | 0.7   |                       | V                 |  |
| Input Resistance                        | R <sub>DOFF</sub>  | Off-state D_[3:0] = 00                                    | 000, V <sub>D</sub> < V <sub>CM</sub> | 1   | 1     |                       | ΜΩ                |  |
| Leakage Current                         | I <sub>DLKG</sub>  | Off-state D_[3:0] = 00                                    |                                       |     | ±10   |                       | μA                |  |

## **Electrical Characteristics (continued)**

 $(V_{DD}$  = 5V,  $A_V$  = -6dB,  $R_L$  = 10k $\Omega$ , f = 20Hz to 20kHz,  $T_A$  =  $T_J$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER                  | SYMBOL              | CONDITIONS                        | MIN                      | TYP                       | MAX                      | UNITS |
|----------------------------|---------------------|-----------------------------------|--------------------------|---------------------------|--------------------------|-------|
| ESD PROTECTION             |                     |                                   |                          |                           |                          |       |
| ISO 10605 Air Gap          | V <sub>ESD</sub>    | 2kΩ/150pF, INL_, INR_             |                          | ±15                       |                          | kV    |
| Contact Discharge          | V <sub>ESD</sub>    | 330Ω/330pF, INL_, INR_            |                          | ±8                        |                          | kV    |
| DIGITAL INTERFACE          |                     |                                   |                          |                           |                          |       |
| Input Voltage High         | V <sub>INH</sub>    | SDA, SCL                          | 0.7 x<br>V <sub>DD</sub> |                           |                          | V     |
| Input Voltage Low          | V <sub>INL</sub>    | SDA, SCL                          |                          |                           | 0.3 x<br>V <sub>DD</sub> | V     |
| Input Voltage Hysteresis   | V <sub>HYS</sub>    | SDA, SCL                          |                          | 0.14 x<br>V <sub>DD</sub> |                          | mV    |
| I/O Leakage Current        | I <sub>LKG</sub>    | SDA, SCL, ĪNT                     |                          | ±10                       |                          | μA    |
| Output Low Voltage         | V <sub>OL</sub>     | SDA, INT, I <sub>SINK</sub> = 3mA |                          |                           | 0.4                      | V     |
| EN to Full Operation Time  | t <sub>SON</sub>    | C <sub>REF</sub> = 2.2µF (Note 3) |                          | 100                       |                          | ms    |
| I <sup>2</sup> C TIMING    |                     |                                   |                          |                           |                          |       |
| Output Fall Time           | t <sub>OF</sub>     | C <sub>BUS</sub> = 10pF to 400pF  |                          |                           | 250                      | ns    |
| Pin Capacitance            | C <sub>IN</sub>     |                                   |                          |                           | 10                       | pF    |
| Clock Frequency            | f <sub>SCL</sub>    |                                   |                          |                           | 400                      | kHz   |
| SCL Low Time               | t <sub>LOW</sub>    |                                   | 1.3                      |                           |                          | μs    |
| SCL High Time              | tHIGH               |                                   | 0.6                      |                           |                          | μs    |
| START Condition Hold Time  | t <sub>HD:STA</sub> | Repeated START condition          | 0.6                      |                           |                          | μs    |
| START Condition Setup Time | t <sub>SU:STA</sub> | Repeated START condition          | 0.6                      |                           |                          | μs    |
| Data Hold Time             | t <sub>HD:DAT</sub> |                                   | 0                        |                           | 900                      | ns    |
| Data Setup Time            | t <sub>SU:DAT</sub> |                                   | 100                      |                           |                          | ns    |
| Input Rise Time            | t <sub>R</sub>      | SCL, SDA                          |                          |                           | 300                      | ns    |
| Input Fall Time            | t <sub>F</sub>      | SCL, SDA                          |                          |                           | 300                      | ns    |
| STOP Condition Setup Time  | t <sub>SU:STO</sub> |                                   | 0.6                      |                           |                          | μs    |
| Bus Free Time              | t <sub>BUF</sub>    | Between START and STOP conditions | 1.3                      |                           |                          | μs    |
| Maximum Bus Capacitance    | C <sub>BUS</sub>    | Per bus line                      |                          |                           | 400                      | pF    |

Note 2: Specifications within minimum and maximum limits are 100% production tested at  $T_A = +25$ °C and are guaranteed over the operating temperature range by design and characterization. Actual typical values may vary and are not guaranteed.

www.maximintegrated.com

Note 3: Guaranteed by bench characterization.

Note 4:  $A_{CMRR} = 20log(\Delta V_{IOS}/\Delta V_{CM})$ .

## **Typical Operating Characteristics**

 $(V_{DD}$  = 5V,  $A_V$  = -6dB,  $R_L$  = 10k $\Omega$ , BW = 20Hz to 20kHz,  $T_A$  = +25°C, unless otherwise noted.)













## **Typical Operating Characteristics (continued)**

 $(V_{DD}$  = 5V,  $A_V$  = -6dB,  $R_L$  = 10k $\Omega$ , BW = 20Hz to 20kHz,  $T_A$  = +25°C, unless otherwise noted.)













## **Typical Operating Characteristics (continued)**

 $(V_{DD} = 5V, A_V = -6dB, R_L = 10k\Omega, BW = 20Hz \text{ to } 20kHz, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 













# **Pin Configuration**



# **Pin Description**

| PIN | NAME     | FUNCTION                                                                       |
|-----|----------|--------------------------------------------------------------------------------|
| 1   | D0       | Diagnostic I/O 0. I/O pin used for jack sense and diagnostics.                 |
| 2   | D1       | Diagnostic I/O 1. I/O pin used for jack sense and diagnostics.                 |
| 3   | INL+     | Noninverting Left-Channel Audio Input                                          |
| 4   | INL-     | Inverting Left-Channel Audio Input                                             |
| 5   | INR-     | Inverting Right-Channel Audio Input                                            |
| 6   | INR+     | Noninverting Right-Channel Audio Input                                         |
| 7   | D2       | Diagnostic I/O 2. I/O pin used for diagnostics.                                |
| 8   | D3       | Diagnostic I/O 3. I/O pin used for diagnostics.                                |
| 9   | SCL      | I <sup>2</sup> C Serial-Clock Input                                            |
| 10  | SDA      | I <sup>2</sup> C Serial-Data Input and Output                                  |
| 11  | ĪNT      | Active-Low, Open-Drain Interrupt Request Output                                |
| 12  | OUTR     | Right-Channel Audio Output                                                     |
| 13  | GND      | Ground                                                                         |
| 14  | OUTL     | Left-Channel Audio Output                                                      |
| 15  | $V_{DD}$ | Supply Input                                                                   |
| 16  | REF      | V <sub>DD</sub> /2 Reference Output. Bypass REF to GND with a 2.2μF capacitor. |

### **Detailed Description**

The MAX13335E/MAX13336E are designed to operate with the MAX13325/MAX13326 dual automotive audio line drivers to form a complete differential audio link in automotive systems. In addition, the MAX13335E/MAX13336E can operate as an auxiliary input audio amplifier with jack sense function.

### Signal Path

The devices can be configured to operate with quasi-differential (up to  $3.5V_{RMS}$ ) and fully differential (up to  $7V_{RMS}$ ) input signals. Both input channels feature high 80dB CMRR (typ). An integrated programmable gain amplifier with zero-crossing detection controlled through the I²C interface provides adjustable gain from -14dB to +16dB (MAX13335E) or -22dB to +8dB (MAX13336E) in +2dB increments. Zero-crossing detection can be enabled to limit the zip noise during a gain transition by delaying the gain change until a zero-crossing event occurs on the input signal.

#### **Interrupt Output**

The devices can monitor the inputs for the presence of audio, clip detection, and change-of-state in the jack sense. An active-low, open-drain interrupt request output can be configured through the I<sup>2</sup>C interface to report the presence of audio, clip detection, and change-of-state in the jack sense. The internal status register also latches the status change of those parameters until an I<sup>2</sup>C read is performed.



Figure 1. Diagnostic I/O Port

#### Thermal Shutdown

Thermal shutdown protects the device when the junction temperature exceeds +150°C (typ). The device resumes operation when the junction temperature drops below the thermal shutdown hysteresis of 15°C (typ). The internal status register latches the status change of the TSD bit until an I<sup>2</sup>C read is performed.

### **Diagnostics**

The devices feature four similar diagnostic I/O ports. When configured correctly, they are capable of performing jack sense detection, short-to-ground, short-to-battery, open-load, and shorts between channels. Each diagnostic I/O port contains a programmable current source, a voltage sense, and a diode to ground.

The principle behind the diagnosis is simply forcing a current into the load attached to the I/O port and sensing the voltage to check if it is greater or smaller than the two predefined low/high thresholds. These can be easily accessed by a microcontroller through the I<sup>2</sup>C interface.

The procedure usually starts with stepping up the current source from the minimum to maximum range.

- If the sensed voltage is consistently below the low threshold, a short-to-ground event is determined.
- 2) However, if the sensed voltage is consistently above the high threshold, there is a possibility of either a short-to-battery or an open-load event. In order to differentiate between them, the I/O port should be tested again with a voltage-sense-only configuration (i.e., with the current source switched off). If the sensed voltage remains above the high threshold, a short-tobattery event has occurred. Otherwise, an open-load event is detected.
- In some current source range, if the sensed voltage is between the high and low thresholds, this could indicate that the load is present.

A valid readout of the status might require some amount of delays (to be inserted by the microcontroller) due to the settling time needed to charge/discharge any external capacitive load on the I/O port.

The diode is useful in the case of sensing an unconnected load or short between channels. Here, one end of the load can be forced to ground by the diode and the usual procedure described above can be applied to detect various events. It is, however, advisable to test the I/O port for a short-to-battery condition prior to turning on the diode as it could risk damaging the device.

See the <u>Applications Information</u> section for various examples on how the diagnostic can be set up to detect different events.

## **Applications Information**

#### **Serial Interface**

Writing to the device using I<sup>2</sup>C requires that first the master send a START condition (S) followed by the device's I<sup>2</sup>C address. After the address, the master sends the address of the register that is to be programmed. The master then ends communication by issuing a STOP condition (P) to relinquish control of the bus, or a repeated START condition (Sr) to communicate to another I<sup>2</sup>C slave (Figure 2).

#### **Bit Transfer**

Each SCL rising edge transfers one data bit. The data on SDA must remain stable during the high portion of the SCL clock pulse (Figure 3). Changes in SDA while SCL

is high are read as control signals (see the <u>START and STOP Conditions</u> section). When the serial interface is inactive, SDA and SCL idle high.

#### **START and STOP Conditions**

A master device initiates communication by issuing a START condition (S) which is a high-to-low transition on SDA with SCL high. A START condition from the master signals the beginning of a transmission to the device. The master terminates transmission by a STOP condition (P) (see the *Acknowledge Bit* section). A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 4). The STOP condition frees the bus. If a repeated START condition (Sr) is generated instead of a STOP condition, the bus remains active. When a STOP condition or incorrect slave ID is detected, the device internally disconnects SCL from the serial interface until the next START or repeated START condition, minimizing digital noise and feedthrough.



Figure 2. I<sup>2</sup>C Timing



Figure 3. Bit Transfer



Figure 4. START/STOP Conditions

# Dual Automotive Differential Audio Receivers with I<sup>2</sup>C Control and Diagnostics

#### Acknowledge Bit

The acknowledge bit (ACK) is a clocked 9th bit that the device uses to handshake the receipt of each byte of data when in write mode. The device pulls down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received (Figure 5). Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master could retry communication. The master must pull down SDA during the 9th clock cycle to acknowledge receipt of data when the device is in read mode. An acknowledge must be sent by the master after each read byte to allow data transfer to continue. A not-acknowledge is sent when the master

reads the final byte of data from the device, followed by a STOP condition.

#### Slave Address

The device is programmable to one of the four I<sup>2</sup>C slave addresses (<u>Table 2</u>). The power-on default I<sup>2</sup>C slave address of the device for read/write is 0xD0/0xD1 (1101000R/W̄). The I<sup>2</sup>C slave address of the device can be selected by writing to Control Register 1 (0x03) while <u>INT</u> is pulled low externally during the I<sup>2</sup>C write duration (Figure 6).

#### **Single Byte-Write Operation**

For a single byte-write operation, send the slave address as the first byte followed by the register address and then a single data byte (Figure 7).



Figure 5. Acknowledge and Not-Acknowledge Bits



Figure 6. I<sup>2</sup>C Slave Address Programming



Figure 7. A Single Byte-Write Operation

# Dual Automotive Differential Audio Receivers with I<sup>2</sup>C Control and Diagnostics

### **Burst-Write Operation**

For a burst-write operation, send the slave address as the first byte followed by the register address and then the data bytes (Figure 8).

#### **Single Byte-Read Operation**

For a single byte-read operation, send the slave address with a write as the first byte followed by the register address. Then send a repeated START condition followed

by the slave address with the read bit set. After the slave sends the data byte, send a not-acknowledge followed by a STOP condition (Figure 9).

#### **Burst-Read Operation**

For a burst-read operation, send the slave address with a write as the first byte followed by the register address. Then send a repeated START condition followed by the slave address with the read bit set. The slave sends data bytes until a not-acknowledge condition is sent (Figure 10).



Figure 8. A Burst-Write Operation



Figure 9. A Single Byte-Read Operation



Figure 10. A Burst-Read Operation

## **Register Map**

| NAME  | REG | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | R/W | POR SETTINGS |
|-------|-----|-------|-------|-------|-------|-------|-------|-------|-------|-----|--------------|
| STAT0 | 00  | DH3   | DL3   | DH2   | DL2   | DH1   | DL1   | DH0   | DL0   | R   | 0x00         |
| STAT1 | 01  | APD   | CLD   | JSD   | TSD   | _     | ID2   | ID1   | ID0   | R   | 0x00         |
| CTRL0 | 02  | API   | CLI   | JSI   | _     | _     | ZEN   | MUTE  | SHDN  | R/W | 0x00         |
| CTRL1 | 03  | _     | _     |       |       | _     |       | I2C1  | I2C0  | R/W | 0x00         |
| DIAG0 | 04  | D1[3] | D1[2] | D1[1] | D1[0] | D0[3] | D0[2] | D0[1] | D0[0] | R/W | 0x00         |
| DIAG1 | 05  | D3[3] | D3[2] | D3[1] | D3[0] | D2[3] | D2[2] | D2[1] | D2[0] | R/W | 0x00         |
| GAIN  | 06  | GL3   | GL2   | GL1   | GL0   | GR3   | GR2   | GR1   | GR0   | R/W | 0x00         |

### Status Register 0 (STAT0)

| ADDRESS: 0 | x00 |     |     |     |     |     |     |     |
|------------|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| NAME       | DH3 | DL3 | DH2 | DL2 | DH1 | DL1 | DH0 | DL0 |
| POR        | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

The bits in Status Register 0 are updated to reflect the states of the upper (DH\_) and lower (DL\_) comparator's threshold when voltage sensing is enabled for the corresponding diagnostic I/O. Combinations of DH\_ and DL\_ can be used to decode the fault on the I/O port.

### Bits 7, 5, 3, 1: DH\_ (Diagnostic Upper Comparator Threshold V<sub>IDH</sub>)

0 = Below upper threshold

1 = Above upper threshold

### Bits 6, 4, 2, 0: DL\_ (Diagnostic Lower Comparator Threshold V<sub>IDL</sub>)

0 = Below lower threshold

1 = Above lower threshold

**Table 1. Interpretation of Diagnostic Status Bits** 

| DH_ | DL_ | CONDITION                                                             |
|-----|-----|-----------------------------------------------------------------------|
| 0   | 0   | Short-to-ground (or disabled)                                         |
| 0   | 1   | No fault                                                              |
| 1   | 0   | Invalid (not used)                                                    |
| 1   | 1   | Short-to-battery if current source is disabled (i.e., D_[3:0] = 1110) |
| 1   | 1   | Open-load if current source is enabled (i.e., D_[3:0] = 0001 to 1101) |

### Status Register 1 (STAT1)

| ADDRESS: 0<br>MODE: R | x01 |     |     |     |   |     |     |     |
|-----------------------|-----|-----|-----|-----|---|-----|-----|-----|
| BIT                   | 7   | 6   | 5   | 4   | 3 | 2   | 1   | 0   |
| NAME                  | APD | CLD | JSD | TSD | _ | ID2 | ID1 | ID0 |
| POR                   | 0   | 0   | 0   | 0   | 0 | _   | _   | _   |

#### Bit 7: APD (Audio Presence Status Bit)

0 = Audio not present.

1 = Audio presence detected. INT asserts low.

### Bit 6: CLD (Clip Detection Status Bit)

0 = No clipping detected.

1 = Clip warning.  $\overline{INT}$  asserts low.

### Bit 5: JSD (Jack Sense Status Bit)

 $0 = \text{Jack removed.} \overline{\text{INT}}$  asserts low.

1 = Jack inserted.  $\overline{INT}$  asserts low.

Note: INT asserts low whenever jack sense changes state.

### Bit 4: TSD (Thermal Shutdown Status Bit)

0 = Within safe operating range.

1 = Overheating detected.  $\overline{INT}$  pin asserts low.

#### **Bit 3: No Function**

#### Bit 2 to 0: ID\_ (Die ID)

001 = MAX13335E

010 = MAX13336E

**Note:** Reading of Status Register 1 (REG = 0x01) releases  $\overline{INT}$  and resets bits APD, CLD, JSD, and TSD back to zero.

### Control Register 0 (CTRL0)

| ADDRESS: 02<br>MODE: R/W | x02 |     |     |   |       |     |      |      |
|--------------------------|-----|-----|-----|---|-------|-----|------|------|
| BIT                      | 7   | 6   | 5   | 4 | 3     | 2   | 1    | 0    |
| NAME                     | API | CLI | JSI | _ | DGAIN | ZEN | MUTE | SHDN |
| POR                      | 0   | 0   | 0   | 0 | 0     | 0   | 0    | 0    |

#### Bit 7: API (Audio Presence Interrupt Enable Bit)

0 = Disable

1 = Enable\*

#### Bit 6: CLI (Clip Warning Interrupt Enable Bit)

0 = Disable

1 = Enable\*

#### Bit 5: JSI (Jack Sense Interrupt Enable Bit)

The JSI bit can be set only after D1[3:0] and D0[3:0] in the Diagnostic register 0 (DIAG0) has been programmed.

0 = Disable

1 = Enable\*

Bits 4: No Function (0 should be written during write access.)

#### Bit 3: DGAIN (Diagnostic Pullup Current Gain Bit)

Gain adjustment used to set the diagnostic pullup current value on the D0-D3 pins.

0 = Nominal; pullup current values match typical values in the *Electrical Characteristics* table.

1 = 1.5x; Increases the diagnostic current by 1.5x the nominal values listed for the Pullup Current Limit parameter in the *Electrical Characteristics* table

#### Bit 2: ZEN (Zero-Crossing Enable Bit)

Enabling zero-crossing detection loads the new PGA gain settings at the zero-crossing signal to avoid zip noise.

0 = Disable

1 = Enable

#### Bit 1: MUTE (Mute Enable Bite)

0 = Play mode

1 = Mute mode

### Bit 0 : SHDN (Shutdown Enable Bit)

0 = Normal mode

1 = Shutdown mode

<sup>\*</sup>Bit automatically resets to 0 when an audio presence interrupt occurs.

<sup>\*</sup>Bit automatically resets to 0 when a clip warning interrupt occurs.

<sup>\*</sup>Bit automatically resets to 0 when a jack sense interrupt occurs.

# **Control Register 1 (CTRL1)**

| ADDRESS: 02<br>MODE: R/W | x03 |   |   |   |   |   |      |      |
|--------------------------|-----|---|---|---|---|---|------|------|
| BIT                      | 7   | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
| NAME                     | _   | _ | _ | _ | _ | _ | I2C1 | I2C0 |
| POR                      | 0   | 0 | 0 | 0 | 0 | 0 | 0    | 0    |

## Table 2. I<sup>2</sup>C Address

| A7 | A6 | A5 | A4 | А3 | A2 (I2C1) | A1 (I2C0) | A0 (R/W) | READ | WRITE |
|----|----|----|----|----|-----------|-----------|----------|------|-------|
| 1  | 1  | 0  | 1  | 0  | 0         | 0         | _        | 0xD1 | 0xD0  |
| 1  | 1  | 0  | 1  | 0  | 0         | 1         | _        | 0xD3 | 0xD2  |
| 1  | 1  | 0  | 1  | 0  | 1         | 0         | _        | 0xD5 | 0xD4  |
| 1  | 1  | 0  | 1  | 0  | 1         | 1         | _        | 0xD7 | 0xD6  |

Bits 7 to 2: No Function (0 should be written during write access.)

Bits 1 and 0: I2C\_

The I2C1 and I2C0 bits determine the I<sup>2</sup>C slave address of the device. The I<sup>2</sup>C slave address is changed by writing to CTRL1 while  $\overline{\text{INT}}$  is pulled low (e.g., by an external microcontroller) for the duration of the I<sup>2</sup>C write cycle.

### Diagnostic Register 0 (DIAG0)

| ADDRESS: 0:<br>MODE: R/W | x04   |       |       |       |       |       |       |       |
|--------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT                      | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| NAME                     | D1[3] | D1[2] | D1[1] | D1[0] | D0[3] | D0[2] | D0[1] | D0[0] |
| POR                      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

### **Diagnostic Register 1 (DIAG1)**

| ADDRESS: 0<br>MODE: R/W | x05   |       |       |       |       |       |       |       |
|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT                     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| NAME                    | D3[3] | D3[2] | D3[1] | D3[0] | D2[3] | D2[2] | D2[1] | D2[0] |
| POR                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

The Diagnostic registers, DIAG0 and DIAG1, program the state of the four diagnostic I/O ports D\_. The diagnostic ports can be programmed to operate in one of the four states:

- 1) Setting D\_[3:0] = 0000 disables the corresponding diagnostic I/O.
- 2) Setting D\_[3:0] = 0001 to 1101 enables the internal current source (40μA to 705μA) and voltage sensing. The voltage sensing utilizes a window comparator with an upper threshold of 1.94V and a lower threshold of 0.92V (see the *Diagnostic Configurations* section).
- 3) Setting D\_[3:0] = 1110 enables voltage sensing only.
- 4) Setting D\_[3:0] = 1111 enables the internal diode to ground.

## **Table 3. Diagnostic I/O Port States**

| D_[3:0] | FUNCTION                                                              |
|---------|-----------------------------------------------------------------------|
| 0000    | Diagnostic output disabled.                                           |
| 0001    | Enables the 40µA current source and voltage sense.                    |
| 0010    | Enables the 97µA current source and voltage sense.                    |
| 0011    | Enables the 154µA current source and voltage sense.                   |
| 0100    | Enables the 210µA current source and voltage sense.                   |
| 0101    | Enables the 265µA current source and voltage sense.                   |
| 0110    | Enables the 320µA current source and voltage sense.                   |
| 0111    | Enables the 375µA current source and voltage sense.                   |
| 1000    | Enables the 430µA current source and voltage sense.                   |
| 1001    | Enables the 485µA current source and voltage sense.                   |
| 1010    | Enables the 540µA current source and voltage sense.                   |
| 1011    | Enables the 595µA current source and voltage sense.                   |
| 1100    | Enables the 650µA current source and voltage sense.                   |
| 1101    | Enables the 705µA current source and voltage sense.                   |
| 1110    | Enable voltage sense. The current source is disabled.                 |
| 1111    | Enables the diode. The current source and voltage sense are disabled. |

#### **Gain Register (GAIN)**

| ADDRESS: 02<br>MODE: R/W | x06 |     |     |     |     |     |     |     |
|--------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT                      | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| NAME                     | GL3 | GL2 | GL1 | GL0 | GR3 | GR2 | GR1 | GR0 |
| POR                      | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

#### Bits 7 to 0: G\_

The Gain register sets the gain of the internal programmable gain amplifier  $(A_V)$  for the left (GL[3:0]) and right (GR[3:0]) channels. The gain of the programmable gain amplifier  $(A_V)$  is determined by the following transfer function:

### **Diagnostic Configurations**

The device's diagnostics can be configured for local jack sense, remote jack sense, and differential drive connections (see the *Typical Application Circuits*). Diagnostic registers DIAG0 and DIAG1 configure the diagnostic I/O ports D\_ as a current-source output with voltage sensing enabled, a voltage sensing input, or a diode to GND. When voltage sensing is enabled, the current states of the internal window comparator are updated to status register STAT0. A valid readout of the STAT0 register might require some amount of delays (to be inserted by the microcontroller) between configuring the diagnostic and reading the status register due to the settling time needed to charge/discharge the external capacitive load on the D\_ pins.

#### **Local Jack Sense**

The device is configured for jack sense function when the jack is localized to the same module. In this application

example, the diagnostic I/O D1 is configured as a  $97\mu A$  current-source output and D0 is configured for voltage sensing. When a plug is not inserted, the internal spring contact of the jack shorts D1 to D0. The  $97\mu A$  current source from D1 pulls D0 to  $V_{DD}$  resulting in DH0 = 1. When a plug is inserted, the internal spring contact of the jack is forced open and disconnects D1 from D0. This results in D0 going low and hence DH0 = 0.

#### **Remote Jack Sense Detection**

When the jack is remotely located, the device can be used for additional fault detection of the wiring harness used for the connection. See the *Typical Application Circuits*.

#### **Differential Connection**

For fully differential applications, the device can be configured to detect faults in the wiring harness as shown in the *Typical Application Circuits*.

**Table 4. Local Jack Sense Diagnostic Configuration** 

| CONFIGURATION                    | FUNCTION                  | COMPARATOR OUTPUT | STATUS                |
|----------------------------------|---------------------------|-------------------|-----------------------|
| D1[3:0] = 0010<br>D0[3:0] = 1110 | Source 97µA<br>Source off | DH0 = H           | Device not plugged in |
| D1[3:0] = 0010<br>D0[3:0] = 1110 | Source 97μA<br>Source off | DH0 = L           | Device plugged in     |



Figure 11. Diagnostic Setup for Local Jack Sense

#### **Audio Presence Detection**

When the device is used in an auxiliary input amplifier, it can detect if audio is present at the inputs so the downstream DSP does not have to continuously convert the analog signal to digital in order to monitor the audio stream. This can save two ADC inputs as the auxiliary input can be muxed with another audio stream that is mutually exclusive. To do this, perform the following steps:

- 1) Set the gain in the GAIN register based on the required input audio level where the APD threshold is exceeded. The threshold is set to 200mV<sub>RMS</sub>/G\_[3:0].
- 2) Set API bit in the CTRL0 register to enable the APD interrupt.

When the input audio level exceeds  $200 \text{mV}_{RMS}/G_[3:0]$  the  $\overline{\text{INT}}$  pin is asserted. The microcontroller can read back the STAT0 register to check for APD = 1.



Figure 12. Diagnostic Setup for Remote Jack Sense

## **Low-Power Standby with Jack Sense**

When the device is used as an auxiliary amplifier, there is the option to put the device into a low-power standby mode while waiting for a plug to be inserted into the jack. To do this, perform the following steps:

- 1) Connect D0 to the R (or L) of the jack.
- 2) Connect R<sub>SENSE</sub> (or L<sub>SENSE</sub>) of the jack with a  $50\Omega$  resistor to ground.
- 3) Set the SHDN bit to 1 in the CTRL0 register to power down the amplifier.

- 4) Set D0[3:0] = 0001 to source  $40\mu$ A out of the D0 pin.
- 5) Enable the JSI bit in the CTRL0 register.

When a plug is inserted, the DH<sub>0</sub> comparator trips and subsequently asserts the interrupt  $\overline{\text{INT}}$  pin. The microcontroller can read back the STAT0 register to check for DH<sub>0</sub> = 1 and follow up by setting SHDN to 0.

In the standby state, the typical current consumption is reduced to 290µA.

### **ESD** Guide

For maximum protection against IEC 61000-4-2 and ISO 10605 ESD pulses, a  $1k\Omega$  or larger resistor is recommended on every diagnostic D\_ pin before the input AC-coupling capacitor. Additionally, a suitable ESD diode must be connected from the DC-blocking ceramic capacitor to ground. The ESD diode can be connected on either

side of the DC-blocking capacitor; however, depending on application requirements, the IC side may allow for a lower clamping voltage, which results in a smaller ESD device. If the input source is always DC biased to  $V_{BAT}/2$ , then a unidirectional ESD device can be used when clamping on the input side of the DC-blocking capacitor. See Figure 13.



Figure 13. ESD Protection Technique Against IEC 61000-4-2 and ISO 10605 Pulses

# **Typical Application Circuits (continued)**



# **Typical Application Circuits (continued)**



# **Typical Application Circuits (continued)**



# Dual Automotive Differential Audio Receivers with I<sup>2</sup>C Control and Diagnostics

## **Ordering Information**

| PART            | TEMP RANGE      | GAIN RANGE (dB) | OPTIONS                                                                                 | PIN-PACKAGE |
|-----------------|-----------------|-----------------|-----------------------------------------------------------------------------------------|-------------|
| MAX13335EGEE/V+ | -40°C to +105°C | -14 to +16      | Differential $V_{IN}$ up to $4V_{RMS}$ ; quasi-differential $V_{IN}$ up to $2V_{RMS}$   | 16 QSOP     |
| MAX13336EGEE/V+ | -40°C to +105°C | -22 to +8       | Differential $V_{IN}$ up to $7V_{RMS}$ ; quasi-differential $V_{IN}$ up to $3.5V_{RMS}$ | 16 QSOP     |

N denotes an automotive qualified part.

## **Chip Information**

PROCESS: BCD

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE | PACKAGE | OUTLINE | LAND        |
|---------|---------|---------|-------------|
| TYPE    | CODE    | NO.     | PATTERN NO. |
| 16 QSOP | E16+1   | 21-0055 | 90-0167     |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

# **Dual Automotive Differential Audio Receivers** with I2C Control and Diagnostics

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                             | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 1/12             | Initial release                                                                                                                                                                         | _                |
| 1                  | 7/12             | Corrected the read operation procedure in the <u>Single Byte-Read Operation</u> and <u>Burst-Read Operation</u> sections                                                                | 14               |
| 2                  | 9/17             | Added row for CTRL0.DGAIN=0 to <i>Diagnostic I/O</i> section in <i>Electrical Characteristics</i> table; added Bit 3: DGAIN reference below the <i>Control Register 0 (CTRL0)</i> table | 5, 17            |
| 3                  | 1/18             | Updated Bit 3 in the Control Register 0 (CTRL0) section                                                                                                                                 | 17               |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Audio Amplifiers category:

Click to view products by Maxim manufacturer:

Other Similar products are found below:

LV47002P-E NCP2811AFCT1G NCP2890AFCT2G SSM2377ACBZ-R7 IS31AP4915A-QFLS2-TR NCP2820FCT2G TDA1591T

TDA7563AH SSM2529ACBZ-R7 MAX9890AETA+T TS2012EIJT NCP2809BMUTXG NJW1157BFC2 SSM2375CBZ-REEL7

IS31AP4996-GRLS2-TR STPA002OD-4WX NCP2823BFCT1G MAX9717DETA+T MAX9717CETA+T MAX9724AEBC+TG45

LA4450L-E IS31AP2036A-CLS2-TR TDA7563ASMTR AS3561-DWLT SSM2517CBZ-R7 MP1720DH-12-LF-P SABRE9601K

THAT1646W16-U PAM8965ZLA40-13 BD37532FV-E2 BD5638NUX-TR BD37512FS-E2 BD37543FS-E2 BD3814FV-E2

TPA3140D2PWPR TS2007EIJT IS31AP2005-DLS2-TR SSM2518CPZ-R7 AS3410-EQFP-500 FDA4100LV TS4994EIJT NCP2820FCT1G

NCP2823AFCT2G NCS2211MNTXG CPA2233CQ16-A1 OPA1604AIPWR OPA1612AQDRQ1 TDA7492 SSM2519ACBZ-R7

ZXCD1210JB16TA