# High-Side Switch Controller with Current Limiting

#### **General Description**

The MAX14922 is a high-side, n-channel FET controller for implementing industrial high-side switches for switching ground-connected loads. The MAX14922 device controls an external nMOS power transistor, allowing low  $R_{ON}$  high-side switch applications from a +9V to +70V supply range.

Fast inductive load turn-off can be achieved with use of a high-voltage TVS diode enabling up to -70V (max) voltage clamping. Ground-connected TVS diodes allow clamping of exceptionally high inductive energies.

Load current is limited to a user-defined value through a sense resistor. External FET overload protection is achieved using an auto-retry timing feature, as defined by a user-selected capacitor ( $C_{BLANK}$  at  $t_{BLANK}$  input) or optionally using an external timing control.

The MAX14922 features an on-chip comparator enabling monitoring of the high-side switch output or the supply input voltage with a user-selected threshold. An integrated charge pump enables high speed switching rates when using low  $R_{ON}$  FETs in the 20kHz to 50kHz range.

The MAX14922 is available in a 3mm x 3mm, 16-TQFN package. The MAX14922 device is specified over the -40°C to +125°C operating temperature range.

### **Applications**

- Industrial Digital Outputs
- High-Side Switches
- Motor Holding Brakes
- Relay and Solenoid Drivers

### **Simple High-Side Switch Application**

#### **Benefits and Features**

- +9V to +70V Operating Supply Range
- 5V / 50mA Integrated Linear Regulator
- -40°C to +125°C Ambient Temperature Operating Range
- 16-TQFN Package, 3mm x 3mm, 0.5mm Pin Pitch
- Robust Design Features
  - Ultra High-Speed Inductive Load Turn-Off by Clamping to -70V
  - Supply Independent Inductive Clamping
  - Support of Low R<sub>ON</sub> FETs Having Q<sub>g</sub> (Total) = 50nC
  - External FET Turn-On Propagation Delay < 20µs
  - Active Current Limit Control During Overcurrent
- Fault Monitoring Diagnostic Features
  - Overcurrent Detect Output
  - High Supply-Voltage Indication
  - Flexible Supply or Load Voltage Monitor
  - Undervoltage Lockout
  - Thermal Warning and Shutdown Protection
  - Device Ready Indication

Ordering Information appears at end of data sheet.





# High-Side Switch Controller with Current Limiting

### TABLE OF CONTENTS

| General Description.                | 1  |
|-------------------------------------|----|
| Applications                        | 1  |
| Benefits and Features               | 1  |
| Simple High-Side Switch Application | 1  |
| Absolute Maximum Ratings            | 4  |
| Package Information                 | 4  |
| 16 TQFN                             | 4  |
| Electrical Characteristics          | 4  |
| Typical Operating Characteristics   | 9  |
| Pin Configuration.                  | 12 |
| MAX14922                            | 12 |
| Pin Description                     | 12 |
| Functional Diagram                  | 14 |
| Functional Block Diagram            | 14 |
| Detailed Description                | 15 |
| Logic Interface                     | 15 |
| 5V Linear Regulator                 | 15 |
| Inductive Loads                     | 15 |
| Diagnostic Features                 | 15 |
| Output or Supply Voltage Monitor    | 15 |
| Output Ready                        | 16 |
| High Supply Indication (OV)         | 16 |
| Overcurrent Monitor                 | 16 |
| Current Limiting                    | 16 |
| Current Limit Auto-Retry Timing     | 17 |
| Short-Circuit Protection            | 17 |
| Thermal Warning and Shutdown        | 17 |
| Maximum Switching Frequency         | 17 |
| Applications Information            | 19 |
| Selecting the Power nFET Transistor | 19 |
| Transient EMC Protection            | 19 |
| Inductive Clamping                  | 20 |
| Operation with High Supply Voltages | 20 |
| Typical Application Circuits        | 20 |
| 2A / 24V Application Circuit        | 20 |
| 2A / 60V Application Circuit        | 21 |
| Ordering Information                | 22 |
| Revision History                    | 23 |

## LIST OF FIGURES

| Figure 1. IN to G Propagation Times.       | . 8 |
|--------------------------------------------|-----|
| Figure 2. High Supply Shut-off Application | 16  |
| Figure 3. Transient EMC Protection Scheme  | 20  |

### **Absolute Maximum Ratings**

|                               | -0.3V to +75V<br>-0.3V to +85V                       |
|-------------------------------|------------------------------------------------------|
|                               | (V <sub>DD</sub> - 0.3V) to (V <sub>DD</sub> + 0.3V) |
| SNS (100µs)                   | 0.3V to (V <sub>DD</sub> + 6V)                       |
| S                             | 70V to (V <sub>DD</sub> + 6V)                        |
| G                             | (S - 0.3V) to min(S + 18, CP + 0.3V)                 |
| CP                            | (V <sub>DD</sub> - 0.3V) to (V <sub>DD</sub> + 18V)  |
| V <sub>L</sub>                | 0.3V to +6V                                          |
| IN, t <sub>BLANK</sub> , COMP | 0.3V to +6V                                          |

| V <sub>5</sub> , OVCURR, THW, RDY, OV    | 0.3V to +6V                               |
|------------------------------------------|-------------------------------------------|
| <u>L</u> Ō                               | 0.3V to (V <sub>L</sub> + 0.3V)           |
| Continuous Power Dissipation (Multilayer | Board) (T <sub>A</sub> = $+70^{\circ}$ C, |
| derate 23.10mW/°C above +70°C.)          | 1847.6mW                                  |
| Operating Temperature Range              | 40°C to +125°C                            |
| Junction Temperature                     | +150°C                                    |
| Storage Temperature Range                | 40°C to +150°C                            |
| Soldering Temperature (reflow)           | +260°C                                    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Information

#### 16 TQFN

| Package Code                                           | T1633+5C       |  |  |  |  |
|--------------------------------------------------------|----------------|--|--|--|--|
| Outline Number                                         | <u>21-0136</u> |  |  |  |  |
| Land Pattern Number                                    | <u>90-0032</u> |  |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD                 |                |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 68°C/W         |  |  |  |  |
| Junction-to-Case Thermal Resistance (0 <sub>JC</sub> ) | 10°C/W         |  |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                   |                |  |  |  |  |
| Junction-to-Ambient (0 <sub>JA</sub> )                 | 43.3°C/W       |  |  |  |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )  | 4°C/W          |  |  |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/</u> <u>thermal-tutorial</u>.

### **Electrical Characteristics**

 $(V_{DD} = +9V \text{ to } +70V, V_5 = 5.0V, V_L = 2.5V \text{ to } 5.5V. T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}.$  Typical values are at  $T_A = +25^{\circ}\text{C}, V_{DD} = +24V$ , and  $V_L = 5V$ . Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) (*Note* 1)

| PARAMETER                          | SYMBOL                 | CONDITIONS                                                                                                       | MIN | TYP | MAX  | UNITS |
|------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| V <sub>DD</sub> Supply             |                        |                                                                                                                  |     |     |      |       |
| Operating Supply<br>Voltage        | V <sub>DD</sub>        | Range for which the high-side switch operates normally                                                           | 9   |     | 70   | V     |
| Supply Current                     | I <sub>DD</sub>        | $V_{DD}$ = 24V, IN = X, No Load on $V_5$                                                                         |     | 0.9 | 1.25 | mA    |
| Undervoltage-Lockout<br>Threshold  | V <sub>DD_UV</sub>     | V <sub>DD</sub> rising, UV turns active low and G is<br>turned low/off when V <sub>DD</sub> < V <sub>DD_UV</sub> | 7.7 |     | 9.0  | V     |
| Undervoltage-Lockout<br>Hysteresis | V <sub>DD_UVHYST</sub> |                                                                                                                  |     | 0.5 |      | V     |

### **Electrical Characteristics (continued)**

 $(V_{DD} = +9V \text{ to } +70V, V_5 = 5.0V, V_L = 2.5V \text{ to } 5.5V. T_A = -40^{\circ}C \text{ to } +125^{\circ}C.$  Typical values are at  $T_A = +25^{\circ}C, V_{DD} = +24V$ , and  $V_L = 5V.$  Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) (*Note* <u>1</u>)

| PARAMETER                                                    | SYMBOL                  | CONDITIONS                                                                        | MIN                  | TYP  | MAX                  | UNITS |
|--------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------|----------------------|------|----------------------|-------|
| OVERVOLTAGE DETEC                                            |                         |                                                                                   |                      |      |                      |       |
| Overvoltage Threshold                                        | V <sub>DD_OV</sub>      | V <sub>DD</sub> rising; OV turns on low when V <sub>DD</sub> > V <sub>DD_OV</sub> | 36.5                 | 38.5 | 40.5                 | V     |
| Overvoltage-Lockout<br>Hysteresis                            | V <sub>DD_OVHYST</sub>  |                                                                                   |                      | 1    |                      |       |
| Linear Regulator (V <sub>5</sub> )                           |                         |                                                                                   |                      |      |                      |       |
| Linear Regulator Output<br>Voltage                           | V <sub>5</sub>          | 0mA to 50mA load current on V <sub>5</sub> ( <u>Note 2</u> )                      | 4.9                  | 5    | 5.1                  | V     |
| V <sub>5</sub> Short-Circuit Current<br>Limit                | I <sub>CL_V5</sub>      |                                                                                   | 50                   |      |                      | mA    |
| V <sub>5</sub> Undervoltage<br>Lockout Threshold             | V <sub>5_UVLO</sub>     | V <sub>5</sub> rising                                                             | 3.8                  |      | 4.2                  | V     |
| V <sub>5</sub> Undervoltage<br>Lockout Hysteresis            | V <sub>5_UVLO_HYS</sub> |                                                                                   |                      | 0.4  |                      | V     |
| V <sub>5</sub> Load regulation                               | $\Delta V_{5_{LDR}}$    | V <sub>DD</sub> = 24V, 1mA ≤ I <sub>LOAD_V5</sub> ≤ 50mA<br>( <u>Note 2</u> )     |                      | 0.4  | 1                    | %     |
| V <sub>5</sub> Line Regulation                               | $\Delta V_{5_{LNR}}$    | $9V \le V_{DD} \le 70V$ , $I_{LOAD_V5} = 1mA$                                     |                      | 0.1  | 0.5                  | mV/V  |
| V <sub>5</sub> Load Capacitance                              | C <sub>V5</sub>         | External capacitance on V5                                                        | 0.8                  | 1    |                      | μF    |
| Logic Supply (V <sub>L</sub> )                               |                         |                                                                                   |                      |      |                      |       |
| Logic Supply Current                                         | I <sub>VL</sub>         | IN = X                                                                            |                      | 10   | 16                   | μA    |
| Logic Supply Input<br>Voltage                                | VL                      |                                                                                   | 2.5                  |      | 5.5                  | V     |
| Logic Supply<br>Undervoltage-Lockout<br>Threshold            | VL_UVLO                 | V <sub>L</sub> Rising                                                             | 1.4                  |      | 2.1                  | V     |
| Logic Supply<br>Undervoltage-Lockout<br>Threshold Hysteresis | V <sub>L_UVLO_HYS</sub> |                                                                                   |                      | 100  |                      | mV    |
| LOGIC I/O (IN, LO, RDY,                                      | OVCURR, THW,            | OV)                                                                               |                      |      |                      |       |
| Input Voltage High                                           | VIH                     |                                                                                   | $0.7 	ext{ x V}_{L}$ |      |                      | V     |
| Input Voltage Low                                            | VIL                     |                                                                                   |                      |      | $0.3 	ext{ x V}_{L}$ | V     |
| Input Threshold<br>Hysteresis                                | VI_TH                   | V <sub>L</sub> = 5.5V                                                             |                      | 0.35 |                      | V     |
| Input Pulldown Resistor                                      | R <sub>PULLDOWN</sub>   | IN Input                                                                          | 140                  | 200  | 260                  | kΩ    |
| Output Logic High                                            | V <sub>OH</sub>         | TO, I <sub>OUT</sub> = -5mA                                                       | V <sub>L</sub> - 0.2 |      |                      | V     |
| Output Logic Low                                             | V <sub>OL</sub>         | I <sub>OUT</sub> = +5mA                                                           |                      |      | 0.2                  | V     |
| Output Three-State<br>Leakage                                | I <sub>LEAK</sub>       | All logic outputs, GND < V < 5V                                                   | -1                   |      | +1                   | μA    |
| CURRENT SENSE (SNS                                           | )                       |                                                                                   |                      |      |                      |       |
| Current Limit Threshold                                      | V <sub>CL</sub>         | $V_{CL} = (V_{SNS} - V_{DD})$                                                     | 27                   | 30   | 33                   | mV    |
|                                                              |                         |                                                                                   |                      |      |                      |       |

### **Electrical Characteristics (continued)**

 $(V_{DD} = +9V \text{ to } +70V, V_5 = 5.0V, V_L = 2.5V \text{ to } 5.5V. T_A = -40^{\circ}C \text{ to } +125^{\circ}C.$  Typical values are at  $T_A = +25^{\circ}C, V_{DD} = +24V$ , and  $V_L = 5V.$  Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) (*Note* <u>1</u>)

| PARAMETER                                                | SYMBOL                      | COND                                                                                 | ITIONS                                                        | MIN                      | ТҮР | MAX                      | UNITS |
|----------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------|-----|--------------------------|-------|
| SNS Input Current                                        | I <sub>SNS</sub>            | $V_{DD} - 300 \text{mV} \le V_{SNS} \le V_{DD} + 300 \text{mV}$                      |                                                               | -1                       |     | +1                       | μA    |
| Short-Circuit Current<br>Threshold                       | SC <sub>TH</sub>            |                                                                                      |                                                               | 40                       |     |                          | mV    |
| Auto-Retry Current Limi                                  | ting Timing                 |                                                                                      |                                                               |                          |     |                          |       |
| Blanking Time Range                                      | <sup>t</sup> ON_CL          | Settable through t <sub>BL</sub><br>3V                                               | <sub>ANK</sub> capacitor, V <sub>DS</sub> <                   | 0.2                      |     | 100                      | ms    |
| Blanking Time External<br>Capacitance                    | C <sub>BLANK</sub>          | External capacitance time between 0.2ms                                              | e to obtain a blanking<br>and 100ms                           | 1                        |     | 500                      | nF    |
| Blanking Time Accuracy                                   | <sup>t</sup> ON_CL_ACC      | t <sub>ON_CL</sub> versus ideal accurate capacitor                                   | based on 100%                                                 | -15                      |     | +15                      | %     |
| Auto-Retry Duty Cycle                                    |                             | ON to OFF time while                                                                 | e in overcurrent                                              | 1.6                      | 2   | 2.5                      | %     |
| FET CONTROL (G, S)                                       |                             |                                                                                      |                                                               |                          |     |                          |       |
| Gate-Source On-<br>Voltage                               | V <sub>G_ON</sub>           | V <sub>DD</sub> > V <sub>DD_UV</sub> , IN =                                          | HIGH, I <sub>G</sub> = 1uA                                    | V <sub>S</sub> +<br>11.9 |     | V <sub>S</sub> +<br>14.1 | V     |
| Gate Turn-On Current                                     | I <sub>G_SRC</sub>          | V <sub>DD</sub> > V <sub>DD_UV</sub> , IN<br>= HIGH                                  | During external<br>FET turn-on<br>transition                  | 1.5                      |     | 3.5                      | mA    |
| Gate Turn-Off Current                                    | IG_SNK                      | During external FET                                                                  | turn-off transient                                            | 1.4                      |     | 3.4                      | mA    |
| Gate-Source Resistance<br>In OFF State                   | R <sub>GS_OFF</sub>         | V <sub>DD</sub> > V <sub>DD_UV</sub> , IN =                                          | LOW                                                           |                          | 32  | 80                       | Ω     |
| Gate-Source Output<br>Voltage During Current<br>Limiting | V <sub>G_MIN_REG</sub>      | V <sub>DD</sub> > V <sub>DD_UV</sub> , IN =                                          | HIGH                                                          | V <sub>S</sub> + 0.2     |     |                          | V     |
| Charge Pump Output<br>Resistance                         | CP <sub>RES</sub>           | V <sub>DD</sub> > V <sub>DD_UV</sub>                                                 |                                                               |                          | 12  | 18                       | kΩ    |
| Charge Pump Load<br>Current                              | CP <sub>LOAD</sub>          | V <sub>DD</sub> > V <sub>DD_UV</sub>                                                 |                                                               |                          |     | 300                      | μA    |
| Source Input Current                                     | ۱ <sub>S</sub>              | 0V < V <sub>S</sub> < 70V                                                            |                                                               | -15                      |     | +15                      | μA    |
| THERMAL PROTECTION                                       | 1                           |                                                                                      |                                                               |                          |     |                          |       |
| Chip Thermal Shutdown                                    | TC <sub>SHDN</sub>          | Temperature rising                                                                   |                                                               |                          | 150 |                          | °C    |
| Chip Thermal Shutdown<br>Hysteresis                      | TC <sub>SHDN_HYS</sub><br>T |                                                                                      |                                                               |                          | 10  |                          | °C    |
| Chip Thermal Warning                                     | TCW                         | Temperature rising                                                                   |                                                               |                          | 110 |                          | °C    |
| Chip Thermal Warning<br>Hysteresis                       | TC <sub>W_HYST</sub>        |                                                                                      |                                                               |                          | 10  |                          | °C    |
| PROPAGATION DELAY                                        | (IN to G)                   |                                                                                      |                                                               |                          |     |                          |       |
| Prop Delay Low To High                                   | <sup>t</sup> PDLH           | Delay from IN to $V_{GS}$ rising to $V_{GST}$ = 9V, $C_{GATE}$ = 3.3nF. See Figure 1 |                                                               |                          | 11  | 20                       | μs    |
| Prop Delay High To Low                                   | <sup>t</sup> PDHL           | Delay between IN sy falling to 4V, $C_{GATE}$                                        | vitching low to V <sub>GS</sub><br>= 3.3nF. See <u>Figure</u> |                          | 14  | 20                       | μs    |

### **Electrical Characteristics (continued)**

 $(V_{DD} = +9V \text{ to } +70V, V_5 = 5.0V, V_L = 2.5V \text{ to } 5.5V. T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}.$  Typical values are at  $T_A = +25^{\circ}\text{C}, V_{DD} = +24V$ , and  $V_L = 5V$ . Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) (*Note* 1)

| PARAMETER                            | SYMBOL                 | CONDITIONS                                                  | MIN  | TYP   | MAX  | UNITS |
|--------------------------------------|------------------------|-------------------------------------------------------------|------|-------|------|-------|
| Comparator Input (COM                | P)                     |                                                             |      |       |      |       |
| Clamp Voltage                        |                        | I <sub>COMP</sub> = 1mA                                     |      |       | 2.8  | V     |
| Input Threshold High                 | V <sub>TH_COMP</sub>   |                                                             | 0.99 | 1.025 | 1.06 | V     |
| Input Threshold Low                  | V <sub>TL_COMP</sub>   |                                                             | 0.93 | 0.975 | 1.01 | V     |
| Input Hysteresis                     | V <sub>HYST_COMP</sub> |                                                             |      | 50    |      | mV    |
| Input Current                        | IIN_COMP               | 0V < V <sub>COMP</sub> < 1.5V                               |      |       | 2    | uA    |
| Propagation Delay Low<br>To High     | <sup>t</sup> PLH_COMP  | Delay from COMP rising from 0V to 1.5V to output            | 0.3  | 0.66  | 1.2  | μs    |
| Propagation Delay High<br>To Low     | <sup>t</sup> PHL_COMP  | Delay from COMP falling from 1.5V to 0V to output           | 0.4  | 0.67  | 1.3  | μs    |
| DEBOUNCE TIMES                       | 1                      |                                                             |      |       |      |       |
| Supply Undervoltage<br>Debounce Time | tvdd_uv_db             |                                                             |      | 200   |      | μs    |
| Supply Overvoltage<br>Debounce Time  | tvdd_ov_db             |                                                             |      | 200   |      | μs    |
| EMC PROTECTION                       |                        |                                                             |      |       |      | 1     |
| ESD IEC Contact<br>Discharge         | V <sub>ESD_C</sub>     | S to GND, IEC-61000-4-2 Contact<br>( <u>Note 3</u> )        |      | ±9    |      | kV    |
| ESD IEC Air Discharge                | V <sub>ESD_A</sub>     | S to GND, IEC-61000-4-2 ( <u>Note 3</u> )                   |      | ±15   |      | kV    |
| ESD                                  | V <sub>ESD</sub>       | All other pins. Human Body Model                            |      | ±2    |      | kV    |
| Surge Tolerance                      | V <sub>SURGE</sub>     | S to GND, IEC61000-4-5 with 42Ω, TVS on S ( <i>Note 3</i> ) |      | ±2    |      | kV    |

Note 1: All units are production tested at T<sub>A</sub> = +25°C. Specifications over temperature are guaranteed by design.

Note 2: A regulator with higher output load current creates high power dissipation. A 50mA output load current is only feasible by limiting the ambient temperature ( $T_A$ ) or supply voltage  $V_{DD}$ .

Note 3: Surge and ESD tolerances are tested with TVS protections on V<sub>DD</sub> to GND and on S to GND. The maximum voltages are limited to ±85V by the TVS limit. A 200V tolerant transistor is connected between SNS, S, and G.



Figure 1. IN to G Propagation Times

### **Typical Operating Characteristics**

(V\_DD = 24V, V\_L = 5V, T\_A = 25°C, unless otherwise noted. )



# High-Side Switch Controller with Current Limiting

### **Typical Operating Characteristics (continued)**

(V\_DD = 24V, V\_L = 5V, T\_A = 25°C, unless otherwise noted. )



# High-Side Switch Controller with Current Limiting

## **Typical Operating Characteristics (continued)**

(V<sub>DD</sub> = 24V, V<sub>L</sub> = 5V, T<sub>A</sub> = 25°C, unless otherwise noted. )















# **Pin Configuration**

#### MAX14922



### **Pin Description**

| PIN        | NAME                                                                    | FUNCTION                                                                                                                                                                                                                                   | TYPE                        |  |
|------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| POWER SUP  | PLY                                                                     |                                                                                                                                                                                                                                            |                             |  |
| 1          | GND                                                                     | Ground                                                                                                                                                                                                                                     | Ground/<br>Supply<br>Return |  |
| 2          | V <sub>5</sub>                                                          | Linear Regulator Output, 5V. Connect a 1µF bypass capacitor to GND.                                                                                                                                                                        | Supply                      |  |
| 3          | VL                                                                      | Logic Supply Input. Connect supply between 2.5V and 5.5V to $V_L.$ Connect a 100nF bypass capacitor to GND.                                                                                                                                | Supply                      |  |
| 15         | V <sub>DD</sub>                                                         | Supply Voltage, Nominally 24V. Bypass $V_{DD}$ to GND using a 10µF capacitor.                                                                                                                                                              | Supply                      |  |
| 16         | СР                                                                      | Charge-Pump Tank Capacitor. Connect a $1\mu F/16V$ capacitor between CP and $V_{DD}.$                                                                                                                                                      | Supply                      |  |
| CURRENT SE | ENSE                                                                    |                                                                                                                                                                                                                                            |                             |  |
| 14         | SNS                                                                     | Sense Input. Connect a current sense resistor between SNS and $V_{DD}$ to define the maximum load current. Sense is a high-impedance analog voltage input.                                                                                 | HV Input                    |  |
| FET DRIVE  | i.                                                                      |                                                                                                                                                                                                                                            |                             |  |
| 12         | 12 G Gate Drive Output. Connect to G to the gate of the nMOS power FET. |                                                                                                                                                                                                                                            | HV Output                   |  |
| 13         | S                                                                       | Source Input. Connect to Source terminal of the nMOS power FET. This is a high-<br>impedance input. Connect a 1nF capacitor to GND for improved EMC.                                                                                       |                             |  |
| CONTROL    | i.                                                                      |                                                                                                                                                                                                                                            |                             |  |
| 6          | IN                                                                      | Switch Control Input. Drive IN high to close the HS switch; drive IN low to open the HS switch.                                                                                                                                            | Logic Input                 |  |
| 7          | COMP                                                                    | Comparator Input. Generates the LO output                                                                                                                                                                                                  | Analog Input                |  |
| 11         | <sup>t</sup> BLANK                                                      | Blanking Time Input. Connect a capacitor between $t_{BLANK}$ and GND to set the overcurrent auto-retry blanking time. Connect $t_{BLANK}$ to GND to disable auto-retry current limiting. See the Detailed Description section for details. |                             |  |

# **Pin Description (continued)**

| PIN        | NAME                                                                                                                                                                                          | FUNCTION                                                                                                                                                           | TYPE                        |  |  |  |  |  |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|--|
| DIAGNOSTIC | DIAGNOSTIC OUTPUTS                                                                                                                                                                            |                                                                                                                                                                    |                             |  |  |  |  |  |
| 4          | LO Output Voltage Monitor, Push-Pull. LO is low when the COMP voltage is higher than the threshold voltage. LO is high when the COMP input voltage is lower than the threshold voltage.       |                                                                                                                                                                    |                             |  |  |  |  |  |
| 5          | RDY                                                                                                                                                                                           | Ready Open-Drain Logic Output. RDY turns output low when, for any reason, the output keeps the external FET off. Connect a pullup resistor, if used.               | Logic Output                |  |  |  |  |  |
| 8          | OVCURR                                                                                                                                                                                        | Overcurrent Open-Drain Logic Output. OVCURR turns output low when the high-<br>side switch is in current limit. If used, connect a pullup resistor to use OVRCURR. | Logic Output                |  |  |  |  |  |
| 9          | 9 THW Thermal Warning Open-Drain Output. The output is asserted low when the temperature of the chip is higher than the thermal warning voltage. Connect an external pullup resistor if used. |                                                                                                                                                                    |                             |  |  |  |  |  |
| 10         | 10      OV      Overvoltage Open-Drain Logic Output. The OV turns on output low when V <sub>DD</sub> voltage rises above the OV threshold of 39V typ. Connect a pullup resistor, if used.     |                                                                                                                                                                    | Logic Output                |  |  |  |  |  |
| EXPOSED PA | D                                                                                                                                                                                             |                                                                                                                                                                    |                             |  |  |  |  |  |
| _          | EP                                                                                                                                                                                            | Exposed Pad. Connect exposed pad to GND.                                                                                                                           | Ground/<br>Supply<br>Return |  |  |  |  |  |

### **Functional Diagram**

### **Functional Block Diagram**



### **Detailed Description**

The MAX14922 is a high-side n-channel FET controller for implementing a high-side switch that operates as an industrial digital output. The MAX14922 is specified for operation with supplies up to 70V. The controller features accurate, active current limiting with current defined by the  $R_S$  sense resistor connected between the  $V_{DD}$  and SNS inputs.

The device is used with an external low R<sub>ON</sub> FET, which acts as a load switch to industrial loads. High inductive clamping voltages can be achieved by connecting an external ground-connected TVS diode to the MAX14922 S input. The device features diagnostics such as load or supply-voltage monitoring, gate output ready, high voltage-supply indication, current limiting, current limit auto-retry timing, and overcurrent indication.

The MAX14922 features an internal 5V LDO supply output (V<sub>5</sub>) capable of delivering up to 50mA of output current.

#### Logic Interface

The logic interface requires a  $V_L$  supply in the range of 2.5V to 5.5V. This ensures that the logic levels on all logic I/ O pins are CMOS compliant. If used, connect pullup resistors to the open-drain logic outputs. If not used, connect the open-drain logic outputs to GND.

#### **5V Linear Regulator**

The integrated 5V linear regulator (V<sub>5</sub>) can supply up to 50mA load current. Note that linear regulators have high power dissipation when powered from high supply voltage. Calculate the power dissipation in the regulator as  $P_{\text{DIS}}(W) = (V_{\text{DD}} - V_5) \times I_{V5}$ . The power dissipation might be excessive for high load currents in combination with high supply voltage resulting in self heating of the device. Verify that the MAX14922 maximum thermal ratings are not exceeded at the highest operating temperatures.

When the MAX14922 enters thermal shutdown, the  $V_5$  linear regulator is automatically turned off. The regulator turns on automatically when the chip temperature drops by 10°C (typ).

#### Inductive Loads

When the load current flowing into an inductive load is abruptly stopped when the external FET is turned off, the inductance tries to draw current, which results in a high kick-back voltage. This kick-back voltage, seen on the source of the FET, needs to be limited/clamped to a voltage in the range of the <u>Absolute Maximum Ratings</u>, to protect the MAX14922 S input from negative voltages.

Due to the S input maximum rating of -70V, a ground-connected TVS diode can be used for inductive energy clamping and absorption. Using a ground-connected TVS diode provides the additional advantage that the clamping voltage is independent of the  $V_{DD}$  supply input voltage, and provides a means for low-power dissipation for inductive clamping by providing a fast demagnetization event. Ensure that the TVS diode can dissipate the heat during worst-case inductive load clamping at the highest ambient operating temperature.

#### **Diagnostic Features**

MAX14922 integrated diagnostic features enable monitoring and control of vital parameters in the application. In case of load faults, damaged FET, short-circuit conditions, and unwanted high ambient temperature, the device features logic outputs that alert the controller to force an appropriate response to ensure safety and reliability of the application. In cases when the diagnostic outputs are not required, the outputs can either be left unconnected or connected to ground.

#### Output or Supply Voltage Monitor

The integrated comparator input COMP allows monitoring of any voltage in the system, for example the  $V_{DD}$  supply voltage or the source voltage of the external FET. The internal comparator, compares the COMP input voltage with a 1V (typ) internal reference. The inverse logic is presented on the  $\overline{LO}$  logic output. Connect a resistive voltage-divider between the S or  $V_{DD}$  input to set the threshold voltage.

#### **Output Ready**

RDY is an open drain output that signals normal device operation when RDY is pulled passively high by a pullup resistor. The device is not ready for normal operation when the MAX14922 actively drives RDY low, signalling an application issue, regardless of the IN input logic state.

The following conditions drives RDY low:

- Undervoltage of any of the power supplies (V<sub>DD</sub>, V<sub>5</sub>, and V<sub>L</sub>).
  When the device is in overcurrent for a time longer than the blanking time, i.e, a FET overload condition.
- 3 Thermal shutdown.
- 4. Charge pump overload: if the external FET is switched on/off at a high frequency, the voltage generated by the charge pump drops due to a high load current. In this case the output FET is forced OFF to reduced the charge pump current load, the external FET is re-enabled when the charge pump voltage is higher than 9V.

#### High Supply Indication (OV)

When the V<sub>DD</sub> supply voltage rises beyond the OV threshold (approximately +39V), the OV output goes active low. When the OV is low, the MAX14922 continues to operate normally as the device operates with V<sub>DD</sub> supply voltages of up to 70V. OV output can indicate that the supply is higher than the system is designed for. OV output can be used to turn the FET off by driving IN low. The external nMOS transistor is not turned off, remains ON even when OV is low. An external control signal or a controller can turn off the FET by forcing IN low during an overvoltage condition, or an external and gate can be used for high supply shut-off operation.



Figure 2. High Supply Shut-off Application

#### **Overcurrent Monitor**

The open drain OVCURR output transitions low when the load current exceeds the current limit set by the sense resistor (R<sub>S</sub>).

#### **Current Limiting**

Connect a sense resistor (R<sub>S</sub>) between V<sub>DD</sub> and SNS inputs to set the maximum current allowed in the application. The current limit is calculated as  $I_{CL} = \frac{V_{CL}}{R_S}$ . Consider the variation of  $I_{CL}$  due to the tolerance of  $V_{CL}$  and  $R_S$ . When the load current exceeds the current limit, then the device actively regulates the nFET gate-source voltage to control the load

current.

#### **Current Limit Auto-Retry Timing**

During an overcurrent condition, the MAX14922 actively regulates the current during the blanking time set by the capacitor value on the t<sub>BLANK</sub> input. If the load draws overcurrent for a period longer than the blanking time, the device turns the external FET off for protection purposes. After an Off-delay equal to about 50x the blanking time, the nFET is automatically turned on again. Auto-retry On/Off cycling continues until the cause for overcurrent is removed by the user. The OVCURR logic output goes low after the detection of the overcurrent, and remains low until the overcurrent condition is removed. At the end of the blanking time, the RDY output is also asserted low to indicate that the external nFET is forced off.

During an overcurrent event, internal control logic monitors and reduces the gate voltage so that the  $V_{GS}$  is reduced. Refer to TOC21 and TOC22 in the <u>Typical Operating Characteristics</u> section for information on overcurrent detection (blanking time and auto-retry).

The blanking time can be defined by the capacitor between the  $t_{BLANK}$  input and GND. Select a capacitor value such that the blanking time to the OFF-time duty cycle does not exceed the nMOS power transistor safe operating area (SOA) under worst-case supply voltage, temperature, load current, and output short-circuit conditions. The MAX14922 automatically reduces the blanking time duration, proportionally to the nFET V<sub>DS</sub> (the higher the V<sub>DS</sub>, the shorter the blanking time), according to the following formula:

$$t_{\text{ON\_CL}}(\mu s) = \frac{2000 \times C_{\text{BLANK}}(nF)}{(10 + 0.9V_{\text{DS}})}$$

Refer to TOC17 and TOC18 for blanking-time dependence on  $V_{DS}$  (V) and  $C_{BLANK}$  (nF) capacitance in the <u>Typical</u> <u>Operating Characteristics</u> section.

Auto-retry cycling can be disabled by shorting t<sub>BLANK</sub> to GND. In this case, the RDY output does not toggle low. A controller needs to turn off the nFET and manage the overload condition in order to protect the nFET from damage.

#### **Short-Circuit Protection**

A short-circuit applied at the load output would result in a high short-circuit current mainly limited by the FET  $R_{ON}$ . When the MAX14922 detects an excessively high transient load current, it turns the FET off for about 5µs and then turns the FET back on at a controlled rate so that the short-circuit load current is then determined by the sense resistor value. Refer to TOC23 in the <u>Typical Operating Characteristics</u> section for short-circuit detection and intervention response for the MAX14922.

#### Thermal Warning and Shutdown

The MAX14922 features integrated temperature monitoring and a protective shutdown feature. The device integrated temperature sensor signals thermal warning at 110°C (typical). During thermal warning the THW logic output goes low indicating an overtemperature warning event. During a thermal warning event, the device is still in normal operation. When the temperature cools down by 10°C, the THW logic output goes back high.

When the device temperature rises above 150°C, MAX14922 enters shutdown mode. Regardless of the state of the IN input, the Gate output is turned off forcing the external FET to turn off. The internal LDO generating 5V output is turned off as well. As the temperature reduces by 10°C, the device returns to normal operation with the THW output low, and the V<sub>5</sub> regulator output on at 5V.

#### Maximum Switching Frequency

The maximum switching FET frequency is determined by the time and ability of the internal charge pump to charge and discharge the external power FET gate capacitance. The charge pump delivers 2.5mA (typ) turn-on and turn-off currents allowing drive of low R<sub>ON</sub> MOSFETs. FET parts specify their gate charge under a typical ON condition. As reference, the maximum switching frequency that the MAX14922 can switch the Si7322DN having 13nC (typ) specified total gate charge is 45kHz. Similarly, the low R<sub>ON</sub> SiR622DP with 27nC (typ) specified total gate charge can be switched with 20kHz. The RDY output can be used to check if the charge pump is able to drive a FET at higher frequencies. Refer

High-Side Switch Controller with Current Limiting

to TOC19 in the Typical Operating Characteristics section for the maximum switching rate vs. gate capacitance of the external FET.

### **Applications Information**

#### Selecting the Power nFET Transistor

The following lists the criteria for selecting a suitable FET for an application.

- The FET current capability must be higher than the maximum required load current.
- R<sub>ON</sub> should be low enough for power dissipation considerations during maximum load current.
- The external FET drain-source breakdown voltage (V<sub>BR</sub>) or (V<sub>DSS</sub>) should be larger than the TVS clamp voltage plus the max supply V<sub>DD</sub>.
- The FET thermal package impedance must be low enough to dissipate the worst-case transient power dissipation, which usually is a short circuit to GND or a negative voltage. Use the FET SOA curves in conjunction with blanking time as a reference.
- The total gate charge should be less than 40nC.
- The gate-source threshold voltage should be > 0.8V.
- The maximum allowable gate voltage should be greater than 16V.

Examples of 100V FETs with MAX14922 are: Si7322, IPD60N10, PSMN021-100, Si4190, and STD100N10.

#### Transient EMC Protection

The MAX14922 does not have protection against Surge (IEC 6100-4-5) and high levels of ESD (IEC 61000-4-2). A TVS diode needs to be connected between the S input and GND to protect against such negative Surge and negative ESD. The same TVS diode also clamps the inductive energy during load turn-off.

The transient currents caused by positive surge and/or ESD voltages applied to OUT flows through the parasitic nMOS source-drain body diode and the sense resistor into the V<sub>DD</sub> supply and/or clamping V<sub>DD</sub> TVS diode, standard nMOS power transistors, and sense resistors can tolerate the power dissipated in them during standard industrial-level transient currents of  $\pm 2kV/42\Omega$  surge and  $\pm 9kV$  contact ESD.



Figure 3. Transient EMC Protection Scheme

#### Inductive Clamping

Select a TVS power and size that can safely dissipate the energy in the inductive load during load turn-off and demagnetization under worst-case conditions. The worst case is the highest temperature operating conditions in the module enclosure with the highest load current and inductance.

#### **Operation with High Supply Voltages**

If the maximum V<sub>DD</sub> operating supply voltage is expected to be higher than the bipolar TVS working voltage, then a silicon diode should be put in series with the TVS. This is shown in the 2A / 60V Applications Diagram in the <u>Typical</u> <u>Application Circuit</u>.

### **Typical Application Circuits**

#### 2A / 24V Application Circuit

The following circuit illustrates a circuit for realizing a 2A high-side switch with 24V nominal, 33V maximum supply voltage and 33V inductive load clamping voltage. The high-side switch  $R_{ON}$  is  $(48m\Omega + 12m\Omega) = 60m\Omega$ . A Zener diode, SM30T35CAY, clamps the supply at 48V in case of supply overvoltage or excursions.



## **Typical Application Circuits (continued)**

#### 2A / 60V Application Circuit

The following circuit illustrates a circuit for realizing a 2A load current, 60V maximum supply high-side switch with 30V inductive load clamping voltage. The high-side switch  $R_{ON}$  is  $(48m\Omega + 12m\Omega) = 60m\Omega$ . In case of supply overvoltage or overshoot, the SMCJ60 TVS clamps the energy.



# **Typical Application Circuits (continued)**

### **Ordering Information**

| PART NUMBER   | TEMP. RANGE     | PIN PACKAGE | TOP-MARKING |
|---------------|-----------------|-------------|-------------|
| MAX14922ATE+  | -40°C to +125°C | 16 TQFN-EP* | APB         |
| MAX14922ATE+T | -40°C to +125°C | 16 TQFN-EP* | APB         |

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

\*EP = Exposed pad.

# High-Side Switch Controller with Current Limiting

### **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 2/20     | Initial release | —       |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Controllers category:

Click to view products by Maxim manufacturer:

Other Similar products are found below :

AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600 SMBV1061LT1G SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81203MNTXG NCP81206MNTXG NX2155HCUPTR UBA2051C MAX8778ETJ+ NTBV30N20T4G NCP1240AD065R2G NCP1240FD065R2G NCP1361BABAYSNT1G NTC6600NF NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M NCP81101MNTXG TEA19362T/1J IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1251FSN65T1G NCP1246BLD065R2G NTE7154 NTE7242 LTC7852IUFD-1#PBF LTC7852EUFD-1#PBF MB39A136PFT-G-BND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG NCV1397ADR2G NCP1246ALD065R2G AZ494AP-E1