## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **General Description**

The MAX16545B/C is a circuit-breaker protection IC with an integrated low-resistance MOSFET and lossless current-sense circuitry featuring PMBus™/SMBus control and reporting. The IC is designed to provide the optimum solution for distribution, control, monitoring and protection of the system's 12V power supply. An internal LDO provides the bias supply voltage for the protection IC.

If no fault is detected, the MAX16545B/C initiates the startup. The device has been designed to provide controlled, monotonic startup. Programmable soft-start ramp and delay is implemented to limit the inrush current during startup. The MAX16545B is set for 16A Startup OCP, and the MAX16545C is set for 24A Startup OCP.

The IC monitors the current and the voltage of the 12V system power rail and provides multiple levels of protection with fast turn off if a fault is detected. Three methods of overcurrent protection are provided. Programmable moderate OCP level allows surge currents for a limited time. User-selectable severe OCP level provides a fast disconnect if a current exceeding the severe OCP threshold is detected. An additional fixed high shutdown OCP level provides instantaneous disconnect to further protect the device.

The lossless current sense provides high-accuracy current sensing over load and temperature, improving overall system energy efficiency, and reducing dissipation. A signal proportional to the load current is reported through an analog output and extensive reporting is provided through the SMBus/PMBus.

Output voltage is monitored at all times. If at any time the output voltage falls below the programmable output undervoltage lockout threshold, the PWRGD signal is asserted low. If at any time the input voltage falls below the programmable input undervoltage lockout threshold, the PWRGD signal is asserted low. The MAX16545B/C can be programmed through PMBus to provide input overvoltage protection. Input overvoltage protection is disabled by default. When enabled through PMBus, if the input voltage exceeds a programmable overvoltage threshold, the MOSFET is latched off and a fault is communicated.

The IC is used to distribute and control power to a system from the +12V power supply. See <u>Basic Application Circuit</u>.

### **Benefits and Features**

- High Density (6.5mm x 4mm for 60A): Less than 25% of the Board Area of Conventional Solutions
  - Monolithic Integration of Power, Control, and Monitoring (Integrated Power MOSFET with 0.95mΩ Total Resistance in 12V Power Path (R<sub>DSON</sub>), Including Package)
  - · Integrated Lossless, Precise Current Sensing
  - Integrated LDO Provides V<sub>DD</sub> Supply (1.8V Bias Supply)
- Enables Advanced System Power Management
  - PMBus/SMBus Telemetry with Extensive Status Monitoring and Reporting
  - Load Current Indicator (ILOAD) Pin Provides Analog Output Current Reporting With High Accuracy
  - Programmable Soft-Start for Inrush Current Limiting
  - Increases Power-Supply Reliability with IC Self-Protection Features
    - Very Fast Fault Detection and Isolation
    - V<sub>IN</sub> to V<sub>OLIT</sub> Short Protection During Startup
    - Overtemperature Protection
  - · Three Levels of Overcurrent Protection
    - · Programmable Moderate OCP
    - Programmable Severe OCP Provides Isolation < 5us.</li>
    - Fail-Safe Safe OCP Provides Isolation < 250ns.

### **Applications**

Servers, Networking, Storage, Communication Equipment and AC/DC Power Supplies

 Integrated Protection IC on 12V: Circuit Breaker, Hot Swap, Inrush Control

 $\underline{\textit{Ordering Information}} \ \textit{appears at end of data sheet}.$ 

PMBus is a trademark of SMIF, Inc.



## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Basic Application Circuit**



## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Absolute Maximum Ratings**

| Supply Voltage (V <sub>IN</sub> ) DC    | 0.3V to +16V  | ILOAD_IN, ILOAD                                  | 0.3V to +2.5V  |
|-----------------------------------------|---------------|--------------------------------------------------|----------------|
| Supply Voltage (V <sub>IN</sub> ) 150µs | +22V          | Output Voltage (V <sub>OUT</sub> ) DC            | 0.3V to +16V   |
| Bias Supply Voltage (V <sub>DD</sub> )  |               | V <sub>BST</sub> (Relative to V <sub>OUT</sub> ) | 0.3V to +2.5V  |
| PWRGD, FAULT                            | 0.3V to +5.5V | SS                                               | 0.3V to +16V   |
| EN/UVLO, ROCP                           | 0.3V to +2.5V | Junction Temperature (T <sub>J</sub> )           | +150°C         |
| SMBUS_CLK, SMBUS_DATA                   | 0.3V to +6V   | Storage Temperature Range                        | 65°C to +165°C |
| SMBUS_ALERT                             | 0.3V to +6V   | Peak Reflow Temperature                          | +260°C         |
| SMBUS_ID                                | 0.3V to +2.5V |                                                  |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Operating Ratings**

| Supply Voltage (V <sub>IN</sub> )      | 10.8V to 13.2V | Junction Temperature (T <sub>J</sub> ) | 0°C to +125°C |
|----------------------------------------|----------------|----------------------------------------|---------------|
| Bias Supply Voltage (V <sub>DD</sub> ) | 1.76V to 1.94V |                                        |               |

### **Package Information**

| PACKAGE TYPE: 22 FCQFN                 |                |  |
|----------------------------------------|----------------|--|
| Package Code                           | P224A6F+1      |  |
| Outline Number                         | <u>21-1006</u> |  |
| Land Pattern Number                    | 90-0510        |  |
| THERMAL RESISTANCE                     |                |  |
| Junction to Case $(\theta_{JC})$ (max) | 0.31°C/W       |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Electrical Characteristics**

 $(V_{IN} = 12V \pm 10\%, T_A = T_J = 0$ °C to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = T_J = +32$ °C. Limits over operating temperature are guaranteed by design and characterization.)

| PARAMETER                                                                                 | SYMBOL                       | CONDITIONS                                                                                           | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| 12V SUPPLY (V <sub>IN</sub> )                                                             |                              |                                                                                                      |      |      |      |       |
| Supply Voltage Range                                                                      | V <sub>IN</sub>              |                                                                                                      | 10.8 | 12   | 13.2 | V     |
|                                                                                           |                              | FET off                                                                                              | 3.2  |      | 6.1  |       |
| Supply Current                                                                            | I <sub>IN</sub>              | FET on: I <sub>OUT</sub> = 0 (Note 1)                                                                | 3.7  |      | 6.5  | mA    |
|                                                                                           |                              | FET on: I <sub>OUT</sub> = 60A (Note 1)                                                              |      |      | 10   |       |
| INTEGRATED 1.8V LINEAR F                                                                  | REGULATOR                    |                                                                                                      |      |      |      |       |
| LDO Output Voltage Range                                                                  |                              |                                                                                                      | 1.76 | 1.85 | 1.94 |       |
| V <sub>DD</sub> UVLO, Falling                                                             |                              |                                                                                                      | 1.55 | 1.6  | 1.67 | V     |
| V <sub>DD</sub> UVLO, Rising                                                              | $V_{DD}$                     |                                                                                                      | 1.62 | 1.67 | 1.71 |       |
| V <sub>DD</sub> UVLO Hysteresis                                                           |                              | (Note 1)                                                                                             | 30   | 60   | 80   | mV    |
| V <sub>DD</sub> UVLO Speed                                                                |                              | (Note 1)                                                                                             |      | 2    |      | μs    |
| UNDERVOLTAGE LOCKOUT                                                                      | : 12V SUPPLY (V <sub>I</sub> | N)                                                                                                   |      |      |      |       |
| V <sub>IN</sub> _UVLO Rising Threshold                                                    | V                            | At EN/UVLO Pin                                                                                       | 0.95 | 1    | 1.05 | V     |
| V <sub>IN</sub> _UVLO Hysteresis                                                          | V <sub>IN_UVLO</sub>         | ALEN/OVLO PIII                                                                                       |      | 50   |      | mV    |
| Programmable 12V V <sub>IN</sub><br>Undervoltage Threshold for<br>Rising Input            | V <sub>IN_UVLO</sub>         | Programmable through resistor-divider, measured at V <sub>IN</sub> with 1% resistors on the divider. | 8    |      |      | V     |
| Response Time                                                                             | t <sub>D</sub>               | From EN/UVLO = 0V To FET Off (Note 1)                                                                |      | 2    |      | μs    |
| EN/UVLO PIN INTERNAL PA                                                                   | RAMETERS                     |                                                                                                      |      |      |      |       |
| EN/UVLO Pin Leakage                                                                       |                              | EN/UVLO Pin = 1.8V                                                                                   | 5    | 7.2  | 11   | μA    |
| EN/UVLO Internal-Pulldown Resistor                                                        |                              |                                                                                                      | 110  | 250  | 450  | kΩ    |
| BOOST VOLTAGE (V <sub>BST</sub> )                                                         |                              |                                                                                                      |      |      |      |       |
| $V_{\mbox{\footnotesize BST}}$ Charging Time to 1.6V above $V_{\mbox{\footnotesize OUT}}$ | <sup>t</sup> CHARGE          | C <sub>BST</sub> = 100nF                                                                             |      |      | 275  | μs    |
| BST Voltage above V <sub>OUT</sub>                                                        | V <sub>BST</sub>             |                                                                                                      |      | 1.8  |      | V     |
| Rising UVLO Threshold above VOUT                                                          |                              |                                                                                                      | 0.8  | 1.2  | 1.6  | V     |
| Falling UVLO Threshold above VOUT                                                         | BOOST UVLO                   |                                                                                                      | 0.7  | 1.1  | 1.5  | V     |
| UVLO Hysteresis                                                                           |                              |                                                                                                      | 60   | 130  | 400  | mV    |
| Falling-Lockout Response<br>Time                                                          | t <sub>D</sub>               |                                                                                                      |      |      | 2.3  | μs    |
| INTEGRATED MOSFET CHA                                                                     | RACTERISTICS                 |                                                                                                      |      |      |      | •     |
| On-Resistance                                                                             | R <sub>DS(ON)</sub>          | (Note 1)                                                                                             |      | 0.95 |      | mΩ    |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%, T_A = T_J = 0$ °C to  $\pm 125$ °C, unless otherwise noted. Specifications are 100% production tested at  $T_A = T_J = \pm 32$ °C. Limits over operating temperature are guaranteed by design and characterization.)

| PARAMETER                                           | SYMBOL                         | CONDITIONS                                                        | MIN | TYP       | MAX | UNITS |
|-----------------------------------------------------|--------------------------------|-------------------------------------------------------------------|-----|-----------|-----|-------|
| OVERCURRENT PROTECTION                              | ON (OCP)                       |                                                                   |     |           |     | '     |
| Gain from ROCP Pin Current to I <sub>OUT</sub>      | G <sub>OCP</sub>               | (Note 1)                                                          |     | 8         |     | Α/μΑ  |
| Moderate OCP Voltage<br>Threshold                   | V                              | Referred to voltage over R <sub>OCP</sub> (Note 1)                |     | 0.8       |     | V     |
| Moderate OCP Threshold<br>Accuracy                  | V <sub>OCPM</sub>              | Referred to I <sub>OUT</sub> using Equation 1 (Note 1)            |     | ±12       |     | %     |
| Moderate OCP Threshold<br>Range                     | I <sub>OCP</sub><br>(MODERATE) | (Note 1)                                                          | 30  |           | 70  | А     |
| Allowable Range for No Fault<br>Detection           | R <sub>OCP</sub>               |                                                                   | 26  |           | 380 | kΩ    |
| M                                                   |                                | I <sub>OUT</sub> > Moderate OCP,<br>I <sub>OUT</sub> < Severe OCP |     | 20<br>100 |     | μs    |
| Moderate OCP Timeout                                | t                              | PMBus Programmable, default 100µs                                 |     | 100       |     | ms    |
|                                                     | <sup>t</sup> OCPM              | (Note 1)                                                          |     | 250       |     | 1115  |
| Moderate OCP Fault Detect<br>Delay Timeout Accuracy |                                | (Note 1)                                                          |     | ±25       |     | %     |
| Severe OCP Threshold,                               | locp(severe)                   | PMBus Programmable, default 130%                                  |     | 130       |     | - %   |
| % above Moderate OCP                                |                                | (Note 1)                                                          |     | 150       |     | /*    |
| Severe OCP Threshold<br>Accuracy                    | OUP(SEVERE)                    | (Note 1)                                                          |     | ±15       |     | %     |
| Severe OCP Delay                                    | <sup>t</sup> D(SEVERE)         | From fault threshold exceeded to FET off                          |     | 10        |     | μs    |
| Safe OCP Threshold                                  |                                |                                                                   |     | 120       |     | Α     |
| Safe OCP Threshold Accuracy                         | IOCP(SAFE)                     |                                                                   |     | ±20       |     | %     |
| Safe OCP Delay                                      | <sup>t</sup> D(SAFE)           | From fault threshold exceeded to FET off                          |     |           | 250 | ns    |
|                                                     |                                | PMBus programmable,                                               |     | 16        |     |       |
| Startup OCP Threshold                               |                                | MAX16545B default = 16A,                                          |     | 24        |     | Α     |
| Startup OCP Threshold<br>Accuracy                   | IOCP(STARTUP)                  | MAX16545C default = 24A (Note 1)  (Note 1)                        |     | 8<br>±20  |     | %     |
| Startup OCP Delay                                   | t <sub>D</sub> (STARTUP)       |                                                                   |     |           | 10  | μs    |
| SOFT-START AND COUT                                 | I                              |                                                                   |     |           |     | 1     |
| Soft-Start Discharge<br>Resistance                  | SS                             |                                                                   |     | 1         | 2   | kΩ    |
| Soft-Start Charging Current                         | I <sub>SS</sub>                |                                                                   | 20  |           | 38  | μA    |
| Soft-Start Time                                     | t <sub>SS</sub>                | C <sub>SS</sub> = 0nF, I <sub>OUT</sub> = 0A                      |     |           | 1.5 | ms    |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%, T_A = T_J = 0$ °C to  $\pm 125$ °C, unless otherwise noted. Specifications are 100% production tested at  $T_A = T_J = \pm 32$ °C. Limits over operating temperature are guaranteed by design and characterization.)

| PARAMETER                                                                     | SYMBOL                  | CONDITIONS                                   | MIN  | TYP  | MAX                                   | UNITS |
|-------------------------------------------------------------------------------|-------------------------|----------------------------------------------|------|------|---------------------------------------|-------|
| Soft-Start Capacitor Discharge<br>Threshold                                   |                         |                                              | 0.10 | 0.21 | 0.29                                  | V     |
| C <sub>SS</sub> Discharge Check<br>Duration During Startup                    |                         |                                              |      | 2.2  |                                       | s     |
| FET V <sub>GS</sub> UNDERVOLTAGE L                                            | оскоит                  |                                              |      |      |                                       |       |
| V <sub>GS</sub> Rising UVLO Threshold                                         |                         |                                              | 0.87 | 1.3  | 1.61                                  | V     |
| V <sub>GS</sub> Falling UVLO Threshold                                        | .,                      |                                              | 0.74 | 1.17 | 1.47                                  | V     |
| V <sub>GS</sub> UVLO Hysteresis                                               | $V_{GS\_UVLO}$          |                                              | 87   | 100  | 466                                   | mV    |
| V <sub>GS</sub> UVLO Masking Time                                             |                         | V <sub>GS</sub> UVLO masking time at startup | 90   | 100  | 110                                   | ms    |
| PASS FET SHORT DETECTION                                                      | ON DURING STAF          | RTUP                                         |      |      |                                       | ,     |
| Duration of V <sub>OUT</sub> Discharge<br>Check                               | <sup>t</sup> DISCHARGE  |                                              |      | 2.2  |                                       | s     |
| Pulldown Resistance on V <sub>OUT</sub><br>During Self-Check                  | R <sub>DISCHARGE</sub>  |                                              | 400  | 455  | 560                                   | Ω     |
|                                                                               |                         |                                              | 5.8  | 6    | 6.2                                   |       |
| Threshold for Self-Check                                                      | V <sub>OUT</sub> _      | PMBus Programmable, default 9V               | 6.8  | 7    | 7.2                                   | V     |
| Procedure                                                                     | SELFCHECK               | (Note 1)                                     | 7.8  | 8    | 8.2                                   | 8.2   |
|                                                                               |                         |                                              | 9.0  | 9.2  | 9.4                                   |       |
| Delay from Self-Check Pass to                                                 | to                      | PMBus Programmable, default 0.02ms (Note 1)  |      | 0.02 |                                       | me    |
| Start V <sub>OUT</sub> Ramp                                                   | t <sub>D</sub>          |                                              |      | 20   |                                       | ms    |
| PWRGD PIN                                                                     |                         |                                              |      |      |                                       |       |
| PWRGD Output-High Voltage                                                     | V <sub>OH</sub>         | External pullup leakage below 1µA            |      |      | 5.5                                   | V     |
| PWRGD Output-Low Voltage                                                      | V <sub>OL</sub>         | Sinking 4mA                                  |      |      | 0.4                                   | V     |
| Propagation Delay from V <sub>OUT_UVLO</sub> Detect to PWRGD Pin Asserted Low | t <sub>D</sub>          |                                              |      |      | 5                                     | μs    |
|                                                                               |                         |                                              |      | 8    |                                       |       |
| Rising Threshold for PWRGD                                                    |                         | PMBus Programmable, default 11V (Note        | 9    |      | ] <sub>v</sub>                        |       |
| Asserted High                                                                 | ligh 1)                 |                                              | 10   |      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |       |
|                                                                               |                         |                                              |      | 11   |                                       |       |
| Accuracy                                                                      |                         |                                              | -5   |      | +5                                    | %     |
| PWRGD Assertion Delay After V <sub>OUT</sub> Settles                          | V <sub>TH</sub> (PWRGD) | (Note 1)                                     |      | 5    |                                       | ms    |
| PWRGD Hysteresis                                                              |                         | 8V                                           | 0.36 | 0.41 | 0.46                                  |       |
| PWRGD Hysteresis                                                              |                         | 9V                                           | 0.42 | 0.47 | 0.52                                  | ] ,,  |
| PWRGD Hysteresis                                                              |                         | 10V                                          | 0.45 | 0.51 | 0.56                                  | V     |
| PWRGD Hysteresis                                                              |                         | 11V                                          | 0.50 | 0.55 | 0.61                                  |       |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%, T_A = T_J = 0$ °C to  $\pm 125$ °C, unless otherwise noted. Specifications are 100% production tested at  $T_A = T_J = \pm 32$ °C. Limits over operating temperature are guaranteed by design and characterization.)

| PARAMETER                                                    | SYMBOL                  | CONDITIONS                                     | MIN | TYP | MAX  | UNITS |
|--------------------------------------------------------------|-------------------------|------------------------------------------------|-----|-----|------|-------|
| OVERTEMPERATURE PROT                                         | ECTION (OTP)            |                                                |     |     |      |       |
| Overtemperature Protection<br>Threshold                      | T <sub>OTP</sub>        | PMBus programmable (Note 1)                    |     | 135 |      | °C    |
| SMBus DATA (SMBUS_DATA                                       | ) AND CLOCK (S          | SMBUS_CLOCK) PINS                              |     |     |      |       |
| Leakage Current                                              |                         | For pullup voltage = 5.5V                      |     | 6.2 | 10   | μA    |
| Input-Low Voltage                                            | V <sub>IL</sub>         |                                                |     |     | 0.8  | V     |
| Input-High Voltage                                           | V <sub>IH</sub>         |                                                | 2.1 |     |      | V     |
| Output-Low Voltage                                           | V <sub>OL</sub>         | SMBUS_DATA, sinking 4mA                        |     |     | 0.4  | V     |
| External-Pullup Voltage                                      | V <sub>OH</sub> Max     |                                                |     |     | 5.5  | V     |
| SMBUS_ALERT PIN                                              |                         |                                                |     |     |      |       |
| Output-Low Voltage                                           | V <sub>OL</sub>         | Sinking 4mA                                    |     |     | 0.4  | V     |
| Leakage Current                                              |                         | For pullup = 5.5V                              |     |     | 1    | μA    |
| External-Pullup Voltage                                      | V <sub>OH</sub> Max     |                                                |     |     | 5.5  | V     |
| FAULT ISOLATION DELAY                                        |                         |                                                |     |     |      | •     |
| Fault-Detection Time                                         | t <sub>D</sub>          | From fault detection to start of gate pulldown |     | 60  |      | ns    |
| Pass FET Turn-Off Time                                       | t <sub>F</sub>          | From start of gate pulldown to pass FET off    |     | 50  |      | ns    |
| FAULT PIN                                                    |                         |                                                |     |     |      | J     |
| FAULT Input-High Voltage                                     | V <sub>IH</sub>         |                                                | 1   |     |      | V     |
| FAULT Input-Low Voltage                                      | V <sub>IL</sub>         |                                                |     |     | 0.66 | V     |
| FAULT Output-High Voltage                                    | V <sub>OH</sub>         | External pullup, leakage below 1µA             |     |     | 5.5  | V     |
| FAULT Output-Low Voltage                                     | V <sub>OL</sub>         | Sinking 4mA                                    |     |     | 0.4  | V     |
| Propagation Delay from Fault<br>Detect to FAULT Asserted Low | t <sub>d</sub>          |                                                |     |     | 140  | ns    |
| V <sub>IN</sub> OVERVOLTAGE PROTEC                           | CTION (OVP)             |                                                | 1   |     |      |       |
|                                                              |                         |                                                |     | 14  |      |       |
| Programmable Threshold for                                   | VIII OVD                | PMBus programmable, default 16V                |     | 16  |      | V     |
| OVP                                                          | V <sub>IN_OVP</sub>     | (Note 1)                                       |     | 17  |      |       |
|                                                              |                         |                                                |     | 18  |      |       |
| Deglitching Time                                             | t <sub>FILTER_OVP</sub> |                                                |     | 20  |      | μs    |
| Deglitching Time Accuracy                                    | -FILTER_OVP             |                                                |     | ±5  |      | %     |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%, T_A = T_J = 0$ °C to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = T_J = +32$ °C. Limits over operating temperature are guaranteed by design and characterization.)

| PARAMETER                                                           | SYMBOL                           | CONDITIONS                                                           | MIN  | TYP  | MAX    | UNITS |  |
|---------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------|------|------|--------|-------|--|
| CURRENT REPORTING (ILO                                              | AD) PIN                          |                                                                      |      |      |        |       |  |
| Linear I <sub>OUT</sub> Reporting Range                             |                                  | Current reporting range from single MAX16545B/C device.              | 0    |      | 70     | А     |  |
| Linear-Voltage Range                                                |                                  |                                                                      | 0    |      | 1.35   | V     |  |
| Offset Current                                                      |                                  | I <sub>OUT</sub> = 0A                                                |      | 0.65 |        | μA    |  |
| Current-Reporting Gain                                              | G <sub>ILOAD</sub>               | ILOAD current divided by I <sub>OUT</sub> current (Note 1)           |      | 5    |        | μA/A  |  |
| Bandwidth                                                           |                                  | No capacitor in parallel with R <sub>LOAD</sub> resistor.            | 100  |      |        | kHz   |  |
| CURRENT REPORTING (ILO                                              | AD_IN) PIN                       |                                                                      |      |      |        |       |  |
| Linear Current Range. Gain<br>from ILOAD_IN Pin to ILOAD<br>Pin = 1 | I <sub>LOAD_IN</sub>             | Only when used with VT503 (Note 2)                                   | 0    |      | 350    | μA    |  |
| ANALOG CURRENT REPOR                                                | TING ACCURACY                    | ,                                                                    |      |      |        |       |  |
| Analog Current-Reporting                                            | 1                                | I <sub>OUT</sub> = 60A (Note 2)                                      | -1.3 |      | +1.3 % |       |  |
| Accuracy                                                            | IOUT                             | I <sub>OUT</sub> = 8A (Note 2)                                       | -1.8 |      | +1.8   | 70    |  |
| SMBus/PMBus TELEMETRY                                               | ACCURACY                         |                                                                      |      |      |        |       |  |
| Digital Current-Reporting                                           | READ_IOUT (8Ch).                 | I <sub>OUT</sub> = 60A (Note 2)                                      | -1.6 |      | +1.6   | %     |  |
| Accuracy                                                            | READ_IIN (89h)                   | I <sub>OUT</sub> = 8A (Note 2)                                       | -2.3 |      | +2.3   | 70    |  |
| Digital Power-Reporting                                             | READ_PIN (97h)                   | $I_{OUT}$ = 8A, $V_{IN}$ = 12V, $R_{LOAD}$ = 4.5k $\Omega$ (Note 2)  | -3   |      | +3     | 0/    |  |
| Accuracy                                                            | READ_PIN (9711)                  | $I_{OUT}$ = 60A, $V_{IN}$ = 12V, $R_{LOAD}$ = 4.5k $\Omega$ (Note 2) | -2   |      | +2     | +2    |  |
| Digital Input-Voltage Reporting Accuracy                            | READ_VIN (88h)                   |                                                                      | -1   |      | +1     | %     |  |
| Digital Output-Voltage                                              | READ_VOUT                        | 10.8V < V <sub>OUT</sub> < 13.2V                                     | -1   |      | +1     | 0/    |  |
| Reporting Accuracy                                                  | (8Bh)                            | 8V < V <sub>OUT</sub> < 10.8V                                        | -3   |      | +3     | +3    |  |
| Digital-Temperature Reporting Accuracy                              | READ_<br>TEMPERATURE<br>_1 (8Dh) | (Note 2)                                                             | -6   |      | +6     | °C    |  |
| Digital-Energy Reporting                                            | READ_EIN (86h)                   | I <sub>OUT</sub> = 60A                                               | -2.5 |      | +2.5   | %     |  |
| Accuracy                                                            | LEAD_EIN (00II)                  | I <sub>OUT</sub> = 8A                                                | -4.6 |      | +4.6   | 1/0   |  |

**Note 1:** Denotes specifications that apply for typical operating junction temperature  $(T_A = T_J = +32^{\circ}C)$ .

Note 2: Reporting accuracy presented includes 0.1% external resistor tolerance contribution.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Typical Operating Characteristics**









## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Typical Operating Characteristics (continued)**









Time/Div: 20ms

Conditions:  $C_{SS} = 47nF$   $C_{OUT} = 2 \times 180 \mu F + 6 \times 10 \mu F + 2 \times 2.2 \mu F$ 1.  $V_{OUT}$  (5V/div)
2. EN/UVLO (1V/div)
3. PWRGD (2V/div)
4. FAULT (2V/div)

### Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Typical Operating Characteristics (continued)**

### Startup Into Load, Controlled with EN/UVLO -1Ω Resistive Load



### Time/Div: 10ms

Conditions:  $R_{LOAD} = 1\Omega$ , Present at Startup Css = 22nF

 $C_{OUT}$  = 2 x 180 $\mu$ F + 6 x 10 $\mu$ F + 2 x 2.2 $\mu$ F

- 1. Vout (5V/div) 2. IOUT (10A/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### Startup Into Load, Controlled with VIN -1Ω Resistive Load



#### Time/Div: 10ms

Conditions: Css = 22nF  $COUT = 4 \times 330 \mu F + 2 \times 180 \mu F + 1 \times 10 \mu F + 1 \times 2.2 \mu F$  $R_{LOAD} = 1\Omega$  Present at Startup

- 1. Vout (5V/div)
- 2. IOUT (20A/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### Startup Controlled with VIN - No Load



#### Time/Div: 50ms

Conditions: CSS = 47nF

 $C_{OUT}^{--}$  = 2 x 180µF + 6 x 10µF + 2 x 2.2µF

No Load at Startup 1. V<sub>OUT</sub> (5V/div)

2. V<sub>IN</sub> (5V/div) 3. PWRGD (2V/div)

4. FAULT (2V/div)

### **Start Into Short Condition -V<sub>OUT</sub>** to GND Short Present at Startup



#### Time/Div: 500µs

Conditions: Vout Shorted to GND Prior to Startup

- 1. Vout (5V/div)
- 2. IVIN (10A/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Typical Operating Characteristics (continued)**

### Hot Swap Startup - No Load



#### Time/Div: 50ms

Conditions: C<sub>SS</sub> = 47nF No Input Capacitors

 $C_{OUT} = 2 \times 180 \mu F + 6 \times 10 \mu F + 2 \times 2.2 \mu F$ 

No Load Present at Startup

- 1. V<sub>OUT</sub> (5V/div)
- 2. V<sub>IN</sub> (5V/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### **PWRGD Response**



#### Time/Div: 50ms

Conditions: CSS = 47nF

PWRGD Threshold = 8V VIN UVLO Threshold = 6.2V

No Load

- 1. Vout (5V/div)
- 2. V<sub>IN</sub> (2V/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### Hot Swap Startup Into Load - 1Ω Resistive Load



#### Time/Div: 5ms

Conditions: Css = 22nF

No Input Capacitors

 $COUT = 4 \times 330 \mu F + 2 \times 180 \mu F + 1 \times 10 \mu F + 1 \times 2.2 \mu F$ 

 $R_{LOAD} = 1\Omega$  Present at Startup

- 1. Vout (5V/div)
- 2. IOUT (5A/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### **Integrated FET Self-Check Function**



### Time/Div: 500ms

Conditions: VOUT Shorted to VIN Prior to Startup

- 1. Vout (5V/div)
- 2. EN/UVLO (1V/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Typical Operating Characteristics (continued)**

### **C<sub>SS</sub>** Discharge Fail Protection



#### Time/Div: 500ms

Conditions: Css = 47nF

SS Shorted to VIN Prior to Startup

- 1. Vout (5V/div)
- 2. SS (5V/div)
- 3. EN/UVLO (1V/div)
- 4. FAULT (2V/div)

### **ROCP Change During Operation**



#### Time/Div: 200ms

Conditions: OCPM High = 68A OCPM\_LOW = 40A  $I_{OUT} = 20A \text{ to } 45A$ 

0.05A/µs

t = 600 ms

Moderate OCP Timeout = 100ms

2. IOUT (10A/div)

3. PWRGD (2V/div)

4. FAULT (2V/div)

### Severe OCP



### Time/Div: 200µs

Conditions: IOUT = 60A to 120A

OCPM = 68A

Moderate OCP Timeout = 250ms Severe OCP Setting = 130%

1. Vout (5V/div)

- 2. IOUT (20A/div)
- 3. PWRGD (2V/div)
- 4. FAULT (2V/div)

### Shutdown Controlled by $V_{\text{IN}}$ - No Load



### Time/Div: 1s

Conditions: IOUT = 0A

FAULT and PWRGD Pullup Voltages Derived

From 12V Supply

- 1. VOUT (5V/div)
- 2. V<sub>IN</sub> (5V/div)
- 3. PWRGD (2V/div)

4. FAULT (2V/div)

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Typical Operating Characteristics (continued)**



Conditions: R<sub>DS(ON)</sub> vs. T<sub>J</sub> measurements taken at T<sub>A</sub> = 25°C, No Airflow No Heatsink



Conditions:  $R_{LOAD} = 1\Omega$ 1.  $V_{OUT}$  (5V/div) 2.  $I_{OUT}$  (20A/div) 3. PWRGD (2V/div) 4. FAULT (2V/div)



# Conditions: IouT = 0A to 60A Thermal Evaluation was performed on Maxim's evaluation board No Heatsink



## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Pin Configuration**



# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Pin Description**

| PIN  | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SMBUS_CLK        | SMBus Clock Node.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2    | ILOAD            | Analog Current Representation of the Load Current. Connect this pin to ground through a properly sized resistor for proper voltage representation. Always keep this pin connected to ground through a resistor. A capacitor parallel to the R <sub>ILOAD</sub> resistor is required (see Figure 6 for the recommended value).                                                                                                                                                      |
| 3    | ss               | Soft-Start Node. A capacitor is connected from SS to GND to program soft-start. The soft-start program capacitor should not exceed 75nF. If a fast-load transient (di/dt > 2.5A/ms) resulting in fast and large transient output voltage deviation is possible in the application, an additional capacitor between SS and V <sub>OUT</sub> is recommended to keep the pass FET V <sub>GS</sub> above its UVLO threshold.                                                           |
| 4    | V <sub>BST</sub> | Charge-Pump Supply for Pass FET Gate Drive. Connect this node to V <sub>OUT</sub> through a 220nF bypass capacitor. This supply is designed to be used by the MAX16545B/C and the MAX16543 only. No additional load or external components other than a bypass capacitor are allowed on the BST pin.                                                                                                                                                                               |
| 5-8  | V <sub>OUT</sub> | 12V Output Power—Load Side.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 9-12 | V <sub>IN</sub>  | 12V Input Power—Power Supply Side.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13   | GND              | Ground. Connect this node to GND plane through vias for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 14   | EN/UVLO          | 12V Input Voltage UVLO pin. Normally connected to the center node of a resistor-divider connected from $V_{\text{IN}}$ to ground. A properly sized capacitor can be placed in parallel to the bottom resistor of the resistor-divider for additional filtering. In addition to 12V UVLO programming, this node can be used to enable/disable the MAX16545B/C.                                                                                                                      |
| 15   | SMBUS_ALERT      | SMBus Alert. Open-drain, active-low pin.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16   | FAULT            | Fault Communication (Bidirectional) Pin. This pin is used to indicate/receive detection of latching fault. See the <i>FAULT Reporting</i> section for more details. Connect this pin to the system bias supply rail through a $10k\Omega$ resistor. 5V compliant, active-low pin.                                                                                                                                                                                                  |
| 17   | PWRGD            | Report $V_{\text{IN}}$ and $V_{\text{OUT}}$ status. See the <i>Power Good (PWRGD) Output</i> section for more details. Connect this pin to system bias supply rail through a $10\text{k}\Omega$ resistor. 5V compliant.                                                                                                                                                                                                                                                            |
| 18   | ROCP             | Moderate OCP Threshold Programming Input. Connect this pin to GND using an appropriate programming resistor. See the <i>Moderate OCP Threshold</i> section for additional details. No other components are allowed on this pin.                                                                                                                                                                                                                                                    |
| 19   | SMBUS_DATA       | SMBus Data Node.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20   | SMBUS_ID         | SMBus Address Programming and Current Hysteresis Flag. Connect this pin to GND through a properly sized resistor to select desired address setting.                                                                                                                                                                                                                                                                                                                                |
| 21   | ILOAD_IN         | System Current Reporting Input Pin. If current reporting from a single MAX16545B/C device is desired, connect this pin to GND through a $10 \text{k}\Omega$ resistor. Use this pin to sum currents from up to two MAX16543 devices if used in higher-current applications. In this case, the connection from the ILOAD pin of MAX16543 to ILOAD_IN of MAX16545B/C should be made through a $500\Omega$ resistor. Refer to the <i>MAX16543 Follower Device</i> section for details. |
| 22   | V <sub>DD</sub>  | Internal 1.8V Linear Regulator (LDO) Output. Connect this pin to GND through a 1µF (or higher) capacitor. See Figure 6 for the correct value. No additional loads or components other than up to two MAX16543 devices and external properly sized capacitor are allowed on the V <sub>DD</sub> pin.                                                                                                                                                                                |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Block Diagram**



## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Theory of Operation**

The MAX16545B/C integrated circuit-breaker IC is designed to provide a complete single-chip circuit-breaker protection solution for the 12V power bus, in applications where a power supply is either permanently connected (no removable assemblies), or is connected and disconnected at the input side only. It combines power monitoring and control functions with a low on-resistance pass FET device that acts as a disconnect switch to limit maximum power distributed to the load. The IC implements proprietary integrated lossless current sensing techniques to provide a highly accurate and compact circuit-breaker protection solution. The device integrates PMBus/SMBus interface for digital control and monitoring.

An integrated N-channel power MOSFET is driven by the FET control circuit that includes a boost circuit to provide a gate drive. An internal LDO provides  $V_{DD}$  bias supply, enabling effective use of the device in input hot-swap applications. See the *Block Diagram*.

### **Startup**

The MAX16545B/C enables the integrated 1.8V  $V_{DD}$  LDO once the 12V supply voltage is high enough to guarantee LDO operation. Once  $V_{DD}$  is valid, the device reads the SMBus\_ID programming resistor value to set the SMBus address, and initiates itself. During this period, the gate drive supply capacitor becomes fully charged. Once these two functions are complete, the device can be controlled through the enable input.

The enable input (EN/UVLO) has a precise threshold and provides a  $V_{\rm IN}$  UVLO function, where the enable voltage is derived from  $V_{\rm IN}$  through a resistor-divider, with an optional control signal used in conjunction with the divider as shown in Figure 1 and Figure 5. The EN/UVLO pin must not be pulled high externally other than to pull the EN/UVLO pin high through a properly sized resistor-divider from the input supply. Though the enable signal can be pulled low to disable the part, this should only be allowed to occur when the input voltage supply is within operating range specified in *Electrical Characteristics* table.

#### Safe Operating Area (SOA)

During soft-start, it is important to keep the FET within its safe operating area. The peak current allowed during startup is shown in <a href="Figure 2">Figure 2</a>. In case resistive short is possible in the application, it is required to use startup OCP feature to protect the device. The MAX16545B has a default startup OCP of 16A, and the MAX16545C has a default startup OCP of 24A. The startup OCP threshold must be programmed to a value lower than safe peak current. <a href="Figure 2">Figure 2</a> assumes pure capacitive or RC load on the output.

During normal operation,  $V_{GS\_UVLO}$  ensures FET is operating in deep triode region while three levels of OCP limit the device operating current within safe boundaries. Refer to the SOA curves under <u>Typical Operating Characteristics</u> for more detail.

#### Self-Check

Once V<sub>BST UVLO</sub> has been cleared, the internal V<sub>DD LDO</sub> is fully enabled and the EN/UVLO pin is above the enable threshold, the MAX16545B/C initiates a timed output discharge as a self-check procedure. By default, the device initiates this procedure immediately after V<sub>BST UVLO</sub> has been cleared and the internal  $V_{DD\ LDO}$  is fully enabled. If the output does not fall below the programmed selfcheck threshold after a fixed period, the pass FET could be potentially shorted and the IC asserts both FAULT and PWRGD pins low. The latched fault condition remains until restart (EN/UVLO, VIN toggling or restarting through the OPERATION command). The threshold for the selfcheck procedure can be programmed to one of four different values through the SMBus. See the Config Register (D0h) for more details. If the output voltage is below the programmed self-check threshold, the self-check is considered passed and the device proceeds with startup.

Because the device actively discharges the output when disabled, it should not be used in applications where the output can remain powered through another path.

In addition a soft-start capacitor discharge procedure is performed during every restart. The MAX16545B/C utilizes an integrated resistive element, with resistance approximately  $1k\Omega$ , to discharge the  $C_{SS}$  capacitor. The device checks if the voltage across the  $C_{SS}$  capacitor is below the soft-start threshold shown in the *Electrical Characteristics* table after a fixed period of time. If the voltage across the  $C_{SS}$  capacitor is not below the soft-start threshold, the device latches the pass FET OFF and asserts the FAULT pin low.

The MAX16545B/C checks the R $_{OCP}$  value at all times, including startup (after the bias supply is valid). This check ensures proper moderate OCP threshold selection. If the wrong R $_{OCP}$  value is detected, the device reports the fault by asserting the  $\overline{\text{FAULT}}$  signal low. Each latched fault condition is kept until restart (EN/UVLO, V $_{IN}$  toggling or restarting through the OPERATION command).

#### Soft-Start

Once the self-check procedure is complete, the output voltage soft-start ramp is initiated. During startup, the C<sub>SS</sub> capacitor is charged using a constant current source. Since the integrated FET is configured as a source follower, the output voltage is ramped monotonically at a rate determined by the external soft-start capacitor. The soft-start capacitor should not exceed 75nF.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface



Figure 1. Configuration Example



Figure 2. Startup SOA

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface



Figure 3. Startup Timing Diagram

### **VDD Undervoltage Lockout**

The MAX16545B/C implements  $V_{DD\_UVLO}$  fault monitor and protection.  $V_{DD}$  is monitored at all times. Startup procedures are not initiated until  $V_{DD\_UVLO}$  is cleared. If  $V_{DD}$  falls below  $V_{DD\_UVLO}$  during normal operation, the part shuts down. Once  $V_{DD}$  returns to acceptable values, the part performs a turn-on procedure from soft-start delay phase.

### **Current Hysteresis**

SMBUS\_ID pin is used as current hysteresis flag after R<sub>SMBus\_ID</sub> decoding is done. If output current is greater than MFR\_SPECIFIC\_HYSTH level, the current hysteresis flag is set to high. If output current is less than MFR\_SPECIFIC\_HYSTL level, then the current hysteresis flag is set to low.

### SMBus\_ID Resistor Out of Range

After  $V_{DD\_UVLO}$  is cleared, the SMBus\_ID programming resistor is read. If it is out of range, a latching fault is tripped. This fault can be cleared by EN/UVLO,  $V_{IN}$ 

toggling, or restarting through the OPERATIONS command. The EN/UVLO toggling may mean pulling EN/UVLO above the threshold and then low after the fault is detected to reset the fault latch. The value is read again when EN/UVLO goes high for the second time.

### V<sub>BST</sub> and V<sub>GS</sub> UVLO

 $V_{BST\_UVLO}$  is checked when EN/UVLO is above the enable threshold and remains active while the device is enabled. The  $V_{BST\_UVLO}$  can also be tripped before the FET is turned on, the latching fault can still be reset by EN/UVLO or  $V_{IN}$  toggling or restarting through the OPERATION command. The gate drive ( $V_{GS}$ ) UVLO protection has 10 $\mu$ s internal deglitching filter to prevent false tripping due to output voltage overshoot if a large, fast-unloading transient is present. If additional filtering is desired, an external capacitor can be placed between  $V_{OUT}$  and  $V_{SS}$  pins.  $V_{BST}$  and  $V_{GS}$  UVLO are latching faults, which result in the pass FET being latched off and FAULT asserted low.  $V_{GS\_UVLO}$  is masked for 100ms during startup to avoid tripping a latching fault.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### VIN UVLO

The  $V_{IN}$  is sensed at the EN/UVLO pin through a resistor-divider that is used to program the desired  $V_{IN\_UVLO}$  threshold. The  $V_{IN\_UVLO}$  circuit has hysteresis, and if the EN/UVLO pin voltage falls below the programmed value during operation, the device turns the integrated FET off and PWRGD is deasserted. The integrated FET turns on again if the positive threshold is exceeded and performs self-test and soft-start. The MAX16545B/C supports  $V_{IN\_UVIO}$  warning and fault reporting through PMBus.

### **Overvoltage Protection (OVP)**

The device includes  $V_{\text{IN}}$  overvoltage protection (OVP) to protect the system from an overvoltage event that can harm the downstream circuitry. Overvoltage protection is disabled by default and can be enabled and programmed through OTP. The input voltage is constantly monitored, and if at any time it rises above PMBus programmed threshold, the pass FET is latched off, FAULT asserted low and a fault reported.

#### **Overcurrent Detection**

The IC actively monitors load current on a 12V power bus at all times, including startup. Startup overcurrent proection (OCP) is active during startup. The startup OCP threshold can be changed to one of three programmable options using PMBus. Note that changing the startup OCP to a higher value can violate the startup SOA, in such cases, tss needs to be lowered to remain in SOA (Figure 2). If, at any time during startup, the load current exceeds the programmed startup OCP threshold, the integrated pass FET is turned off within 10µs and the FAULT pin is asserted low. This is a latching fault. The device provides three levels of overcurrent protection during normal operation (after the startup procedure is complete and the PWRGD flag is set high). The moderate OCP threshold is set using an external resistor and is therefore programmable over a wide continuous range. Moderate OCP threshold can be exceeded for a limited, programmable, timeout period without resulting in a fault condition. If the load current on the 12V power bus exceeds the moderate OCP threshold for the entire timeout period, but its magnitude is less than a programmable severe overcurrent threshold (Table 3), the integrated pass FET is latched off at the end of the timeout period and the FAULT pin will be asserted low to indicate a moderate OCP fault condition. Restarting the system requires EN/UVLO or V<sub>IN</sub> toggling or restarting through the OPERATION command. Moderate OCP

timeout is user programmable through PMBus with four different values.

Severe OCP is the second level of OCP. Severe OCP threshold is programmed relative to moderate OCP threshold. Fixed 10µs timeout is supported for the severe OCP. If at any time the load current exceeds the severe OCP threshold and the timeout is disabled, the device turns the integrated pass FET OFF and asserts the FAULT low. If timeout is enabled, the MAX16545B/C tolerates current exceeding the severe OCP threshold for the duration of the timeout. If the current is still higher than the severe OCP threshold by the end of the timeout, the device turns off and asserts FAULT low. Severe overcurrent protection is a latching fault.

The device features a third level of protection against severe overload faults, called safe OCP with internally-fixed threshold. If at any time the load current on a 12V power bus exceeds the safe OCP threshold, the device turns the pass FET OFF within 250ns and asserts the FAULT low. The severe OCP threshold should be set to a value less than the safe OCP threshold.

Table 1. Timing Diagram Example Shown in Figure 6

| POINT/PERIOD | DESCRIPTION                                                                                                                                                  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t0           | 12V V <sub>IN</sub> applied.                                                                                                                                 |
| t1           | The LDO has enough headroom to start up.                                                                                                                     |
| t2           | The internal 1.8V LDO is ready and MAX16545B/C logic is fully operational. External bypass capacitors connected to the V <sub>DD</sub> pin is fully charged. |
| t3-t14       | SMBus ID resistor reading and V <sub>BST</sub> charging. EN/UVLO signal status is ignored from T3 to T4.                                                     |
| t4           | EN/UVLO is active. Startup check-up procedures can be started after the EN/ UVLO is cleared.                                                                 |
| t4-t5        | User-programmable startup delay.                                                                                                                             |
| t5-t6        | Self-test procedure. C <sub>SS</sub> discharge.                                                                                                              |
| t6-t7        | V <sub>OUT</sub> ramp                                                                                                                                        |
| t7           | Power good (PWRGD) output asserted.                                                                                                                          |
| t7+          | PWRGD is high, normal operation starts.                                                                                                                      |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

The IC supports on-the-fly moderate OCP threshold changes. The concept is shown in Figure 4. If the resistance seen by the ROCP pin is changed during operation, the device adjusts the moderate OCP threshold matching the value selected by external resistive network.

### Wrong Rocp Protection

The MAX16545B/C is protected against out of range R<sub>OCP</sub> values. Protection is enabled at any time, including startup. If the R<sub>OCP</sub> resistor value is detected out of the permitted range, the device latches the integrated FET OFF, and it asserts the  $\overline{\text{FAULT}}$  pin low. A EN/UVLO or V<sub>IN</sub> toggling or a restart through the OPERATION command must be performed in order to clear the fault and restart the device. If R<sub>OCP</sub> is changing during operation by the system (Figure 4), the design must be such that R<sub>OCP</sub> is within range at all times.

**Note:** If the switch that changes OCP threshold is slower to transition, the effective resistance on the ROCP pin can cause severe OCP to trigger during on-the-fly transitions.

### **Overtemperature Protection (OTP)**

The IC includes protection against overtemperature conditions (OTP). If the junction temperature exceeds the programmable fault threshold, the IC latches the integrated FET OFF and asserts the FAULT output low. To reenable the IC, the following options are available:

- Toggle EN/UVLO or V<sub>IN</sub>
- Restart through the OPERATION command

Overtemperature fault and warning thresholds are userprogrammable through the PMBus. Exceeding the overtemperature warning threshold does not latch the FET off.



Figure 4. On-the-Fly Analog Programmable Moderate OCP Threshold

### **FAULT** Reporting

The device provides a dedicated pin for fault reporting,  $\overline{\text{FAULT}}$ . If at any time a latching fault is detected, the  $\overline{\text{FAULT}}$  pin is immediately latched low. EN/UVLO or  $V_{\text{IN}}$  toggling, or a restart through the OPERATION command is required to reset the device after latching fault detection.

### Fault Input and FAULT Pullup

The FAULT pin is a bidirectional open-drain pin that can be used for fault communication, from an external circuitry to the MAX16545B/C. To communicate a fault to the device, the external circuitry must pull the FAULT pin low. If FAULT is externally pulled low, the device treats it as a latching fault. Therefore, the pullup voltage source must be considered to ensure the rail is operational and pulled high before the device startup cycle.

These are the options for the pullup rail:

- V<sub>DD</sub>: 1.8V internal LDO rail. This rail is limited to 1.8V, thus the external system has to be compliant with it.
- System 3.3V or 5V rail. FAULT is 5V compliant, and therefore, an external higher voltage rail can be used for pullup. This rail has to be stable when the device is initiating its startup procedure. If it is not, a false fault communication can occur.

### Power Good (PWRGD) Output

The MAX16545B/C provides a dedicated pin for power good reporting (PWRGD). PWRGD is asserted high after startup, when the output voltage exceeds the programmed PWRGD threshold and the FET is fully enhanced and operating in its resistive region. In all the other conditions, the PWRGD pin is deasserted low.

PWRGD is an open-drain pin, thus an external pullup resistor connected to pullup supply rail is needed. Different options are available for the pullup rail:

- V<sub>DD</sub>: 1.8V internal LDO rail. This rail is limited to 1.8V, thus the external system has to be compliant with it.
- System 3.3V or 5V rail. PWRGD is 5V compliant, and therefore an external higher voltage rail can be used for pullup.

#### **Analog Load Current Signal Output**

The IC includes an output pin, ILOAD to allow the user to monitor the load current device. The current sourced by the ILOAD pin is proportional to the current through the device with the ratio shown in the <u>Electrical Characteristics</u> table. A properly sized resistor between the ILOAD pin and GND should be added. A capacitor parallel to this resistor is required for proper operation. The MAX16545B/C reports zero current on the ILOAD pin

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

**Table 2. Faults Detected and Actions** 

| PARAMETER             | DESCRIPTION                                       | FAULT ASSERTED | LATCHING     |
|-----------------------|---------------------------------------------------|----------------|--------------|
| V <sub>DD_UVLO</sub>  | Internal V <sub>DD</sub> LDO UVLO                 | No             | No           |
| V <sub>BST_UVLO</sub> | UVLO for V <sub>BST</sub>                         | Yes (Note 1)   | Yes          |
| V <sub>GS_UVLO</sub>  | UVLO for V <sub>GS</sub>                          | Yes            | Yes          |
| V <sub>IN_UVLO</sub>  | EN/UVLO pin below UVLO threshold                  | N/A (Note 2)   | N/A (Note 2) |
| V <sub>IN_UV</sub>    | V <sub>IN</sub> below PMBus programmed threshold  | Yes            | Yes          |
| ROCP_FAULT            | R <sub>OCP</sub> detected out of valid range      | Yes            | Yes          |
| R_SMBus_ID FAULT      | SMBus_ID resistor detected out of range           | Yes            | Yes          |
| CSS Discharge FAULT   | Soft-start capacitor discharge failed             | Yes            | Yes          |
| FET Short             | Pass FET short detected during startup self-check | Yes            | Yes          |
| Startup OCP           | Startup overcurrent fault detected                | Yes            | Yes          |
| Moderate OCP          | Moderate overcurrent fault detected               | Yes            | Yes          |
| Severe OCP            | Severe overcurrent fault detected                 | Yes            | Yes          |
| Safe OCP              | Safe overcurrent fault detected                   | Yes            | Yes          |
| OTP                   | Overtemperature fault threshold exceeded          | Yes            | Yes          |
| V <sub>IN_OVP</sub>   | V <sub>IN</sub> overvoltage detected              | Yes            | Yes          |

Note 1: If V<sub>BST\_UVLO</sub> fault occurs before startup, FAULT is not reported and status registers are not updated.

**Note 2:**  $V_{IN} UV_{LO}^{-}$  clears  $\overline{FAULT}$  and the latching event.

during soft-start, it starts reporting load current 5ms after the pass FET  $V_{GS}$  is above its UVLO threshold.

If another device reports the current to the MAX16545B/C through the ILOAD\_IN pin, the MAX16545B/C reports the total current on the ILOAD pin. When choosing a load resistor to provide a current reporting voltage, the total system current must be considered.

### **MAX16543 Follower Device**

Up to two MAX16543 protection ICs can be used in parallel with the MAX16545B/C to increase total current capability. Specifically,

- MAX16545B/C + 1 × MAX16543, 90A current capability
- MAX16545B/C + 2 × MAX16543, 120A current capability

In these configurations, connect the ILOAD pins of MAX16543 to the ILOAD\_IN pin of MAX16545B/C through  $500\Omega$  resistors for total current reporting. Refer to the MAX16543 datasheet for more details.

#### PMBus/SMBus Reporting and Warning

The MAX16545B/C provides PMBus-compliant digital telemetry through the SMBus as shown in <u>Table 4</u>. The IC supports input power and input energy reporting. For average values the sample size is programmable. Peak values for input/output voltage, output current, input

Table 3. Requirements for PWRGD Assertion

| PARAMETER        | CONDITION                                                                                                          |
|------------------|--------------------------------------------------------------------------------------------------------------------|
| V <sub>OUT</sub> | V <sub>OUT</sub> > PWRGD threshold                                                                                 |
| V <sub>IN</sub>  | V <sub>IN</sub> > V <sub>IN_UVLO</sub>                                                                             |
| Self-Check       | MOSFET (V <sub>IN</sub> to V <sub>OUT</sub> ) short not detected during startup                                    |
| V <sub>GS</sub>  | FET is on and in triode region. There's a minimum delay of 5ms before PWRGD assertion after this condition is met. |

power and temperature are stored in dedicated manufacturer-specific registers. The device also provides warning functions based on programmable warning thresholds, as per the PMBus specification. The sample size for warning flags is also programmable.

The device supports fault and status reporting except for  $V_{BST\_UVLO}$  fault at startup. If the  $V_{BST\_UVLO}$  occurs at startup the device latches off,  $\overline{\mathsf{FAULT}}$  is not reported, and status registers are not updated.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### Configuration

The MAX16545B/C is configured using both analog programming resistors and PMBus. See  $\frac{\text{Table 5}}{\text{5}}$  and Table 6 for programmable parameters.

### **Moderate OCP Threshold**

The moderate overcurrent protection (OCP) threshold is externally programmable through a resistor connected to the ROCP pin. The moderate OCP threshold is programmed as shown in Equation 1 and Equation 2. See the *Electrical Characteristics* table for V<sub>OCPM</sub> and GOCP.

#### Equation 1:

$$I_{OCP} = \frac{V_{OCPM}}{R_{OCP}} \times GOCP$$

where:

I<sub>OCP</sub> = moderate overcurrent protection threshold (A)

V<sub>OCPM</sub> = overcurrent protection reference voltage shown in *Electrical Characteristics* table (V)

GOCP = overcurrent protection gain shown in <u>Electrical</u> Characteristics table (A/A)

 $R_{OCP}$  = Value of overcurrent protection programming resistor ( $\Omega$ )

### **Equation 2:**

$$R_{OCP} = \frac{V_{OCPM}}{I_{OCP}} \times GOCP$$

where:

I<sub>OCP</sub> = moderate overcurrent protection threshold (A)

V<sub>OCPM</sub> = overcurrent protection reference voltage shown in *Electrical Characteristics* table (V)

GOCP = overcurrent protection gain shown in <u>Electrical</u> Characteristics table (A/A)

 $R_{OCP}$  = Value of overcurrent protection programming resistor ( $\Omega$ )

### **Design Example**

To set moderate OCP to 68.7A nominal, using Equation 2:

$$R_{OCP} = \frac{0.8V}{68.7A} \times \left(8 \times 10^6\right)$$
$$= 93.1k\Omega$$

### Table 4. PMBus/SMBus Reporting

| PARAMETER             | DESCRIPTION                                    |  |
|-----------------------|------------------------------------------------|--|
| V <sub>IN</sub>       | Input voltage (PMBus compliant)                |  |
| V <sub>OUT</sub>      | Output voltage (PMBus compliant)               |  |
| Гоит                  | Output current (PMBus compliant)               |  |
| P <sub>IN</sub>       | Input power (PMBus compliant)                  |  |
| E <sub>IN</sub>       | Input energy (PMBus compliant)                 |  |
| Temperature           | MAX16545B/C chip temperature (PMBus compliant) |  |
| Peak V <sub>IN</sub>  | Peak value of input voltage (direct reading)   |  |
| Peak V <sub>OUT</sub> | Peak value of output voltage (direct reading)  |  |
| Peak I <sub>OUT</sub> | Peak value of output current (direct reading)  |  |
| Peak P <sub>IN</sub>  | Peak value of input power (direct reading)     |  |
| Peak Temperature      | Peak value of IC temperature (direct reading)  |  |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### Soft-Start Capacitor C<sub>SS</sub>

During startup, the pass FET device is operated as a source follower. The soft-start capacitor,  $C_{SS}$  is connected between the MOSFET's gate and ground and is charged from a fixed current source. The external  $C_{SS}$  capacitor therefore charges linearly and this produces a linear monotonic ramp for  $V_{OUT}$ . The ramp rate is programmable by selecting the appropriate value for  $C_{SS}$ .

The ramp rate for the voltage across  $C_{SS}$  and, hence,  $V_{OUT}$  is given by Equation 4.

### Equation 4:

$$\frac{dV}{dt} = \frac{I_{SS}}{C_{SS}}$$

where:

 $dV/dt = voltage ramp rate of V_{OUT} (V/\mu s)$ 

I<sub>SS</sub> = MAX16545B/C soft-start current source (mA)

C<sub>SS</sub> = external C<sub>SS</sub> capacitor value (nF)

Assuming  $V_{IN}$  = 12V, Equation 4 can be used to derive the soft-start time (Equation 5).

### Equation 5:

$$t_{SS} = \frac{12V \times C_{SS}}{I_{SS}}$$

where:

 $t_{SS}$  = ramp duration ( $\mu$ s)

I<sub>SS</sub> = MAX16545B/C soft-start current (mA)

C<sub>SS</sub> = external soft-start capacitor value (nF)

Table 5. MAX16545B/C Programmability

| PARAMETER                                                                    | PROGRAMMABILITY TYPE | COMPONENT | I/O      |
|------------------------------------------------------------------------------|----------------------|-----------|----------|
| Moderate OCP Threshold                                                       | Analog               | ROCP      | ROCP     |
| Softstart Ramp Rate                                                          | Analog               | CSS       | SS       |
| Input UVLO Threshold                                                         | Analog               | Divider   | EN/UVLO  |
| SMBus Address                                                                | Programming Resistor | RSMBus_ID | SMBus_ID |
| Moderate OCP Timeout                                                         | Digital              | SMBus     | SMB_DATA |
| Startup OCP Threshold                                                        | Digital              | SMBus     | SMB_DATA |
| Severe OCP Threshold                                                         | Digital              | SMBus     | SMB_DATA |
| Startup Delay                                                                | Digital              | SMBus     | SMB_DATA |
| Input OVP Threshold                                                          | Digital              | SMBus     | SMB_DATA |
| Output PWRGD Threshold (Sets V <sub>OUT_UVLO</sub> and Self-Test Thresholds) | Digital              | SMBus     | SMB_DATA |
| Self-Check Threshold                                                         | Digital              | SMBus     | SMB_DATA |
| Overtemperature Warning and Fault Thresholds                                 | Digital              | SMBus     | SMB_DATA |
| Input Overpower Warning Threshold                                            | Digital              | SMBus     | SMB_DATA |
| Reporting and Warning Averaging Sample Size                                  | Digital              | SMBus     | SMB_DATA |
| V <sub>IN</sub> Undervoltage Warning                                         | Digital              | SMBus     | SMB_DATA |
| V <sub>OUT</sub> Undervoltage Warning                                        | Digital              | SMBus     | SMB_DATA |
| V <sub>IN</sub> Undervoltage Fault                                           | Digital              | SMBus     | SMB_DATA |
| Overcurrent Warning                                                          | Digital              | SMBus     | SMB_DATA |
| Overcurrent Hysteresis                                                       | Digital              | SMBus     | SMB_DATA |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### Table 6. MAX16545B/C Reporting External Components

| PARAMETER          | PROGRAMMABILITY TYPE | COMPONENT          | I/O   |
|--------------------|----------------------|--------------------|-------|
| ILOAD Voltage Gain | Analog               | R <sub>ILOAD</sub> | ILOAD |

Assuming the load inrush current is due to the output capacitance only, the load current is given by Equation 6 and Equation 7.

### **Equation 6:**

$$I_{VIN} = I_{OUT} = C_{OUT} \times \frac{dV}{dt}$$

where:

I<sub>OUT</sub> = load inrush current(A)

C<sub>OUT</sub> = load capacitance (µF)

#### Equation 7:

$$I_{VIN} = I_{OUT} = \frac{C_{OUT} \times I_{SS}}{C_{SS}}$$

where:

I<sub>OUT</sub> = load inrush current(A)

 $C_{OUT}$  = load capacitance ( $\mu F$ )

C<sub>SS</sub> = external soft-start capacitor value (nF)

I<sub>SS</sub> = MAX16545B/C soft-start current (mA)

Therefore, the soft-start capacitor can be selected based on the design value of inrush current using Equation 8.

#### **Equation 8:**

$$C_{SS} = \frac{C_{OUT} \times I_{SS}}{I_{INRUSH}}$$

where:

 $I_{INRUSH}$  = desired maximum inrush current due to  $C_{LOAD}$  (A)

C<sub>OUT</sub> = load capacitance (mF)

C<sub>SS</sub> = external soft-start capacitor value (nF)

 $I_{SS} = MAX16545B/C$  soft-start current ( $\mu A$ )

The max value of  $t_{SS}$  is 30ms to guarantee linear startup as specified in the <u>Electrical Characteristics</u> table, select  $C_{SS}$  to meet this requirement.

Note that unloading transients with di/dt > 2.5A/ms can be large enough to cause output voltage transients > ~100mV. Under these conditions, an additional capacitor between SS and  $V_{OUT}$  is recommended to ensure the pass FET  $V_{GS}$  remains above its UVLO threshold. This capacitor has no noticeable effect on soft-start ramp time as the differential voltage from  $V_{OUT}$  to SS remains approximately constant during soft-start.

### **Design Example**

Assume a maximum design value for inrush current of 10A, and a load capacitance of 2mF.

$$C_{SS} = \frac{2mF \times 30\mu A}{10A}$$

= 6nF minimum (to meet inrush maximum)

Use Equation 5 to show that corresponding  $t_{SS}$  in this example is 2.4ms.

### Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### Input UVLO

The input UVLO is set using a resistor-divider, as shown in Figure 5. The enable threshold,  $V_{\mbox{IN UVLO}}$  is given in the Electrical Characteristics table. The corresponding value for the V<sub>IN</sub> rail is given by Equation 9.

### Equation 9:

$$V_{IN} = \frac{V_{IN}\_UVLO}{K}$$

or

### **Equation 10:**

$$K = \frac{V_{IN}\_UVLO}{V_{IN}}$$

where:

V<sub>IN</sub> = 12V rail input voltage to enable device (V)

V<sub>IN UVLO</sub> = EN/UVLO threshold (V)

K = resistor-divider ratio, R2/(R1 + R2)

### **Design Example**

To set input UVLO to 10.8V. Using Equation 10.

### Equation 11:

$$K = \frac{1.0V}{10.8V}$$
$$= 0.0926$$

where:

R2 is set to  $2.26k\Omega$ 

R1 =  $20k\Omega$  to guarantee startup at min supply voltage

### SMBus Address Programming

The SMBus address is programmed to one of sixteen values using the external resistor as shown in Table 7.



Figure 5. Programming Resistors for Input UVLO

### **ILOAD Reporting**

The current reporting voltage is set using an external resistor connected from ILOAD to ground. The maximum voltage is shown in the *Electrical Characteristics* table. The reporting voltage gain is given by Equation 12. Assuming a maximum signal voltage of 1.35V, Equation 13 can be used to select a value for R<sub>II OAD</sub> based on a desired full-scale current.

### **Equation 12:**

$$V_{ILOAD} = R_{ILOAD} \times I_{LOAD} \times G_{ILOAD}$$

### Equation 13:

$$R_{ILOAD} = \frac{1.35V}{I_{LOAD FSD} \times G_{ILOAD}}$$

where:

V<sub>ILOAD</sub> = current reporting voltage (V)

 $R_{II OAD}$  = external current reporting resistor ( $\Omega$ )

I<sub>LOAD</sub> = load current I<sub>OUT</sub> = I<sub>VIN</sub> (A)

I<sub>LOAD</sub> FSD = desired full scale of current reporting (A)

GILOAD = current reporting gain from the Electrical Characteristics table

### **Table 7. SMBus Address Programming Resistor Values**

|    | R <sub>SMBus_ID</sub> (kΩ) | SMBus Address |
|----|----------------------------|---------------|
| 0  | 1.78                       | 40h           |
| 1  | 2.37                       | 41h           |
| 2  | 3.16                       | 42h           |
| 3  | 4.22                       | 43h           |
| 4  | 5.62                       | 44h           |
| 5  | 7.5                        | 45h           |
| 6  | 9.76                       | 46h           |
| 7  | 13                         | 47h           |
| 8  | 17.4                       | 10h           |
| 9  | 23.2                       | 11h           |
| 10 | 30.9                       | 12h           |
| 11 | 41.2                       | 13h           |
| 12 | 54.9                       | 50h           |
| 13 | 73.2                       | 51h           |
| 14 | 97.6                       | 52h           |
| 15 | 127                        | 53h           |

**Note:** R<sub>SMBus ID</sub> resistor tolerance should be 1% or better.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

For example, to set the full-scale current reported to 67.5A.

$$R_{ILOAD} = \frac{1.35V}{67.5A \times \left(5 \times 10^{-6}\right)}$$

 $= 4K\Omega$ 

Note: R<sub>ILOAD</sub> tolerance should be 0.1% or better.

### **PMBus Reporting and Warning Settings**

The MAX16545B/C provides single sample, averaged and peak values for voltage, current and power reporting, and single reading or averaged readings for warnings. The limits for these parameters and warnings should be set through PMBus prior to operation if a value other than the default is required.

Averaging for voltage, power, and current uses an accumulate and dump technique, whereas temperature uses a shifting window/rolling average. Power is calculated for every voltage and current sample (as opposed to using averaged voltage and current), and the result is accumulated in a dedicated register for averaging.

Two independently programmable averaging sample sizes are used for reporting and warning/status register use for voltage, current, and power.

 Reporting: 2<sup>N</sup> samples, with N = 0 to 16 (1 sample to 32K samples)

Sample size is set using Reg\_DDh (CONFIG\_2, manufacturer-specific register)

Warning: 2<sup>M</sup> samples, with M = 0 to 3 (1 sample to 8 samples)

Sample size is set using Reg D0h (CONFIG, manufacturer-specific register)

### **Setting SMBus Programmable Parameters**

See <u>Table 8</u> for parameters that are programmed through the SMBus. If a setting other than the default shown below is required, it must be programmed through SMBus. Note that some parameters have an enable bit as well as value bits.

Table 8. Parameters Programmed Through SMBus and Default Values

| PARAMETER                                       | DEFAULT VALUE                      |  |
|-------------------------------------------------|------------------------------------|--|
| Overtemperature Protection Threshold            | 135°C                              |  |
| V <sub>OUT</sub> PWRGD/Self Check<br>Thresholds | 11V/9V                             |  |
| Moderate OCP Timeout                            | 100µs                              |  |
| Startup Delay                                   | 0µs                                |  |
| Severe OCP Threshold                            | 130%                               |  |
| Input OVP Threshold                             | 16V (disabled by default)          |  |
| Overtemperature Warning Threshold               | 220°C (disabled by default)        |  |
| Input Power Warning Threshold                   | (Disabled by default)              |  |
| Overcurrent Warning                             | (Disabled by default)              |  |
| V <sub>IN</sub> Undervoltage Warning            | (Disabled by default)              |  |
| V <sub>OUT</sub> Undervoltage Warning           | (Disabled by default)              |  |
| Current Hysteresis                              | (Disabled by default)              |  |
| Startup OCP                                     | MAX16545B = 16A<br>MAX16545C = 24A |  |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

Table 9. PMBus/SMBus Registers (Note 1)

|                  |                         |          | 1     |                  |
|------------------|-------------------------|----------|-------|------------------|
| ADDRESS<br>(HEX) | NAME                    | TYPE     | BYTES | DEFAULT<br>(HEX) |
| 1                | OPERATION               | RW       | 1     | 80               |
| 3                | CLEAR_FAULTS            | WO       | 0     | 0                |
| 19               | CAPABILITY              | RO       | 1     | В0               |
| 1B               | SMBALERT_<br>MASK       | (Note 2) | 2     | 0000             |
| 43               | VOUT_UV_<br>WARN_LIMIT  | RW       | 2     | 0000             |
| 4A               | IOUT_OC_<br>WARN_LIMIT  | RW       | 2     | 03FF             |
| 4F               | OT_FAULT_LIMIT          | RW       | 2     | 0358             |
| 51               | OT_WARN_LIMIT           | RW       | 2     | 03FF             |
| 58               | VIN_UV_<br>WARN_LIMIT   | RW       | 2     | 0000             |
| 59               | VIN_UV_<br>FAULT_LIMIT  | RW       | 2     | 0000             |
| 6B               | PIN_OP_<br>WARN_LIMIT   | RW       | 2     | 7FFF             |
| 78               | STATUS_BYTE             | RO       | 1     | 0                |
| 79               | STATUS_WORD             | RO       | 2     | 0                |
| 7A               | STATUS_VOUT             | RO       | 1     | 0                |
| 7B               | STATUS_IOUT             | RO       | 1     | 0                |
| 7C               | STATUS_INPUT            | RO       | 1     | 0                |
| 7D               | STATUS_<br>TEMPERATURE  | RO       | 1     | 0                |
| 7E               | STATUS_CML              | RO       | 1     | 0                |
| 80               | STATUS_MFR_<br>SPECIFIC | RO       | 1     | 0                |

| ADDRESS<br>(HEX) | NAME                   | TYPE | BYTES | DEFAULT<br>(HEX) |
|------------------|------------------------|------|-------|------------------|
| 86               | READ_EIN               | RO   | 2     | 0                |
| 88               | READ_VIN               | RO   | 2     | 0                |
| 89               | READ_IIN               | RO   | 2     | 0                |
| 8B               | READ_VOUT              | RO   | 2     | 0                |
| 8C               | READ_IOUT              | RO   | 2     | 0                |
| 8D               | READ_<br>TEMPERATURE   | RO   | 2     | 0                |
| 97               | READ_PIN               | RO   | 2     | 0                |
| 98               | PMBUS_<br>REVISION     | RO   | 1     | 22               |
| 99               | MFR_ID                 | BLK  | 5     | VLTR             |
| 9A               | MFR_MODEL              | BLK  | 6     | VT505            |
| 9B               | MFR_REVISION           | BLK  | 2     | 3                |
| D0               | CONFIG                 | RW   | 2     | 0                |
| D1               | PEAK_VIN               | RO   | 2     | 0                |
| D2               | PEAK_IOUT              | RO   | 2     | 0                |
| D3               | PEAK_PIN               | RO   | 2     | 0                |
| D4               | PEAK_TEMP              | RO   | 2     | 0                |
| D5               | CLEAR_PEAKS            | WO   | 0     | 0                |
| DD               | CONFIG2                | RW   | 1     | 0                |
| F2               | MFR_SPEC_<br>HYSTL     | RW   | 2     | 03FF             |
| F3               | MFR_SPEC_<br>HYSTH     | RW   | 2     | 03FF             |
| F4               | MFR_SPEC_<br>HYST_STAT | RO   | 1     | 0                |

**Note 1:** Registers shown in bold (1h–9Dh) comply with PMBus Power Management Management Protocol Specifications. Refer to the PMBus specification and <u>Table 15</u> for more details.

**Note 2:** SMBALERT\_MASK is written to a write\_word command and read with a read from a write\_block\_read\_process\_call with a num\_bytes field of 1.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### SMBUS\_ALERT Behavior

Any of the STATUS bits (with some exception) asserts the alert line  $(\overline{SMBUS\_ALERT})$  low.

Exceptions are:

- · Bit off of STATUS BYTE/STATUS WORD
- · Bit POWERGOOD# of STATUS WORD

Alert line can be configured to mask any of the STATUS bits using the SMBALERT MASK register.

The only ways to release the alert line are:

- · CLEAR\_FAULTS command
- ARA (see SMBUS spec v2.0)

Table 10. Register 80h (STATUS\_MFR\_SPECIFIC) Interpretation

| BIT# | BIT NAME         | DESCRIPTION                 | READING | INDICATION     |
|------|------------------|-----------------------------|---------|----------------|
| [7]  | SELECHECK FALILE | Pass FET and soft-start     | 0       | Pass           |
| [7]  | SELFCHECK_FAULT  | self-check                  | 1       | Fail           |
| [6]  | ROCP_FAULT       | P shock                     | 0       | Pass           |
| [6]  | ROCF_FAULT       | R <sub>OCP</sub> check      | 1       | Fail           |
| [5]  | R SMBUSID FAULT  | SMBus_ID programming        | 0       | Pass           |
| [5]  | K_SWBOSID_FAULT  | resistor check              | 1       | Fail           |
| [4]  | FOLLOWER FAULT   | Fault input                 | 0       | No Fault Input |
| [4]  | FOLLOWER_FAULT   | rauit iliput                | 1       | Fault Input    |
| [0]  | CATE UNIO FAULT  | V · · · · foult             | 0       | No Fault       |
| [3]  | GATE_UVLO_FAULT  | V <sub>GS_UVLO</sub> fault  | 1       | Fault          |
| [2]  | BST_UVLO_FAULT   | V foult                     | 0       | No Fault       |
|      |                  | V <sub>BST_UVLO</sub> fault | 1       | Fault          |
| [4]  |                  | Not used                    | 0       | _              |
| [1]  | _                | Not used                    | 1       | _              |
| [0]  | _                | Always read as 0            | 0       | _              |

Table 11. MAX16545B/C PMBus Register Map

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

|         |      |                         |        | -             |         |                                     |                                      |                         |                        |                          |                        |                                   |                        |                    |                    |             |                       |                    |                    |                        |                        |
|---------|------|-------------------------|--------|---------------|---------|-------------------------------------|--------------------------------------|-------------------------|------------------------|--------------------------|------------------------|-----------------------------------|------------------------|--------------------|--------------------|-------------|-----------------------|--------------------|--------------------|------------------------|------------------------|
| ADDRESS | DEC  | NAME                    | TYPE   | WIDTH DEFAULT | DEFAULT |                                     |                                      |                         | LOW BYTE               | вуте                     |                        |                                   |                        |                    |                    |             | HIGH BYTE             | BYTE               |                    |                        |                        |
|         |      |                         |        |               |         | p7                                  | 99                                   | p2                      | 72                     | p3                       | b2                     | p1                                | 0q                     | b15                | p14                | p13         | b12                   | b11                | b10                | 6q                     | p8                     |
| 10      | -    | OPERATION               | W.     | -             | 80      | enable                              | 0                                    | 0                       | 0                      | 0                        | 0                      | 0                                 | 0                      |                    |                    |             |                       |                    |                    |                        |                        |
| 83      | ю    | CLEAR_<br>FAULTS        | WO     | 0             | 0       |                                     |                                      |                         |                        |                          |                        |                                   |                        |                    |                    |             |                       |                    |                    |                        |                        |
| 19      | 25   | CAPABILITY              | S      | -             | B0      | -                                   | 0                                    | -                       | -                      | 0                        | 0                      | 0                                 | 0                      |                    |                    |             | П                     |                    |                    |                        |                        |
| 81      | 27   | SMBALERT_<br>MASK       | *      | 2             | 0000    |                                     |                                      |                         |                        |                          |                        |                                   |                        |                    |                    |             |                       |                    |                    |                        |                        |
| 43      | 29   | VOUT_UV_<br>WARN_LIMIT  | RW     | 2             | 0       | vout_uv_w<br>am_th[7]               | vout_uv_w<br>am_th[6]                | vout_uv_w<br>arn_th[5]  | vout_uv_w<br>arn_th[4] | vout_uv_w<br>am_th[3]    | vout_uv_w<br>am_th[2]  | vout_uv_w<br>am_th[1]             | vout_uv_w<br>am_th[0]  | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | vout_uv_w<br>am_th[9]  | vout_uv_w<br>am_th[8]  |
| 4A      | 74   | IOUT_OC_<br>WARN_LIMIT  | RW     | 2             | 03FF (  | ocp_warn_<br>th[7]                  | ocp_warn_<br>th[6]                   | ocp_warn_<br>th[5]      | ocp_wam_<br>th[4]      | ocp_wam_<br>th[3]        | ocp_wam_<br>th[2]      | ocp_wam_<br>th[1]                 | ocp_warn_<br>th[0]     | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | ocp_wam_<br>th[9]      | ocp_warn_<br>th[8]     |
| 4F      | 0 62 | OT_FAULT_ LIMIT         | RW     | 2             | 0358    | ovt_fault_t<br>h[7]                 | ovt_fault_t<br>h[6]                  | ovt_fault_t<br>h[5]     | ovt_fault_t<br>h[4]    | ovt_fault_t<br>h[3]      | ovt_fault_t<br>h[2]    | ovt_fault_t<br>h[1]               | ovt_fault_t<br>h[0]    | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | ovt_fault_t<br>h[9]    | ovt_fault_t<br>h[8]    |
| 51      | 81   | OT_WARN_ LIMIT          | RW     | 2             | 03FF (  | ovt_warn_t<br>h[7]                  | ovt_wam_t<br>h[6]                    | ovt_wam_t<br>h[5]       | ovt_warn_t<br>h[4]     | ovt_warn_t<br>h[3]       | ovt_warn_t<br>h[2]     | ovt_warn_t<br>h[1]                | ovt_warn_t<br>h[0]     | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | ovt_warn_t<br>h[9]     | ovt_warn_t<br>h[8]     |
| 47      | 87   | VIN_OV_WARN_<br>LIMIT   | RW     | 2             | 03FF    | ov_wam_t<br>h[7]                    | ov_warn_t<br>h[6]                    | ov_wam_t<br>h[5]        | ov_wam_t<br>h[4]       | ov_warn_t<br>h[3]        | ov_warn_t<br>h[2]      | ov_warn_t<br>h[1]                 | ov_wam_t<br>h[0]       | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | ov_warn_t<br>h[9]      | ov_warn_t<br>h[8]      |
| 28      | 88   | VIN_UV_WARN_<br>LIMIT   | RW     | 2             | 0       | uv_wam_t<br>h[7]                    | uv_wam_t<br>h[6]                     | uv_wam_t<br>h[5]        | uv_wam_t<br>h[4]       | uv_warn_t<br>h[3]        | uv_warn_t<br>h[2]      | uv_warn_t<br>h[1]                 | uv_wam_t<br>h[0]       | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | uv_warn_t<br>h[9]      | uv_warn_t<br>h[8]      |
| 59      | 68   | VIN_UV_FAULT_<br>LIMIT  | RW     | 2             | 0       | vin_uv_<br>fault_th[7]              | vin_uv_<br>fault_th[6]               | vin_uv_<br>fault_th[5]  | vin_uv_<br>fault_th[4] | vin_uv_<br>fault_th[3]   | vin_uv_<br>fault_th[2] | vin_uv_<br>fault_th[1]            | vin_uv_<br>fault_th[0] | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | vin_uv_<br>fault_th[9] | vin_uv_<br>fault_th[8] |
| 6B      | 107  | PIN_OP_WARN_<br>LIMIT   | RW     | 2             | FFFF    | op_warn_t<br>h[7]                   | op_warn_t<br>h[6]                    | op_warn_t<br>h[5]       | op_warn_t<br>h[4]      | op_warn_t<br>h[3]        | op_warn_t<br>h[2]      | op_warn_t<br>h[1]                 | op_warn_t<br>h[0]      | op_warn_t<br>h[15] | op_warn_t<br>h[14] | op_warn_t c | op_warn_t<br>h[12]    | op_warn_t<br>h[11] | op_warn_t<br>h[10] | op_warn_t<br>h[9]      | op_warn_t<br>h[8]      |
| 82      | 120  | STATUS_BYTE             | RO     | -             | 0       | 0                                   | OFF                                  | 0                       | IOUT_OC_<br>FAULT      | VIN_UV_<br>FAULT         | TEMPER-<br>ATURE       | CML                               | NOA                    |                    |                    |             |                       |                    |                    |                        |                        |
| 62      | 121  | STATUS_<br>WORD_        | RO     | 2             | 0       | 0                                   | OFF                                  |                         | IOUT_OC_<br>FAULT      | VIN_UV_<br>FAULT         | TEMPER-<br>ATURE       | CML                               | NOA                    | VOUT               | IOUT/<br>POUT      | INPUT       | MFR_<br>SPE_<br>CIFIC | POWER-<br>GOOD#    | 0                  | 0                      | BAD_<br>FET_<br>HEALTH |
| 7.A     | 122  | STATUS_VOUT             | 8      | -             | 26      | 0                                   | 0                                    | VOUT_<br>UV_<br>WARNING | 0                      | 0                        | 0                      | 0                                 | 0                      |                    |                    |             |                       |                    |                    |                        |                        |
| 78      | 123  | STATUS_IOUT             | 8      | ~             | 0       | IOUT_OC_<br>FAULT                   | 0                                    | IOUT_OC_<br>WARNING     | 0                      | 0                        | 0                      | 0                                 | 0                      |                    |                    |             |                       |                    |                    |                        |                        |
| 7.0     | 124  | STATUS_INPUT            | RO     | 1             | 0       | VIN_OV_<br>FAULT                    | 0                                    | VIN_UV_<br>WARNING      | VIN_UV_F<br>AULT       | Unit off for<br>low in V | IIN_OC_FA<br>ULT       | IIN_OC_W<br>ARNING                | PIN_OP_<br>WARNING     |                    |                    |             |                       |                    |                    |                        |                        |
| 7D      | 125  | STATUS_<br>TEMPERATURE  | RO     | ٢             | 0       | OT_FAULT                            | OT_<br>WARNING                       | 0                       | 0                      | 0                        | 0                      | 0                                 | 0                      |                    |                    |             |                       |                    |                    |                        |                        |
| 7E      | 126  | STATUS_CML              | RO     | -             | 0       | invalid/<br>unsup-<br>ported<br>cmd | invalid/<br>unsup-<br>ported<br>data | PEC Failed              | 0                      | 0                        | 0                      | Other com-<br>munication<br>fault | 0                      |                    |                    |             |                       |                    |                    |                        |                        |
| 80      | 128  | STATUS_MFR_<br>SPECIFIC | 8      | -             | 0       | SELFCHE<br>CK_FAULT                 | ROCP_<br>FA ULT_                     | R_SMBUS<br>_ID_FAULT    | FOLLOWE<br>R_FAULT     | GATE_<br>UVL_<br>FAULT   | BST_UVL<br>O_FAULT     | 0                                 | 0                      |                    |                    |             |                       |                    |                    |                        |                        |
| 98      | 134  | READ_EIN                | BLK    | 7             | 0       | 8,406                               | enrgy_<br>cnt[7:0]                   | enrgy_<br>cnt[15:8]     | roll_<br>cnt[7:0]      | samp_<br>cnt[7:0]        | samp_<br>cnt[15:8]     | samp_<br>cnt[23:16]               |                        |                    |                    |             |                       |                    |                    |                        |                        |
| 88      | 136  | READ_VIN                | 8      | 2             | 0       | vadc_<br>ave[7]                     | vadc_<br>ave[6]                      | vadc_<br>ave[5]         | vadc_<br>ave[4]        | vadc_<br>ave[3]          | vadc_<br>ave[2]        | vadc_<br>ave[1]                   | vadc_<br>ave[0]        | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | vadc_<br>ave[9]        | vadc_<br>ave[8]        |
| 68      | 137  | READ_IIN                | S<br>S | 2             | 0       | iadc_<br>ave[7]                     | iadc_<br>ave[6]                      | iadc_<br>ave[5]         | iadc_<br>ave[4]        | iadc_<br>ave[3]          | iadc_<br>ave[2]        | iadc_<br>ave[1]                   | iadc_<br>ave[0]        | 0                  | 0                  | 0           | 0                     | 0                  | 0                  | iadc_<br>ave[9]        | iadc_<br>ave[8]        |

Table 11: MAX16545B/C PMBus Register Map (continued)

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

| ADDRESS DEC | DEC | NAME                         | TYPE           | WIDTH | түре МІОТН ВЕҒАИLТ |                  |                  |                   | LOW BYTE           | вуте                        |                           |                           |                           |                  |                  |                  | нісн вуте        | 3YTE             |                  |                  |                  |
|-------------|-----|------------------------------|----------------|-------|--------------------|------------------|------------------|-------------------|--------------------|-----------------------------|---------------------------|---------------------------|---------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             |     |                              |                |       |                    | P7               | 99               | p2                | p4                 | b3                          | b2                        | 79                        | 09                        | b15              | p14              | b13              | b12              | p11              | b10              | 69               | 8q               |
| 8B          | 139 | READ_VOUT                    | S<br>S         | 2     | 0                  | vadc_<br>ave[7]  | vadc_<br>ave[6]  | vadc_<br>ave[5]   | vadc_<br>ave[4]    | vadc_<br>ave[3]             | vadc_<br>ave[2]           | vadc_<br>ave[1]           | vadc_<br>ave[0]           | 0                | 0                | 0                | 0                | 0                | 0                | vadc_<br>ave[9]  | vadc_<br>ave[8]  |
| 9C          | 140 | READ_IOUT                    | RO             | 2     | 0                  | iadc_<br>ave[7]  | iadc_<br>ave[6]  | iadc_<br>ave[5]   | iadc_<br>ave[4]    | iadc_<br>ave[3]             | iadc_<br>ave[2]           | iadc_<br>ave[1]           | iadc_<br>ave[0]           | 0                | 0                | 0                | 0                | 0                | 0                | iadc_<br>ave[9]  | iadc_<br>ave[8]  |
| 8D          | 141 | READ_<br>TEMPERATURE_1       | RO             | 2     | 0                  | tadc_<br>ave[7]  | tadc_<br>ave[6]  | tadc_<br>ave[5]   | tadc_<br>ave[4]    | tadc_<br>ave[3]             | tadc_<br>ave[2]           | tadc_<br>ave[1]           | tadc_<br>ave[0]           | 0                | 0                | 0                | 0                | 0                | 0                | tadc_<br>ave[9]  | tadc_<br>ave[8]  |
| 26          | 151 | READ_PIN                     | RO             | 2     | 0                  | pwr_<br>calc[7]  | pwr_<br>calc[6]  | pwr_<br>calc[5]   | pwr_<br>calc[4]    | pwr_<br>calc[3]             | pwr_<br>calc[2]           | pwr_<br>calc[1]           | pwr_<br>calc[0]           | 0                | pwr_<br>calc[14] | pwr_<br>calc[13] | pwr_<br>calc[12] | pwr_<br>calc[11] | pwr_<br>calc[10] | pwr_<br>calc[9]  | pwr_<br>calc[8]  |
| 86          | 152 | PMBUS_<br>REVISION           | 22             | -     | 03                 | 0                | 0                | -                 | 0                  | 0                           | 0                         | -                         | 0                         |                  |                  |                  |                  |                  |                  |                  |                  |
| 66          | 153 | MFR_ID                       | BLK            | 5     | "VLTR"             | 8'h04            | \<br>\           | ٦,                | "L,                | "A"                         |                           |                           |                           |                  |                  |                  |                  |                  |                  |                  |                  |
| 9A          | 154 | MFR_MODEL                    | BLK            | 9     | "VT505"            | 8,405            | Ş                | Ļ                 | 2                  | 0,,                         | 2.,                       |                           |                           |                  |                  |                  |                  |                  |                  |                  |                  |
| 98          | 155 | MFR_REVISION                 | BLK            | 2     | *+*                | 8'h01            | * 1              |                   |                    |                             |                           |                           |                           |                  |                  |                  |                  |                  |                  |                  |                  |
| D0          | 208 | CONFIG                       | RW             | 2     | 0                  | ocp_cfg          | mocp_<br>cfg[1]  | mocp_<br>cfg[0]   |                    | ovp_th[1]                   | ovp_th[0]                 | num_aves_<br>alert[1]     | num_aves_<br>alert[0]     |                  |                  | disable_<br>iadc | ss_cfg[1]        | ss_cfg[0]        | otp_cfg          | pwrgd_<br>cfg[1] | pwrgd_<br>cfg[0] |
| D1          | 209 | PEAK_VIN                     | RO             | 2     | 0                  | vadc_<br>peak[7] | vadc_<br>peak[6] | vadc_<br>peak[5]  | vadc_<br>peak[4]   | vadc_<br>peak[3]            | vadc_<br>peak[2]          | vadc_<br>peak[1]          | vadc_<br>peak[0]          | 0                | 0                | 0                | 0                | 0                | 0                | vadc_<br>peak[9] | vadc_<br>peak[8] |
| D2          | 210 | PEAK_IOUT                    | RO             | 2     | 0                  | iadc_<br>peak[7] | iadc_<br>peak[6] | iadc_<br>peak[5]  | iadc_<br>peak[4]   | iadc_<br>peak[3]            | iadc_<br>peak[2]          | iadc_<br>peak[1]          | iadc_<br>peak[0]          | 0                | 0                | 0                | 0                | 0                | 0                | iadc_<br>peak[9] | iadc_<br>peak[8] |
| D3          | 211 | PEAK_PIN                     | RO             | 2     | 0                  | pwr_<br>peak[7]  | pwr_<br>peak[6]  | pwr_<br>peak[5]   | pwr_<br>peak[4]    | pwr_<br>peak[3]             | pwr_<br>peak[2]           | pwr_<br>peak[1]           | pwr_<br>peak[0]           | pwr_<br>peak[15] | pwr_<br>peak[14] | pwr_<br>peak[13] | pwr_<br>peak[12] | pwr_<br>peak[11] | pwr_<br>peak[10] | pwr_<br>peak[9]  | pwr_<br>peak[8]  |
| 74          | 212 | PEAK_TEMP                    | RO             | 2     | 0                  | tadc_<br>peak[7] | tadc_<br>peak[6] | tadc_<br>peak[5]  | tadc_<br>peak[4]   | tadc_<br>peak[3]            | tadc_<br>peak[2]          | tadc_<br>peak[1]          | tadc_<br>peak[0]          | 0                | 0                | 0                | 0                | 0                | 0                | tadc_<br>peak[9] | tadc_<br>peak[8] |
| 90          | 213 | CLEAR_PEAKS                  | o <sub>w</sub> | 0     | 0                  |                  |                  |                   |                    |                             |                           |                           |                           |                  |                  |                  |                  |                  |                  |                  |                  |
| QQ          | 221 | CONFIG_2                     | Z.             | 2     | 0                  | 0                | 0                | ocp_su_cfg<br>[1] | ocp_su_<br>cfg [0] | num_aves_<br>reporting[3]   | num_aves_<br>reporting[2] | num_aves_<br>reporting[1] | num_aves_<br>reporting[0] |                  |                  |                  |                  |                  |                  |                  |                  |
| F2          | 242 | MFR_SPECIFIC_<br>HYSTL       | ΚW             | 2     | 03FF               | hystl[7]         | hystl[6]         | hystl[5]          | hystl[4]           | hystl[3]                    | hystl[2]                  | hyst[1]                   | hystl[0]                  |                  |                  |                  |                  |                  |                  | hyst[9]          | hystl[8]         |
| F3          | 243 | MFR_SPECIFIC_<br>HYST H      | RW             | 2     | 03FF               | hysth[7]         | hysth[6]         | hysth[5]          | hysth[4]           | hysth[3]                    | hysth[2]                  | hysth[1]                  | hysth[0]                  |                  |                  |                  |                  |                  |                  | hysth[9]         | hysth[8]         |
| F4          | 244 | MFR_SPECIFIC_<br>HYST_STATUS | RO             | -     | 0                  | 0                | 0                | 0                 | 0                  | lout ><br>oc_warn_<br>limit | HYST pin<br>status        | HYST ><br>reg_F3          | HYST < reg_F2             |                  |                  |                  |                  |                  |                  |                  |                  |
| FD          | 253 | PEAK_VOUT                    | RO             | 2     | 0                  | vout_<br>peak[7] | vout_<br>peak[6] | vout_<br>peak[5]  | vout_<br>peak[4]   | vout_<br>peak[3]            | vout_<br>peak[2]          | vout_<br>peak[1]          | vout_<br>peak[0]          | 0                | 0                | 0                | 0                | 0                | 0                | vout_<br>peak[9] | vout_<br>peak[8] |
|             |     |                              |                |       |                    |                  |                  |                   |                    |                             |                           |                           |                           |                  |                  |                  |                  |                  |                  |                  |                  |
|             |     |                              |                |       |                    |                  |                  |                   |                    |                             |                           |                           |                           |                  |                  |                  |                  |                  |                  |                  |                  |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **CONFIG Register (D0h)**

This is a 2-byte register used to configure the MAX16545B/C. The default value is 0000h. The meaning of the bits of this register is shown in Table 12.

### CONFIG\_2 Register (DDh)

This single-byte register allows the selection of the number of samples to average for voltage, current and power reporting. It also sets the threshold for startup OCP. Only bits 5:0 are used; bits 7:6 have no effect and should be left as 00b. The meaning of the bits of this register is shown in Table 13

### Table 12. Register D0h

| BIT#    | BIT NAME         | SETTINGS<br>(BINARY) | DESCRIPTION                                             |
|---------|------------------|----------------------|---------------------------------------------------------|
| [13]    | I-ADC<br>disable | 0                    | I-ADC enabled (default value)                           |
|         | uisable          | 1                    | I-ADC dsabled                                           |
|         |                  | 00                   | Soft-start delay = 0ms<br>(default value)               |
| [12:11] | ss_cfg[1:0]      | 01                   | Soft-start delay = 10ms                                 |
|         |                  | 10                   | Soft-start delay = 20ms                                 |
|         |                  | 11                   | Not used                                                |
| [10]    |                  | Not l                | Jsed                                                    |
|         |                  | 00                   | Power good threshold = 11V, self-check threshold = 9V   |
| [0.0]   | pwrgd            | 01                   | Power good threshold = 10V, self-check threshold = 8V   |
| [9:8]   | th[1:0]          | 10                   | Power good threshold = 9V, self-check threshold = 7V    |
|         |                  | 11                   | Power good threshold = 8V, self-check threshold = 6V    |
| [7]     | ocp_cfg          | 0                    | Severe OCP = 130% of<br>Moderate OCP<br>(default value) |
|         |                  | 1                    | Severe OCP = 150% of moderate OCP                       |

| BIT#  | BIT NAME    | SETTINGS<br>(BINARY) | DESCRIPTION                                                           |
|-------|-------------|----------------------|-----------------------------------------------------------------------|
|       |             | 00                   | Moderate OCP timeout = 100µs (default value)                          |
| [6:5] | mocp_       | 01                   | Moderate OCP timeout = 250ms                                          |
| [6:5] | cfg[1:0]    | 10                   | Moderate OCP timeout = 100ms                                          |
|       |             | 11                   | Moderate OCP timeout = 10μs                                           |
|       |             | 00                   | Set V <sub>IN_OVP</sub> threshold = 16V (default value)               |
| [3:2] | ovp_th[1:0] | 01                   | Set V <sub>IN_OVP</sub> threshold = 14V                               |
| [3.2] |             | 10                   | Set V <sub>IN_OVP</sub> threshold<br>= 17V                            |
|       |             | 11                   | Set V <sub>IN_OVP</sub> threshold<br>= 18V                            |
|       |             | 00                   | Sets averaging for PMBus warning levels to one sample (default value) |
| [4:0] | num_aves_   | 01                   | Sets averaging for PMBus warning levels to two samples                |
| [1:0] | alert[1:0]  | 10                   | Sets averaging for PMBus warning levels to four samples               |
|       |             | 11                   | Sets averaging for PMBus warning levels to eight samples              |

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

## Peak Voltage, Current, Power, and Temperature Reporting

The two-byte registers shown in <u>Table 14</u> provide readings of the peak values for input/output voltage, output current, input power and temperature in 10 bits direct format.

These registers can be reset with the CLEAR\_PEAKS command (send byte D5h) or power cycling the part.

Table 13. Register DDh

| Tuble 10: Register BBII |                            |                      |                                                 |  |  |  |  |  |
|-------------------------|----------------------------|----------------------|-------------------------------------------------|--|--|--|--|--|
| BITS#                   | BIT<br>NAME                | SETTING<br>(BINARY)  | STARTUP OCP<br>SETTING/AVERAGING<br>SAMPLE SIZE |  |  |  |  |  |
| [5:4]                   | su_ocp_<br>cfg             | 00<br>01<br>10<br>11 | 16A<br>24A<br>8A<br>Not Used                    |  |  |  |  |  |
|                         | num_<br>aves_<br>reporting | 0                    | 1 sample                                        |  |  |  |  |  |
|                         |                            | 1                    | 2 samples                                       |  |  |  |  |  |
|                         |                            | 10                   | 4 samples                                       |  |  |  |  |  |
|                         |                            | 11                   | 8 samples                                       |  |  |  |  |  |
|                         |                            | 100                  | 16 samples                                      |  |  |  |  |  |
|                         |                            | 101                  | 32 samples                                      |  |  |  |  |  |
|                         |                            | 110                  | 64 samples                                      |  |  |  |  |  |
| [3:0]                   |                            | 111                  | 128 samples                                     |  |  |  |  |  |
|                         |                            | 1000                 | 256 samples                                     |  |  |  |  |  |
|                         |                            | 1001                 | 512 samples                                     |  |  |  |  |  |
|                         |                            | 1010                 | 1024 samples                                    |  |  |  |  |  |
|                         |                            | 1011                 | 2048 samples                                    |  |  |  |  |  |
|                         |                            | 1100                 | 4096 samples                                    |  |  |  |  |  |
|                         |                            | 1101                 | 8192 samples                                    |  |  |  |  |  |
|                         |                            | 1110                 | 16384 samples                                   |  |  |  |  |  |
|                         |                            | 1111                 | 32768 samples                                   |  |  |  |  |  |

**Note:** One sample for voltage/power/energy reporting is 2ms and 1ms for current reporting.

Table 14. Manufacturer-Specific Direct Reporting Registers

| REGISTER<br>ADDRESS | REGISTER<br>NAME | PARAMETER           |
|---------------------|------------------|---------------------|
| D1h                 | PEAK_VIN         | Peak Input Voltage  |
| D2h                 | PEAK_IOUT        | Peak Output Current |
| D3h                 | PEAK_PIN         | Peak Input Power    |
| D4h                 | PEAK_TEMP        | Peak Temperature    |
| FDh                 | PEAK_VOUT        | Peak Output Voltage |

### **PMBus Reporting Format**

The MAX16545B/C uses the PMBus DIRECT number format; the actual readings in their respective units correlate with the numerical values read from registers, as shown in Equation 14.

- Current/Voltage/Temperature: 10-bit resolution
- Power: 16-bit two's complement representation

### **Equation 14:**

$$X = \frac{1}{m} \left( Y \times 10^{-R} - b \right)$$

where:

X = the calculated, real-world value in the appropriate units (A, V, °C, etc.);

m = the slope coefficient, is a two byte, two's complement integer;

Y = is a two byte two's complement integer received from the PMBus device;

b = the offset is a two byte, two's complement integer

R = the exponent is a one byte, two's complement integer.

The values used in the MAX16545B/C for the parameters above are shown in <u>Table 15</u>. Note that current and power readings depend on the value of  $R_{LOAD}$ , the external current reporting resistor connected between ILOAD and GND.

**Table 15. PMBus Equation Parameters** 

| PMBUS<br>REGISTER                    | FORMAT | DATA<br>BYTES | m                            | b     | R  | UNITS |
|--------------------------------------|--------|---------------|------------------------------|-------|----|-------|
| READ_IOUT (8Ch)*,<br>READ_IIN (89h)* | Direct | 2             | 3.824 x<br>R <sub>LOAD</sub> | -4300 | -3 | Α     |
| READ_VOUT (8Bh),<br>READ_VIN (88h)   | Direct | 2             | 7578                         | 0     | -2 | V     |
| READ_<br>TEMPERATURE_1<br>(8Dh)      | Direct | 2             | 205                          | 6545  | -2 | °C    |
| READ_PIN (97h)                       | Direct | 2             | 0.895 x<br>R <sub>LOAD</sub> | -9100 | -2 | W     |
| READ_EIN (86h)**                     | Direct | 2             | 3.505 x<br>R <sub>LOAD</sub> | 0     | -5 | **    |

<sup>\*</sup>Digital current reporting is available even if the FET is OFF.

<sup>\*\*</sup>Refer to the PMBus specifications for more details on definition and calculation.

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### Input Capicitance (CIN) Selection

Use of input capacitors is highly recommended to guarantee the input voltage is stable and noise free. For applications requiring no input capacitors before the MAX16545B/C, the input-voltage ripple should be less than 300mV peak-to-peak.

### Output Capacitance (COUT) selection

The maximum output capacitance can be calculated as shown in Equation 15.

### Equation 15:

$$C_{OUT} = \frac{\left(I_{INRUSH} \times C_{SS}\right)}{I_{SS}}$$

where:

C<sub>SS</sub> = Soft-start programming capacitance.

 $I_{SS}$  = Soft-start current, 30 $\mu$ A (typ).

C<sub>OUT</sub> = Maximum load capacitance that can be used at soft-start with a purely capacitive load.

I<sub>INRUSH</sub> = Desired maximum inrush current during startup. Select I<sub>INRUSH</sub> lower than startup OCP (I<sub>OCP(STARTUP)</sub>) and within startup SOA, refer to Figure 2.

#### **Design Example**

Assume a design value for maximum inrush current of 10A, and a soft-start capacitance of 25nF.

Assume 12V application and 30µA (typ) soft-start current; soft-start time in this case is 0.01ms. The maximum safe operating output current is 22A at 0.01ms (refer to the Startup SOA in Figure 2) and the default Startup OCP level is 16A (refer to Table 8).

The designed maximum inrush current of 10A is lower than 16A startup OCP and within startup SOA. The designed value is valid. Hence, the maximum load capacitance is calculated as shown in Equation 16.

#### **Equation 16:**

$$C_{OUT} = \frac{(10A \times 25nF)}{30\mu A} = 8.33mF$$

Additionally, the recommended output capacitance should be less than 10mF to prevent false triggering of self-check during startup into precharged output.

### **Input TVS Diode Selection**

The use of a transient voltage suppression (TVS) diode at input is necessary to clamp input-voltage transient within rating of  $V_{IN}$  pin of MAX16545B/C (see the <u>Absolute Maximum Ratings</u> section).

A general guide to select the proper TVS diode is listed below:

- Choose TVS diode reverse-standoff voltage (V<sub>RWM</sub>)
   ≥ operating voltage of MAX16545B/C, 12V (typ).
- Choose TVS diode peak-pulse current (I<sub>PPM</sub>)
   ≥ maximumt transient peak-pulse current of the MAX16545B/C, 60A (typ).
- Choose TVS clamping voltage (V<sub>C</sub>) ≤ maximum voltage handling capability of the MAX16545B/C, 22V (typ) for 150µs.

Recommend SMCJ13A based on selection criteria above.

### **Output Schottky diode selection**

The use of a Schottky diode at output is necessary to clamp the negative output-voltage spike within the rating of  $V_{OUT}$  pin of the MAX16545B/C (see the <u>Absolute Maximum Ratings</u> section). Select the proper Schottky diode with low forward-voltage drop ( $V_F$ ) and peak forward-surge current ( $I_{FSM}$ ) higher than the expected inductive current.

### Reverse Current is Not Allowed During Output "Hot-Plug"

The MAX16545B/C devices must not be used in applications where a removable load assembly can be connected while there is stored energy on the input of the removable load. This is because stored energy in a load device can force current backwards through the pass-FET body diode, and the MAX16545B/C was not designed for this condition.

However, output load cards and devices (such as disk drives) may be removed and replaced while the system is powered, provided that the system design guarantees that the load device cannot be reconnected while there is still electrical charge on the input capacitance of the load device.



Figure 6. Reference Schematic

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **MAX16545B Layout Recommendations**

Please request Maxim Application Note 6848, Optimal Application Circuit and Layout Guidelines for the MAX16545 and MAX16543, for detailed information on circuit board layout. Important layout details are summarized here.

### **VIN and VOUT**

- Minimize input and output trace inductance by using wide and multiple V<sub>IN</sub> and V<sub>OUT</sub> planes for optimal thermal performance.
- Use multiple vias to connect interlaying power planes.
- Place input capacitors (where applicable) as close to the IC as possible.
- Place output capacitors as close to the IC as possible.

### **Example**

The EV kit layout in Figure 7 shows use of large, wide power planes for  $V_{IN}$  and  $V_{OUT}$  on the top layer.  $C_{IN}$  and  $C_{OUT}$  are close to the IC. The other  $V_{IN}$  and  $V_{OUT}$  power layers are connected with multiple vias between the pins.

#### Ground

 Use a trace approximately 0.1mm wide by 0.7mm long from the ground pin (pin 13) on the top layer to the second-layer AGND island.

### V<sub>BST</sub> and SS

Place the  $V_{\mbox{\footnotesize{BST}}}$  and SS capacitors on the top layer as close to the pins as possible.

### $V_{DD}$

Add a  $V_{DD}$  plane on the top layer to decouple the  $V_{DD}$  caps close to the IC to form a tighter loop to ground.

### **ROCP and ILOAD**

The ROCP and ILOAD resistors should be placed as close to the IC as possible.

### **ILOAD IN**

Connect a 10k resistor to ground.



Figure 7. Top Layer (Power)

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Ordering Information**

| PART<br>NUMBER  | DESCRIPTION       | PACKAGE  | DRAWING<br>NUMBER | SHIPPING<br>METHOD | PACKAGE<br>MARKING |  |
|-----------------|-------------------|----------|-------------------|--------------------|--------------------|--|
| MAX16545BGPF+   | Startup OCP = 16A | 22 FCQFN | ES AP-3236        | 2.5kµ Tape & Reel  | MAX16545B          |  |
| MAX16545BGPF+T  | Startup OCF - TOA |          |                   |                    |                    |  |
| MAX16545CGPF+*  | Startup OCP = 24A |          |                   |                    | MAX16545C          |  |
| MAX16545CGPF+T* | Startup OCP - 24A |          |                   |                    | IVIAX 10343C       |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant part.

T = Tape and reel.

<sup>\*</sup>Future product—Contact factory for availability.

### Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                        | PAGES<br>CHANGED                    |
|--------------------|------------------|----------------------------------------------------------------------------------------------------|-------------------------------------|
| 0                  | 6/17             | Initial release                                                                                    | _                                   |
| 1                  | 12/18            | Add new MAX16545C version, Improved Figure 2, Startup SOA                                          | 1, 5, 18, 19, 21,<br>28, 34, 35, 38 |
| 2                  | 2/19             | Revised application use-case and circuit layout guidelines. Clarified TOC titles and descriptions. | 1, 9, 12-14, 18,<br>35, 37          |
| 3                  | 4/19             | Revised title of "Output Hot-Plug" warning in the Detailed Description section                     | 35                                  |
| 4                  | 6/19             | Added "future product" note to the Ordering Information table.                                     | 38                                  |

For information on other Maxim Integrated products, visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Interface - Specialised category:

Click to view products by Maxim manufacturer:

Other Similar products are found below:

CY7C910-51LMB MEC1632-AUE RKSAS4 HMC677G32 LPC47N207-JV FTP-637DSL633R SM712GX04LF04-BA MCW1001A-I/SS HOA6241-001 SC74HC4066ADTR2G NCN5120MNTWG NCN5150DR2G NCN8025MTTBG C100N50Z4A DG407AK/883B SRT2-ATT01 TDA8035HN/C1/S1J LTC1694CS5#TRMPBF DS90UB947TRGCRQ1 SP510ECF-L NCS2300MUTAG ADG1404YCPZ-REEL HMC677LP5E HMC677LP5ETR LTC1756EGN#PBF LTC1955EUH#PBF LT3669EUFD-2#PBF LTC6820HMS#3ZZTRPBF MXL1543BCAI MAX3170CAI+ XL1192D CP82C59AZ KTU1109EFAA-TR CH368L CH7307C-DEF LTC1694-1IS5#TRMPBF LTC1694CS5#TRPBF LTC1694IS5#TRM 73S8024RN-20IMF 73S8024RN-IL/F DS2413P+ DS2413P+T&R DS28E17Q+ DS8113-RNG+ MAX13174ECAG+ MAX216CWN+ MAX3172CAI+ AS8222-HSSM MAX6618AUB+ MAX6817MUT+T