#### MAX16550

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### **General Description**

The MAX16550 is a protection IC with an integrated low-resistance MOSFET and lossless current-sense circuitry featuring SMBus/PMBus™ control and reporting. This IC is designed to provide the optimum solution for distribution, control, monitoring and protection of the system's 12V power supply. An internal LDO provides the supply voltage for the protection IC.

If no fault is detected, the IC initiates the startup and has been designed to provide controlled, monotonic startup. Programmable soft-start ramp and delay is implemented to limit the in-rush current during startup.

The IC monitors the current and voltage of the 12V system power rail and provides multiple levels of protection with fast turn-off if a fault is detected.

Maxim's patented, lossless current sense provides high accuracy current sensing over load and temperature, improving overall system-energy efficiency, and reducing dissipation.

Output voltage is monitored at all times. If at any time the output voltage falls below the programmable output undervoltage-lockout threshold, the PWRGD signal is asserted low. If at any time the input voltage falls below the programmable input undervoltage-lockout threshold, the PWRGD signal is asserted low. The IC can be programmed through PMBus to provide input overvoltage protection. Input overvoltage protection is disabled by default. When enabled through PMBus, if the input voltage exceeds a programmable overvoltage threshold, the MOSFET is latched off and a fault indicated.

PMBus is a trademark of SMIF, Inc.

Ordering Information appears at end of data sheet.

#### **Benefits and Features**

- MAX16550—30A Protection ICn
- High-Density (4mm x 4.5mm for 30A): Less than 25% of the Board Area of Conventional Solutions
  - · Monolithic Integration of Power, Control, and Monitoring
  - Integrated Power MOSFET with 1.9mΩ Total Resistance in 12V Power Path (R<sub>DS(ON)</sub> Including Package)
  - · Integrated Lossless, Precise Current Sensing
  - Integrated LDO Provides V<sub>DD</sub> Supply (1.8V Bias Suppy)
- Enables Advanced System Power Management— PMBus/SMBus Telemetry with Extensive Status Monitoring and Reporting
  - Load Current Indicator (ILOAD) Pin Provides Analog Output Current Reporting with High Accuracy
  - Programmable Soft-Start for Inrush Current Limiting
  - Increases Power-Supply Reliability with IC Self-Protection Features
    - Very Fast Fault Detection and Isolation
    - V<sub>IN</sub> to V<sub>OUT</sub> Short Protection During Startup
    - · Overtemperature Protection
  - · Three Levels of Overcurrent Protection
    - Programmable Moderate OCP
    - Programmable Severe OCP Provides Isolation < 5µs.</li>
    - Fail-Safe Safe OCP Provides Isolation < 250ns.</li>

#### **Additional Features**

- Programmable Soft-Start and Delay
- Programmable Input Undervoltage-Lockout Threshold (UVLO)
- Programmable Power-Good Threshold
- PWRGD Pin for Output UVLO/Input UVLO Reporting
- FAULT Pin for Fault Reporting

### **Systems and Applications**

Servers, Networking, Storage, Communication Equipment and AC/DC Power Supplies

- Integrated Protection IC on 12V
  - Circuit Breaker/E-Fuse, Hot Swap



## **Basic Application Circuit**



### MAX16550

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

## **Absolute Maximum Ratings (Note 1)**

| Supply Voltage (V <sub>IN</sub> ) DC    | 0.3V to +16V   | ILOAD                                   | 0.3V to +2.5V  |
|-----------------------------------------|----------------|-----------------------------------------|----------------|
| Supply Voltage (V <sub>IN</sub> ) 150µs | 22V            | Output Voltage (VOLT) DC                | 0.3V to +16V   |
| Bias Supply Voltage (V <sub>DD</sub> )  |                | BST (Relative to V <sub>OUT</sub> )     | 0.3V to +2.5V  |
| PWRGD, FAULT                            | 0.3V to +5.5V  | SS                                      | 0.3V to +16V   |
| EN/UVLO, R <sub>OCP</sub>               | 0.3V to +2.5V  | Junction Temperature (T <sub>J</sub> )  | 150°C          |
| SMBUS_CLK, SMBUS_DATA,                  |                | Storage Temperature Range               | 65°C to +165°C |
| SMBUS_ALERT                             | 6V             | Peak Reflow Temperature                 | 260°C          |
| SMBUS_ID                                | 0.3V to +2.5V  |                                         |                |
| Operating Ratings                       |                |                                         |                |
| Supply Voltage (V <sub>IN</sub> )       | 10.8V to 13.2V | Junction Temperature (T <sub>.I</sub> ) | 0°C to +125°C  |
| Bias Supply Voltage (V <sub>DD</sub> )  | 1.76V to 1.94V |                                         |                |

### **Package Thermal Characteristics**

Junction-to-Case Thermal Resistance (θ<sub>JC</sub>, max)......0.31°C/W

Note 1: These products are completely Halogen-free and Pb-free, employing special materials sets: molding compounds/die attach materials and 100% matte tin plate including anneal. These products are RoHS compliant with an -e3 termination finish and are compatible with both SnPb and Pb-free soldering operations. These products are MSL classified at peak reflow temperatures that meet JEDEC JSTD-020.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

| PACKAGE TYPE: 18 FCQFN              |                |  |  |
|-------------------------------------|----------------|--|--|
| Package Code                        | P184A4F+1      |  |  |
| Outline Number                      | <u>21-1080</u> |  |  |
| Land Pattern Number                 | 90-0529        |  |  |
| THERMAL RESISTANCE                  |                |  |  |
| Junction to Case (θ <sub>JC</sub> ) | 0.31°C/W       |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

### **Electrical Characteristics**

 $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted.  $T_J = 0^{\circ}C$  to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = +32^{\circ}C$ . Limits over operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                                                | SYMBOL                    | CONDITIONS                                                             | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------|------|------|------|-------|
| 12V SUPPLY (V <sub>IN</sub> )                                            |                           |                                                                        |      |      |      |       |
| Supply Voltage Range                                                     | V <sub>IN</sub>           |                                                                        | 10.8 | 12   | 13.2 | V     |
|                                                                          |                           | FET off                                                                | 3.0  |      | 6.25 |       |
| Device Supply Current                                                    | I <sub>IN</sub>           | FET on: I <sub>OUT</sub> = 0 (Note 2)                                  | 3.7  |      | 6.75 | mA    |
|                                                                          |                           | FET on: I <sub>OUT</sub> = 30A (Note 2)                                |      |      | 10   | ]     |
| INTEGRATED 1.8V LINEAR REGUI                                             | LATOR                     |                                                                        |      |      |      |       |
| LDO Output Voltage Range                                                 |                           |                                                                        | 1.76 | 1.85 | 1.94 |       |
| V <sub>DD</sub> Falling                                                  |                           | (Note 2)                                                               | 1.55 | 1.6  | 1.7  | V     |
| V <sub>DD</sub> Rising                                                   | $V_{DD}$                  | (Note 2)                                                               | 1.62 | 1.67 | 1.73 | ]     |
| Hysteresis                                                               |                           | (Note 2)                                                               | 30   | 60   | 80   | mV    |
| V <sub>DD</sub> UVLO Response Time                                       |                           | (Note 2)                                                               |      | 2    |      | μs    |
| UNDERVOLTAGE LOCKOUT: 12V                                                | SUPPLY (V <sub>IN</sub> ) |                                                                        |      |      |      |       |
| V <sub>IN</sub> _UVLO Rising Threshold                                   | .,                        | At EN/UVLO pin                                                         | 0.95 | 1    | 1.05 | V     |
| V <sub>IN</sub> _UVLO Hysteresis                                         | V <sub>IN_UVLO</sub>      |                                                                        |      | 50   |      | mV    |
| Programmable 12V V <sub>IN</sub> Undervoltage Threshold for Rising Input | V <sub>IN_UVLO</sub>      | Programmable through resistor-<br>divider, measured at V <sub>IN</sub> | 8    |      |      | V     |
| Response Time                                                            | t <sub>D</sub>            | From EN/UVLO = 0V to FET off                                           |      | 2    |      | μs    |
| EN_UVLO PIN INTERNAL PARAM                                               | ETERS                     |                                                                        |      |      |      |       |
| EN_UVLO Pin Leakage                                                      |                           | EN_UVLO = 1.8V                                                         | 5    | 6.7  | 11   | μA    |
| EN_UVLO Internal Pulldown Resistor                                       |                           |                                                                        | 110  | 250  | 450  | kΩ    |
| BOOST VOLTAGE (V <sub>BST</sub> )                                        |                           |                                                                        |      |      |      |       |
| V <sub>BST</sub> Charging Time to 1.6V Above V <sub>OUT</sub>            | <sup>t</sup> CHARGE       | C <sub>BST</sub> = 100nF                                               |      | 150  |      | μs    |
| BST Voltage Above V <sub>OUT</sub>                                       | V <sub>BST</sub>          |                                                                        |      | 1.8  |      | V     |
| Rising UVLO Threshold Above V <sub>OUT</sub>                             |                           | (Note 2)                                                               | 0.8  | 1.2  | 1.6  | ,,    |
| Falling UVLO Threshold Above V <sub>OUT</sub>                            | BOOST UVLO                | (Note 2)                                                               | 0.74 | 1.1  | 1.5  | V     |
| UVLO Hysteresis                                                          |                           | (Note 2)                                                               | 60   | 130  | 400  | mV    |
| Falling Lockout Response Time                                            | t <sub>D</sub>            |                                                                        |      | 1.5  |      | μs    |
| INTEGRATED MOSFET CHARACT                                                |                           |                                                                        |      |      |      |       |
| On-Resistance                                                            | R <sub>DS(ON)</sub>       | (Note 2)                                                               |      | 1.9  |      | mΩ    |

## **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted.  $T_J = 0$ °C to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                                     | SYMBOL                    | CONDITIONS                                                                                                                          | MIN | TYP                       | MAX | UNITS                |
|---------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|----------------------|
| COMMON OVERCURRENT PROT                                       | ECTION                    |                                                                                                                                     |     |                           |     |                      |
| Severe OCP Threshold,<br>% Above Moderate OCP                 | I <sub>OCP</sub> (SEVERE) | Digitally programmable                                                                                                              |     | 130<br>170                |     | %                    |
| Severe OCP Threshold Accuracy                                 | J GOI (GEVEILE)           |                                                                                                                                     |     | ±20                       |     | -                    |
| Severe OCP Delay                                              | t <sub>D</sub> (SEVERE)   | From fault threshold exceeded to FET off (Note 3)                                                                                   |     | 5                         |     | μs                   |
| Gain from ROCP Pin Current                                    | G <sub>OCP</sub>          | (Note 2)                                                                                                                            |     | 4                         |     | A/µA                 |
| Allowed Range for No-Fault Detection                          | ROCP                      |                                                                                                                                     | 28  |                           | 360 | kΩ                   |
| Startup OCP Threshold                                         | locp_startup              | Programmed through PMBus default setting = 8A (Note 2)                                                                              |     | 4<br>8<br>12<br>16        |     | A                    |
| Startup OCP Threshold Accuracy                                |                           | I <sub>OUT</sub> = 4A<br>I <sub>OUT</sub> = 8A, 12A, 16A                                                                            |     | ±30<br>±20                |     | %                    |
| Safe OCP Threshold                                            | 1                         | (Note 2)                                                                                                                            |     | 60                        |     | Α                    |
| Safe OCP Threshold Accuracy                                   | OCP_SAFE                  | V <sub>IN</sub> = 12V, T = +125°C                                                                                                   |     | ±20                       |     | %                    |
| Safe OCP Delay                                                | <sup>t</sup> D_SAFE       | From fault threshold exceeded to FET off                                                                                            |     | 250                       |     | ns                   |
| OVERCURRENT PROTECTION (M                                     | MAX16550)                 |                                                                                                                                     |     |                           |     |                      |
| Gain from ROCP Pin Current                                    | G <sub>OCP</sub>          | Gain from ROCP pin current to I <sub>OUT</sub> (Note 2)                                                                             |     | 4                         |     | Α/μΑ                 |
| Moderate OCP Voltage Threshold                                | .,                        | Referred to voltage over ROCP (Note 2)                                                                                              |     | 0.8                       |     | V                    |
| Moderate OCP Voltage Threshold Accuracy                       | VOCPM                     | Referred to I <sub>OUT</sub> using Equation 1                                                                                       |     | ±12                       |     | %                    |
| Moderate OCP Threshold Range                                  | IOCP(MODERATE)            | Analog programmable through ROCP                                                                                                    | 15  |                           | 35  | А                    |
| Allowable ROCP Range for ROCP_<br>Fault Detection at Power-Up | ROCP                      |                                                                                                                                     | 28  |                           | 360 | kΩ                   |
| Moderate OCP Timeout                                          | <sup>t</sup> OCPM         | I <sub>OUT</sub> > moderate OCP,<br>I <sub>OUT</sub> < severe OCP, programmable<br>default moderate OCP timeout =<br>100μs (Note 3) |     | 12.5<br>100<br>100<br>250 |     | μs<br>μs<br>ms<br>ms |
| Moderate OCP Fault-Detect Delay<br>Timeout Accuracy           |                           | (Note 3)                                                                                                                            |     | ±10                       |     | %                    |
| SOFT-START AND C <sub>OUT</sub>                               | -                         |                                                                                                                                     |     |                           |     | •                    |
| Soft-Start Discharge Resistance                               | SS                        |                                                                                                                                     |     | 1                         | 2   | kΩ                   |
|                                                               |                           |                                                                                                                                     |     |                           |     |                      |

## **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted.  $T_J = 0$ °C to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                                                                        | SYMBOL                          | CONDITIONS                                            | MIN                      | TYP                | MAX                      | UNITS |
|--------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------|--------------------------|--------------------|--------------------------|-------|
| Soft-Start Charging Current                                                                      | I <sub>SS</sub>                 |                                                       | 20                       |                    | 39                       | μΑ    |
| Soft-Start Capacitor Value Range                                                                 | C <sub>SS</sub>                 | Linear startup ramp                                   | 0                        |                    | 75                       | nF    |
| Soft-Start Time                                                                                  | t <sub>SS</sub>                 | C <sub>SS</sub> = 0nF, I <sub>OUT</sub> = 0A (Note 3) |                          | 1                  |                          | ms    |
| Soft-Start Capacitor Discharge<br>Threshold                                                      |                                 |                                                       | 0.17                     | 0.2                | 0.25                     | V     |
| CSS Discharge Check Duration During Startup                                                      |                                 | (Note 3)                                              |                          | 2.2                |                          | s     |
| Recommended Output Capacitance Range                                                             | C <sub>OUT</sub>                | (Note 2)                                              | 10                       |                    | 10000                    | μF    |
| FET V <sub>GS</sub> UNDERVOLTAGE LOCKO                                                           | DUT                             |                                                       |                          |                    |                          | ,     |
| V <sub>GS</sub> Rising UVLO Threshold                                                            |                                 |                                                       | 0.87                     | 1.3                | 1.61                     | .,    |
| V <sub>GS</sub> Falling UVLO Threshold                                                           |                                 |                                                       | 0.74                     | 1.17               | 1.50                     | V     |
| V <sub>GS</sub> UVLO Hysteresis                                                                  | $V_{GS\_UVLO}$                  |                                                       | 87                       | 100                | 466                      | mV    |
| V <sub>GS</sub> UVLO Masking Time                                                                | _                               | During startup (Note 3)                               |                          | 100                |                          | ms    |
| V <sub>GS</sub> UVLO Deglitching                                                                 |                                 | (Note 3)                                              |                          | 10                 |                          | μs    |
| PASS FET SHORT DETECTION DU                                                                      | IRING STARTUP                   |                                                       |                          |                    |                          | ı     |
| Duration of V <sub>OUT</sub> Discharge Check                                                     | <sup>t</sup> DISCHARGE          | (Note 3)                                              |                          | 2.2                |                          | s     |
| Pulldown Resistance on V <sub>OUT</sub><br>During Self-Check                                     | R <sub>DISCHARGE</sub>          |                                                       | 400                      | 455                | 560                      | Ω     |
| Threshold for Self-Check Procedure                                                               | V <sub>OUT_</sub> SELF<br>CHECK | SMBus/PMBus programmable,<br>default 9V (Note 2)      | 5.8<br>6.8<br>7.7<br>8.8 | 6<br>7<br>8<br>9   | 6.2<br>7.2<br>8.2<br>9.4 | V     |
| Delay from Self-Check Pass to Start<br>V <sub>OUT</sub> Ramp                                     | t <sub>D</sub>                  | Programmable (Note 3)                                 |                          | 0<br>10<br>20      |                          | μs    |
| PWRGD PIN                                                                                        |                                 |                                                       |                          |                    |                          |       |
| Max Allowable PWRGD Output High Voltage                                                          | V <sub>OH</sub>                 | External pullup leakage below 1µA                     |                          | 5.5                |                          | V     |
| PWRGD Output Low Voltage                                                                         | $V_{OL}$                        | Sinking 4mA                                           |                          |                    | 0.4                      | V     |
| Propagation Delay from V <sub>OUT_UVLO</sub><br>Detect to PWRGD Pin Asserted Low                 | t <sub>D</sub>                  | (Note 3)                                              |                          | 3.2                |                          | μs    |
| Threshold for PWRGD Asserted High                                                                |                                 | SMBus/PMBus programmable, default 11V (Note 2)        |                          | 8<br>9<br>10<br>11 |                          | V     |
| PWRGD Clear Timing Time Needed to Clear PWRGD after V <sub>OUT</sub> Has Reached V <sub>IN</sub> | VTH(PWRGD)                      | (Note 3)                                              |                          | 5                  |                          | ms    |
| PWRGD Hysteresis                                                                                 |                                 | (Note 2)                                              | 0.35                     | 0.5                | 0.63                     | V     |

## **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted.  $T_J = 0$ °C to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                                 | SYMBOL                  | CONDITIONS                                           | MIN | TYP      | MAX  | UNITS |
|-----------------------------------------------------------|-------------------------|------------------------------------------------------|-----|----------|------|-------|
| PWRGD Accuracy                                            |                         |                                                      | -5  |          | +5   | %     |
| OVERTEMPERATURE PROTECTION                                | ON                      |                                                      |     |          |      |       |
| Overtemperature-Protection<br>Threshold                   | T <sub>OTP</sub>        | PMBus programmable (Note 2)                          |     | 140      |      | °C    |
| SMBus DATA (SMBUS_DATA) AND                               | CLOCK (SMBUS            | S_CLOCK) PINS                                        |     |          |      |       |
| Leakage Current                                           |                         | For pullup = 5.5V (Note 2)                           |     | 5.3      |      | μA    |
| Input Low Voltage                                         | V <sub>IL</sub>         |                                                      |     |          | 8.0  | V     |
| Input High Voltage                                        | V <sub>IH</sub>         |                                                      | 2.1 |          |      | V     |
| Output Low Voltage                                        | V <sub>OL</sub>         | SMBUS_DATA, sinking 4mA                              |     |          | 0.4  | V     |
| Max Allowable External Pullup Voltage                     | V <sub>OH</sub> MAX     |                                                      |     | 5.5      |      | V     |
| SMBus ALERT PIN                                           |                         |                                                      |     |          |      |       |
| Output Low Voltage                                        | V <sub>OL</sub>         | Sinking 4mA                                          |     |          | 0.4  | V     |
| Leakage Current                                           |                         | For pullup = 5.5V (Note 2)                           |     |          | 1    | μA    |
| Max Allowable External Pullup<br>Voltage                  | V <sub>OH</sub> MAX     |                                                      |     | 5.5      |      | V     |
| FAULT-ISOLATION DELAY                                     |                         |                                                      |     |          |      |       |
| Fault-Detection Time                                      | t <sub>D</sub>          | Fault detection to start of gate pulldown (Note 3)   |     | 60       |      | ns    |
| Pass FET Turn-Off Time                                    | t <sub>F</sub>          | From start of gate pulldown to pass FET off (Note 3) |     | 50       |      | ns    |
| FAULT PIN                                                 |                         |                                                      |     |          |      |       |
| Input High Voltage                                        | $V_{IH}$                | (Note 2)                                             | 1   |          |      | V     |
| Input Low Voltage                                         | $V_{IL}$                | (Note 2)                                             |     |          | 0.66 | V     |
| Max Allowable FAULT Output High<br>Voltage                | V <sub>OH</sub>         | External pullup, leakage below 1µA                   |     | 5.5      |      | V     |
| FAULT Output Low Voltage                                  | V <sub>OL</sub>         | Sinking 4mA                                          |     |          | 0.4  | V     |
| Propagation Delay from Fault Detect to FAULT Asserted Low | t <sub>D</sub>          | (Note 3)                                             |     | 100      |      | ns    |
| V <sub>IN</sub> OVERVOLTAGE PROTECTION                    |                         |                                                      |     |          |      |       |
| Programmable Threshold for OVP                            | V <sub>IN_OVP</sub>     | Measured at V <sub>IN</sub> , programmable (Note 2)  |     | 14<br>16 |      | V     |
| V <sub>IN</sub> Overvoltage Accuracy                      | V <sub>IN_OVP</sub>     |                                                      | -5  |          | +5   | %     |
| Deglitching Time                                          | t <sub>FILTER_OVP</sub> | (Note 3)                                             |     | 20       |      | μs    |
| CURRENT REPORTING (ILOAD) P                               |                         |                                                      |     |          |      |       |
| Linear I <sub>OUT</sub> Reporting Range                   |                         | Current-reporting range                              | 0   |          | 30   | Α     |
| Max Allowable Linear Voltage Range                        |                         |                                                      |     | 1.35     |      | V     |
| Offset Current                                            |                         | I <sub>OUT</sub> = 0A                                |     | 0.32     |      | μA    |

## **Electrical Characteristics (continued)**

 $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted.  $T_J = 0^{\circ}C$  to +125°C, unless otherwise noted. Specifications are 100% production tested at  $T_A = +32^{\circ}C$ . Limits over operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                 | SYMBOL                            | CONDITIONS                                                                       | MIN  | TYP  | MAX  | UNITS     |
|-------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------|------|------|------|-----------|
| Current-Reporting Gain                    | G <sub>ILOAD</sub>                | ILOAD current divided by I <sub>OUT</sub> current (Note 2)                       |      | 5    |      | μΑ/Α      |
| Bandwidth                                 |                                   | No capacitor in parallel with R <sub>LOAD</sub> resistor                         | 100  |      |      | kHz       |
| ANALOG CURRENT-REPORTING                  | ACCURACY                          |                                                                                  |      |      |      | •         |
| Current-Reporting Accuracy                | lour                              | I <sub>OUT</sub> = 4A                                                            | -2.5 |      | +2.5 | - %       |
| (Notes 3, 4, 5)                           | lout                              | I <sub>OUT</sub> = 30A                                                           | -1.8 |      | +1.8 | 70        |
| SMBus/PMBus TELEMETRY                     |                                   |                                                                                  |      |      |      |           |
| Digital Current Benerting Accuracy        | READ_IOUT                         | I <sub>OUT</sub> = 4A                                                            |      | ±3   |      | <u></u> % |
| Digital Current-Reporting Accuracy        | (8Ch),<br>READ IIN (89h)          | I <sub>OUT</sub> = 30A                                                           |      | ±2   |      | 70        |
| Digital Power-Reporting Accuracy          | READ_PIN (97h)                    | Digital, $I_{OUT} = 4A$ , $V_{IN} = 12V$ , $R_{LOAD} = 9k\Omega$ (MAX16550)      |      | ±5   |      | - %       |
|                                           |                                   | Digital, $I_{OUT}$ = 30A, $V_{IN}$ = 12V,<br>$R_{LOAD}$ = 9k $\Omega$ (MAX16550) |      | ±3.5 |      |           |
| Digital Input-Voltage Reporting Accuracy  | READ_VIN (88h)                    |                                                                                  |      | ±1.2 |      | %         |
| Digital Output-Voltage Reporting Accuracy | READ_VOUT<br>(8Bh)                |                                                                                  |      | ±1.2 |      | %         |
| Digital Temperature-Reporting<br>Accuracy | READ_<br>TEMPERA-<br>TURE_1 (8Dh) |                                                                                  |      | ±8   |      | °C        |
| Digital Energy Reporting Assures:         | DEAD FIN (965)                    | I <sub>OUT</sub> = 4A                                                            |      | ±5   |      | - %       |
| Digital Energy-Reporting Accuracy         | READ_EIN (86h)                    | I <sub>OUT</sub> = 30A                                                           |      | ±3   |      | 70        |

**Note 2:** Denotes specificaltion that apply for typical operating junction temperature ( $T_J = +25^{\circ}C$ ).

Note 3: Guaranteed by design, not production tested.

Note 4: Reporting accuracy presented includes 0.1% external resistor tolerance contribution.

**Note 5:** Min/max limits are  $\geq 4\sigma$  about the mean.

## **Typical Operating Characteristics**









## **Typical Operating Characteristics (continued)**









## **Typical Operating Characteristics (continued)**









## **Typical Operating Characteristics (continued)**











## **Typical Operating Characteristics (continued)**











## **Typical Operating Characteristics (continued)**



## **Pin Configuration**



## **Pin Description**

| PIN | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SMBUS_CLK        | SMBus Clock Pin.                                                                                                                                                                                                                                                                                                                                                                                          |
| 2   | ILOAD            | Analog Current Representation of the Load Current. Connect the pin to ground through a properly sized resistor for proper voltage representation. Always keep this pin connected to ground through a resistor. A capacitor parallel to the R <sub>ILOAD</sub> resistor is required; see Table 16 for the recommended value.                                                                               |
| 3   | SS               | Soft-Start Pin. A capacitor is connected from SS to GND to program soft-start. The soft-start program capacitor should not exceed 75nF. If a fast load transient (di/dt > 2.5A/ms) resulting in fast and large transient output-voltage deviation is possible in the application, an additional capacitor between SS and $V_{OUT}$ is recommended to keep the pass FET $V_{GS}$ above its UVLO threshold. |
| 4   | V <sub>BST</sub> | Charge-Pump Supply for Pass FET Gate Drive. Connect this node to $V_{OUT}$ through a 220nF bypass capacitor. This supply is designed to be used by the MAX16550 only. No additional load or external components other than a bypass capacitor are allowed on the $V_{\rm BST}$ pin.                                                                                                                       |
| 5-6 | V <sub>OUT</sub> | 12V Output Power Pins (Load Side).                                                                                                                                                                                                                                                                                                                                                                        |

## **MAX16550/MAX16551 Connection Information (continued)**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-8 | V <sub>IN</sub> | 12V Input Power Pins (Power Supply Side).                                                                                                                                                                                                                                                                                                                      |
| 9   | GND             | IC Ground. Connect this node to GND plane through vias for proper operation.                                                                                                                                                                                                                                                                                   |
| 10  | EN/UVLO         | 12V Input Voltage and UVLO Pin. Normally connected to the center node of a resistor-divider connected from V <sub>IN</sub> to ground. A properly sized capacitor can be placed in parallel to the bottom resistor of the resistor-divider for additional filtering. In addition to 12V UVLO programming, this node can be used to enable/disable the MAX16550. |
| 11  | SMBUS_ALERT     | SMBus Alert, Open-Drain, Active-Low Pin.                                                                                                                                                                                                                                                                                                                       |
| 12  | FAULT           | Fault Communication, Bidirectional Pin. It is used to indicate/receive detection of latching fault. See the $\overline{\textit{FAULT}}$ Reporting section for more details. Connect this pin to the system bias supply rail through a $10\text{k}\Omega$ resistor. 5V compliant, active-low pin.                                                               |
| 13  | PWRGD           | Power Good Pin. Used to report $V_{\text{IN}}$ and $V_{\text{OUT}}$ status. See the <i>Power Good (PWRGD) Output</i> section for more details. Connect this pin to system bias supply rail through a $10 \text{k}\Omega$ resistor. This pin is 5V compliant.                                                                                                   |
| 14  | ROCP            | Moderate OCP Threshold Programming Input. Connect this pin to GND using an appropriate programming resistor. See the <i>Moderate OCP Threshold</i> section for additional details. No other components are allowed on this pin.                                                                                                                                |
| 15  | SMBUS_DATA      | SMBus Data Pin.                                                                                                                                                                                                                                                                                                                                                |
| 16  | SMBUS_ID        | SMBus Address Programming and Current Hysteresis Flag Pin. Connect this pin to GND through a properly sized resistor to select desired address setting.                                                                                                                                                                                                        |
| 17  | N.C.            | Not Connected. Connect to GND through a 10kΩ resistor.                                                                                                                                                                                                                                                                                                         |
| 18  | V <sub>DD</sub> | Internal 1.8V Linear Regulator (LDO) Output. Connect this pin to GND through a $1\mu F$ (or higher) capacitor. See Figure 6 for the correct value. No additional loads or components other than external properly sized capacitor are allowed on the $V_{DD}$ pin.                                                                                             |

### **Block Diagram**



### **Detailed Description**

The MAX16550 integrated power-protection IC is designed to provide a complete, single-chip circuit-breaker protection solution for the 12V power bus. It combines power monitoring and control functions with a low on-resistance pass FET device that acts as a disconnect switch to limit maximum power distributed to the load. The IC implements Maxim's proprietary integrated lossless current sensing techniques to provide a highly accurate and compact protection solution. The ICs integrate PMBus/SMBus interface for digital control and monitoring.

Refer to the IC <u>Block Diagram</u>. An integrated N-channel power MOSFET is driven by the FET control circuit that includes a boost circuit to provide gate drive. An internal LDO provides V<sub>DD</sub> IC bias supply, eliminating the need for external bias supply, enabling effective use of the device in hot-swap applications.

### Startup

The IC enables the integrated 1.8V  $V_{DD}$  LDO once the 12V supply voltage is high enough to guarantee LDO operation. Once  $V_{DD}$  is valid, the ICs read the SMBus\_ID programming resistor value to set the PMBus address and initiate. During this period, the gate-drive supply capacitor becomes fully charged. Once these two func-

tions are complete, the ICs can be controlled through the enable input.

The enable input (EN/UVLO) has a precise threshold and provides a  $V_{\rm IN}$ \_UVLO function, where the enable voltage is derived from  $V_{\rm IN}$  through a resistor-divider, with an optional control signal used in conjunction with the divider, as shown in Figure 5. The EN/UVLO pin must not be pulled high externally other than to pull the EN/UVLO pin high through a propely sized resistor-divider from the input supply. Though the enable signal can be pulled low to disable the part, this should only be allowed to occur when the input-voltage supply is within operating range, as specified in the *Electrical Characteristics* table.

### **Startup Safe Operating Area (SOA)**

During soft-start, it is important to keep the FET within its safe operating area. The peak current allowed during startup is shown in <a href="Figure 1">Figure 1</a>. In case resistive short is possible in the application, it is required to use startup OCP feature to protect the device. The startup OCP threshold must be programmed to a value lower than safe peak current. <a href="Figure 1">Figure 1</a> assumes pure capacitive or RC load on the output.



Figure 1. MAX16550 Startup SOA

#### Self-Check

Once  $V_{\mbox{\footnotesize{BST UVLO}}}$  has been cleared, the internal V<sub>DD LDO</sub> is fully enabled and the EN/UVLO pin is above the enable threshold, the ICs initiate a timed output discharge as a self-check procedure. By default, the ICs initiate this procedure immediately after V<sub>BST</sub> UVLO has been cleared and the internal V<sub>DD</sub> LDO is fully enabled. Delay to start this procedure can be reprogrammed through PMBus. If the output does not fall below the programmed VOLIT UVLO threshold after a fixed period, the pass FET could potentially be shorted, with the ICs asserting both FAULT and PWRGD pins low. The latched fault condition remains until restart (EN/UVLO or VIN toggling, restarting through the OPERATIONS command). The threshold (VOUT UVLO) for the self-check procedure can be programmed to one of three different values through the PMBus. These values are programmed with the corresponding values for the PWRGD threshold. If the output voltage is below the programmed VOLIT UVLO, the self-check is considered passed and the ICs proceed with startup.

In addition, a soft-start capacitor discharge procedure is performed during every restart. The ICs utilize an integrated resistive element, with resistance approximately  $1.2k\Omega$ , to discharge the CSS capacitor. The ICs check if the voltage across the CSS capacitor is below the soft-start threshold shown in the *Electrical Characteristics* table after a fixed period of time. If the voltage across the CSS capacitor is not below the softstart threshold, the ICs latch the pass FET off and assert the FAULT pin low. The latched fault condition is kept until reset (EN/UVLO or  $V_{IN}$  toggling).

The ICs check the ROCP value at all times, including startup (after the bias supply is valid). This check ensures proper reference OCP threshold selection, which determines startup and severe OCP thresholds. If the wrong ROCP value is detected, the ICs report the fault by asserting the  $\overline{\text{FAULT}}$  signal low. The latched fault condition is kept until restart (EN/UVLO or  $V_{\text{IN}}$  toggling/restarting through the OPERATIONS command).



Figure 2. MAX16550 Configuration Example

#### Soft-Start

Once the self-check procedure is complete, the output-voltage soft-start ramp is initiated. During startup, the  $C_{SS}$  capacitor is charged using a constant-current source. Since the integrated FET is configured as a source follower, the output voltage is ramped monotonically at a rate determined by the external soft-start capacitor.

### **VDD UVLO**

The ICs implement  $V_{DD}$  UVLO fault monitor and protection.  $V_{DD}$  is monitored at all times. Startup

procedures are not initiated until  $V_{DD}$  UVLO is cleared. If  $V_{DD}$  falls below  $V_{DD}$  UVLO during normal operation, this fault is latched and  $V_{IN}$  power cycle/toggle is required to reset this latching fault.

#### **Current Hysteresis**

The SMBUS\_ID pin is used as a current-hysteresis flag after SMBUS\_ID decoding is completed. If the output current is greater than the MFR\_SPECIFIC\_HYSTH level, the current-hysteresis flag is set to high. If output current is less than the MFR\_SPECIFIC\_HYSTL level, then the current-hysteresis flag is set to low.



Figure 3. Startup Timing Diagram

**Table 1. Timing Diagram Example Shown** in Figure 5

| POINT/<br>PERIOD | DESCRIPTION                                                                                                                                                                 |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tO               | 12V V <sub>IN</sub> applied.                                                                                                                                                |
| t1               | The LDO has enough headroom to start up. V <sub>IN</sub> > 2V (typ).                                                                                                        |
| t2               | The internal 1.8V LDO is ready and the MAX16550 logic is fully operational. External bypass capacitors connected to the V <sub>DD</sub> pin are fully charged. 700µs (typ). |
| t3, t4           | SMBus ID resistor reading and V <sub>BST</sub> charging.<br>EN/UVLO signal status is ignored from t3 to t4.<br>150µs (typ).                                                 |
| t4               | EN/UVLO is active. Startup check-up procedures can be started after the EN/UVLO is cleared.                                                                                 |
| t4, t5           | User-programmable startup delay (0 to 20µs).                                                                                                                                |
| t5, t6           | Self-test procedure. C <sub>SS</sub> discharge.                                                                                                                             |
| t6, t7           | V <sub>OUT</sub> ramp (1ms–30ms).                                                                                                                                           |
| t7               | Power-good (PWRGD) output asserted. 6ms (typ).                                                                                                                              |
| t7+              | PWRGD is high, normal operation starts.                                                                                                                                     |

#### SMBus ID Resistor Out of Range

After  $V_{DD}$  UVLO is cleared, the SMBus ID programming resistor is read. If it is out of range, a latching fault is tripped. This fault can be cleared by EN/UVLO or  $V_{IN}$  toggling or restarting through the OPERATIONS command. The latter may mean pulling EN/UVLO above the threshold and then low after the fault is detected to reset the fault latch. The value is read again when EN/UVLO goes high for the second time.

#### V<sub>BOOST</sub>, V<sub>GS</sub> UVLO

 $V_{BOOST}$  UVLO is checked when EN/UVLO is above the enable threshold and remains active while the device is enabled. If  $V_{BOOST}$  UVLO is tripped before the FET is turned on, the latching fault can still be reset by EN/UVLO or  $V_{IN}$  toggling or restarting through the OPERATIONS command. The gate-drive ( $V_{GS}$ ) UVLO protection has 10 $\mu$ s internal deglitching filtering, which prevents false tripping due to output-voltage overshoot if a large, fast unloading transient is present. An external capacitance can be placed between the  $V_{OUT}$  and  $V_{SS}$  pins for filtering.  $V_{BOOST}$  and  $V_{GS}$  UVLO are latching faults, which result in the pass FET being latched off and  $\overline{FAULT}$  asserted

low.  $V_{GS}$  UVLO is masked for 100ms during startup to avoid tripping a latching fault.

### VIN UVLO

The  $V_{\text{IN}}$  UVLO is fed through a resistor-divider to the EN/UVLO pin and therefore provides a programmable threshold on the 12V input rail. The EN/UVLO pin includes hysteresis and if the pin falls below the programmed value during operation, the device turns the integrated FET off and PWRGD is deasserted. The integrated FET is turned on again if the positive threshold is exceeded and performs self-test and soft-start for each cycle.  $V_{\text{IN}}$  UVLO warning is also provided through the PMBus.

#### **Overcurrent Detection**

The MAX16550 actively monitors load current on the 12V power bus load at all times, including startup. Startup OCP is active during startup until the power-good (PWRGD) flag is set. Startup OCP threshold is 8A by default and has much faster reaction time. If, at any time during startup, load current rises above the startup threshold, the integrated pass FET turns off within 10µs and the FAULT pin is asserted low. This is a latching fault.

The MAX16550 provides three levels of overcurrent protection during normal operation (after the startup procedure is complete and the PWRGD flag is set high). The "moderate" OCP threshold is set using an analog external resistor and is therefore programmable over a wide continuous range. This OCP allows a higher current to be sustained for a period less than a programmable timeout period without shutting down the device to allow for short surges that pose no threat to the device and are normal operating conditions. If the load current on the 12V power bus exceeds the moderate OCP threshold for the entire timeout period, but its magnitude is less than a programmable severe overcurrent threshold (Table 3), the integrated pass FET switches off at the end of the timeout period and the FAULT pin is asserted low to indicate a moderate OCP fault condition. Restarting the system requires EN/UVLO or V<sub>IN</sub> toggling or restarting through the OPERATIONS command. Moderate OCP timeout is user programmable through SMBus, with four different values.

The second level of OCP protection is a "severe OCP." Severe OCP threshold is programmed relative to moderate OCP threshold using PMBus. If at any time the load current exceeds the severe OCP threshold, the MAX16550 turns the integrated pass FET off in less than  $5\mu$ s, and asserts the  $\overline{\text{FAULT}}$  pin low. Severe overcurrent protection is a latching fault.

The MAX16550 features a third level of protection against severe overload faults, called "safe OCP," with 60A internally fixed threshold. It assures that the integrated pass FET is protected from exceeding its safe operating condition at all times. If at any time the load current on the 12V power bus exceeds the safe OCP threshold, the MAX16550 turns the pass FET off within 250ns and asserts the FAULT pin low. The severe OCP threshold should be set to a value less than the safe OCP threshold.

The MAX16550 supports on-the-fly moderate OCP threshold changes. The concept is shown in <u>Figure 4</u>. If the resistance seen by the ROCP pin is changed during the MAX16550 operation, the MAX16550 adjusts the moderate OCP threshold to match the value selected by the external resistive network.

#### **Overvoltage Protection**

The ICs includes  $V_{\text{IN}}$  overvoltage protection to protect the system from an overvoltage event that could harm the downstream circuitry. Overvoltage protection is disabled by default and can be enabled and programmed through PMBus. The input voltage is constantly monitored, and if at any time it rises above the PMBus programmed threshold, the pass FET is latched off,  $\overline{\text{FAULT}}$  asserted low, and a fault reported. This is a latching fault.

### **Wrong ROCP Protection**

The ICs are protected against out-of-range ROCP values. Protection is enabled at all operating conditions, including startup. Wrong ROCP is considered a severe, latching fault, so if at any time the ROCP value is detected out of the permitted range, the ICs latch the integrated FET off, and assert the  $\overline{\text{FAULT}}$  pin low. An EN/UVLO or  $\text{V}_{\text{IN}}$  toggling or a restart through the OPERATIONS command must be performed to clear the fault and restart the ICs. If ROCP is changed during operation by the system (see Figure 4), the design must be such that ROCP is within range at all times.

#### **Overtemperature Protection**

The ICs include protection against overtemperature conditions. If the junction temperature exceeds the programmable threshold, the IC latches the integrated FET off and asserts the FAULT output low. To re-enable the IC, the following options are available:

- Toggling EN/UVLO or V<sub>IN</sub>
- Restarting through the OPERATIONS command

The overtemperature threshold is user programmable through the PMBus.



Figure 4. On-The-Fly Analog Programmable Moderate OCP Threshold (MAX16550)

### **FAULT** Fault Reporting

The ICs provide a dedicated pin ( $\overline{\text{FAULT}}$ ) for fault reporting. If at any time a latching fault is detected, the  $\overline{\text{FAULT}}$  pin is immediately latched low. An EN/UVLO or V<sub>IN</sub> toggling or restart through the OPERATIONS command is required to reset the ICs after a latching-fault detection.

### Fault Input and FAULT Pullup

The FAULT pin is a bidirectional open-drain pin that can be used for fault communication from external circuitry to the ICs. To communicate a fault to the ICs, the external circuitry must pull the FAULT pin low. If FAULT is externally pulled low, the ICs treat it as a latching fault; therefore, the pullup voltage source must be considered to ensure the rail is operational and pulled high before the ICs' startup cycle.

These are the options for the pullup rail:

- MAX16550 V<sub>DD</sub>: 1.8V internal LDO rail. This rail is limited to 1.8V, so the external system has to be compliant with that rail.
- System 3.3V or 5V Rail: FAULT is 5V compliant; therefore, an external higher voltage rail can be used for pullup. This rail has to be stable when the ICs are initiating their startup procedure. If it is not, a potential false-fault communication may occur.

### Power-Good (PWRGD) Output

The ICs provide a dedicated pin for power-good reporting (PWRGD). PWRGD is asserted high after startup, when the output node is charged above the programmed PWRGD threshold and the FET is fully enhanced and operating in its resistive region. In all the other conditions, the PWRGD pin is deasserted low.

PWRGD is an open-drain pin; thus, an external pullup resistor connected to the pullup supply rail is needed. Different options are available for the pullup rail:

- MAX16550 V<sub>DD</sub>: 1.8V internal LDO rail. This rail is limited to1.8V, so the external system has to be compliant with that rail.
- System 3.3V or 5V Rail:. PWRGD is 5V compliant; therefore, an external higher voltage rail can be used for pullup.

#### **Analog Load Current Signal Output**

The ICs include an output pin (ILOAD) that allows the user to monitor the load current through the ICs. The current sourced by the ILOAD pin is proportional to the current through the device with the ratio shown in the  $\underline{\it Electrical\ Characteristics}$  table. A properly sized resistor between the ILOAD pin and GND should be added. The ICs report zero current on the ILOAD pin during soft-start, and start reporting load current once the pass FET VGS is above its UVLO threshold (i.e., the pass FET is in its resistive region).

### PMBus/SMBus Reporting and Warning

The ICs provide PMBus-compliant digital telemetry through the PMBus, as shown in <u>Table 4</u>. The ICs include a digital multiply function that provides a reading for input power and input energy. For average values, the sample size is programmable. Peak values for input/output

**Table 2. Faults Detected and Actions** 

| PARAMETER                 | DESCRIPTION                                           | FAULT<br>ASSERTED | LATCHING |
|---------------------------|-------------------------------------------------------|-------------------|----------|
| V <sub>DD</sub> UVLO      | Internal V <sub>DD</sub> LDO UVLO                     | N/A*              | N/A*     |
| V <sub>BOOST</sub> UVLO   | UVLO for V <sub>BOOST</sub> voltage                   | Yes               | Yes      |
| V <sub>GS</sub> UVLO      | UVLO for V <sub>GS</sub> voltage                      | Yes               | Yes      |
| V <sub>IN</sub> UVLO      | EN/UVLO pin below threshold                           | No                | No       |
| R <sub>OCP</sub>          | R <sub>OCP</sub> detected as being out of valid range | Yes               | Yes      |
| R_SMBus_ID                | SMBus_ID resistor detected as being out of range      | Yes               | Yes      |
| C <sub>SS</sub> Discharge | Soft-start capacitor discharge failed                 | Yes               | Yes      |
| FET Short                 | Pass FET short detected during startup self-check     | Yes               | Yes      |
| Startup OCP               | Startup overcurrent fault detected                    | Yes               | Yes      |
| Severe OCP                | Severe overcurrent fault detected                     | Yes               | Yes      |
| Safe OCP                  | Safe overcurrent fault detected                       | Yes               | Yes      |
| Power Fault               | Power fault detected                                  | Yes               | Yes      |
| OTP                       | Overtemperature-fault threshold exceeded              | Yes               | Yes      |
| V <sub>IN</sub> OVP       | V <sub>IN</sub> overvoltage detected                  | Yes               | Yes      |

**Note 1:** If  $V_{BST}$ \_UVLO fault occurs before startup,  $\overline{FAULT}$  is not reported and status registers are not updated.

**Note 2:** V<sub>IN</sub> \_UVLO clears FAULT and the latching event.

Table 3. Requirements for PWRGD Assertion

| PARAMETER        | CONDITION                                                                                  |
|------------------|--------------------------------------------------------------------------------------------|
| V <sub>OUT</sub> | V <sub>OUT</sub> > PWRGD Threshold                                                         |
| V <sub>IN</sub>  | V <sub>IN</sub> > V <sub>IN_UVLO</sub>                                                     |
| Self-Check       | MOSFET (V <sub>IN</sub> to V <sub>OUT</sub> ) short not detected during startup.           |
| V <sub>GS</sub>  | FET on and in triode region. 5ms delay before PWRGD assertion after this condition is met. |

### Table 4. PMBus/SMBus Reporting

| PARAMETER             | CONDITION                                     |
|-----------------------|-----------------------------------------------|
| V <sub>IN</sub>       | Input voltage (PMBus compliant)               |
| lout                  | Output current (PMBus compliant)              |
| P <sub>IN</sub>       | Input power (PMBus compliant)                 |
| E <sub>IN</sub>       | Input energy (PMBus compliant)                |
| Temperature           | MAX16550 chip temperature (PMBus compliant)   |
| Peak V <sub>IN</sub>  | Peak value of input voltage (direct reading)  |
| Peak I <sub>OUT</sub> | Peak value of output current (direct reading) |
| Peak P <sub>IN</sub>  | Peak value of input power (direct reading)    |
| Peak Temperature      | Peak value of IC temperature (direct reading) |
| Peak V <sub>OUT</sub> | Peak value of output voltage (direct reading) |

voltage, output current, input power, and temperature are stored in dedicated manufacturer-specific registers. The ICs also provide warning functions based on programmable warning thresholds, as specified in the PMBus specification. The sample size for warning flags is also programmable.

### Configuration

The ICs are configured using both analog programming resistors and also through the PMBus. See  $\underline{\text{Table 5}}$  for programmable parameters.

#### Reference OCP Threshold

The reference OCP threshold is externally programmable through a resistor connected to the ROCP pin. This threshold is used as reference for startup and severe OCP thresholds. The reference OCP threshold is programmed as shown in Equations 1 and 2 (see the *Electrical Characteristics* table for  $V_{OCPM}$  and  $G_{OCP}$ ).

#### Equation 1:

$$I_{OCP\_REF} = \frac{V_{OCPM}}{ROCP} \times GOCP$$

where:

I<sub>OCP\_REF</sub> = Reference overcurrent-protection threshold (A) V<sub>OCPM</sub> = Overcurrent-protection reference voltage shown in the *Electrical Characteristics* table (V)

GOCP = Overcurrent-protection gain shown in the *Electrical Characteristics* table ( $\mu$ A/A)

 $R_{OCP}$  = Value of overcurrent-protection programming resistor ( $\Omega$ )

#### **Equation 2:**

$$R_{OCP} = \frac{V_{OCPM}}{I_{OCP REF}} \times GOCP$$

where:

I<sub>OCP\_REF</sub> = Reference overcurrent-protection threshold (A)

V<sub>OCPM</sub> = Overcurrent-protection reference voltage shown in the *Electrical Characteristics* table (V)

GOCP = Overcurrent-protection gain shown in the *Electrical Characteristics* table (A/A).

 $R_{OCP}$  = Value of overcurrent-protection programming resistor ( $\Omega$ )

#### Design Example (MAX16550):

To set moderate OCP to 35A nominal, using Equation 2:

$$R_{OCP} = \frac{0.8 \text{ V}}{35 \text{ A}} \times (4 \times 10^6)$$
$$= 91.5 \text{ kg}$$

#### Startup OCP Threshold

PMBus register DDh is used to set startup OCP threshold. See Table 14 for Reg DDh settings.

### **Design Example:**

To set Startup OCP to 4A, write 10b to bits Reg\_DDh[5:4].

**Table 5. MAX16550 Programmability** 

| PARAMETER                                                                    | PROGRAMMABILITY<br>TYPE | COMPONENT                                 | CONDITION |
|------------------------------------------------------------------------------|-------------------------|-------------------------------------------|-----------|
| Moderate (MAX16550) OCP Threshold (sets moderate and severe OCP)             | Analog                  | ROCP                                      | R_OCP     |
| Soft-Start Ramp Rate                                                         | Analog                  | C <sub>SS</sub>                           | SS        |
| Input UVLO Threshold                                                         | Analog                  | Divider                                   | EN/UVLO   |
| PMBus Address                                                                | Programming Resistor    | SMBus_ID Resistor                         | SMBus_ID  |
| Power Fault Timeout                                                          | Digital                 | PMBus_Reg D0h[6:5]                        | SMB_DATA  |
| Severe OCP Threshold                                                         | Digital                 | PMBus_Reg D0h[7]                          | SMB_DATA  |
| Startup Delay                                                                | Digital                 | PMBus_Reg D0h[12:11]                      | SMB_DATA  |
| Input OVP Threshold (OVP feature can be enabled/disabled)                    | Digital                 | PMBus_Reg D0h[3:2]                        | SMB_DATA  |
| Output PWRGD Threshold (sets V <sub>OUT</sub> UVLO and self-test thresholds) | Digital                 | PMBus_Reg D0h[9:8]                        | SMB_DATA  |
| Self-Check Threshold                                                         | Digital                 | PMBus_Reg D0h[9:8]                        | SMB_DATA  |
| Overtemperature Warning and Fault Thresholds                                 | Digital                 | PMBus_Reg 51h,<br>PMBus_Reg 4Fh           | SMB_DATA  |
| Input Overpower Warning Threshold and Fault Thresholds                       | Digital                 | PMBus_Reg 6Bh,<br>PMBus_Reg F5h           | SMB_DATA  |
| Reporting and Warning Averaging Sample Size                                  | Digital                 | PMBus_Reg DDh[3:0],<br>PMBus_Reg D0h[1:0] | SMB_DATA  |
| V <sub>IN</sub> Undervoltage Warning and Fault Thresholds                    | Digital                 | PMBus_Reg 58h,<br>PMBus_Reg 59h           | SMB_DATA  |
| Overcurrent Warning                                                          | Digital                 | PMBus_Reg 4Ah                             | SMB_DATA  |
| V <sub>OUT</sub> Undervoltage Warning Threshold                              | Digital                 | PMBus_Reg 43h                             | SMB_DATA  |
| ILOAD Voltage Gain                                                           | Analog                  | ILOAD Resistor                            | ILOAD     |

### MAX16550

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

### Soft-Start Capacitor (CSS)

During startup. the pass FET device is operated as a source follower. Soft-start capacitor CSS is connected between the MOSFET's gate and ground and is charged from a fixed current source. The external C<sub>SS</sub> capacitor therefore charges linearly and this produces a linear monotonic ramp for V<sub>OUT</sub>. The ramp rate is programmable by selecting the appropriate value for CSS.

The ramp rate for the voltage across C<sub>SS</sub> and V<sub>OUT</sub> is given by Equation 5.

#### Equation 5:

$$\frac{dV}{dt} = \frac{i_{SS}}{C_{SS}}$$

where:

dV/dt = Voltage ramp rate of V<sub>OUT</sub> (V/µs)

i<sub>SS</sub> = Soft-start current source (mA)

C<sub>SS</sub> = External C<sub>SS</sub> capacitor value (nF)

Assuming V<sub>IN</sub> = 12V, Equation 5 can be used to derive the soft-start time given by Equation 6.

#### Equation 6:

$$t_{SS} = \frac{12 \, V \times C_{SS}}{i_{SS}}$$

where:

 $t_{SS}$  = Ramp duration ( $\mu$ s)

iss = Soft-start current (mA)

C<sub>SS</sub> = External soft-start capacitor value (nF)

Assuming the load inrush current is due to the input capacitance only, the load current is given by Equations 7 and 8.

#### Equation 7:

$$I_{IN} = I_{OUT} = C_{OUT} \times \frac{dV}{dt}$$

where:

I<sub>OUT</sub> = Load inrush current (A)

 $C_{OUT}$  = Load capacitance ( $\mu F$ )

#### **Equation 8:**

$$I_{IN} = I_{OUT} = \frac{C_{OUT} \times i_{SS}}{C_{SS}}$$

where:

I<sub>OUT</sub> = Load inrush current(A)

 $C_{OUT}$  = Load capacitance ( $\mu F$ )

C<sub>SS</sub> = External soft-start capacitor value (nF)

iss = Soft-start current (mA)

Therefore, the soft-start capacitor can be selected based on the design value of inrush current using Equation 9.

#### Equation 9:

$$C_{SS} = \frac{C_{OUT} \times i_{SS}}{I_{INRUSH}}$$

where:

I<sub>INRUSH</sub> = Desired maximum inrush current due to C<sub>LOAD</sub> (A)

C<sub>OUT</sub> = Load capacitance (mF)

C<sub>SS</sub> = External soft-start capacitor value (nF)

i<sub>SS</sub> = MAX16550 soft-start current (μA)

In order to achieve optimal low-loss operation of the pass FET, the ICs monitor the value of the pass FET V<sub>GS</sub>. The V<sub>GS</sub> UVLO is enabled approximately 100ms (according to the *Electrical Characteristics* table) after startup initiation. This places an upper limit on C<sub>SS</sub> and t<sub>SS</sub>.

Note that if load unloading transients with di/dt > 2.5A/ ms large enough to cause output-voltage transients > ~100mV, an additional capacitor between SS and VOUT is recommended to ensure the pass FET VGS remains above its UVLO threshold. This capacitor has no noticeable effect on soft-start ramp time as the differential voltage from VOLIT to SS remains approximately constant in soft-start.

#### **Design Example:**

Assume a maximum design value for inrush current of 10A, and a load capacitance of 2mF.

$$C_{SS} = \frac{(2mF) x (30 \mu A)}{10 A}$$
  
= 6nF minimum (to meet inrush maximum)

Use Equation 6 to show that corresponding tss in this example is 2.4ms, which is well below the 100ms limit.

### Input UVLO

The input UVLO is set using a resistor-divider circuit, as shown in Figure 5. The enable threshold,  $V_{\mbox{\footnotesize{IN}}}$  UVLO is given in the Electrical Characteristics table. The corresponding value for the V<sub>IN</sub> rail is given by Equation 10.

#### Equation 10:

$$V_{IN} = \frac{V_{IN\_UVLO}}{K}$$

or

#### **Equation 11:**

$$K = \frac{\left(V_{IN\_UVLO}\right)}{V_{IN}}$$

where:

V<sub>IN</sub> = 12V rail input voltage to enable device (V)

V<sub>IN UVLO</sub> = EN/UVLO threshold (V)

K = Resistor-divider rato, R2/(R1 + R2)

#### **Design Example:**

To guarantee system startup at 10.8V using Equation 11.

$$K = \frac{1.0V}{10.8V}$$
$$= 0.926$$
$$set R2 = 10k\Omega$$
$$R1 = 98k\Omega$$

#### **PMBus Address Programming**

The PMBus address is programmed to one of 16 values using the external resistor, as shown in Table 6.



Figure 5. Programming Resistors for Input UVLO

Table 6. PMBus Address Programming **Resistor Values** 

| VALUE | R_SMBUS_ID (kΩ) | SMBus ID |
|-------|-----------------|----------|
| 0     | 1.78            | 40h      |
| 1     | 2.37            | 41h      |
| 2     | 3.16            | 42h      |
| 3     | 4.22            | 43h      |
| 4     | 5.62            | 44h      |
| 5     | 7.5             | 45h      |
| 6     | 9.76            | 46h      |
| 7     | 13              | 47h      |
| 8     | 17.4            | 10h      |
| 9     | 23.2            | 11h      |
| 10    | 30.9            | 12h      |
| 11    | 41.2            | 13h      |
| 12    | 54.9            | 50h      |
| 13    | 73.2            | 51h      |
| 14    | 97.6            | 52h      |
| 15    | 127             | 53h      |

Note: RSMBus\_ID should be 1% or better.

#### **ILOAD Reporting**

The current-reporting voltage is set using an external resistor connected from ILOAD to ground. The maximum voltage is shown in the Electrical Characteristics table. The reporting voltage gain is given by Equation 12. Assuming a maximum signal voltage of 1.35V, Equation 14 can be used to select a value for RILOAD based on a desired full-scale current.

#### **Equation 12:**

$$V_{ILOAD} = R_{ILOAD} \times I_{LOAD} \times G_{ILOAD}$$

#### **Equation 13:**

$$R_{ILOAD} = \frac{1.35 \text{ V}}{I_{LOAD\_FSD} \times G_{ILOAD}}$$

where:

V<sub>ILOAD</sub> = Current-reporting voltage (V)

 $R_{ILOAD}$  = External current-reporting resistor (k $\Omega$ )

### MAX16550

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

 $I_{LOAD}$  = Load current  $I_{OUT}$  =  $I_{IN}$  (A)

I<sub>LOAD FSD</sub> = Desired full-scale of current reporting (A)

G<sub>ILOAD</sub> = Current-reporting gain from the <u>Electrical</u> Characteristics table

For example, to set the full-scale current reported to 23A:

$$RILOAD = \frac{1.35V}{23A \times \left(5 \times 10^{-6}\right)}$$
$$= 11.8KO$$

## MAX16550 PMBus Reporting and Warning Settings

The ICs provide single-sample, averaged and peak values for voltage, current, and power reporting, as well as single reading or averaged readings for warnings. The limits for these parameters and warnings should be set through PMBus prior to operation if a value other than the default is required.

Averaging for voltage, power, and current uses a "accumulate-and-dump" technique, whereas temperature uses a shifting window/rolling average. Power is calculated for every voltage and current sample (as opposed to using averaged voltage and current), and the result is accumulated in a dedicated register for averaging.

Two independently programmable averaging sample sizes are used for reporting and warning/status register use for voltage, current and power:

- Reporting: 2<sup>N</sup> samples, with N = 0 to 16 (1 sample to 32K samples)
  - Sample size is set using Reg\_DDh (CONFIG 2, manufacturer-specific register)
- Warning: 2<sup>M</sup> samples, with M = 0 to 3 (1 sample to 8 samples)
  - Sample size is set using Reg D0h (CONFIG, manufacturer-specific register)

The ICs support fault and status reporting except for  $V_{BST}$ \_UVLO fault at startup. If the  $V_{BST}$ \_UVLO occurs at startup the device latches off,  $\overline{FAULT}$  is not reported, and status registers are not updated.

#### **Setting PMBus-Programmable Parameters**

See <u>Table 7</u> for parameters that are programmed through the PMBus. If a setting other than the default shown below is required, it must be programmed through PMBus. Note that some parameters have an enable bit as well as value bits.

Table 7. Parameters Programmed through PMBus and Default Values

| PARAMETER                                       | DEFAULT VALUE               |
|-------------------------------------------------|-----------------------------|
| Overtemperature-Protection Threshold            | 140°C                       |
| V <sub>OUT</sub> PWRGD/Self-Check<br>Thresholds | 11V/9V                      |
| Moderate OCP Timeout                            | 100μs (MAX16550)            |
| Startup Delay                                   | 0µs                         |
| Startup OCP Threshold                           | 8A                          |
| Severe OCP Threshold                            | 130%                        |
| Input OVP Threshold                             | 14V (Disabled by Default)   |
| Overtemperature Warning Threshold               | 220°C (Disabled by Default) |
| Pin Warning Threshold                           | (Disabled by Default)       |
| Overcurrent Warning                             | (Disabled by Default)       |
| V <sub>IN</sub> Undervoltage Warning            | (Disabled by Default)       |
| V <sub>OUT</sub> Undervoltage Warning           | (Disabled by Default)       |
| Current Hysteresis                              | (Disabled by Default)       |

### **SMBus/PMBus Registers**

### STATUS\_MFR\_SPECIFIC Register (80h)

This is a single-byte register used to read the status of the self-check and fault indicators.

#### **ALERT Behavior**

Any of the STATUS bits (with some exception) assert the alert line low.

Exceptions are:

- Bit OFF of STATUS\_BYTE/STATUS\_WORD
- Bit POWERGOOD#/MFR\_SPECIFIC of STATUS\_ WORD

Alert line can be configured to mask any of the STATUS bits using the SMBALERT\_MASK register.

The only ways to release the alert line are:

- CLEAR FAULTS command
- ARA (refer to the SMBus spec v2.0)

The MFR\_DATE register returns a byte from which it's possible to recover the manufacture date (monthly) with Table 10.

Table 8. PMBus/SMBus Registers

| ADDRESS<br>(HEX) | PROGRAMMABILITY (Note 1) | TYPE     | BYTES | DEFAULT<br>(HEX) |  |
|------------------|--------------------------|----------|-------|------------------|--|
| 1                | OPERATION                | RW       | 1     | 80               |  |
| 3                | CLEAR_FAULTS             | WO       | 0     | 0                |  |
| 19               | CAPABILITY               | RO       | 1     | В0               |  |
| 1B               | SMBALERT_MASK            | (Note 2) | 2     | 0000             |  |
| 43               | VOUT_UV_WARN_LIMIT       | RW       | 2     | 0000             |  |
| 4A               | IOUT_OC_WARN_LIMIT       | RW       | 2     | 03FF             |  |
| 4F               | OT_FAULT_LIMIT           | RW       | 2     | 0358             |  |
| 51               | OT_WARN_LIMIT            | RW       | 2     | 03FF             |  |
| 58               | VIN_UV_WARN_LIMIT        | RW       | 2     | 0000             |  |
| 59               | VIN_UV_FAULT_LIMIT       | RW       | 2     | 0000             |  |
| 6B               | PIN_OP_WARN_LIMIT        | RW       | 2     | 0000             |  |
| 78               | STATUS_BYTE              | RO       | 1     | 0                |  |
| 79               | STATUS_WORD              | RO       | 2     | 0                |  |
| 7A               | STATUS_VOUT              | RO       | 1     | 0                |  |
| 7B               | STATUS_IOUT              | RO       | 1     | 0                |  |
| 7C               | STATUS_INPUT             | RO       | 1     | 0                |  |
| 7D               | STATUS_TEMPERATURE       | RO       | 1     | 0                |  |
| 7E               | STATUS_CML               | RO       | 1     | 0                |  |
| 80               | STATUS_MFR_SPECIFIC      | RO       | 1     | 0                |  |
| 86               | READ_EIN                 | RO       | 7     | 0                |  |
| 88               | READ_VIN                 | RO       | 2     | 0                |  |
| 89               | READ_IIN                 | RO       | 2     | 0                |  |
| 8B               | READ_VOUT                | RO       | 2     | 0                |  |
| 8C               | READ_IOUT                | RO       | 2     | 0                |  |
| 8D               | READ_TEMPERATURE         | RO       | 2     | 0                |  |
| 97               | READ_PIN                 | RO       | 2     | 0                |  |
| 98               | PMBUS_REVISION           | RO       | 1     | 2                |  |
| 99               | MFR_ID                   | BLK      | 6     | MAXIM            |  |
| 9A               | MFR_MODEL                | BLK      | 6     | 16550/<br>16551  |  |
| 9B               | MFR_REVISION             | BLK      | 2     | 1                |  |
| 9D               | MFR_DATE                 | RO       | 1     | See<br>Table 10  |  |
| D0               | CONFIG                   | RW       | 2     | 0                |  |
| D1               | PEAK_VIN                 | RO       | 2     | 0                |  |

Table 8. PMBus/SMBus Registers (continued)

| ADDRESS<br>(HEX) | PROGRAMMABILITY (Note 1) | TYPE | BYTES | DEFAULT<br>(HEX) |
|------------------|--------------------------|------|-------|------------------|
| D2               | PEAK_IOUT                | RO   | 2     | 0                |
| D3               | PEAK_PIN                 | RO   | 2     | 0                |
| D4               | PEAK_TEMP                | RO   | 2     | 0                |
| D5               | CLEAR_PEAKS              | WO   | 0     | 0                |
| DD               | CONFIG2                  | RW   | 1     | 0                |
| F2               | MFR_SPEC_HYSTL           | RW   | 2     | 03FF             |
| F3               | MFR_SPECT_HYSTH          | RW   | 2     | 03FF             |
| F4               | MFR_SPEC_HYST_STAT       | RO   | 1     | 0                |
| F5               | PIN_OP_FAULT_LIMIT       | RW   | 2     | 5540             |
| FD               | PEAK_VOUT                | RO   | 2     | 0                |

Note 1: Registers shown in bold (1h - 9Dh) comply with PMBus Power Management Management Protocol Specifications. Refer to the PMBus specification and see Table 15 for more details.

**Note 2:** SMBALERT\_MASK is written to a write\_word command and read with a read from a write\_block\_read\_process\_call with a num\_bytes field of 1.

Table 9. Register 80h

| BIT# | BIT NAME        | DESCRIPTION                        | READING | INDICATION     |
|------|-----------------|------------------------------------|---------|----------------|
| [7]  | OFFICHEON FAIRT | Pass FET and Soft-Start Self-Check | 0       | Pass           |
| [7]  | SELFCHECK_FAULT | Pass FET and Soit-Start Self-Check | 1       | Fail           |
| [6]  | ROCP_FAULT      | ROCP Check                         | 0       | Pass           |
| [6]  | ROCP_FAULT      | ROCF CHECK                         | 1       | Fail           |
| [5]  | D CMBUCID FAULT | SMBus Programming                  | 0       | Pass           |
| [5]  | R_SMBUSID_FAULT | Resistor Check                     | 1       | Fail           |
| [4]  | FOLLOWED FALLET | Foult Input                        | 0       | No Fault Input |
| [4]  | FOLLOWER_FAULT  | Fault Input                        | 1       | Fault Input    |
| [2]  | GATE_UVLO_FAULT | V <sub>GS</sub> UVLO Fault         | 0       | No Fault       |
| [3]  | GATE_UVLO_FAULT | VGS OVLO Fault                     | 1       | Fault          |
| [2]  | BST_UVLO_FAULT  | V <sub>BOOST</sub> UVLO Fault      | 0       | No Fault       |
| [2]  | B31_UVLO_FAULI  | VBOOST OVLO Fault                  | 1       | Fault          |
| [1]  |                 | Not Used                           | 0       | _              |
| [1]  | _               | Not Osed                           | 1       | _              |
| [0]  | PIN_OP_FAULT    | PIN_OP_FAULT                       | 0       | Pass           |
| [0]  | FIN_OF_FAULI    | FIIN_OF_FAULT                      | 1       | Fault          |

## Table 10. Lookup Table for MFR\_DATE Register 9Dh

| MFR_DATE[5:0] BINARY | MONTH | YEAR |
|----------------------|-------|------|
| 000000               | Jan   | 2014 |
| 000001               | Feb   | 2014 |
| _                    | _     | _    |
| 111101               | Feb   | 2019 |
| 111110               | Mar   | 2019 |
| 111111               | Apr   | 2019 |

Table 11. MAX16550 PMBus Register Map

|           | B8         | 1         | ı                | ı          | I                 | vout_uv_w<br>arn_th[8]                                                             | ocp_warn_<br>th[8]     | ovt_fault<br>_th[8] | ovt_warn_<br>th[8] | ov_<br>warn_t<br>h[8] | uv_warn_<br>th[8]     | vin_uv_<br>fault_th[9] | op_warn_<br>th[8]     | I                     | 0                         | I                      | I                       |
|-----------|------------|-----------|------------------|------------|-------------------|------------------------------------------------------------------------------------|------------------------|---------------------|--------------------|-----------------------|-----------------------|------------------------|-----------------------|-----------------------|---------------------------|------------------------|-------------------------|
|           | 68         | - 1       | I                | ı          | I                 | vout_uv_w<br>am_th[9]                                                              | ocp_warn_<br>th[9]     | ovt_fault<br>_th[9] | ovt_warn_<br>th[9] | ov_<br>warn_t<br>h[9] | uv_warn_<br>th[9]     | vin_uv_<br>fault_th[9] | op_warn_<br>th[9]     | I                     | 0                         | I                      | I                       |
|           | B10        | ı         | ı                | ı          | I                 | 0                                                                                  | 0                      | 0                   | 0                  | 0                     | 0                     | 0                      | op_warn_<br>th[10]    | I                     | 0                         | I                      | I                       |
| нісн вуте | B11        | ı         | 1                | ı          | 1                 | 0                                                                                  | 0                      | 0                   | 0                  | 0                     | 0                     | 0                      | op_warn_<br>th[11]    | I                     | POWER<br>GOOD#            | I                      | I                       |
| HGH       | B12        | 1         | ı                | ı          | I                 | 0                                                                                  | 0                      | 0                   | 0                  | 0                     | 0                     | 0                      | op_warn_<br>th[12]    | I                     | INPUT<br>MFR_<br>SPECIFIC | I                      | I                       |
|           | B13        | 1         | ı                | ı          | Ţ                 | 0                                                                                  | 0                      | 0                   | 0                  | 0                     | 0                     | 0                      | op_warn_<br>th[13]    | I                     | TUPUT                     | ı                      | I                       |
|           | B14        | -         | 1                | ı          | _                 | 0                                                                                  | 0                      | 0                   | 0                  | 0                     | 0                     | 0                      | op_warn_<br>th[14]    | I                     | IOUT/<br>POUT             | I                      | I                       |
|           | B15        | 1         | 1                |            |                   | 0                                                                                  | 0                      | 0                   | 0                  | 0                     | 0                     | 0                      | op_warn_<br>th[15]    | I                     | VOUT                      | I                      | I                       |
|           | 0 <b>9</b> | 0         | I                | 0          | l                 | vout_uv_w<br>am_th[0]                                                              | ocp_warn_<br>th[0]     | ovt_fault<br>_th[0] | ovt_warn_<br>th[0] | ov_<br>warn_t<br>h[0] | uv_warn_<br>th[0]     | vin_uv_<br>fault_th[0] | op_warn_<br>th[0]     | NOA                   | NOA                       | 0                      | POUT_<br>OP_<br>WARNING |
|           | B1         | 0         | ı                | 0          | I                 | vout_uv_w<br>am_th[1]                                                              | ocp_warn_<br>th[1]     | ovt_fault<br>_th[1] | ovt_warn_<br>th[1] | ov_warn_t             | uv_warn_<br>th[1]     | vin_uv_<br>fault_th[1] | op_warn_<br>th[1]     | CML                   | CML                       | 0                      | 0                       |
|           | B2         | 0         | ı                | 0          | I                 | vout_uv_w<br>am_th[2]                                                              | ocp_warn_<br>th[2]     | ovt_fault<br>_th[2] | ovt_warn_<br>th[2] | ov_<br>wam_t<br>h[2]  | uv_warn_<br>th[2]     | vin_uv_<br>fault_th[2] | op_warn_<br>th[2]     | TEMPE-<br>RATURE      | TEMPE-<br>RATURE          | 0                      | 0                       |
| LOW BYTE  | B3         | 0         | ı                | 0          | Ι                 | vout_uv_w<br>arn_th[3]                                                             | ocp_warn_<br>th[3]     | ovt_fault<br>_th[3] | ovt_warn_<br>th[3] | ov_<br>wam_t<br>h[3]  | اے                    | vin_uv_<br>fault_th[3] | op_warn_<br>th[3]     | VIN_UV_<br>FAULT      | VIN_UV_<br>FAULT          | 0                      | 0                       |
| LOW       | B4         | 0         | ı                | -          | I                 | vout_uv_w<br>am_th[4]                                                              | ocp_warn_<br>th[4]     | ovt_fault_<br>th[4] | ovt_warn_<br>th[4] | ov_<br>warn_t<br>h[4] | اے                    | vin_uv_<br>fault_th[4] | op_warn_<br>th[4]     | IOUT_<br>OC_<br>FAULT | IOUT_<br>OC_<br>FAULT     | 0                      | 0                       |
|           | BS         | 0         | ı                | -          | I                 | vout_uv_w vout_uv_w vout_uv_w vout_uv_w<br>ann_th[6] ann_th[5] ann_th[3] ann_th[3] | ocp_warn_<br>th[5]     | ovt_fault<br>_th[5] | ovt_warn_<br>th[5] | ov_<br>warn_t<br>h[5] | اء                    | vin_uv_<br>fault_th[5] | op_warn_<br>th[5]     | 0                     | 0                         | VOUT<br>_UV<br>_WARNIG | IOUT_<br>OC_<br>WARNING |
|           | 98         | 0         | I                | 0          | I                 | vout_uv_w<br>arn_th[6]                                                             | ocp_warn_<br>th[6]     | ovt_fault<br>_th[6] | ovt_warn_<br>th[6] | ov_<br>warn_t<br>h[6] | uv_warn_<br>th[6]     | vin_uv_<br>fault_th[6] | op_warn_<br>th[6]     | OFF                   | OFF                       | 0                      | 0                       |
|           | B7         | enable    | I                | -          | I                 | vout_uv_w<br>arn_th[7]                                                             | ocp_warn_<br>th[7]     | ovt_fault<br>_th[7] | ovt_warn_<br>th[7] | ov_<br>warn_t<br>h[7] | uv_warn_<br>th[7]     | vin_uv_<br>fault_th[7] | op_warn_<br>th[7]     | 0                     | 0                         | VOUT_<br>OV_<br>FAULT  | IOUT_<br>OC_<br>FAULT   |
| 1         | DELAGE     | 80        | 0                | B0         | 0000              | 0                                                                                  | 03FF                   | 03FF                | 03FF               | 03FF                  | 03FF                  | 0                      | FFFF                  | 0                     | 0                         | 0                      | 0                       |
| H         | 2          | -         | 0                | -          | 2                 | 2                                                                                  | 2                      | 2                   | 2                  | 2                     | 2                     | 2                      | 2                     | -                     | 2                         | -                      | 1                       |
| 2         |            | RW        | WO               | S          | *                 | RW                                                                                 | RW                     | RW                  | RW                 | RW                    | RW                    | RW                     | RW                    | RO                    | RO                        | RO                     | RO                      |
| 1         | NAME       | OPERATION | CLEAR_<br>FAULTS | CAPABILITY | SMBALERT_<br>MASK | VOUT_UV_<br>WARN_LIMIT                                                             | IOUT_OC_<br>WARN_LIMIT | OT_FAULT_<br>LIMIT  | OT_WARN_<br>LIMIT  | VIN_OV<br>WARN_LIMIT  | VIN_UV_<br>WARN_LIMIT | VIN_UV_<br>FAULT_LIMIT | PIN_OP_<br>WARN_LIMIT | STATUS_<br>BYTE       | STATUS_<br>WORD           | STATUS_<br>VOUT        | STATUS_<br>IOUT         |
| i i       | 2          | -         | 6                | 25         | 27                | 29                                                                                 | 74                     | 62                  | 81                 | 87                    | 88                    | 68                     | 107                   | 120                   | 121                       | 122                    | 123                     |
| 9000      | ADDRESS    | 10        | 03               | 19         | 18                | 43                                                                                 | 4A                     | 4F                  | 51                 | 57                    | 58                    | 59                     | 99<br>9               | 82                    | 79                        | 7A                     | 78                      |

Table 11. MAX16550 PMBus Register Map (continued)

| _         |         |                        |                        |                                   |                          |                     |                 |                 |                 |                 |                            |                  |                    |          |           |                  |               |
|-----------|---------|------------------------|------------------------|-----------------------------------|--------------------------|---------------------|-----------------|-----------------|-----------------|-----------------|----------------------------|------------------|--------------------|----------|-----------|------------------|---------------|
|           | B8      | I                      | I                      | I                                 | I                        | I                   | vadc_<br>ave[8] | iadc_<br>ave[8] | vadc_<br>ave[8] | iadc_<br>ave[8] | tadc_<br>ave[8]            | pwr_<br>calc[8]  |                    |          |           |                  |               |
|           | 68      | I                      | Ι                      | ı                                 | I                        | I                   | vadc_<br>ave[9] | iadc_<br>ave[9] | _ave[9]         | iadc<br>ave[9]  | tadc_<br>ave[9]            | pwr_<br>_alc[9]  |                    |          |           |                  |               |
|           | B10     | I                      | I                      | I                                 | ı                        | I                   | 0               | 0               | 0               | 0               | 0                          | pwr_<br>calc[10] |                    |          |           |                  |               |
| BYTE      | B11     | I                      | ı                      | I                                 | I                        | I                   | 0               | 0               | 0               | 0               | 0                          | pwr_<br>calc[11] |                    |          |           |                  |               |
| нісн вуте | B12     | I                      | I                      | ı                                 | I                        | I                   | 0               | 0               | 0               | 0               | 0                          | pwr_<br>calc[12] |                    |          |           |                  |               |
|           | B13     | I                      | I                      | I                                 | I                        | I                   | 0               | 0               | 0               | 0               | 0                          | pwr_<br>calc[13] |                    |          |           |                  |               |
|           | B14     | I                      | I                      | I                                 | I                        | ı                   | 0               | 0               | 0               | 0               | 0                          | pwr_<br>calc[14] |                    |          |           |                  |               |
|           | B15     | I                      | I                      | I                                 | I                        | I                   | 0               | 0               | 0               | 0               | 0                          | pwr_<br>calc[15] |                    |          |           |                  |               |
|           | B0      | PIN_OP_                | 0                      | 0                                 | PIN_OP<br>_FLT           | I                   | vadc_<br>ave[0] | iadc_<br>ave[0] | vadc_<br>ave[0] | iadc_<br>ave[0] | tadc_<br>ave[0]            | pwr_<br>calc[0]  | 0                  |          |           | mfr_<br>rev[0]   |               |
|           | B1      | IIN_<br>OC_<br>WARNING | 0                      | Other<br>communica-<br>tion fault | 0                        | samp_<br>cnt[23:16] | vadc_<br>ave[1] | iadc_<br>ave[1] | vadc_<br>ave[1] | iadc_<br>ave[1] | tadc_<br>ave[1]            | pwr_<br>calc[1]  | -                  |          |           | mfr_<br>rev[1]   | MFR_<br>DT<0> |
|           | B2      | IIN_<br>OC_<br>FAULT   | 0                      | 0                                 | BST_<br>UVLO<br>_FAULT   | samp_<br>cnt[15:8]  | vadc_<br>ave[2] | iadc_<br>ave[2] | vadc_<br>ave[2] | iadc_<br>ave[2] | tadc_<br>ave[2]            | pwr_<br>calc[2]  | 0                  | Μ        | 1/0       | mfr_<br>rev[2]   | MFR_<br>DT<1> |
| SYTE      | B3      | 0                      | 0                      | 0                                 | GATE_<br>UVLO_<br>FAULT  | samp_<br>cnt[7:0]   | vadc_<br>ave[3] | iadc_<br>ave[3] | vadc_<br>ave[3] | iadc_<br>ave[3] | tadc_<br>ave[3]            | pwr_<br>calc[3]  | 0                  | <u>E</u> | 5         | 0                | MFR_<br>DT<2> |
| LOW BYTE  | B4      | 0                      | 0                      | 0                                 | R_SMBUS<br>_ID_<br>FAULT | roll_<br>cnt[7:0]   | vadc_<br>ave[4] | iadc_<br>ave[4] | vadc_<br>ave[4] | iadc_<br>ave[4] | tadc_<br>ave[4]            | pwr_<br>calc[4]  | 0                  | ž×       | 2         | 0                | MFR_<br>DT<3> |
|           | BS      | VIN_<br>UV_<br>WARNING | 0                      | PEC<br>Failed                     | R_SMBUS<br>_ID_<br>FAULT | enrgy_<br>cnt[15:8] | vadc_<br>ave[5] | iadc_<br>ave[5] | vadc_<br>ave[5] | iadc_<br>ave[5] | tadc_<br>ave[5]            | pwr_<br>calc[5]  | 0                  | "A"      | 9         | 0                | MFR_<br>DT<4> |
|           | B6      | 0                      | OT_<br>WARNING         | invalid/un-<br>supported<br>data  | ROCP_<br>FAULT           | enrgy_<br>cnt [7:0] | vadc_<br>ave[6] | iadc_<br>ave[6] | vadc_<br>ave[6] | iadc_<br>ave[6] | tadc_<br>ave[6]            | s                | -                  | "M       | 1         | 0                | MFR_<br>DT<5> |
|           | B7      | VIN_<br>OV<br>_FAULT   | OT_<br>FAULT           | invalid/un-<br>supported<br>cmd   | SELF<br>CHECK_<br>FAULT  | 8 h06               | vadc_<br>ave[7] | iadc_<br>ave[7] | vadc_<br>ave[7] | iadc_<br>ave[7] | tadc_<br>ave[7]            | pwr_<br>calc[7]  | 0                  | 8.h04    | 8'h05     | 0                | 0             |
| F         | DEFAUL  | 0                      | 0                      | 0                                 | 0                        | 0                   | 0               | 0               | 0               | 0               | 0                          | 0                | 22                 | 0        | 0         | 1                | 0             |
| 1         |         | -                      | 1                      | -                                 | -                        | 7                   | 2               | 2               | 2               | 2               | 2                          | 2                | -                  | 9        | 9         | -                | -             |
| 10.7      |         | RO                     | RO                     | RO                                | SO S                     | BLK                 | RO              | 8               | RO              | RO              | RO                         | RO               | S                  | BLK      | BLK       | RO               | RO            |
| 1         | NAME    | STATUS_<br>INPUT       | STATUS<br>_TEMPERATURE | STATUS_CML                        | STATUS_MFR<br>_SPECIFIC  | READ_EIN            | READ_VIN        | READ_IIN        | READ_VOUT       | READ_IOUT       | READ_<br>TEMPERATURE<br>_1 | READ_PIN         | PMBUS_<br>REVISION | MFR_ID   | MFR_MODEL | MFR_<br>REVISION | MFR_DATE      |
| ,         | נו      | 124                    | 125                    | 126                               | 128                      | 134                 | 136             | 137             | 139             | 140             | 141                        | 151              | 152                | 153      | 154       | 155              | 157           |
| 991       | ADDRESS | 7C                     | 7.0                    | 7E                                | 80                       | 98                  | 88              | 88              | 88              | 9C              | 8D                         | 26               | 86                 | 66       | 9A        | 98               | Q6            |

Table 11. MAX16550 PMBus Register Map (continued)

| _         | _          |                              |                  |                  |                  |                  |                 |           |            |           |           | _         |                                   |                             |                             |                                  |                        |                  |
|-----------|------------|------------------------------|------------------|------------------|------------------|------------------|-----------------|-----------|------------|-----------|-----------|-----------|-----------------------------------|-----------------------------|-----------------------------|----------------------------------|------------------------|------------------|
|           | 8 <b>9</b> | [0]6jo<br>_pgwd              | vadc_<br>peak[8] | iadc_<br>peak[8] | pwr_<br>peak[8]  | tadc_<br>peak[8] | I               | 1         | Ι          |           |           |           |                                   | hysti[8]                    | hysti[8]                    |                                  | pin_op_<br>fft<8>      | vout_<br>peak[8] |
|           | B9         | pwrgd_<br>cfg[1]             | vadc_<br>peak[9] | iadc_<br>peak[9] | pwr_<br>peak[9]  | tadc_<br>peak[9] | ı               | ı         | ı          |           |           |           |                                   | hystl[9]                    | hystl[9]                    |                                  | pin_op_<br>fft<9>      | vout_<br>peak[9] |
|           | B10        | 0                            | 0                | 0                | pwr_<br>peak[10] | 0                | ı               | -         | ı          |           |           |           |                                   |                             |                             |                                  | pin_op_<br>fit<10>     | 0                |
| YTE       | B11        | [0]bjɔ<br>_ss                | 0                | 0                | pwr_<br>peak[11] | 0                | I               | ı         | ı          |           |           |           |                                   |                             |                             |                                  | pin_op_<br>fft<11>     | 0                |
| HIGH BYTE | B12        | ss_<br>cfg[1]                | 0                | 0                | pwr_<br>peak[12] | 0                | ı               | ı         | ı          |           |           |           |                                   |                             |                             |                                  |                        | 0                |
|           | B13        | disable_<br>iadc             | 0                | 0                | pwr_<br>peak[13] | 0                | I               | ı         | ı          |           |           |           |                                   |                             |                             |                                  |                        | 0                |
|           | B14        | ocp_<br>severe_<br>filter[0] | 0                | 0                | pwr_<br>peak[14] | 0                | ı               | ı         | ı          |           |           |           |                                   |                             |                             |                                  |                        | 0                |
|           | B15        | ocp_<br>severe_<br>filter[1] | 0                | 0                | pwr_<br>peak[15] | 0                | I               | ı         | ı          |           |           |           |                                   |                             |                             |                                  |                        | 0                |
|           | B0         | num_<br>aves_<br>alert[0]    | vadc_<br>peak[0] | iadc_<br>peak[0] | pwr_<br>peak[0]  | tadc_<br>peak[0] | ı               | trans0[0] | trans1[0]  | trans2[0] | trans3[0] | trans4[0] | num_<br>aves_<br>reporting<br>[0] | hysti[0]                    | hystl[0]                    | HYST > reg_F2                    | pin_op_<br>fit<0>      | vout_<br>peak[0] |
|           | B1         | num_<br>aves_<br>alert[1]    | vadc_<br>peak[1] | iadc_<br>peak[1] | pwr_<br>peak[1]  | tadc_<br>peak[1] | ı               | trans0[1] | trans1[1]  | trans2[1] | trans3[1] | trans4[1] | num_<br>aves_<br>reporting<br>[1] | hystl[1]                    | hystl[1]                    | HYST > reg_F3                    | pin_op_<br>fft<1>      | vout_<br>peak[1] |
|           | B2         | ovp_<br>th[0]                | vadc_<br>peak[2] | iadc_<br>peak[2] | pwr_<br>peak[2]  | tadc_<br>peak[2] | ı               | trans0[2] | trans1[2]  | trans2[2] | trans3[2] | trans4[2] | num_<br>aves_<br>reporting<br>[2] | hystl[2]                    | hystl[2]                    | HYST pin<br>status               | pin_op_<br>fit<2>      | vout_<br>peak[2] |
| YTE       | B3         | ovp_<br>th[1]                | vadc_<br>peak[3] | iadc_<br>peak[3] | pwr_<br>peak[3]  | tadc_<br>peak[3] | ı               | trans0[3] | trans1[3]  | trans2[3] | trans2[3] | trans2[3] | num_<br>aves_<br>reporting<br>[3] | hystl[3]                    | hyst[3]                     | lout >                           | pin_op_<br>fft<3>      | vout_<br>peak[3] |
| LOW BYTE  | B4         | enable_<br>ovp               | vadc_<br>peak[4] | iadc_<br>peak[4] | pwr_<br>peak[4]  | tadc_<br>peak[4] | ı               | trans0[4] | trans1[4]  | trans2[4] | trans3[4] | trans4[4] | 0                                 | hyst[4]                     | hystl[4]                    | 0                                | pin_op_<br>fit<4>      | vout_<br>peak[4] |
|           | BS         | mocp_<br>cfg[0]              | vadc_<br>peak[5] | iadc_<br>peak[5] | pwr_<br>peak[5]  | tadc_<br>peak[5] | ı               | trans0[5] | trans1[5]  | trans2[5] | trans3[5] | trans4[5] | 0                                 | hystl[5]                    | hystl[5]                    | 0                                | pin_op_<br>fit<5>      | vout_<br>peak[5] |
|           | B6         | mocp_<br>cfg[1]              | vadc_<br>peak[6] | iadc_<br>peak[6] | pwr_<br>peak[6]  | tadc_<br>peak[6] | ı               | trans0[6] | trans 1[6] | trans2[6] | trans3[6] | trans4[6] | 0                                 | hystl[6]                    | hystl[6]                    | 0                                | pin_op_<br>fit<6>      | vout_<br>peak[6] |
|           | B7         | ocp_cfg                      | vadc_<br>peak[7] | iadc_<br>peak[7] | pwr_<br>peak[7]  | tadc_<br>peak[7] | ı               | 0         | 0          | 0         | 0         | 0         | 0                                 | hyst[7]                     | hystl[7]                    | 0                                | pin_op_<br>fit<7>      | vout_<br>peak[7] |
| F         | JEFAUL!    | 0                            | 0                | 0                | 0                | 0                | 0               | 0         | 0          | 0         | 0         | 0         | 0                                 | 03FF                        | 03FF                        | 0                                | 5540                   | 0                |
| TOW       | -          | 2                            | 2                | 2                | 2                | 2                | 0               | -         | -          | -         | -         | 1         | 2                                 | 2                           | 5                           | -                                | 2                      | 2                |
| - L       | -          | RW                           | S <sub>2</sub>   | S <sub>2</sub>   | RO               | RO               | WO              | 22        | 8          | 8         | RO        | RO        | RW                                | RW                          | RW                          | RO                               | RW                     | RO               |
| 1         | NAME       | CONFIG                       | PEAK_VIN         | PEAK_IOUT        | PEAK_PIN         | PEAK_TEMP        | CLEAR_<br>PEAKS | TRANS0    | TRANS1     | TRANS2    | TRANS3    | TRANS4    | CONFIG_2                          | MFR_<br>SPECIFIC_<br>HYST_L | MFR_<br>SPECIFIC_<br>HYST_H | MFR_<br>SPECIFIC_<br>HYST_STATUS | PIN_OP_<br>FAULT_LIMIT | PEAK_VOUT        |
| Ü         | 2          | 208                          | 209              | 210              | 211              | 212              | 213             | 216       | 217        | 218       | 219       | 220       | 221                               | 242                         | 243                         | 244                              | 245                    | 253              |
| 9         | ADDRESS    | DO                           | 10               | D2               | D3               | P4               | D2              | D8        | 60         | DA        | DB        | DC        | QQ                                | F2                          | F3                          | F4                               | F5                     | FD               |

### MAX16550

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

#### **CONFIG Register (D0h)**

This is a 2-byte register used to configure the MAX16550/MAX16551 ICs. The default value is 0000h. The meaning of the bits of this register are shown in Table 12.

### CONFIG\_2 Register (DDh)

This single-byte register allows the selection of the number of samples to average for voltage, current and power reporting. Only bits 3:0 are used; bits 7:4 have no effect and should be left as 0000b. The meaning of the bits of this register are shown in Table 13.

#### Peak Voltage, Current, and Power Reporting

The 2-byte registers shown in <u>Table 14</u> provides readings of the peak values for input voltage, output current, input power, and temperature in 10 bits direct format.

These registers can be reset with the CLEAR\_PEAKS command (send byte D5h) or power cycling the part.

#### **PMBus Reporting**

For readings other than direct readings (e.g., Registers D1h, D2h, D3h, D4h, and FDh) PMBus specifications specify that the actual readings in their respective units

correlate with the numerical values read from registers, as shown in Equation 14.

• Current/Voltage/Temperature: 10-bit resolution

• Power: 16-bit resolution

#### Equation 14:

$$X = \frac{1}{m}(Yx10^{-R} - b)$$

where:

X = Calculated, "real world" value in the appropriate units (A, V, °C, etc.)

m = Slope coefficient (a 2-byte, two's complement integer)

Y = 2-byte two's complement integer received from the PMBus device

b = Offset (a 2-byte, two's complement integer)

R = Exponent (a 1-byte, two's complement integer)

The values used in the ICs for the parameters above are shown in  $\underline{\text{Table }15}$ . Note that current and power readings depend on the value of R<sub>LOAD</sub>, the external current reporting resistor.

## **Table 12. CONFIG Register (D0h)**

| BIT NAME              | SETTINGS                                                                                                                      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                       |                                                                                                                               | Severe OCP deglitch time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                       | 0                                                                                                                             | 0µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                       | 1                                                                                                                             | 1μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| iliter[1.0]           | 10                                                                                                                            | 2µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                       | 11                                                                                                                            | 10µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| LADC disable          | 0                                                                                                                             | I-ADC Enabled (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| I-ADC disable         | 1                                                                                                                             | I-ADC Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|                       | 0                                                                                                                             | Soft-Start Delay = 0ms (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| se cfa[1:0]           | 1                                                                                                                             | Soft-Start Delay = 10ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 55_cig[1.0]           | 10                                                                                                                            | Soft-Start Delay = 20ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                       | 11                                                                                                                            | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| Not Used              | 0                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Not Good              | 1 –                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|                       | 0                                                                                                                             | Power-Good Threshold = 11V, Self-Check Threshold = 9V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| pwrgd_th[1:0]         | 1                                                                                                                             | Power-Good Threshold = 10V, Self-Check Threshold = 8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| (Notes 3, 4)          | 10                                                                                                                            | Power-Good Threshold = 9V, Self-Check Threshold = 7V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                       | 11                                                                                                                            | Power-Good Threshold = 8V, Self-Check Threshold = 6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| oon ofa               | 0                                                                                                                             | Severe OCP = 130% of Reference OCP (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| ocp_cig               | 1                                                                                                                             | Severe OCP = 170% of Reference OCP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|                       | 0                                                                                                                             | MAX16550 – Moderate OCP timeout = 100μs (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| maan afa[1:0]         | 1                                                                                                                             | MAX16550 – Moderate OCP timeout = 250ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| mocp_cig[1:0]         | 10                                                                                                                            | MAX16550 – Moderate OCP timeout = 100ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                       | 11                                                                                                                            | MAX16550 – Moderate OCP timeout = 10μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                       | 0                                                                                                                             | V <sub>IN</sub> OVP Protection Disabled (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| enable_ovp            | 1                                                                                                                             | V <sub>IN</sub> OVP Protection Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| BIT NAME              | SETTINGS                                                                                                                      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                       | 0                                                                                                                             | Set V <sub>IN</sub> OVP Threshold = 14V (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                       | 1                                                                                                                             | Set V <sub>IN</sub> OVP Threshold = 16V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| ovp_th[1:0]           | 10                                                                                                                            | Set V <sub>IN</sub> OVP Threshold = 18V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                       | 11                                                                                                                            | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                       | 0                                                                                                                             | Sets Averaging for PMBus Warning Levels to 1 Sample (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                       | 1                                                                                                                             | Sets Averaging for PMBus Warning Levels to 2 Samples                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| num_aves_alert[1:0] - | 10                                                                                                                            | Sets Averaging for PMBus Warning Levels to 4 Samples                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                       |                                                                                                                               | 3 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                       | Ocp_severe_ filter[1:0]  I-ADC disable  ss_cfg[1:0]  Not Used  pwrgd_th[1:0] (Notes 3, 4)  ocp_cfg  mocp_cfg[1:0]  enable_ovp | Ocp_severe_filter[1:0]       0         1       10         11       10         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         11       0         12       0         13       0 |  |  |  |  |  |  |

**Table 13. Averaging Sample Size Settings Using Register DDh** 

| BITS# | SETTING    | STARTUP OCP, NUMBER OF SAMPLES USED FOR REPORTING AVERAGING FOR VOLTAGE, CURRENT AND POWER |
|-------|------------|--------------------------------------------------------------------------------------------|
| [5:4] | su_ocp_cfg | 8A<br>12A<br>4A<br>16A                                                                     |
|       | 0          | 1 sample                                                                                   |
|       | 1          | 2 samples                                                                                  |
|       | 10         | 4 samples                                                                                  |
|       | 11         | 8 samples                                                                                  |
|       | 100        | 16 samples                                                                                 |
|       | 101        | 32 samples                                                                                 |
|       | 110        | 64 samples                                                                                 |
| [2.0] | 111        | 128 samples                                                                                |
| [3:0] | 1000       | 256 samples                                                                                |
|       | 1001       | 512 samples                                                                                |
|       | 1010       | 1024 samples                                                                               |
|       | 1011       | 2048 samples                                                                               |
|       | 1100       | 4096 samples                                                                               |
|       | 1101       | 8192 samples                                                                               |
|       | 1110       | 16384 samples                                                                              |
|       | 1111       | 32768 samples                                                                              |

## **Table 14. Manufacturer-Specific Direct Reporting Registers**

| REGISTER ADDRESS | REGISTER NAME | PARAMETER           |
|------------------|---------------|---------------------|
| D1h              | PEAK_VIN      | Peak Input Voltage  |
| D2h              | PEAK_IOUT     | Peak Output Current |
| D3h              | PEAK_PIN      | Peak Input Power    |
| D4h              | PEAK_TEMP     | Peak Temperature    |
| FDh              | PEAK_VOUT     | Peak Output Voltage |

## **Table 15. PMBus Equation Parameters**

| PMBUS REGISTER                    | FORMAT | DATA BYTES | m                            | b     | R  | UNITS |
|-----------------------------------|--------|------------|------------------------------|-------|----|-------|
| READ_IOUT (8Ch)*, READ_IIN (89h)* | Direct | 2          | 3.824 x<br>R <sub>LOAD</sub> | -4300 | -3 | А     |
| READ_VOUT (8Bh), READ_VIN (88h)   | Direct | 2          | 7578                         | 0     | -2 | V     |
| READ_ TEMPERATURE_1 (8Dh)         | Direct | 2          | 199                          | 7046  | -2 | °C    |
| READ_PIN (97h)                    | Direct | 2          | 0.895 x<br>R <sub>LOAD</sub> | -9100 | -2 | w     |
| READ_EIN (86h)**                  | Direct | 2          | 3.505 x<br>R <sub>LOAD</sub> | 0     | -5 | **    |

#### Input Capacitance (CIN) Selection

Use of input capacitors is highly recommended to guarantee the input voltage is stable and noise free. For applications requiring no input capacitors before the MAX16550, the input-voltage ripple should be less than 300mV peakto-peak.

### **Output Capacitance (COUT) Selection**

The maximum output capacitance can be calculated as shown in Equation 15.

#### Equation 15:

$$C_{OUT} = \frac{\left(I_{INRUSH} \times C_{SS}\right)}{I_{SS}}$$

where:

C<sub>SS</sub> = Soft-start programming capacitance.

 $I_{SS}$  = Soft-start current, 30µA (typ).

C<sub>OUT</sub> = Maximum load capacitance that can be used at soft-start with a purely capacitive load.

I<sub>INRUSH</sub> = Desired maximum inrush current during startup. Select I<sub>INRUSH</sub> lower than programmed MAX16550 startup OCP (I<sub>OCP(STARTUP)</sub>) and within MAX16550 startup SOA, refer to Figure 2.

#### **Design Example**

Assume a design value for maximum inrush current of 10A, and a soft-start capacitance of 25nF.

Assume 12V application and  $30\mu\text{A}$  (typ) soft-start current; soft-start time in this case is 0.01ms. The maximum safe operating output current is 11A at 0.01ms (refer to the Startup SOA in <u>Figure 2</u>) and the default Startup OCP level is 8A (refer to Table 4).

The designed maximum inrush current of 5A is lower than 8A Startup OCP and within Startup SOA. The designed value is valid. Hence, the maximum load capacitance is calculated as shown in Equation 16.

#### **Equation 16:**

$$C_{OUT} = \frac{\left(5A \times 25nF\right)}{30\mu A} = 4.17mF$$

#### Input TVS Diode Selection

The use of a transient voltage suppression (TVS) diode at input is necessary to clamp input-voltage transient within rating of  $V_{IN}$  pin of MAX16550 (see the <u>Absolute Maximum Ratings</u> section).

A general guide to select the proper TVS diode is listed below:

- Choose TVS diode reverse-standoff voltage (V<sub>RWM</sub>)
   ≥ operating voltage of MAX16550, 12V (typ).
- Choose TVS diode peak-pulse current (I<sub>PPM</sub>) ≥ maximumt transient peak-pulse current of the MAX16550, 30A (typ).
- Choose TVS clamping voltage (V<sub>C</sub>) ≤ maximum voltage-handling capability of the MAX16550, 22V (typ) for 150µs.

Recommend SMCJ13A based on selection criteria above.

### **Output Schottky Diode Selection**

The use of a Schottky diode at output is necessary to clamp the negative output-voltage spike within the rating of  $V_{OUT}$  pin of the MAX16550 (see the <u>Absolute Maximum Ratings</u> section). Select the proper Schottky diode with low forward-voltage drop ( $V_F$ ) and peak forward-surge current ( $I_{FSM}$ ) higher than the expected inductive current.

Table 16. Rocp and RILOAD Selection

| PART           | R <sub>OCP</sub> | R <sub>ILOAD</sub> |  |
|----------------|------------------|--------------------|--|
| MAX16550 (30A) | 97kΩ             | 8.2kΩ              |  |



Figure 6. Reference Schematic

### **MAX16550 Layout Recommendations**

### **VIN and VOUT**

- Minimize input and output trace inductance by using wide and multiple V<sub>IN</sub> and V<sub>OUT</sub> planes for optimal thermal performance.
- Use multiple vias to connect interlaying power
- Place input capacitors (where applicable) as close to the IC as possible.
- Place output capacitors as close to the IC as possible.
- Place TVS and Schottky diodes close to the IC for tighter coupling to V<sub>OUT</sub>, and GND; V<sub>IN</sub>, and GND.

#### **Example**

The EV kit layout in Figure 7 shows use of large, wide power planes for V<sub>IN</sub> and V<sub>OUT</sub> on the top layer. C<sub>IN</sub> and C<sub>OUT</sub> are close to the IC. The other V<sub>IN</sub> and V<sub>OUT</sub> power layers are connected with multiple vias between the pins.

#### Ground

- Use a trace approximately 1mm wide by 7mm long from the ground pin (pin 13) on the top layer to the underlying ground layers through at least two vias.
- Use a keepout to eliminate all metals directly under the MAX16550 package on the second layer.

#### **Example**

The EV kit layout in Figure 8 and 9 show the appropriate ground connection with vias and the ground keepout on Layer 2 (ground). The keepout should extend approximately 30mils outside the MAX16550 package.



Figure 7. Top Layer (Power)

#### V<sub>BST</sub> and SS

Place the V<sub>BST</sub> and SS capacitors on the top layer as close to the pins as possible.

#### חח

- Add a V<sub>DD</sub> plane on the top layer to decouple the V<sub>DD</sub> caps close to the IC to form a tighter loop to ground.
- Place V<sub>DD</sub> ground far away from the output capacitor ground.

#### **ROCP and ILOAD**

The ROCP and ILOAD resistors should be placed as close to the IC as possible.



Figure 8. Top Layer (Power) and Layer 2 (GND) with Keepout



Figure 9. Second Layer (GND) with Keepout

### MAX16550

# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

## **Ordering Information**

| PART*          | DESCRIPTION   | PACKAGE            | SHIPPING METHOD   | PACKAGE MARKING |  |
|----------------|---------------|--------------------|-------------------|-----------------|--|
| MAX16550GPN+   |               | 18 QFN<br>[Type E] | 250u Tape & Reel  | MAX16550C       |  |
| MAX16550GPN+T  | Protection IC |                    | 2.5ku Tape & Reel |                 |  |
| MAX16550CGPN+  | Protection IC |                    | 250u Tape & Reel  |                 |  |
| MAX16550CGPN+T |               |                    | 2.5ku Tape & Reel | WAX 10000C      |  |

<sup>\*</sup>These products are completely Halogen-free and Pb-free, employing special materials sets: molding compounds/die attach materials and 100% matte tin plate including anneal. These products are RoHS compliant with an -e3 termination finish and are compatible with both SnPb and Pb-free soldering operations. These products are MSL classified at peak reflow temperatures that meet JEDEC JSTD-020.

### MAX16550

## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PAGES<br>CHANGED                     |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 0                  | 7/16             | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                    |
| 1                  | 4/17             | Updated Benefits and Features, Absolute Maximum Ratings, Operating Ratings, Typical Operating Characteristics sections, and Equations 2, 6, 9, Equation 9 Design Example, 11, and 13. Updated the Pin Description table, Table 11, and replaced the Basic Application Circuit, Figure 1, and Figure 6. Added Soft-Start, Input Capacitance ( $C_{IN}$ ) Selection, Output Capacitance ( $C_{OUT}$ ) Selection, Input TVS Diode Selection, Output Schottky Diode Selection, and Layout Recommendations sections | 1–3, 9–19,<br>27–29, 32-34,<br>38–40 |
| 2                  | 2/20             | Added the MAX16550C part number to the <i>Ordering Information</i> table and added <i>Package Information</i> section                                                                                                                                                                                                                                                                                                                                                                                          | 3, 41–43                             |
| 3                  | 8/20             | Removed MAX16551                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | All                                  |

For information on other Maxim Integrated products, visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Interface - Specialised category:

Click to view products by Maxim manufacturer:

Other Similar products are found below:

CY7C910-51LMB MEC1632-AUE RKSAS4 HMC677G32 LPC47N207-JV FTP-637DSL633R SM712GX04LF04-BA MCW1001A-I/SS HOA6241-001 SC74HC4066ADTR2G NCN5120MNTWG NCN5150DR2G NCN8025MTTBG C100N50Z4A DG407AK/883B SRT2-ATT01 TDA8035HN/C1/S1J LTC1694CS5#TRMPBF DS90UB947TRGCRQ1 SP510ECF-L NCS2300MUTAG HMC677LP5E HMC677LP5ETR LTC1756EGN#PBF LTC1955EUH#PBF LT3669EUFD-2#PBF LTC6820HMS#3ZZTRPBF MXL1543BCAI MAX3170CAI+ XL1192D CP82C59AZ KTU1109EFAA-TR CH368L CH7307C-DEF LTC1694-1IS5#TRMPBF LTC1694CS5#TRPBF LTC1694IS5#TRM 73S8024RN-20IMF 73S8024RN-IL/F DS2413P+ DS2413P+T&R DS28E17Q+ DS8113-RNG+ MAX13174ECAG+ MAX216CWN+ MAX3172CAI+ AS8222-HSSM MAX6618AUB+ MAX6817MUT+T MXL1344ACAG