## 36V, 3.5A, 2.2MHz Step-Down Converters with $28 \mu \mathrm{~A}$ Quiescent Current

## General Description

The MAX16935/MAX16939 are 3.5A current-mode stepdown converters with integrated high-side and lowside MOSFETs designed to operate with an external Schottky diode for better efficiency. The low-side MOSFET enables fixed-frequency forced-PWM (FPWM) operation under light-load applications. The devices operate with input voltages from 3.5 V to 36 V , while using only $28 \mu \mathrm{~A}$ quiescent current at no load. The switching frequency is resistor programmable from 220 kHz to 2.2 MHz and can be synchronized to an external clock. The devices' output voltage is available as $3.3 \mathrm{~V} / 5 \mathrm{~V}$ fixed or adjustable from 1 V to 10 V . The wide input voltage range along with its ability to operate at $98 \%$ duty cycle during undervoltage transients make the devices ideal for automotive and industrial applications.
Under light-load applications, the FSYNC logic input allows the devices to either operate in skip mode for reduced current consumption or fixed-frequency FPWM mode to eliminate frequency variation to minimize EMI. Fixed-frequency FPWM mode is extremely useful for power supplies designed for RF transceivers where tight emission control is necessary. Protection features include cycle-by-cycle current limit and thermal shutdown with automatic recovery. Additional features include a power-good monitor to ease power-supply sequencing and a $180^{\circ}$ out-of-phase clock output relative to the internal oscillator at SYNCOUT to create cascaded power supplies with multiple devices.
The MAX16935/MAX16939 operate over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ automotive temperature range and are available in 16-pin ( $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ ) TQFN-EP and 16-pin TSSOP-EP packages.

## Applications

- Point-of-Load Applications
- Distributed DC Power Systems
- Navigation and Radio Head Units


## Benefits and Features

- Integration and High-Switching Frequency Saves Space
- Integrated 3.5A High-Side Switch
- Low-BOM-Count Current-Mode Control Architecture
- Fixed Output Voltage with $\pm 2 \%$ Accuracy or Externally Resistor Adjustable (1V to 10V)
- 220 kHz to 2.2 MHz Switching Frequency with Three Operation Modes (Skip Mode, Forced Fixed-Frequency Operation, and External Frequency Synchronization)
- Automatic LX Slew-Rate Adjustment for Optimum Efficiency Across Operating Frequency Range
- $180^{\circ}$ Out-of-Phase Clock Output at SYNCOUT Enables Cascaded Power Supplies for Increased Power Output
- Spread-Spectrum Frequency Modulation Reduces EMI Emissions
- Wide Input Voltage Range Supports Automotive Applications
- 3.5 V to 36 V Input Voltage Range (42V Tolerant)
- Enable Input Compatible from 3.3V Logic Level to 42 V
- Robust Performance Supports Wide Range of Automotive Applications
- $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Automotive Temperature Range
- Thermal-Shutdown Protection
- AEC-Q100 Qualified
- Power-Good Output Allows Power-Supply Sequencing
- Tight Overvoltage Protection Provides Smaller Overshoot Voltages (MAX16939)

Ordering Information/Selector Guide and Typical Application Circuit appear at end of data sheet.

## Absolute Maximum Ratings

| SUP, SUPSW, EN to PGND | 2 V |
| :---: | :---: |
| LX (Note 1) | -0.3V to +42 V |
| SUP to SUPSW | -0.3V to +0.3 V |
| BIAS to AGND | -0.3 V to +6 V |
| SYNCOUT, FOSC, COMP, FSYNC, PGOOD, FB to AGND | -0.3 V to ( $\left.\mathrm{V}_{\text {BIAS }}+0.3 \mathrm{~V}\right)$ |
| OUT to PGND. | -0.3V to +12V |
| BST to LX (Note 1) | -0.3V to +6V |
| AGND to PGND. | -0.3V to + 0.3V |
|  |  |


|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

Soldering Temperature (reflow) $+260^{\circ} \mathrm{C}$
*As per JEDEC51 standard (multilayer board).

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Thermal Characteristics (Note 2)

TQFN
Junction-to-Ambient Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) .......... $35^{\circ} \mathrm{C} / \mathrm{W}$
Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{JC}}$ ) .............. $2.7^{\circ} \mathrm{C} / \mathrm{W}$

TSSOP
Junction-to-Ambient Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) ....... $38.3^{\circ} \mathrm{C} / \mathrm{W}$ Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{Jc}}$ ) ................. $3^{\circ} \mathrm{C} / \mathrm{W}$

Note 1: Self-protected against transient voltages exceeding these limits for $\leq 50 \mathrm{~ns}$ under normal operation and loads up to the maximum rated output current.
Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## Electrical Characteristics

$\left(V_{S U P}=V_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=14 \mathrm{~V}, \mathrm{~L} 1=2.2 \mu \mathrm{H}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{BIAS}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{BST}}=0.1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega\right.$, $T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $V_{\text {SUP }} \mathrm{V}_{\text {SUPSW }}$ |  |  | 3.5 |  | 36 | V |
| Load-Dump Event Supply Voltage | VSUP_LD | tLD $<1 s$ |  |  |  | 42 | V |
| Supply Current | ISUP_STANDBY | Standby mode, no | MAX16935/39 |  | 28 | 40 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {FSYNC }}=0 \mathrm{~V}$ | MAX16935C |  | 32 | 45 |  |
|  |  | Standby mode, no load, $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$, $V_{F S Y N C}=0 \mathrm{~V}$ | MAX16935/39 |  | 22 | 35 |  |
|  |  |  | MAX16935C |  | 23 | 36 |  |
| Shutdown Supply Current | ISHDN | $V_{E N}=0 V$ |  |  | 5 | 10 | $\mu \mathrm{A}$ |
| BIAS Regulator Voltage | $V_{\text {BIAS }}$ | $\begin{aligned} & V_{\text {SUP }}=V_{\text {SUPSW }}=6 \mathrm{~V} \text { to } 42 \mathrm{~V}, \\ & I_{\text {BIAS }}=0 \text { to } 10 \mathrm{~mA} \end{aligned}$ |  | 4.7 | 5 | 5.4 | V |
| BIAS Undervoltage Lockout | VUVBIAS | $V_{\text {BIAS }}$ rising |  | 2.95 | 3.15 | 3.40 | V |
| BIAS Undervoltage-Lockout Hysteresis |  |  |  |  | 450 | 650 | mV |
| Thermal-Shutdown Threshold |  |  |  |  | +175 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal-Shutdown Threshold Hysteresis |  |  |  |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (continued)

$\left(V_{S U P}=V_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=14 \mathrm{~V}, \mathrm{~L} 1=2.2 \mu \mathrm{H}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{OUT}}=22 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{BIAS}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{BST}}=0.1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega\right.$, $T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT VOLTAGE (OUT) |  |  |  |  |  |  |  |
| FPWM Mode Output Voltage | VOUT 5V | $V_{F B}=V_{B I A S}, 6 V<V_{S U P S W}<36 V,$fixed-frequency mode (Notes 3, 4) |  | 4.9 | 5 | 5.1 | V |
|  | VOUT 3.3V |  |  | 3.234 | 3.3 | 3.366 |  |
| Skip Mode Output Voltage | VOUT SKIP 5V | No load, $\mathrm{V}_{\text {FB }}=\mathrm{V}_{\mathrm{BIAS}}$, skip mode (Note 5) |  | 4.9 | 5 | 5.15 | V |
|  | VOUT SKIP 3.3V |  |  | 3.234 | 3.3 | 3.4 |  |
| Load Regulation |  | $\mathrm{V}_{\text {FB }}=\mathrm{V}_{\text {BIAS }}, 300 \mathrm{~mA}<\mathrm{I}_{\text {LOAD }}<3.5 \mathrm{~A}$ |  | 0.5 |  |  | \% |
| Line Regulation |  | $\begin{aligned} & V_{F B}=V_{\text {BIAS }}, 6 \mathrm{~V}<\mathrm{V}_{\text {SUPSW }}<36 \mathrm{~V} \\ & \text { (Note 4) } \end{aligned}$ |  | 0.02 |  |  | \%/V |
| BST Input Current | IBST_ON | High-side MOSFET on, $\mathrm{V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{LX}}=5 \mathrm{~V}$ |  | 1 | 1.5 | 2 | mA |
|  | IBST_OFF | High-side MOSFET off, $V_{B S T}-V_{L X}=5 V$,$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  |  | 5 | $\mu \mathrm{A}$ |
| LX Current Limit | LLX | Peak inductor current |  | 4.2 | 5.2 | 6.2 | A |
| LX Rise Time |  | $\mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega$ |  | 4 |  |  | ns |
| Skip Mode Current Threshold | ISKIP_TH | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | MAX16935 | 150 | 300 | 400 | mA |
|  |  |  | MAX16939 | 200 | 400 | 500 |  |
| Spread Spectrum |  | Spread spectrum enabled |  | fosc $\pm 6 \%$ |  |  |  |
| High-Side-Switch On-Resistance | RON_H | $\mathrm{I}_{\mathrm{LX}}=1 \mathrm{~A}, \mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V}$ |  |  | 100 | 220 | $\mathrm{m} \Omega$ |
| High-Side-Switch Leakage Current |  | High-side MOSFET off, $\mathrm{V}_{\text {SUP }}=36 \mathrm{~V}$,$V_{L X}=0 V, T_{A}=+25^{\circ} \mathrm{C}$ |  |  | 1 | 3 | $\mu \mathrm{A}$ |
| Low-Side Switch On-Resistance | RON_L | $\mathrm{I}_{\mathrm{LX}}=0.2 \mathrm{~A}, \mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V}$ |  |  | 1.5 | 3 | $\Omega$ |
| Low-Side Switch Leakage Current |  | $\mathrm{V}_{\mathrm{LX}}=36 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  |  | 1 | $\mu \mathrm{A}$ |
| TRANSCONDUCTANCE AMPLIFIER (COMP) |  |  |  |  |  |  |  |
| FB Input Current | $\mathrm{I}_{\text {FB }}$ |  |  |  | 20 | 100 | nA |
| FB Regulation Voltage | $V_{\text {FB }}$ | FB connected to an external resistor divider, 6V < V ${ }_{\text {SUPSW }}<36 \mathrm{~V}$ (Note 6) |  | 0.99 | 1.0 | 1.015 | V |
| FB Line Regulation | $\Delta \mathrm{V}_{\text {LINE }}$ | 6 V < $\mathrm{V}_{\text {SUPSW }}<36 \mathrm{~V}$ |  | 0.02 |  |  | \%/V |
| Transconductance (from FB to COMP) | gm | $V_{F B}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{BI}} \mathrm{AS}=5 \mathrm{~V}$ |  | 700 |  |  | $\mu \mathrm{S}$ |
| Minimum On-Time | ton_MIN | (Note 5) |  | 80 |  |  | ns |
| Maximum Duty Cycle | $\mathrm{DC}_{\text {MAX }}$ |  |  |  | 98 |  | \% |
| OSCILLATOR FREQUENCY |  |  |  |  |  |  |  |
| Oscillator Frequency |  | $\mathrm{R}_{\text {FOSC }}=73.2 \mathrm{k} \Omega$ |  | 340 | 400 | 460 | kHz |
|  |  | $\mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega$ |  | 2.0 | 2.2 | 2.4 | MHz |

## Electrical Characteristics (continued)

$\left(V_{S U P}=V_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=14 \mathrm{~V}, \mathrm{~L} 1=2.2 \mu \mathrm{H}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{OUT}}=22 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{BIAS}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{BST}}=0.1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega\right.$, $T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EXTERNAL CLOCK INPUT (FSYNC) |  |  |  |  |  |  |
| External Input Clock Acquisition time | $t_{\text {FSYNC }}$ |  |  | 1 |  | Cycles |
| External Input Clock Frequency |  | $\mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega$ ( Note 7) | 1.8 |  | 2.6 | MHz |
| External Input Clock High Threshold | $\mathrm{V}_{\text {FSYNC_HI }}$ | $V_{\text {FSYNC }}$ rising | 1.4 |  |  | V |
| External Input Clock Low Threshold | VFSYNC_LO | $V_{\text {FSYNC }}$ falling |  |  | 0.4 | V |
| Soft-Start Time | tss |  | 5.6 | 8 | 12 | ms |

ENABLE INPUT (EN)

| Enable Input High Threshold | $\mathrm{V}_{\text {EN HI }}$ |  | 2.4 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Enable Input Low Threshold | $\mathrm{V}_{\text {EN LO }}$ |  | 0.6 |  |  |
| Enable Threshold Voltage Hysteresis | $\mathrm{V}_{\text {EN_HYS }}$ |  | 0.2 |  | V |
| Enable Input Current | IEN | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0.1 | 1 | $\mu \mathrm{A}$ |

POWER GOOD (PGOOD)

| PGOOD Switching Level | $\mathrm{V}_{\text {TH R ISING }}$ | $\mathrm{V}_{\mathrm{FB}}$ rising, $\mathrm{V}_{\mathrm{PGOOD}}=$ high | 93 | 95 | 97 | \% $\mathrm{V}_{\text {FB }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\text {TH_FALLING }}$ | $\mathrm{V}_{\mathrm{FB}}$ falling, $\mathrm{V}_{\mathrm{PGOOD}}=$ low (MAX16935C, $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ ) | 4.5 |  |  | V |
|  |  | $V_{\text {FB }}$ falling, $\mathrm{V}_{\text {PGOOD }}=$ low | 90 | 92 | 94 | \% $\mathrm{V}_{\mathrm{FB}}$ |
|  |  | $\mathrm{V}_{\mathrm{FB}}$ falling, $\mathrm{V}_{\text {PGOOD }}=$ low $($ MAX16935C) | 90.5 | 92.5 | 94.5 | \% $\mathrm{V}_{\mathrm{FB}}$ |
| PGOOD Debounce Time |  |  | 10 | 25 | 50 | $\mu \mathrm{s}$ |
| PGOOD Assertion Delay |  | VOUT rising edge (MAX16935B) | 200 | 300 |  | $\mu \mathrm{s}$ |
| PGOOD Output Low Voltage |  | $\mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |  |  | 0.4 | V |
| PGOOD Leakage Current |  | $V_{\text {OUT }}$ in regulation, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| SYNCOUT Low Voltage |  | $\mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |  |  | 0.4 | V |
| SYNCOUT Leakage Current |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| FSYNC Leakage Current |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |

## OVERVOLTAGE PROTECTION

| Overvoltage-Protection Threshold | $V_{\text {OUT }}$ rising (monitored at FB pin) | MAX16935 | 107 | \% |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MAX16939 | 105 |  |
|  | $V_{\text {OUT }}$ falling (monitored at FB pin) | MAX16935 | 105 |  |
|  |  | MAX16939 | 102 |  |

Note 3: Device not in dropout condition.
Note 4: Filter circuit required, see the Typical Application Circuit.
Note 5: Guaranteed by design; not production tested.
Note 6: FB regulation voltage is $1 \%, 1.01 \mathrm{~V}$ (max), for $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$.
Note 7: Contact the factory for SYNC frequency outside the specified range.

Typical Operating Characteristics
$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=14 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FYSNC}}=0 \mathrm{~V}, \mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted.$)$


Typical Operating Characteristics (continued)
$\left(V_{\text {SUP }}=V_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=14 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FYSNC}}=0 \mathrm{~V}, \mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted.$)$


Typical Operating Characteristics (continued)
$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=14 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FYSNC}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted.$)$


LOAD TRANSIENT (PWM MODE)


## Pin Configurations



## Pin Descriptions

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| TQFN | TSSOP |  |  |
| 16 | 1 | SYNCOUT | Open-Drain Clock Output. SYNCOUT outputs $180^{\circ}$ out-of-phase signal relative to the internal oscillator. Connect to OUT with a resistor between $100 \Omega$ and $1 \mathrm{k} \Omega$ for 2 MHz operation. For low frequency operation, use a resistor between $1 \mathrm{k} \Omega$ and $10 \mathrm{k} \Omega$. |
| 1 | 2 | FSYNC | Synchronization Input. The device synchronizes to an external signal applied to FSYNC. Connect FSYNC to AGND to enable skip mode operation. Connect to BIAS or to an external clock to enable fixed-frequency forced PWM mode operation. |
| 2 | 3 | FOSC | Resistor-Programmable Switching Frequency Setting Control Input. Connect a resistor from FOSC to AGND to set the switching frequency. |
| 3 | 4 | OUT | Switching Regulator Output. OUT also provides power to the internal circuitry when the output voltage of the converter is set between 3 V to 5 V during standby mode. |
| 4 | 5 | FB | Feedback Input. Connect an external resistive divider from OUT to FB and AGND to set the output voltage. Connect to BIAS to set the output voltage to 5 V . |
| 5 | 6 | COMP | Error Amplifier Output. Connect an RC network from COMP to AGND for stable operation. See the Compensation Network section for more information. |
| 6 | 7 | BIAS | Linear Regulator Output. BIAS powers up the internal circuitry. Bypass with a $1 \mu \mathrm{~F}$ capacitor to ground. |
| 7 | 8 | AGND | Analog Ground |
| 8 | 9 | BST | High-Side Driver Supply. Connect a $0.1 \mu \mathrm{~F}$ capacitor between LX and BST for proper operation. |
| 9 | 10 | EN | SUP Voltage Compatible Enable Input. Drive EN low to disable the device. Drive EN high to enable the device. |

## Pin Descriptions (continued)

| PIN |  | NAME |  |
| :---: | :---: | :---: | :--- |
| TQFN | TSSOP |  |  |
| 10 | 11 | SUP | Voltage Supply Input. SUP powers up the internal linear regulator. Bypass SUP to <br> PGND with a 4.7 <br> an RC ceramic capacitor. It is recommended to add a placeholder for <br> Circuit) |
| 11 | 12 | SUPSW | Internal High-Side Switch Supply Input. SUPSW provides power to the internal switch. <br> Bypass SUPSW to PGND with 0.1 $1 \mu \mathrm{~F}$ and 4.7 |
| 12,13 | 13,14 | LX ceramic capacitors. |  |

## Detailed Description

The MAX16935/MAX16939 are 3.5A current-mode stepdown converters with integrated high-side and low-side MOSFETs designed to operate with an external Schottky diode for better efficiency. The low-side MOSFET enables fixed-frequency forced-PWM (FPWM) operation under light-load applications. The devices operate with input voltages from 3.5 V to 36 V , while using only $28 \mu \mathrm{~A}$ quiescent current at no load. The switching frequency is resistor programmable from 220 kHz to 2.2 MHz and can be synchronized to an external clock. The output voltage is available as $3.3 \mathrm{~V} / 5 \mathrm{~V}$ fixed or adjustable from 1 V to 10 V . The wide input voltage range along with its ability to operate at $98 \%$ duty cycle during undervoltage transients make the devices ideal for automotive and industrial applications.
Under light-load applications, the FSYNC logic input allows the devices to either operate in skip mode for reduced current consumption or fixed-frequency FPWM mode to eliminate frequency variation to minimize EMI. Fixed frequency FPWM mode is extremely useful for power supplies designed for RF transceivers where tight emission control is necessary. Protection features include cycle-by-cycle current limit, overvoltage protection, and thermal shutdown with automatic recovery. Additional features include a powergood monitor to ease power-supply sequencing and a $180^{\circ}$ out-of-phase clock output relative to the internal oscillator at SYNCOUT to create cascaded power supplies with multiple devices.

## Wide Input Voltage Range

The devices include two separate supply inputs (SUP and SUPSW) specified for a wide 3.5 V to 36 V input voltage range. $V_{\text {SUP }}$ provides power to the device and $\mathrm{V}_{\text {SUPSW }}$ provides power to the internal switch. When the device is operating with a 3.5 V input supply, conditions such as cold crank can cause the voltage at SUP and SUPSW to drop below the programmed output voltage. Under such conditions, the device operate in a high duty-cycle mode to facilitate minimum dropout from input to output.
In applications where the input voltage exceeds 25 V , output is $\leq 5 \mathrm{~V}$, operating frequency is $\geq 1.8 \mathrm{MHz}$ and the IC is selected to be in FPWM mode by either forcing the FSYNC pin high, or using an external clock, pulse skipping is observed on the LX pin. This happens due to insufficient minimum on time. Under certain load conditions (typically $<1$ A), a filter circuit from LX to GND is required to maintain the output voltage within the expected data sheet limits. A typical filter value of $\mathrm{R}_{\text {FILTER }}=1 \Omega, \mathrm{C}_{\text {FILTER }}=220 \mathrm{pF}$ (see the Typical Application Circuit) is sufficient to filter out the noise and maintain the output voltage within data sheet limits. This extra filter on the LX pin of the IC has no impact on efficiency.

## Linear Regulator Output (BIAS)

The devices include a 5 V linear regulator (BIAS) that provides power to the internal circuit blocks. Connect a $1 \mu \mathrm{~F}$ ceramic capacitor from BIAS to AGND.


Figure 1. Internal Block Diagram

## Power-Good Output (PGOOD)

The devices feature an open-drain power-good output, PGOOD. PGOOD asserts when Vout rises above 95\% of its regulation voltage. PGOOD deasserts when VOUT drops below 92\% of its regulation voltage. Connect PGOOD to BIAS with a $10 \mathrm{k} \Omega$ resistor.

## Overvoltage Protection (OVP)

If the output voltage reaches the OVP threshold, the high-side switch is forced off and the low-side switch is forced on until negative-current limit is reached. After negative-current limit is reached, both the high-side and low-side switches are turned off. The MAX16939 offers a lower voltage threshold for applications requiring tighter limits of protection.
The MAX16935C offers overvoltage protection in all modes of operation and protects the output against
reaching $>110 \%$ of the regulated voltage. If MAX16935C output reaches overvoltage-protection thresholds it turns on the active pulldown on the output (100 , typ) to prevent the output from rising above $110 \%$ of regulated voltage. This does not protect against a hard-short across the HSFET of the IC.

## Synchronization Input (FSYNC)

FSYNC is a logic-level input useful for operating mode selection and frequency control. Connecting FSYNC to BIAS or to an external clock enables fixed-frequency FPWM operation. Connecting FSYNC to AGND enables skip mode operation.
The external clock frequency at FSYNC can be higher or lower than the internal clock by 20\%. Ensure the duty cycle of the external clock used has a minimum pulse width of 100 ns . The devices synchronize to the external
clock within one cycle. When the external clock signal at FSYNC is absent for more than two clock cycles, the devices revert back to the internal clock.

## System Enable (EN)

An enable control input (EN) activates the device from its low-power shutdown mode. EN is compatible with inputs from automotive battery level down to 3.5 V . The high voltage compatibility allows EN to be connected to SUP, KEY/KL30, or the inhibit pin (INH) of a CAN transceiver.
EN turns on the internal regulator. Once $\mathrm{V}_{\text {BIAS }}$ is above the internal lockout threshold, $\mathrm{V}_{\mathrm{UVL}}=3.15 \mathrm{~V}$ (typ), the controller activates and the output voltage ramps up within 8ms.
A logic-low at EN shuts down the device. During shutdown, the internal linear regulator and gate drivers turn off. Shutdown is the lowest power state and reduces the quiescent current to $5 \mu \mathrm{~A}$ (typ). Drive EN high to bring the device out of shutdown.

## Spread-Spectrum Option

The devices have an internal spread-spectrum option to optimize EMI performance. This is factory set and the S-version of the device should be ordered. For spread-spectrum-enabled devices, the operating frequency is varied $\pm 6 \%$ centered on the oscillator frequency (fOSC). The modulation signal is a triangular wave with a period of $110 \mu \mathrm{~s}$ at 2.2 MHz . Therefore, fosc will ramp down $6 \%$ and back to 2.2 MHz in $110 \mu$ s and also ramp up $6 \%$ and back to 2.2 MHz in $110 \mu \mathrm{~s}$. The cycle repeats.
For operations at fosc values other than 2.2 MHz , the modulation signal scales proportionally (e.g., at 400 kHz , the $110 \mu$ s modulation period increases to $110 \mu \mathrm{~s} x$ $2.2 \mathrm{MHz} / 400 \mathrm{kHz}=605 \mu \mathrm{~s})$.
The internal spread spectrum is disabled if the device is synced to an external clock. However, the device does not filter the input clock and passes any modulation (including spread-spectrum) present on the driving external clock to the SYNCOUT pin.

## Automatic Slew-Rate Control on LX

The devices have automatic slew-rate adjustment that optimizes the rise times on the internal HSFET gate drive to minimize EMI. The device detects the internal clock frequency and adjusts the slew rate accordingly. When the user selects the external frequency setting resistor RFOSC such that the frequency is $>1.1 \mathrm{MHz}$, the HSFET is turned on in 4 ns (typ). When the frequency is $<1.1 \mathrm{MHz}$ the HSFET is turned on in 8ns (typ). This slew-rate control optimizes the rise time on LX node externally to minimize EMI while maintaining good efficiency.

## Internal Oscillator (FOSC)

The switching frequency (fSW) is set by a resistor (RFOSC) connected from FOSC to AGND. See Figure 3 to select the correct RFOSC value for the desired switching frequency. For example, a 400 kHz switching frequency is set with $\mathrm{R}_{\text {FOSC }}=73.2 \mathrm{k} \Omega$. Higher frequencies allow designs with lower inductor values and less output capacitance. Consequently, peak currents and 12 R losses are lower at higher switching frequencies, but core losses, gate charge currents, and switching losses increase.

## Synchronizing Output (SYNCOUT)

SYNCOUT is an open-drain output that outputs a $180^{\circ}$ out-of-phase signal relative to the internal oscillator.

## Overtemperature Protection

Thermal-overload protection limits the total power dissipation in the device. When the junction temperature exceeds $175^{\circ} \mathrm{C}$ (typ), an internal thermal sensor shuts down the internal bias regulator and the step-down controller, allowing the device to cool. The thermal sensor turns on the device again after the junction temperature cools by $15^{\circ} \mathrm{C}$.


Figure 2. Adjustable Output-Voltage Setting

## Applications Information

## Setting the Output Voltage

Connect FB to BIAS for a fixed 5V output voltage. To set the output to other voltages between 1 V and 10 V , connect a resistive divider from output (OUT) to FB to AGND (Figure 2). Use the following formula to determine the $R_{F B 2}$ of the resistive divider network:

$$
\mathrm{R}_{\mathrm{FB} 2}=\mathrm{R}_{\mathrm{TOTAL}} \times \mathrm{V}_{\text {FB }} / V_{\text {OUT }}
$$

where $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}$, $\mathrm{R}_{\text {TOTAL }}=$ selected total resistance of $R_{F B 1}, R_{F B 2}$ in $\Omega$, and $V_{\text {OUT }}$ is the desired output in volts. Calculate $\mathrm{R}_{\mathrm{FB} 1}$ (OUT to FB resistor) with the following equation:

$$
\mathrm{R}_{\mathrm{FB} 1}=\mathrm{R}_{\mathrm{FB} 2}\left[\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{V_{\mathrm{FB}}}\right)-1\right]
$$

where $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}$ (see the Electrical Characteristics table).

## FPWM/Skip Modes

The devices offer a pin-selectable skip mode or fixedfrequency PWM mode option. They have an internal LS MOSFET that turns on when the FSYNC pin is connected to $V_{\text {BIAS }}$ or if there is a clock present on the FSYNC pin. This enables the fixed-frequency-forced PWM mode operation over the entire load range. This option allows the user to maintain fixed frequency over the entire load range in applications that require tight control on EMI. Even though the device has an internal LS MOSFET for fixedfrequency operation, an external Schottky diode is still required to support the entire load range. If the FSYNC pin is connected to GND, the skip mode is enabled on the device.


Figure 3. Switching Frequency vs. RFOSC

In skip mode of operation, the converter's switching frequency is load dependent. At higher load current, the switching frequency does not change and the operating mode is similar to the FPWM mode. Skip mode helps improve efficiency in light-load applications by allowing the converters to turn on the high-side switch only when the output voltage falls below a set threshold. As such, the converters do not switch MOSFETs on and off as often as is the case in the FPWM mode. Consequently, the gate charge and switching losses are much lower in skip mode.

## Inductor Selection

Three key inductor parameters must be specified for operation with the devices: inductance value (L), inductor saturation current (ISAT), and DC resistance (RDCR). To select inductance value, the ratio of inductor peak-topeak AC current to DC average current (LIR) must be selected first. A good compromise between size and loss is a 30\% peak-to-peak ripple current to average current ratio ( $L I R=0.3$ ). The switching frequency, input voltage, output voltage, and selected LIR then determine the inductor value as follows:

$$
L=\frac{V_{\text {OUT }}\left(V_{\text {SUP }}-V_{\text {OUT }}\right)}{V_{\text {SUP }} f_{S W} I_{\text {OUT }} \mathrm{LIR}}
$$

where $\mathrm{V}_{\text {SUP, }} \mathrm{V}_{\text {OUT }}$, and IOUT are typical values (so that efficiency is optimum for typical conditions). The switching frequency is set by RFOSC (see Figure 3).

## Input Capacitor

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching.
The input capacitor RMS current requirement (IRMS) is defined by the following equation:

$$
I_{\mathrm{RMS}}=\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})} \frac{\sqrt{\mathrm{V}_{\mathrm{OUT}}\left(\mathrm{~V}_{\text {SUP }}-\mathrm{V}_{\mathrm{OUT}}\right)}}{\mathrm{V}_{\mathrm{SUP}}}
$$

IRMS has a maximum value when the input voltage equals twice the output voltage ( $\mathrm{V}_{\text {SUP }}=2 \mathrm{~V}_{\text {OUT }}$ ), so $I_{\text {RMS }}($ MAX $)=\operatorname{ILOAD}($ MAX $) / 2$.
Choose an input capacitor that exhibits less than $+10^{\circ} \mathrm{C}$ self-heating temperature rise at the RMS input current for optimal long-term reliability.
The input voltage ripple is composed of $\Delta \mathrm{V}_{\mathrm{Q}}$ (caused by the capacitor discharge) and $\Delta \mathrm{V}_{\text {ESR }}$ (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple current capability at the input. Assume
the contribution from the ESR and capacitor discharge equal to $50 \%$. Calculate the input capacitance and ESR required for a specified input voltage ripple using the following equations:

$$
\mathrm{ESR}_{\mathrm{IN}}=\frac{\Delta \mathrm{V}_{\mathrm{ESR}}}{\mathrm{I}_{\mathrm{OUT}}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}}
$$

where:

$$
\Delta \mathrm{l}_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\text {SUP }}-\mathrm{V}_{\mathrm{OUT}}\right) \times \mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {SUP }} \times f_{S W} \times \mathrm{L}}
$$

and:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{\mathrm{I}_{\mathrm{OUT}} \times \mathrm{D}(1-\mathrm{D})}{\Delta \mathrm{V}_{\mathrm{Q}} \times \mathrm{f}_{\mathrm{SW}}} \text { and } \mathrm{D}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{SUPSW}}}
$$

where IOUT is the maximum output current and $D$ is the duty cycle.

## Output Capacitor

The output filter capacitor must have low enough ESR to meet output ripple and load transient requirements. The output capacitance must be high enough to absorb the inductor energy while transitioning from full-load to no-load conditions without tripping the overvoltage fault protection. When using high-capacitance, low-ESR capacitors, the filter capacitor's ESR dominates the output voltage ripple. So the size of the output capacitor depends on the maximum ESR required to meet the output voltage ripple (VRIPPLE(P-P)) specifications:

$$
V_{R I P P L E}(P-P)=E S R \times I_{\operatorname{LOAD}(M A X)} \times \operatorname{LIR}
$$

The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor is usually selected by ESR and voltage rating rather than by capacitance value.
When using low-capacity filter capacitors, such as ceramic capacitors, size is usually determined by the capacity needed to prevent voltage droop and voltage rise from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem. However, low capacity filter capacitors typically have high ESR zeros that can affect the overall stability.

## Rectifier Selection

The devices require an external Schottky diode rectifier as a freewheeling diode when they are configured for


Figure 4. Compensation Network
skip-mode operation. Connect this rectifier close to the device, using short leads and short PCB traces. In FPWM mode, the Schottky diode helps minimize efficiency losses by diverting the inductor current that would otherwise flow through the low-side MOSFET. Choose a rectifier with a voltage rating greater than the maximum expected input voltage, VSUPSW. Use a low forward-voltage-drop Schottky rectifier to limit the negative voltage at LX. Avoid higher than necessary reverse-voltage Schottky rectifiers that have higher forward-voltage drops.

## Compensation Network

The devices use an internal transconductance error amplifier with its inverting input and its output available to the user for external frequency compensation. The output capacitor and compensation network determine the loop stability. The inductor and the output capacitor are chosen based on performance, size, and cost. Additionally, the compensation network optimizes the control-loop stability.
The controller uses a current-mode control scheme that regulates the output voltage by forcing the required current through the external inductor. The device uses the voltage drop across the high-side MOSFET to sense inductor current. Current-mode control eliminates the double pole in the feedback loop caused by the inductor and output capacitor, resulting in a smaller phase shift and requiring less elaborate error-amplifier compensation than voltage-mode control. Only a simple single-series resistor $\left(R_{C}\right)$ and capacitor $\left(\mathrm{C}_{\mathrm{C}}\right)$ are required to have a stable, high-bandwidth loop in applications where ceramic capacitors are used for output filtering (Figure 4). For other types of capacitors, due to the higher capacitance and ESR, the frequency of the zero created by the capacitance and ESR is lower than the desired closed-loop crossover frequency. To stabilize a nonceramic output capacitor loop, add another compensation capacitor ( $\mathrm{C}_{\mathrm{F}}$ ) from COMP to GND to cancel this ESR zero.

## 36V, 3.5A, 2.2MHz Step-Down Converters with $28 \mu \mathrm{~A}$ Quiescent Current

The basic regulator loop is modeled as a power modulator, output feedback divider, and an error amplifier. The power modulator has a DC gain set by $g_{m} \times R_{L O A D}$, with a pole and zero pair set by R ROAD, the output capacitor (COUT), and its ESR. The following equations allow to approximate the value for the gain of the power modulator ( $\mathrm{GAIN}_{\mathrm{MOD}}(\mathrm{dc})$ ), neglecting the effect of the ramp stabilization. Ramp stabilization is necessary when the duty cycle is above $50 \%$ and is internally done for the device.

$$
\operatorname{GAIN}_{\mathrm{MOD}}(\mathrm{dc})=\mathrm{g}_{\mathrm{m}} \times \mathrm{R}_{\mathrm{LOAD}}
$$

where $R_{\text {LOAD }}=V_{\text {OUT }} / I_{\text {LOUT }}(\mathrm{MAX})$ in $\Omega$ and $g_{m}=3 S$.
In a current-mode step-down converter, the output capacitor, its ESR, and the load resistance introduce a pole at the following frequency:

$$
\mathrm{f}_{\mathrm{pMOD}}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{OUT}} \times \mathrm{R}_{\mathrm{LOAD}}}
$$

The output capacitor and its ESR also introduce a zero at:

$$
\mathrm{f}_{\mathrm{ZMOD}}=\frac{1}{2 \pi \times \mathrm{ESR} \times \mathrm{C}_{\mathrm{OUT}}}
$$

When COUT is composed of " $n$ " identical capacitors in parallel, the resulting COUT $=\mathrm{n} \times$ COUT(EACH), and $E S R=E S R(E A C H) / n$. Note that the capacitor zero for a parallel combination of alike capacitors is the same as for an individual capacitor.
The feedback voltage-divider has a gain of GAINFB $=\mathrm{V}_{\mathrm{FB}} /$ $\mathrm{V}_{\text {OUT }}$, where $\mathrm{V}_{\mathrm{FB}}$ is 1 V (typ). The transconductance error amplifier has a DC gain of GAINEA(dc) $=g_{m}, E A \times$ ROUT,EA , where $g_{m, E A}$ is the error amplifier transconductance, which is $700 \mu \mathrm{~S}$ (typ), and ROUT,EA is the output resistance of the error amplifier $50 \mathrm{M} \Omega$.
A dominant pole ( $f_{d p E A}$ ) is set by the compensation capacitor $\left(\mathrm{C}_{\mathrm{C}}\right)$ and the amplifier output resistance (ROUT,EA). A zero ( $f_{\text {ZEA }}$ ) is set by the compensation resistor ( $\mathrm{R}_{\mathrm{C}}$ ) and the compensation capacitor ( $\mathrm{C}_{\mathrm{C}}$ ). There is an optional pole ( $f_{p E A}$ ) set by $C_{F}$ and $R_{C}$ to cancel the output capacitor ESR zero if it occurs near the crossover frequency $\left(\mathrm{f}_{\mathrm{C}}\right)$, where the loop gain equals 1 (OdB)). Thus:

$$
\begin{gathered}
f_{d p E A}=\frac{1}{2 \pi \times C_{C} \times\left(R_{\text {OUT,EA }}+R_{C}\right)} \\
f_{z E A}=\frac{1}{2 \pi \times C_{C} \times R_{C}} \\
f_{p E A}=\frac{1}{2 \pi \times C_{F} \times R_{C}}
\end{gathered}
$$

The loop-gain crossover frequency ( f C ) should be set below $1 / 5$ th of the switching frequency and much higher than the power-modulator pole ( $f_{\text {pMOD }}$ ):

$$
\mathrm{f}_{\mathrm{pMOD}} \ll \mathrm{f}_{\mathrm{C}} \leq \frac{\mathrm{f}_{\mathrm{SW}}}{5}
$$

The total loop gain as the product of the modulator gain, the feedback voltage-divider gain, and the error amplifier gain at $\mathrm{f}_{\mathrm{C}}$ should be equal to 1 . So:

$$
\begin{gathered}
\operatorname{GAIN}_{\mathrm{MOD}(\mathrm{fC})} \times \frac{V_{\mathrm{FB}}}{V_{\mathrm{OUT}}} \times \mathrm{GAIN}_{\mathrm{EA}(\mathrm{fC})}=1 \\
\operatorname{GAIN}_{\mathrm{EA}(\mathrm{fC})}=g_{\mathrm{m}, \mathrm{EA}} \times \mathrm{R}_{\mathrm{C}} \\
\operatorname{GAIN}_{\mathrm{MOD}(\mathrm{fC})}=\operatorname{GAIN}_{\mathrm{MOD}(\mathrm{dc})} \times \frac{\mathrm{f}_{\mathrm{pMOD}}}{\mathrm{f}_{\mathrm{C}}}
\end{gathered}
$$

Therefore:

$$
\mathrm{GAIN}_{\mathrm{MOD}(\mathrm{fC})} \times \frac{\mathrm{V}_{\mathrm{FB}}}{\mathrm{~V}_{\mathrm{OUT}}} \times \mathrm{g}_{\mathrm{m}, \mathrm{EA}} \times \mathrm{R}_{\mathrm{C}}=1
$$

Solving for $\mathrm{R}_{\mathrm{C}}$ :

$$
\mathrm{R}_{\mathrm{C}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~g}_{\mathrm{m}, \mathrm{EA}} \times \mathrm{V}_{\mathrm{FB}} \times \mathrm{GAIN}_{\mathrm{MOD}(\mathrm{fC})}}
$$

Set the error-amplifier compensation zero formed by $\mathrm{R}_{\mathrm{C}}$ and $C C\left(f_{z E A}\right)$ at the $f_{p M O D}$. Calculate the value of $C_{C}$ a follows:

$$
C_{C}=\frac{1}{2 \pi \times f_{p M O D} \times R_{C}}
$$

If $\mathrm{f}_{\mathrm{ZMOD}}$ is less than $5 \times \mathrm{f}_{\mathrm{C}}$, add a second capacitor, $\mathrm{C}_{\mathrm{F}}$, from COMP to GND and set the compensation pole formed by $R_{C}$ and $C_{F}\left(f_{p E A}\right)$ at the $f_{Z M O D}$. Calculate the value of $C_{F}$ as follows:

$$
\mathrm{C}_{\mathrm{F}}=\frac{1}{2 \pi \times \mathrm{f}_{\mathrm{zMOD}} \times \mathrm{R}_{\mathrm{C}}}
$$

As the load current decreases, the modulator pole also decreases; however, the modulator gain increases accordingly and the crossover frequency remains the same.

## PCB Layout Guidelines

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. Use a multilayer board whenever possible for better noise immunity and power dissipation. Follow these guidelines for good PCB layout:

1) Use a large contiguous copper plane under the IC package. Ensure that all heat-dissipating components have adequate cooling. The bottom pad of the IC must be soldered down to this copper plane for effective heat dissipation and for getting the full power out of the IC. Use multiple vias or a single large via in this plane for heat dissipation.
2) Isolate the power components and high current path from the sensitive analog circuitry. Doing so is essential to prevent any noise coupling into the analog signals.
3) Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation. The high-current path composed of the input capacitor, high-side FET, inductor, and the output capacitor should be as short as possible.
4) Keep the power traces and load connections short. This practice is essential for high efficiency. Use thick copper PCBs (20z vs. 1oz) to enhance full-load efficiency.
5) The analog signal lines should be routed away from the high-frequency planes. Doing so ensures integrity of sensitive signals feeding back into the IC.
6) The ground connection for the analog and power section should be close to the IC. This keeps the ground current loops to a minimum. In cases where only one ground is used, enough isolation between analog return signals and high power signals must be maintained.

## Typical Application Circuit



Ordering Information/Selector Guide

| PART | $\mathrm{V}_{\text {OUT }}$ |  | SPREAD SPECTRUM | TEMP RANGE | PIN- <br> PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADJUSTABLE (FB CONNECTED TO RESISTIVE DIVIDER) (V) | FIXED (FB CONNECTED TO BIAS) (V) |  |  |  |
| MAX16935BAUER/V+ | 1 to 10 | 5 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935BAUES/V+ | 1 to 10 | 5 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935CAUER/V+ | 1 to 10 | 5 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935CAUES/V+ | 1 to 10 | 5 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935CAUERB/V+ | 1 to 10 | 3.3 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935CAUESB/V+ | 1 to 10 | 3.3 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935RATE/V+ | 1 to 10 | 5 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16935RATEB/V+ | 1 to 10 | 3.3 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16935RAUE/V+ | 1 to 10 | 5 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935RAUEB/V+ | 1 to 10 | 3.3 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935SATE/V+ | 1 to 10 | 5 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16935SATEB/V+ | 1 to 10 | 3.3 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16935SAUE/V+ | 1 to 10 | 5 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16935SAUEB/V+ | 1 to 10 | 3.3 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16939ATERA/V+ | 1 to 10 | 5 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16939ATERB/V+ | 1 to 10 | 3.3 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16939AUERA/V+** | 1 to 10 | 5 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16939AUERB/V+** | 1 to 10 | 3.3 | Off | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16939ATESA/V+ | 1 to 10 | 5 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16939ATESB/V+ | 1 to 10 | 3.3 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TQFN-EP* |
| MAX16939AUESA/V+** | 1 to 10 | 5 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |
| MAX16939AUESB/V+** | 1 to 10 | 3.3 | On | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 TSSOP-EP* |

/V denotes an automotive qualified part.
+Denotes a lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad.
**Future product-contact factory for availability.

Chip Information
PROCESS: BiCMOS

## Package Information

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :--- | :---: | :---: | :---: |
| 16 TQFN-EP | T1655+4 | $\underline{\underline{21-0140}}$ | $\underline{90-0121}$ |
| 16 TSSOP-EP | $\mathrm{U} 16 \mathrm{E}+3$ | $\underline{\mathbf{2 1 - 0 1 0 8}}$ | $\underline{90-0120}$ |

## Revision History

| REVISION NUMBER | REVISION DATE | DESCRIPTION | PAGES CHANGED |
| :---: | :---: | :---: | :---: |
| 0 | 12/13 | Initial release | - |
| 1 | 2/14 | Corrected typo for $\mathrm{gm}_{\mathrm{m}}$ value in Compensation Network section | 13 |
| 2 | 3/14 | Updated PGOOD pin description and updated Spread Spectrum, Automatic SlewRate Control on LX, and Internal Oscillator (FOSC) sections | 9, 11 |
| 3 | 1/15 | Added TQFN options to General Description, Absolute Maximum Ratings, Package Thermal Characteristics, Pin Configurations, Pin Description, Package Information, and Ordering Information | $1,2,8,9,18$ |
| 4 | 2/15 | Updated the Benefits and Features section |  |
| 5 | 3/15 | Corrected the first equation on the top left side of page | 14 |
| 6 | 5/15 | Added 3.3V output-voltage option; updated General Description, Absolute Maximum Ratings, Package Thermal Characteristics, Electrical Characteristics, and Detailed Description sections, deleted graph 16 and replaced graphs 01-06, 14, 15, 21 in Typical Operating Characteristics; added four new /V OPNs to Ordering Information/ Selector Guide | 1-7, 9, 16 |
| 7 | 5/15 | Removed future product designations in Ordering Information | 16 |
| 8 | 6/15 | Added the MAX16939 to the data sheet as a future product | 1-17 |
| 9 | 6/15 | Corrected MAX16939 variants in Ordering Information/Selector Guide | 16 |
| 10 | 4/16 | Added bullet to Benefits and Features section, removed future product references | 1, 16 |
| 11 | 8/16 | Added PGOOD Assertion Delay in Electrical Characteristics, and added new MAX16935 variants in Ordering Information/Selector Guide | 4, 16 |
| 12 | 4/17 | Removed future product status from MAX16935BAUES/V+/MAX16935BAUER/V+ in Ordering Information/Selector Guide | 16 |
| 13 | 5/17 | Added Supply Current and PGOOD Switching Level for MAX16935C in Electrical Characteristics, and added new MAX16935C future product variants in Ordering Information/Selector Guide | 2, 4, 16 |
| 14 | 6/17 | Added new row in PGOOD Switching Level for MAX16935C in Electrical Characteristics, updated Overvoltage Protection (OVP) section, and changed seven variants in Ordering Information/Selector Guide from TSSOP-EP to TQFN-EP | 4, 10, 16 |
| 15 | 7/17 | Removed future product status from MAX16935CAUER/V+, MAX16935CAUES/ V+; added MAX16935CAUERB/V+, MAX16935CAUESB/V+ as future products in Ordering Information/Selector Guide | 16 |
| 16 | 10/17 | Removed future product status from MAX16935CAUERB/V+, MAX16935CAUESB/ V+ in Ordering Information/Selector Guide | 16 |
| 16.1 |  | Added back future product status on MAX16935CAUERB/V+, MAX16935CAUESB/ V+ in Ordering Information/Selector Guide | 16 |
| 17 | 1/18 | Removed future product status from MAX16935CAUERB/V+, MAX16935CAUESB/ V+ in Ordering Information/Selector Guide | 16 |
| 17.1 |  | Corrected broken links in Package Information section | 16 |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:
Click to view products by Maxim manufacturer:
Other Similar products are found below :
FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB MIC45116-1YMP-
T1 KE177614 MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 LTM8064IY LT8315EFE\#TRPBF NCV1077CSTBT3G XCL207A123CR-G MPM54304GMN-0002 MPM54304GMN-0003 XDPE132G5CG000XUMA1 DA9121-B0V76 LTC3644IY\#PBF MP8757GL-P MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3803ES6\#TR LTC3803ES6\#TRM LTC3412IFE LT1425IS MAX25203BATJA/VY+ MAX77874CEWM+ XC9236D08CER-G ISL95338IRTZ MP3416GJ-P BD9S201NUXCE2 MP5461GC-Z MPQ4415AGQB-Z MPQ4590GS-Z MCP1603-330IMC

