19-3200; Rev 3; 9/10 **EVALUATION KIT**

## **Dual and Combinable QPWM Graphics Core Controllers for Notebook Computers AVAILABLE**

## **General Description**

The MAX17007A/MAX17007B/MAX17008 are dual Quick-PWM™ step-down controllers intended for general power generation in battery-powered systems. The two switched-mode power supplies (SMPSs) can also be combined to operate in a two-phase single-output mode. Constant on-time Quick-PWM operation provides fast response to load transients and handles wide input/output (I/O) voltage ratios with ease, while maintaining a relatively constant switching frequency. The switching frequency can be individually adjusted between 200kHz and 600kHz with external resistors. Differential output current sensing allows output sense-resistor sensing for an accurate current limit, or lossless inductor direct-current resistance (DCR) current sensing for lower power dissipation while maintaining 0.7% output accuracy. Overvoltage (MAX17007A/MAX17007B only), undervoltage protection, and accurate user-selectable current limits (15mV, 30mV, 45mV, and 60mV) ensure robust operations.

The SMPS outputs can operate in skip mode or in ultrasonic mode for improved light-load efficiency. The ultrasonic mode eliminates audible noises by maintaining a minimum switching frequency of 25kHz in pulseskipping mode.

The output voltage of SMPS1 can be dynamically adjusted by changing the voltage at the REFIN1 pin. The device includes a 0.5% accurate reference output that can be used to set the REFIN1 voltage. An external 5V bias supply is required to power the internal circuitry and its gate drivers.

Independent on/off controls with well-defined logic thresholds and independent open-drain power-good outputs provide flexible system configurations. To prevent current surges at startup, the internal voltage target is slowly ramped up from zero to the final target with a slew rate of 1.3mV/µs for SMPS1 at CSL1 and 0.65mV/µs for SMPS2 at FB2. To prevent the output from ringing off below ground in shutdown, the internal voltage target is ramped down from its previous value to zero with the same respective slew rates. Integrated bootstrap switches eliminate the need for external bootstrap diodes.

The MAX17007A/MAX17007B/MAX17008 are available in a space-saving, 28-pin, 4mm x 4mm, TQFN package with an exposed backside pad. The MAX17007B improves crosstalk performance over the MAX17007A.

## **Applications**

Notebook Computers Low-Power I/O Supplies

GPU Core Supplies 2 to 4 Li+ Cells Battery-Powered Devices

Quick-PWM is a trademark of Maxim Integrated Products, Inc.

## **MAXM**

**Features**

**Dual Quick-PWM with Fast Transient Response** 

**MAXM** 

- **Automatic Dynamic REFIN1 Detection and PGOOD1/Fault Blanking**
- ♦ **Fixed and Adjustable Output Voltages ±0.7% Output Accuracy Over Line and Load OUT1: 0 to 2V Dynamic Output or Preset 1.05V OUT2: 0.7V to 2V Range or Preset 1.5V**
- ♦ **Resistor-Programmable Switching Frequency**
- ♦ **Integrated BST Switches**
- ♦ **Differential Current-Sense Inputs Low-Cost DCR Sensing or Accurate Current-Sense Resistors Internally Coupled Current-Sense Compensation**
- **Combinable Mode Supports High-Current Dynamic Output Voltages**
- **Selectable Forced-PWM, Pulse Skip, or Ultrasonic Mode Operation**
- ♦ **26V Maximum Input Voltage Rating**
- ♦ **Independent Enable Inputs**
- ♦ **Independent Power-Good Outputs**
- ♦ **Overvoltage Protection (MAX17007A/MAX17007B Only)**
- ♦ **Undervoltage/Thermal Protection**
- ♦ **Voltage Soft-Start and Soft-Shutdown**

## **Ordering Information**



+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

## **Pin Configuration**



**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ Maxim Integrated Products 1**

**For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.**

## **ABSOLUTE MAXIMUM RATINGS**



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(VIN = 12V, VDD = VCC = VEN1 = VEN2 = 5V, VREFIN1 = 2V, SKIP = GND, **TA = 0 to +85°C,** unless otherwise noted. Typical values are at  $T_A = +25$ °C.)



Dual Mode is a trademark of Maxim Integrated Products, Inc.

## **ELECTRICAL CHARACTERISTICS (continued)**

(VIN = 12V, VDD = VCC = VEN1 = VEN2 = 5V, VREFIN1 = 2V, SKIP = GND, **TA = 0 to +85°C,** unless otherwise noted. Typical values are at T $_A$  = +25°C.)

| $\mu$ , $\mu$ - $\mu$ - $\mu$<br><b>PARAMETER</b>                                                     | <b>SYMBOL</b>                             | <b>CONDITIONS</b>                                                                                                                 | <b>MIN</b>       | <b>TYP</b> | <b>MAX</b> | <b>UNITS</b>    |  |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------|------------|------------|-----------------|--|
| SMPS2 Voltage Accuracy                                                                                | VCSL2                                     | Measured at CSL2, FB2 = REF,<br>$V_{IN}$ = 2V to 26V, $\overline{\text{SKIP}}$ = V <sub>CC</sub>                                  | 1.489            | 1.5        | 1.511      | V               |  |
| Load Regulation Error                                                                                 |                                           | $I_{LOAD} = 0$ to full load, $\overline{SKIP} = V_{CC}$ (Note 3)                                                                  |                  | 0.1        |            | $\%$            |  |
| Line Regulation Error                                                                                 |                                           | $V_{DD} = 4.5V$ to 5.5V, $V_{IN} = 4.5V$ to 26V (Note 3)                                                                          |                  | 0.25       |            | $\%$            |  |
| CSL1 Soft-Start/-Stop Slew Rate                                                                       | SR <sub>SS1</sub>                         | Rising/falling edge on EN1                                                                                                        |                  | 1.25       |            | $mV/\mu s$      |  |
| FB2 Soft-Start/-Stop Slew Rate                                                                        | SR <sub>SS2</sub>                         | Rising/falling edge on EN2                                                                                                        |                  | 0.63       |            | $mV/\mu s$      |  |
| Dynamic REFIN1 Slew Rate                                                                              | <b>SRDYN</b>                              | Rising edge on REFIN1                                                                                                             |                  | 11.4       |            | $mV/\mu s$      |  |
| <b>INTERNAL REFERENCE</b>                                                                             |                                           |                                                                                                                                   |                  |            |            |                 |  |
| Reference Voltage                                                                                     | VREF                                      | $V_{DD} = 4.5V$ to 5.5V                                                                                                           | 1.990            | 2.000      | 2.010      | V               |  |
| Reference Lockout Voltage                                                                             | VREF(UVLO)                                | Rising edge, hysteresis = 230mV                                                                                                   |                  | 1.8        |            | V               |  |
| Reference Load Regulation                                                                             |                                           | IREF = $-10\mu A$ to $+100\mu A$                                                                                                  | 1.980            |            | 2.015      | mV              |  |
| <b>FAULT DETECTION</b>                                                                                |                                           |                                                                                                                                   |                  |            |            |                 |  |
| SMPS1 Overvoltage Trip<br>Threshold and PGOOD1 Upper<br>Threshold<br>(MAX17007A Only)                 | VOVP1,<br>$VPG1_H$                        | With respect to the internal target voltage<br>(error comparator threshold); rising edge;<br>hysteresis = $50mV$                  | 260              | 300        | 340        | mV              |  |
|                                                                                                       |                                           | Dynamic transition                                                                                                                | $V_{REF} + 0.30$ |            |            | V               |  |
|                                                                                                       |                                           | Minimum OVP threshold                                                                                                             |                  | 0.7        |            | V               |  |
| SMPS2 Adjustable Mode<br>Overvoltage Trip Threshold and<br>PGOOD2 Upper Threshold<br>(MAX17007A Only) | VOVP2,<br>V <sub>PG2_H</sub>              | With respect to the internal target voltage<br>0.7V (error comparator threshold);<br>hysteresis = 50mV                            | 120              | 150        | 180        | mV              |  |
| Output Overvoltage Fault<br>Propagation Delay<br>(MAX17007A Only)                                     | tove                                      | CSL1/FB2 forced 25mV above trip threshold                                                                                         |                  | 5          |            | $\mu s$         |  |
| SMPS1 Undervoltage Protection<br>Trip Threshold and Lower<br>PGOOD1 Threshold                         | VUVP <sub>1</sub> ,<br>V <sub>PG1_L</sub> | With respect to the internal target voltage<br>(error comparator threshold); falling edge;<br>hysteresis = 50mV                   | $-240$           | $-200$     | $-160$     | mV              |  |
| SMPS2 Undervoltage Protection<br>Trip Threshold and Lower<br>PGOOD2 Threshold                         | VUVP2,<br>V <sub>PG2_L</sub>              | With respect to the internal target voltage<br>0.7V (error comparator threshold);<br>falling edge; hysteresis = 50mV              | $-130$           | $-100$     | $-70$      | mV              |  |
| Output Undervoltage Fault<br>Propagation Delay                                                        | tuvp                                      | CSL1/FB2 forced 25mV below trip threshold                                                                                         | 90               | 205        | 360        | $\mu s$         |  |
| PGOOD_Propagation Delay                                                                               | tpgoop                                    | UVP falling edge, 25mV overdrive                                                                                                  |                  | 5          |            |                 |  |
|                                                                                                       |                                           | OVP rising edge, 25mV overdrive                                                                                                   |                  | 5          |            | μs              |  |
|                                                                                                       |                                           | Startup delay from regulation                                                                                                     | 90               | 205        | 360        |                 |  |
| PGOOD_Output Low Voltage                                                                              |                                           | $I_{SINK} = 3mA$                                                                                                                  |                  |            | 0.4        | $\vee$          |  |
| PGOOD_Leakage Current                                                                                 | <b>IPGOOD</b>                             | $CSL1 = REFIN1, FB2 = 0.7V (PGOOD_ high)$<br>impedance), PGOOD_forced to 5V, $T_A = +25^{\circ}C$                                 |                  |            | 1          | μA              |  |
| Dynamic REFIN1 Transition<br>Fault-Blanking Threshold                                                 |                                           | Fault blanking initiated; REFIN1 deviation<br>from the internal target voltage (error<br>comparator threshold); hysteresis = 10mV |                  | ±50        |            | mV              |  |
| Thermal-Shutdown Threshold                                                                            | <b>TSHDN</b>                              | Hysteresis = $15^{\circ}$ C (Note 3)                                                                                              |                  | 160        |            | $\rm ^{\circ}C$ |  |
| V <sub>CC</sub> Undervoltage Lockout<br>Threshold                                                     | VUVLO(VCC)                                | Rising edge, PWM disabled below this level,<br>hysteresis = 100mV                                                                 | 3.95             | 4.20       | 4.45       | V               |  |



## **ELECTRICAL CHARACTERISTICS (continued)**

( $V_{IN}$  = 12V,  $V_{DD}$  =  $V_{CC}$  =  $V_{EN1}$  =  $V_{EN2}$  = 5V,  $V_{REFIN1}$  = 2V,  $\overline{SKIP}$  = GND,  $T_A$  = 0 to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)



**MAXIM** 

## **ELECTRICAL CHARACTERISTICS (continued)**

(V<sub>IN</sub> = 12V, V<sub>DD</sub> = V<sub>CC</sub> = V<sub>EN1</sub> = V<sub>EN2</sub> = 5V, V<sub>REFIN1</sub> = 2V,  $\overline{\text{SKIP}}$  = GND, **T<sub>A</sub> = 0 to +85°C**, unless otherwise noted. Typical values are at  $T_A = +25$ °C.)



## **ELECTRICAL CHARACTERISTICS**

(V<sub>IN</sub> = 12V, V<sub>DD</sub> = V<sub>CC</sub> = V<sub>EN1</sub> = V<sub>EN2</sub> = 5V, V<sub>REFIN1</sub> = 2V,  $\overline{\text{SKIP}}$  = GND,  $\mathbf{T}_A = -40^\circ \mathbf{C}$  to +105°C, unless otherwise noted.) (Note 4)



## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = 12V, V_{DD} = V_{CC} = V_{EN1} = V_{EN2} = 5V, V_{REFIN1} = 2V, \overline{SKIP} = GND, T_A = -40°C$  to  $+105°C$ , unless otherwise noted.) (Note 4)



**MAXIM** 

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = 12V, V_{DD} = V_{CC} = V_{EN1} = V_{EN2} = 5V, V_{REFIN1} = 2V, \overline{SKIP} = GND, T_A = -40^{\circ}C \text{ to } +105^{\circ}C$ , unless otherwise noted.) (Note 4)



Note 1: On-time and off-time specifications are measured from 50% point to 50% point at the DH pin with LX = GND, V<sub>BST</sub> = 5V, and a 250pF capacitor connected from DH to LX. Actual in-circuit times might differ due to MOSFET switching speeds.

**Note 2:** The 0 to 0.5V range is guaranteed by design, not production tested.

**Note 3:** Not production tested.

**Note 4:** Specifications at T<sub>A</sub> = -40°C to +105°C are guaranteed by design, not production tested.

(Circuit of Figure 1, V<sub>IN</sub> = 12V, V<sub>DD</sub> = 5V,  $\overline{SKIP}$  = GND, T<sub>A</sub> = +25°C, unless otherwise noted.)

MAX17007A too01

MAX17007A toc04

MODE

**MAX17007A/MAX17007B/MAX17008** MAX17007A/MAX17007B/MAX17008 **SMPS2 1.5V EFFICIENCY vs. LOAD CURRENT** 100 6V 90 80 70  $120V$   $20V$ EFFICIENCY (%) EFFICIENCY (%) 60 50 40 30 TTTTTTI SKIP MODE PWM MODE 20  $10$  L<br>0.01 0.01 100 0.1 1 10 LOAD CURRENT (A) **COMBINED 1.2V EFFICIENCY vs. LOAD CURRENT** 100  $6V$ 90 80 Ш 70 EFFICIENCY (%) EFFICIENCY (%)  $\frac{1}{2}$ V  $\frac{1}{2}$ 60 50 40 30 l TTIII 20 **EXAMPLE**<br>TELLUITE ET ETTITE  $10\begin{array}{c} \mathsf{L} \\ 0.01 \end{array}$ 0.01 100 0.1 1 10



LOAD CURRENT (A)



**COMBINED 1.2V OUTPUT VOLTAGE vs. LOAD CURRENT**



**SMPS2 SWITCHING FREQUENCY vs. TEMPERATURE**



**8 \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_**

**Typical Operating Characteristics**

**SMPS2 1.5V OUTPUT VOLTAGE vs. LOAD CURRENT**



**SMPS2 SWITCHING FREQUENCY**



**SMPS2 MAXIMUM OUTPUT CURRENT vs. INPUT VOLTAGE**





## **Typical Operating Characteristics (continued)**

(Circuit of Figure 1,  $V_{IN}$  = 12V,  $V_{DD}$  = 5V,  $\overline{SKIP}$  = GND,  $T_A$  = +25°C, unless otherwise noted.)



**MAX17007A/MAX17007B/MAX17008 80021XVW/820021XVW/V20021XVW** 

**MAXM** 



40µs/div

C. DL1, 5V/div

**MAXM** 

A. VOUT1, 1V/div B. PGOOD1, 5V/div

MAX17007A/MAX17007B/MAX17008 **MAX17007A/MAX17007B/MAX17008**



## **Pin Description**



# 80021XVW/820021XVW/V20021XVW **MAX17007A/MAX17007B/MAX17008**

## **Pin Description (continued)**



**MAXIM** 

## **Pin Description (continued)**





Figure 1. MAX17007A/MAX17007B/MAX17008 Separate-Mode Standard Application Circuit





## **Table 2. Component Suppliers**



## **Detailed Description**

The MAX17007A/MAX17007B/MAX17008 standard application circuit (Figure 1) generates the 1V to 1.2V/12A and 1.5V/12A chipset voltages in a notebook computer. The input supply range is 7V to 20V for the specific application. Table 1 lists component selections, while Table 2 lists the component manufacturers. Figure 2 shows the combined-mode standard application circuit and Figure 3 is the MAX17007A/MAX17007B/MAX17008 functional diagram.

The MAX17007A/MAX17007B/MAX17008B contain two constant on-time step-down controllers designed for lowvoltage power supplies. The two SMPSs can also be combined to operate as a two-phase high-current singleoutput regulator. Constant on-time Quick-PWM operation



provides fast response to load transients and handles wide I/O voltage ratios with ease, while maintaining a relatively constant switching frequency. The switching frequency can be adjusted between 200kHz and 600kHz with external resistors. Differential output current sensing allows output sense-resistor sensing for an accurate current-limit, lossless inductor DCR current sensing for lower power dissipation while maintaining 0.7% output accuracy. Overvoltage (MAX17007A/MAX17007B) and undervoltage protection and accurate user-selectable current limits (four different levels) ensure robust operations.

The MAX17007A/MAX17007B/MAX17008 feature a special combined-mode configuration that allows higher current outputs to be supported. A current-balance integrator maintains equal currents in the two phases, improving efficiency and power distribution.





Figure 2. MAX17007A/MAX17007B/MAX17008 Combined-Mode Standard Application Circuit

**16 \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_**



Figure 3. MAX17007A/MAX17007B/MAX17008 Functional Diagram

#### **+5V Bias Supply (VCC, VDD)**

The MAX17007A/MAX17007B/MAX17008 require an external 5V bias supply in addition to the battery. Typically, this 5V bias supply is the notebook's 95% efficient 5V system supply. Keeping the bias supply external to the IC improves efficiency and eliminates the cost associated with the 5V linear regulator that would otherwise be needed to supply the PWM circuit and gate drivers. If stand-alone capability is needed, the 5V supply can be generated with an external linear regulator such as the MAX1615.

The 5V bias supply powers both the PWM controllers and internal gate-drive power, so the maximum current drawn depends on the external MOSFET's gate capacitance, and the selected switching frequency:

 $I_{BIAS} = I_Q + f_{SW1}Q_G(SMPS1) + f_{SW2}Q_G(SMPS2)$  $=$  4mA to 40mA (typ)

Bypass VCC with a 1µF or greater ceramic capacitor to the analog ground. Bypass  $V_{DD}$  with a 2.2 $\mu$ F or greater ceramic capacitor to the power ground. V<sub>CC</sub> and V<sub>DD</sub> should be separated with a 10 $\Omega$  resistor (Figure 1).

#### **2V Reference**

The 2V reference is accurate to  $\pm 1\%$  over temperature and load, making REF useful as a precision system reference. Bypass REF to GND with a 2.2nF. The reference sources up to 100µA and sinks 10µA to support external loads.

#### **Combined-Mode Operation (FB2 = V<sub>CC</sub>)**

Combined-mode operation allows the MAX17007A/ MAX17007B/MAX17008 to support even higher output currents by sharing the load current between two phases, distributing the power dissipation over several power components to improve the efficiency. The MAX17007A/MAX17007B/MAX17008 are configured in combined mode by connecting FB2 to  $V_{CC}$ . See Figure 2 for the combined-mode standard application circuit.

Table 3 lists the pin function differences between combined mode and separate mode. See the Pin Description for additional details.



## **Table 3. Pin Function in Combined and Separate Modes**

## **SMPS Detailed Description**

#### **Free-Running Constant-On-Time PWM Controller with Input Feed-Forward**

The Quick-PWM control architecture is a pseudo-fixedfrequency, constant-on-time, current-mode regulator with voltage feed-forward. This architecture relies on the output filter capacitor's ESR to act as a currentsense resistor, so the output ripple voltage provides the PWM ramp signal. The control algorithm is simple: the high-side switch on-time is determined solely by a oneshot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. Another one-shot sets a minimum off-time (150ns typ). The on-time one-shot is triggered if the error comparator is low, the low-side switch current is below the valley current-limit threshold, and the minimum off-time oneshot has timed out. Figure 4 is the PWM controller block diagram.

## **On-Time One-Shot**

The heart of the PWM core is the one-shot that sets the high-side switch on-time. This fast, low-jitter, adjustable one-shot includes circuitry that varies the on-time in response to battery and output voltage. In independent mode, the high-side switch on-time is inversely proportional to the battery voltage as sensed by the TON1 and TON2 inputs, and proportional to the voltages on CSL1 and CSL2 pins:

> SMPS1 On-Time t<sub>ON1</sub> = T<sub>SW1</sub>(V<sub>CSL1</sub>/V<sub>IN</sub>) SMPS2 On-Time  $t_{\text{ON2}} = T_{\text{SW2}}(V_{\text{CSL}})/V_{\text{IN}}$

where TSW1 (switching period of SMPS1) is set by the resistance between TON1 and  $V_{IN}$ , T<sub>SW2</sub> is set by the resistance between TON2 and VIN. This algorithm results in a nearly constant switching frequency despite the lack of a fixed-frequency clock generator.



Figure 4. PWM Controller Block Diagram

# **MAX17007A/MAX17007B/MAX17008** MAX17007A/MAX17007B/MAX17008

## **Dual and Combinable QPWM Graphics Core Controllers for Notebook Computers**

**Switching Frequency**

The MAX17007A/MAX17007B/MAX17008 feature independent resistor-programmable switching frequencies for each SMPS, providing flexibility for applications where one SMPS operates at a lower switching frequency when connected to a high-voltage input rail while the other SMPS operates at a higher switching frequency when connected to a lower voltage rail as a second-stage regulator. Connect a resistor (RTON) between TON and V<sub>IN</sub> to set the switching period  $T_{SW} = 1/f_{SW}$ 

 $T<sub>SW1</sub> = C<sub>TON</sub>(R<sub>TON1</sub> + 6.5k $\Omega$ )$ 

 $T<sub>SW2</sub> = C<sub>TON</sub>(R<sub>TON2</sub> + 6.5k<sub>Ω</sub>)$ 

where  $C$ <sub>TON</sub> = 16.26pF. A 97.5kΩ to 302.5kΩ corresponds to switching periods of 1.67µs (600kHz) to 5µs (200kHz) for SMPS1 and SMPS2. High-frequency (600kHz) operation optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. This may be acceptable in ultra-portable devices where the load currents are lower and the controller is powered from a lower voltage supply. Low-frequency (200kHz) operation offers the best overall efficiency at the expense of component size and board space.

For continuous conduction operation, the actual switching frequency can be estimated by:

$$
f_{SW} = \frac{V_{OUT} + V_{DIS}}{t_{ON}(V_{IN} + V_{CHG})}
$$

where  $V_{\text{DIS}}$  is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and printed-circuit board (PCB) resistances; VCHG is the sum of the resistances in the charging path, including the high-side switch, inductor, and PCB resistances; and  $t_{ON}$  is the on-time calculated by the on-time block.

When operating in separate mode, it is recommended that both SMPS switching frequencies be set apart by 10% to 30% to prevent the two sides from beating against each other.

#### **Combined-Mode On-Time One-Shot**

In combined mode (FB2 =  $V_{CC}$ ), TON1 sets the ontime, and hence the switching frequency, for both SMPS. The on-time is programmed using the TON1 equation, which sets the switching frequency per phase. The effective switching frequency as seen on the input and output capacitors is twice the per-phase frequency.

#### **Combined-Mode Current Balance**

In combined mode, the one-shot for SMPS2 varies the on-time in response to the input voltage and the difference between the SMPS1 and SMPS2 inductor currents. The SMPS1 one-shot in combined mode behaves the same way as it does in separate mode. As such, SMPS2 regulates the current balance, while SMPS1 regulates the voltage.

Two identical transconductance amplifiers integrate the difference between SMPS1 and SMPS2 current-sense signals. The summed output is internally connected to CCI, allowing adjustment of the integration time constant with a compensation network (usually a capacitor) connected between CCI and the output.

The resulting compensation current and voltage are determined by the following equations:

$$
|_{CCI} = Gm[(VCSH1 - VCSL1) - (VCSH2 - VCSL2)]
$$

$$
V_{CCI} = V_{OUT} + I_{CCI}Z_{CCI}
$$

where  $Z_{\text{CC}}$  is the impedance at the CCI output. The SMPS2 on-time one-shot uses this integrated signal  $(V<sub>CC</sub>)$  to set the SMPS2 high-side MOSFETs on-time. When SMPS1 and SMPS2 current-sense signals (VCSH1 - VCSL1 and VCSH2 - VCSL2) become unbalanced, the transconductance amplifiers adjust the SMPS2 on-time, which increases or decreases the SMPS2 inductor current until the current-sense signals are properly balanced. In combined mode, the SMPS2 on-time is given by:

SMPS2 On-Time  $t_{ON2} = T_{SW2}(V_{CCI}/V_{IN})$ 

## **SMPS Enable Controls (EN1, EN2)**

EN1 and EN2 provide independent control of output soft-start and soft-shutdown. This allows flexible control of startup and shutdown sequencing. The outputs can be started simultaneously, sequentially, or independently. To provide sequential startup, connect EN of one regulator to PGOOD of the other. For example, with EN1 connected to PGOOD2, OUT1 soft-starts after OUT2 is in regulation.

When configured in separate mode, the two outputs are independent. A fault at one output does not trigger shutdown of the other.

When configured in combined mode (FB2 =  $V<sub>CC</sub>$ ), EN1 is the master control input that enables/disables the combined output, while EN2 has no function and must be connected to GND. The startup slew rate follows that of SMPS1.

Toggle EN low to clear the overvoltage, undervoltage, and thermal-fault latches.

#### **Soft-Start**

Soft-start begins when EN is driven high and REF is in regulation. During soft-start, the output is ramped up from 0V to the final set voltage at 1.3mV/µs slew rate for SMPS1, and 0.65mV/us for SMPS2, reducing the inrush current and providing a predictable ramp-up time for power sequencing:

$$
t_{START1} = t_{SHDN1} = \frac{V_{REFIN1}}{S R_{SS1}} = \frac{V_{REFIN1}}{1.3 \text{mV/}\mu\text{s}}
$$

$$
t_{START2} = t_{SHDN2} = \frac{V_{FB2}}{S R_{SS2}} = \frac{V_{FB2}}{0.65 \text{mV/}\mu\text{s}}
$$

The soft-start circuitry does not use a variable current limit, so full output current is available immediately. The respective PGOOD becomes high impedance approximately 200µs after the target voltage has been reached. The MAX17007A/MAX17007B/MAX17008 automatically use pulse-skipping mode during soft-start and use forced-PWM mode during soft-shutdown, regardless of the SKIP configuration.

For automatic startup, the battery voltage should be present before  $V_{CC}$ . If the controller attempts to bring the output into regulation without the battery voltage present, the fault latch trips. The controller remains shut down until the fault latch is cleared by toggling EN or cycling the V<sub>CC</sub> power supply below 0.5V.

#### **Soft-Shutdown**

Soft-shutdown begins when the system pulls EN low, an output undervoltage fault, or a thermal fault. During soft-shutdown, the respective PGOOD is pulled low immediately and the output voltage ramps down with the same startup slew rate for the respective outputs. After the controller reaches the 0V target, the drivers are disabled (DL\_ and DH\_ pulled low) and the internal 10Ω discharge on CSL\_ activated. The MAX17007A/ MAX17007B/MAX17008 shut down completely when both EN are low—the reference turns off after both SMPSs have reached the 0V target, and the supply current drops to about 1µA (max).

Slowly discharging the output capacitors by slewing the output over a long period of time (typically 0.5ms to 2ms) keeps the average negative inductor current low (damped response), thereby preventing the negative output-voltage excursion that occurs when the controller discharges the output quickly by permanently turning on the low-side MOSFET (underdamped

response). This eliminates the need for the Schottky diode normally connected between the output and ground to clamp the negative output-voltage excursion.

#### **Modes of Operation**

#### **Forced-PWM Mode (***SKIP* **= 5V)**

The low-noise forced-PWM mode  $(\overline{\text{SKIP}} = 5V)$  disables the zero-crossing comparator, which controls the lowside switch on-time. This forces the low-side gate-drive waveform to constantly be the complement of the highside gate-drive waveform, so the inductor current reverses at light loads while DH maintains a duty factor of  $V_{\text{OUT}}/V_{\text{IN}}$ . The benefit of forced-PWM mode is to keep the switching frequency fairly constant. However, forced-PWM operation comes at a cost: the no-load 5V bias current remains between 2mA to 5mA, depending on the switching frequency.

The MAX17007A/MAX17007B/MAX17008 automatically use forced-PWM operation during shutdown, regardless of the SKIP configuration.

#### **Automatic Pulse-Skipping Mode (***SKIP* **= GND or 2V)**

In skip mode  $(\overline{\text{SKIP}} = \text{GND}$  or 2V), an inherent automatic switchover to PFM takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The zero-crossing comparator threshold is set by the differential across CSL\_ and CSH\_.

DC output-accuracy specifications refer to the threshold of the error comparator. When the inductor is in continuous conduction, the MAX17007A/MAX17007B/MAX17008 regulate the valley of the output ripple, so the actual DC output voltage is higher than the trip level by 50% of the output ripple voltage. In discontinuous conduction (SKIP  $=$  GND or 2V and  $I_{\text{OUT}}$  <  $I_{\text{I}}$   $\cap$   $\Delta$ <sub>D</sub> $\cap$ <sub>SKIP</sub> $\cap$ ), the output voltage has a DC regulation level higher than the error-comparator threshold by approximately 1.5% due to slope compensation. However, the internal integrator corrects for most of it, resulting in very little load regulation.

When  $\overline{\text{SKIP}}$  = 2V, the MAX17007A/MAX17007B/ MAX17008 use forced-PWM operation during all dynamic output-voltage transitions until 100µs after the transition has been completed—REFIN1 and the internal target are within ±50mV (typ) and an error-amplifier transition is detected. Since SMPS2 does not support dynamic transitions,  $\overline{\text{SKIP}}$  = 2V and  $\overline{\text{SKIP}}$  = GND have the same pulseskipping behavior without any forced-PWM transitions.

MAX17008 remain in pulse-skipping mode. Since the output is not able to sink current, the timing for negative dynamic output-voltage transitions depends on the load current and output capacitance. Letting the output voltage drift down is typically recommended in order to reduce the potential for audible noise since this eliminates the input current surge during negative output-voltage transitions. Figure 5 shows the pulse-skipping/discontinuous crossover point.

#### **Ultrasonic Mode (***SKIP* **= Open = 3.3V)**

Leaving SKIP unconnected or connecting SKIP to 3.3V activates a unique pulse-skipping mode with a minimum switching frequency of 25kHz. This ultrasonic pulse-skipping mode eliminates audio-frequency modulation that would otherwise be present when a lightly loaded controller automatically skips pulses. In ultrasonic mode, the controller automatically transitions to fixed-frequency PWM operation when the load reaches the same critical conduction point (ILOAD(SKIP)) that occurs when normally pulse skipping.

When SKIP is pulled to GND, the MAX17007AMAX17007B/<br>
MAX17008 puni is not able to sink current, the timing for negative<br>
dynamic output-voltage transitions depends on the load<br>
dynamic current and output capacitance. Letti An ultrasonic pulse occurs when the controller detects that no switching has occurred within the last 30µs. Once triggered, the ultrasonic controller pulls DL high, turning on the low-side MOSFET to induce a negative inductor current (Figure 6). After the inductor current reaches the negative ultrasonic current threshold, the controller turns off the low-side MOSFET (DL pulled low) and triggers a constant on-time (DH driven high). When the on-time has expired, the controller reenables the low-side MOSFET until the controller detects that the inductor current dropped below the zero-crossing threshold. Starting with a DL pulse greatly reduces the peak output voltage when compared to starting with a DH pulse.



Figure 5. Pulse-Skipping/Discontinuous Crossover Point

The output voltage at the beginning of the ultrasonic pulse determines the negative ultrasonic current threshold, resulting in the following equations for SMPS1:

$$
V_{\text{ISONIC1}} = I_{\text{L1}}R_{\text{CS1}} = (V_{\text{REFINI}} - V_{\text{CSL1}}) \times 0.65
$$

(SMPS1 adjustable mode)

$$
V_{ISONIC1} = I_{L1}R_{CS1} = (1.05V - V_{CSL1}) \times 0.65
$$

(SMPS1 preset mode)

where  $VCSL1 > VREFIN1$  in adjustable mode,  $VCSL1 >$ 1.05V in preset mode, and  $R_{CS1}$  is the current-sense resistance seen across CSH1 to CSL1. Similarly for SMPS2:

$$
V_{ISONIC2} = I_{L2}R_{CS2} = (0.7V - V_{FB2}) \times 0.65
$$

(SMPS2 adjustable mode)

 $V_{\text{ISONIC2}} = I_{12} R_{\text{CS2}} = (1.5 V - V_{\text{CS12}}) \times 0.65$ 

(SMPS2 preset mode)

where  $V_{CS}$   $>$   $>$  0.7V in adjustable mode,  $V_{CS}$   $>$   $>$  1.5V in preset mode, and  $R_{CS2}$  is the current-sense resistance seen across CSH2 to CSL2.

In combined mode, ultrasonic mode setting is disabled, and the  $\overline{\text{SKIP}}$  = open (3.3V) setting is identical to the  $\overline{\text{SKIP}}$  = GND setting.



Figure 6. Ultrasonic Waveform

#### **Valley Current-Limit Protection**

The current-limit circuit employs a unique "valley" current-sensing algorithm that senses the inductor current across the output current-sense element—inductor DCR or current-sense resistor, which generates a voltage between CSH\_ and CSL\_. If the current exceeds the valley current-limit threshold during the low-side MOSFET conduction time, the PWM controller is not allowed to initiate a new cycle. The valley current-limit threshold is set by the four-level ILIM\_ pin, with selectable limits of 15mV, 30mV, 45mV, and 60mV.

The actual peak current is greater than the valley current-limit threshold by an amount equal to the inductor ripple current (Figure 7). Therefore, the exact currentlimit characteristic and maximum load capability are a function of the inductor value and battery voltage. When combined with the undervoltage protection circuit, this current-limit method is effective in almost every circumstance. See Figure 8.

IPEAK ILOAD **JDUCTOR CURRENT** INDUCTOR CURRENT ILIMIT  $I_{LIM(VAL)} = I_{LOAD(MAX)} \left(1 - \frac{LIR}{2}\right)$ 0 TIME

Figure 7. "Valley" Current-Limit Threshold Point

In forced-PWM mode, the MAX17007A/MAX17007B/ MAX17008 also implement a negative current limit to prevent excessive reverse inductor currents when  $V_{\text{OUT}}$ is sinking current. The negative current-limit threshold is set to approximately 120% of the positive current limit.

In combined mode, ILIM1 sets the per-phase current limit for both phases.

#### **MOSFET Gate Drivers (DH, DL)**

The DH and DL drivers are optimized for driving moderate-sized high-side, and larger low-side power MOSFETs. This is consistent with the low duty factor seen in notebook applications, where a large V<sub>IN</sub> -VOUT differential exists. The high-side gate driver (DH) sources and sinks 1.2A, and the low-side gate driver (DL) sources 1.0A and sinks 2.4A. This ensures robust gate drive for high-current applications. The DH floating high-side MOSFET driver is powered by internal boost switch charge pumps at BST, while the DL synchronous-rectifier driver is powered directly by the 5V bias supply (V<sub>DD</sub>).



Figure 8. Current-Limit Block Diagram

## **Output Voltage**

The MAX17007A/MAX17007B/MAX17008 feature preset and adjustable output voltages for both SMPSs, and dynamic output voltages for SMPS1. In combined mode, the output voltage is set by REFIN1, and all features for SMPS1 output-voltage configuration and dynamic voltage changes apply to the combined output. Figure 9 is the SMPS target decode block diagram.

#### **Preset/Adjustable Output Voltages (Dual-Mode Feedback)**

Connect REFIN1 to V<sub>CC</sub> to set the SMPS1 voltage to preset 1.05V. Connect FB2 to REF to set the SMPS2



Figure 9. SMPS Target Decode Block Diagram

voltage to preset 1.5V. The SMPS1 output voltage can be adjusted up to 2V by changing REFIN1 voltage without using an external resistive voltage-divider. The output voltage of SMPS2 can be adjusted with an external resistive voltage-divider between CSL2 and GND with the center tap connected to FB2 (Figure 10). Choose RFB2LO (resistance from FB2 to GND) to be approximately 10kΩ and solve for RFB2HI (resistance from CSL2 to FB2) using the equation:

$$
R_{FB2HI} = R_{FB2LO} \left( \frac{V_{CSL2}}{0.7V} - 1 \right)
$$

The MAX17007A/MAX17007B/MAX17008 regulate the valley of the output ripple, so the actual DC output voltage is higher than the slope compensated target by 50% of the output ripple voltage. Under steady-state conditions, the MAX17007A/MAX17007B/MAX17008s' internal integrator corrects for this 50% output ripple voltage error, resulting in an output-voltage accuracy that is dependent only on the offset voltage of the integrator amplifier provided in the Electrical Characteristics table.

#### **Dynamic Output Voltages (REFIN1)**

The MAX17007A/MAX17007B/MAX17008 regulate the output to the voltage set at REFIN1. By changing the voltage at REFIN1 (Figure 11), the MAX17007A/ MAX17007B/MAX17008 can be used in applications that require dynamic output voltage changes between two set points. For a step-voltage change at REFIN1, the rate of change of the output voltage is limited either by the internal 9.5mV/µs slew-rate circuit or by the component selection—inductor current ramp, the total output capacitance, the current limit, and the load during the transition—whichever is slower. The total output capacitance determines how much current is needed to change the output voltage, while the inductor limits the current ramp



Figure 10. Setting VOUT2 with a Resistive Voltage-Divider



rate. Additional load current can slow down the output voltage change during a positive REFIN1 voltage change, and can speed up the output voltage change during a negative REFIN1 voltage change.

#### **Automatic Fault Blanking (SMPS1)**

When the MAX17007A/MAX17007B/MAX17008 detect that the internal target and REFIN1 are more than ±50mV (typ) apart, the controller automatically blanks PGOOD1,

blanks the UVP protection, and sets the OVP threshold to max REF + 300mV. The blanking remains until 1) the internal target and REFIN1 are within ±50mV of each other, and 2) an edge is detected on the error amplifier signifying that the output is in regulation. This prevents the system or internal fault protection from shutting down the controller during transitions. Figure 11 shows the dynamic REFIN1 transition  $(SKIP = GND)$  and Figure 12 shows the dynamic REFIN1 transition  $(SKIP = REF)$ .



Figure 11. Dynamic REFIN1 Transition ( $\overline{\text{SKIP}}$  = GND)



Figure 12. Dynamic REFIN1 Transition ( $\overline{SKIP}$  = REF)

#### **Internal Integration**

An integrator amplifier forces the DC average of the FB voltage to equal the target voltage. This internal amplifier integrates the feedback voltage and provides a fine adjustment to the regulation voltage (Figure 4), allowing accurate DC output-voltage regulation regardless of the compensated feedback ripple voltage and internal slopecompensation variation. The integrator amplifier has the ability to shift the output voltage by  $\pm 140$ mV (typ).

The MAX17007A/MAX17007B/MAX17008 disable the integrator by connecting the amplifier inputs together at the beginning of all dynamic REFIN1 transitions done in pulse-skipping mode. The integrator remains disabled until 20µs after the transition is completed (the internal target settles) and the output is in regulation (edge detected on the error comparator).

#### **Power-Good Outputs (PGOOD) and Fault Protection**

PGOOD\_ is the open-drain output that continuously monitors the respective output voltage for undervoltage and overvoltage conditions. The respective PGOOD\_ is actively held low in shutdown  $(EN_{-} = GND)$  during softstart and soft-shutdown. Approximately 200µs (typ) after the soft-start terminates, PGOOD\_ becomes high impedance as long as the respective output voltage is in regulation.

PGOOD1 goes low if the output voltage drops 200mV below the target voltage (REFIN1 or fixed 1.05V), or rises 300mV above the target voltage (REFIN1 or fixed 1.05V), or the SMPS1 controller is shut down.

In adjustable mode, PGOOD2 goes low if the feedback voltage drops 100mV below the target voltage (0.7V), or rises 150mV above the target voltage (0.7V), or the SMPS2 controller is shut down. In preset mode (fixed 1.5V), the PGOOD2 thresholds are -200mV and +300mV.

For a logic-level PGOOD output voltage, connect an external pullup resistor between PGOOD and V<sub>DD</sub>. A 100kΩ pullup resistor works well in most applications. See Figure 13.

#### **Overvoltage Protection (OVP, MAX17007A/MAX17007B Only)**

When the internal feedback voltage rises above the overvoltage threshold, the OVP comparator immediately pulls DH low and forces DL high, pulls PGOOD low, sets the fault latch, and disables the faulted SMPS controller. Toggle EN or cycle V<sub>CC</sub> power below the V<sub>CC</sub> POR to clear the fault latch and restart the controller.

The overvoltage thresholds are +300mV for SMPS1 (fixed 1.05V and adjustable REFIN1), +300mV for SMPS2 in preset mode (fixed 1.5V output), and +150mV for SMPS2 in adjustable mode (0.7V feedback).

An OV fault on one side does not affect the other side.



Figure 13. Power-Good and Fault Protection

#### **Undervoltage Protection (UVP)**

When the feedback voltage drops below the undervoltage threshold, the controller immediately pulls PGOOD low and triggers a 200µs one-shot timer. If the feedback voltage remains below the undervoltage fault threshold for the entire 200µs, then the undervoltage fault latch of the faulted SMPS is set and that SMPS begins its shutdown sequence. When the internal target voltage drops below 0.1V, the MAX17007A/MAX17007B/ MAX17008 force DL low for the faulted SMPS. Toggle EN or cycle  $V_{CC}$  power below  $V_{CC}$  POR to clear the fault latch and restart the controller.

The undervoltage thresholds are -200mV for SMPS1 (fixed 1.05V and adjustable REFIN1), -200mV for SMPS2 in preset mode (fixed 1.5V output), and -100mV for SMPS2 in adjustable mode (0.7V feedback).

A UV fault on one side does not affect the other side.

#### **Thermal-Fault Protection (TSHDN)**

The MAX17007A/MAX17007B/MAX17008 feature a thermal-fault protection circuit. When the junction temperature rises above +160°C, a thermal sensor activates the fault latch, pulls PGOOD low, and shuts down the controller. Both DL and DH are pulled low. Toggle EN or cycle  $V_{CC}$  power below  $V_{CC}$  POR to reactivate the controller after the junction temperature cools by 15°C.

#### **VCC POR and UVLO**

Each SMPS of the MAX17007A/MAX17007B/MAX17008 is enabled when its respective EN is driven high. On the first rising EN, the reference powers up first. Once the reference exceeds its undervoltage lockout (UVLO) threshold  $($   $\sim$  60 $\mu$ s), the internal analog blocks are turned on and masked by a 140µs one-shot delay in order to allow the bias circuitry and analog blocks enough time to settle to their proper states. With the control circuitry reliably powered up, the PWM controller begins switching. The second rising EN, if controlled separately, also has the 140µs one-shot delay before its first DH pulse.

Power-on reset (POR) occurs when V<sub>CC</sub> rises above approximately 3V, resetting the fault latch and preparing the controller for operation. The V<sub>CC</sub> UVLO circuitry inhibits switching until V<sub>CC</sub> rises above 4.25V. The controller powers up the reference once the system enables the controller, V<sub>CC</sub> exceeds 4.25V, and either EN is driven high. With the reference in regulation, the controller ramps the output voltage to the target voltage with a 1.3mV/µs slew rate for SMPS1 and 0.65mV/µs for SMPS2.

If the V<sub>CC</sub> voltage drops below 4.25V, the controller assumes that there is not enough supply voltage to make valid decisions. To protect the output from overvoltage faults, the controller shuts down immediately and forces a high-impedance output (DL and DH pulled low).



#### **Table 4. Fault Protection and Shutdown Operation**

## **Quick-PWM Design Procedure**

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

- **Input voltage range:** The maximum value (VIN(MAX)) must accommodate the worst-case input supply voltage allowed by the notebook's AC adapter voltage. The minimum value  $(V_{IN(MIN)})$ must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.
- **Maximum load current:** There are two values to consider. The peak load current  $(I<sub>L</sub>$   $\cap$   $A<sub>D</sub>(MAX)$ ) determines the instantaneous component stresses and filtering requirements, and thus drives output capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous load current (ILOAD) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heat-contributing components. Most notebook loads generally exhibit  $I_{LOAD} = I_{LOAD(MAX)} \times 80\%$ .
- **Switching frequency:** This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage due to MOSFET switching losses that are proportional to frequency and  $V_{IN}^2$ . The optimum frequency is also a moving target due to rapid improvements in MOSFET technology that are making higher frequencies more practical.
- **Inductor operating point:** This choice provides trade-offs between size vs. efficiency and transient response vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further size-reduction benefit. The optimum operating point is usually found between 20% and 50% ripple current.

#### **Inductor Selection**

The per-phase switching frequency and operating point (% ripple current or LIR) determine the inductor value as follows:

$$
L = \left(\frac{V_{1N} - V_{OUT}}{f_{SW}L_{OAD(MAX)}L_{1R}}\right) \left(\frac{V_{OUT}}{V_{1N}}\right)
$$

For example:  $I_{LOAD(MAX)} = 15A$ ,  $V_{IN} = 12V$ ,  $V_{OUT} =$ 1.5V,  $f_{SW}$  = 300kHz, 30% ripple current or LIR = 0.3:

$$
L = \left(\frac{12V - 1.5V}{300 \text{kHz} \times 15 \text{A} \times 0.3}\right) \left(\frac{1.5V}{12V}\right) = 0.97 \mu\text{H}
$$

Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200kHz. The core must be large enough not to saturate at the peak inductor current (IPEAK):

$$
I_{PEAK} = I_{LOAD(MAX)} \left( 1 + \frac{LIR}{2} \right)
$$

In combined mode, ILOAD(MAX) is the per-phase maximum current, which is half the actual maximum load current for the combined output.

#### **Transient Response**

The inductor ripple current impacts transient-response performance, especially at low V<sub>IN</sub> - V<sub>OUT</sub> differentials. Low inductor values allow the inductor current to slew faster, replenishing charge removed from the output filter capacitors by a sudden load step. The amount of output sag is also a function of the maximum duty factor, which can be calculated from the on-time and minimum off-time. The worst-case output sag voltage can be determined by:

$$
V_{SAG} = \frac{L(AI_{LOAD(MAX)})^2 \left[ \left( \frac{V_{OUT}T_{SW}}{V_{IN}} \right) + t_{OFF(MIN)} \right]}{2C_{OUT}V_{OUT} \left[ \left( \frac{V_{IN} - V_{OUT}}{V_{IN}} \right) T_{SW} - t_{OFF(MIN)} \right]}
$$

where t<sub>OFF(MIN)</sub> is the minimum off-time (see the Electrical Characteristics table).

The amount of overshoot due to stored inductor energy can be calculated as:

$$
V_{SOAR} \approx \frac{\left(\Delta I_{LOAD(MAX)}\right)^2 L}{N_{PH} 2C_{OUT} V_{OUT}}
$$

where NPH is the number of active phases per output. NPH is 1 for separate mode, and NPH is 2 for combined-mode operation.



#### **Setting the Valley Current Limit**

The minimum current-limit threshold must be high enough to support the maximum load current when the current limit is at the minimum tolerance value. The valley of the inductor current occurs at  $I_{\text{LOAD}(\text{MAX})}$  minus half the ripple current; therefore:

$$
I_{LIMIT(LOW)} > \frac{I_{LOAD(MAX)}}{N_{PH}} \left(1 - \frac{LIR}{2}\right)
$$

where  $I$ <sub>I</sub> IMIT(I OW) equals the minimum current-limit threshold voltage divided by the output sense element (inductor DCR or sense resistor).

The four-level ILIM setting sets a valley current limit of 15mV, 30mV, 45mV, or 60mV across the CSH\_ to CSL\_ differential input.

Special attention must be made to the tolerance and thermal variation of the on-resistance in the case of DCR sensing. Use the worst-case maximum value for R<sub>DCR</sub> from the inductor data sheet, and add some margin for the rise in R<sub>DCR</sub> with temperature. A good general rule is to allow 0.5% additional resistance for each °C of temperature rise, which must be included in the design margin unless the design includes an NTC thermistor in the DCR network to thermally compensate the current-limit threshold.

The current-sense method (Figure 14) and magnitude determine the achievable current-limit accuracy and power loss. The sense resistor can be determined by:

$$
R{\sf SENSE}_-=V{\sf LIM\_/I}\textsf{LIMIT}_-
$$

For the best current-sense accuracy and overcurrent protection, use a 1% tolerance current-sense resistor between the inductor and output as shown in Figure 14a. This configuration constantly monitors the inductor current, allowing accurate current-limit protection. However, the parasitic inductance of the current-sense resistor can cause current-limit inaccuracies, especially when using low-value inductors and current-sense resistors. This parasitic inductance (LESL) can be cancelled by adding an RC circuit across the sense resistor with an equivalent time constant:

$$
C_{EQ}R_{EQ} = \frac{L_{ESL}}{R_{SENSE}}
$$

Alternatively, low-cost applications that do not require highly accurate current-limit protection can reduce the overall power dissipation by connecting a series RC circuit across the inductor (Figure 14b) with an equivalent time constant:

$$
R_{CS} = \frac{R2}{R1 + R2} R_{DCR}
$$

and:

$$
R_{DCR} = \frac{L}{C_{EQ}} \times \left[ \frac{1}{R1} + \frac{1}{R2} \right]
$$

where R<sub>CS</sub> is the required current-sense resistance and R<sub>DCR</sub> is the inductor's series DC resistance. Use the worst-case inductance and R<sub>DCR</sub> values provided by the inductor manufacturer, adding some margin for the inductance drop over temperature and load.



Figure 14. Current-Sense Configurations (Sheet 1 of 2)



Figure 14. Current-Sense Configurations (Sheet 2 of 2)

#### **Output Capacitor Selection**

The output filter capacitor must have low enough effective series resistance (ESR) to meet output ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements.

In core and chipset converters and other applications where the output is subject to large-load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$
(R_{ESR} + R_{PCB}) \leq \frac{V_{STEP}}{\Delta I_{LOAD(MAX)}}
$$

In low-power applications, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. The maximum ESR to meet ripple requirements is:

$$
\mathsf{R}_{\text{ESR}} \leq \left[\frac{\mathsf{V}_{\text{IN}}\mathsf{f}_{\text{SW}}\mathsf{L}}{(\mathsf{V}_{\text{IN}}\cdot\mathsf{V}_{\text{OUT}})\mathsf{V}_{\text{OUT}}}\right]\! \mathsf{V}_{\text{RIPPLE}}
$$

where fsw is the switching frequency.

With most chemistries (polymer, tantalum, aluminum electrolytic), the actual capacitance value required relates to the physical size needed to achieve low ESR and the chemistry limits of the selected capacitor technology. Ceramic capacitors provide low ESR, but the capacitance and voltage rating (after derating) are determined by the capacity needed to prevent VSAG and V<sub>SOAR</sub> from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the

rising load edge is no longer a problem (see the VSAG and  $V_{\text{SOAR}}$  equations in the Transient Response section). Thus, the output capacitor selection requires carefully balancing capacitor chemistry limitations (capacitance vs. ESR vs. voltage rating) and cost.

#### **Output Capacitor Stability Considerations**

For Quick-PWM controllers, stability is determined by the in-phase feedback ripple relative to the switching frequency, which is typically dominated by the output ESR. The boundary of instability is given by the following equation:

$$
\frac{f_{SW}}{\pi} \ge \frac{1}{2\pi R_{EFF}C_{OUT}}
$$
  

$$
R_{EFF} \ge \frac{1}{2f_{SW}C_{OUT}}
$$
  

$$
R_{EFF} = R_{ESR} + A_{CS}R_{CS}
$$

where COUT is the total output capacitance, RESR is the total ESR of the output capacitors, R<sub>CS</sub> is the currentsense resistance, and ACS is the current-sense gain as determined by the ILIM setting. ACS equals 2, 2.67, 4, and 8 for ILIM settings of 5V, 3.3V, 2V, and GND, respectively.

For a 300kHz application, the effective zero frequency must be well below 95kHz, preferably below 50kHz. For the standard application circuit with ceramic output capacitors, the output ripple cannot be relied upon to be in phase with the inductor current due to the low ESR of the ceramic capacitors. Stability is mainly dependent on the current-sense gain. With  $ILIM = 2V$ ,  $A<sub>CS</sub> = 4$ , and an effective current-sense resistance of approximately 3.5m $\Omega$ , then the ESR zero works out to:

 $1/[2\pi \times (2 \times 330\mu F + 5 \times 10\mu F) \times 4 \times 3.5\mu\Omega] = 16kHz$ This is well within the stability requirements.

**MAXIM** 

When only using ceramic output capacitors, output overshoot (VSOAR) typically determines the minimum output capacitance requirement. Their relatively low capacitance value can allow significant output overshoot when stepping from full-load to no-load conditions, unless designed with a small inductance value and high switching frequency to minimize the energy transferred from the inductor to the capacitor during load-step recovery.

Unstable operation manifests itself in two related but distinctly different ways: double pulsing and feedback loop instability. Double pulsing occurs due to noise on the output or because the ESR is so low that there is not enough voltage ramp in the output voltage signal. This "fools" the error comparator into triggering a new cycle immediately after the minimum off-time period has expired. Double pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it can indicate the possible presence of loop instability due to insufficient ESR. Loop instability can result in oscillations at the output after line or load steps. Such perturbations are usually damped, but can cause the output voltage to rise above or fall below the tolerance limits.

The easiest method for checking stability is to apply a very fast zero-to-max load transient and carefully observe the output voltage ripple envelope for overshoot and ringing. It can help to simultaneously monitor the inductor current with an AC current probe. Do not allow more than one cycle of ringing after the initial step-response under/overshoot.

#### **Input Capacitor Selection**

The input capacitor must meet the ripple current requirement (IRMS) imposed by the switching currents. The IRMS requirements can be determined by the following equation for a single-phase application:

$$
I_{RMS} = \frac{\sqrt{I_{LOAD1}^2 V_{OUT1}(V_{IN} - V_{OUT1}) + I_{LOAD2}^2 V_{OUT2}(V_{IN} - V_{OUT2})}}{V_{IN}}
$$

In combined mode, the input RMS current simplifies to:

$$
I_{RMS} = \left(\frac{I_{LOAD}}{2V_{IN}}\right)\sqrt{2V_{OUT}(V_{IN} \cdot V_{OUT})}
$$

where I<sub>LOAD</sub> is the combined output current of both phases.

For most applications, nontantalum chemistries (ceramic, aluminum, or OS-CON) are preferred due to their resistance to inrush surge currents typical of systems with a mechanical switch or connector in series with the input. If the Quick-PWM controller is operated as the second stage of a two-stage power-conversion system, tantalum input capacitors are acceptable. In either configuration, choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current for optimal circuit longevity.

#### **Power-MOSFET Selection**

Most of the following MOSFET guidelines focus on the challenge of obtaining high load-current capability when using high-voltage (> 20V) AC adapters. Lowcurrent applications usually require less attention.

The high-side MOSFET  $(N_H)$  must be able to dissipate the resistive losses plus the switching losses at both VIN(MIN) and VIN(MAX). Calculate both of these sums. Ideally, the losses at VIN(MIN) should be roughly equal to losses at V<sub>IN(MAX)</sub>, with lower losses in between. If the losses at VIN(MIN) are significantly higher than the losses at V<sub>IN(MAX)</sub>, consider increasing the size of N<sub>H</sub> (reducing RDS(ON) but with higher CGATE). Conversely, if the losses at VIN(MAX) are significantly higher than the losses at VIN(MIN), consider reducing the size of NH (increasing RDS(ON) to lower CGATE). If V<sub>IN</sub> does not vary over a wide range, the minimum power dissipation occurs where the resistive losses equal the switching losses.

Choose a low-side MOSFET that has the lowest possible on-resistance (RDS(ON)), comes in a moderate-sized package (i.e., one or two 8-pin SOs, DPAK, or D<sup>2</sup>PAK), and is reasonably priced. Make sure that the DL gate driver can supply sufficient current to support the gate charge and the current injected into the parasitic gateto-drain capacitor caused by the high-side MOSFET turning on; otherwise, cross-conduction problems might occur (see the MOSFET Gate Drivers (DH, DL) section).

#### **MOSFET Power Dissipation**

Worst-case conduction losses occur at the duty factor extremes. For the high-side MOSFET (N<sub>H</sub>), the worstcase power dissipation due to resistance occurs at the minimum input voltage:

$$
PD(NHResistive) = \left(\frac{V_{OUT}}{V_{IN(MIN)}}\right) (I_{LOAD})^2 R_{DS(ON)}
$$

Generally, a small high-side MOSFET is desired to reduce switching losses at high input voltages. However, the RDS(ON) required to stay within package power dissipation often limits how small the MOSFET can be. Again, the optimum occurs when the switching losses equal the conduction  $(RDS(ON))$  losses. Highside switching losses do not usually become an issue until the input is greater than approximately 15V.

**MAXM** 

Calculating the power dissipation in high-side MOSFET  $(N_H)$  due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PCB layout characteristics. The following switching-loss calculation provides only a very rough estimate and is no substitute for breadboard evaluation, preferably including verification using a thermocouple mounted on NH:

$$
PD(NHSwitching) = V_{IN(MAX)}LOAD}fSW\left(\frac{Q_{G(SW)}}{I_{GATE}}\right) + \frac{C_{OSS}V_{IN(MAX)}^{2}f_{SW}}{2}
$$

where C<sub>OSS</sub> is the N<sub>H</sub> MOSFET's output capacitance,  $Q<sub>G(SW)</sub>$  is the charge needed to turn on the N<sub>H</sub> MOS-FET, and IGATE is the peak gate-drive source/sink current (2.4A typ).

Switching losses in the high-side MOSFET can become an insidious heat problem when maximum AC adapter voltages are applied due to the squared term in the C x  $V_{1}N^{2}$  x fsw switching-loss equation. If the high-side MOSFET chosen for adequate RDS(ON) at low battery voltages becomes extraordinarily hot when biased from VIN(MAX), consider choosing another MOSFET with lower parasitic capacitance.

For the low-side MOSFET (NL), the worst-case power dissipation always occurs at maximum input voltage:

$$
PD(NLResistive) = \left[1 - \left(\frac{V_{OUT}}{V_{IN(MAX)}}\right)\right] (I_{LOAD})^2 R_{DS(ON)}
$$

The worst case for MOSFET power dissipation occurs under heavy overloads that are greater than ILOAD(MAX), but are not quite high enough to exceed the current limit and cause the fault latch to trip. To protect against this possibility, you can "over design" the circuit to tolerate:

$$
I_{\text{LOAD}} = \left(I_{\text{VALLEY}(\text{MAX})} + \frac{\Delta I_{\text{INDUCTOR}}}{2}\right)
$$

$$
= I_{\text{VALLEY}(\text{MAX})} + \left(\frac{I_{\text{LOAD}(\text{MAX})} \square R}{2}\right)
$$

where IVALLEY(MAX) is the maximum valley current allowed by the current-limit circuit, including threshold tolerance and on-resistance variation. The MOSFETs must have a good size heatsink to handle the overload power dissipation.

Choose a Schottky diode  $(D_1)$  with a forward voltage low enough to prevent the low-side MOSFET body diode from turning on during the dead time. Select a diode that can handle the load current during the dead times. This diode is optional and can be removed if efficiency is not critical.

#### **Boost Capacitors**

The boost capacitors  $(C_{\text{BST}})$  must be selected large enough to handle the gate-charging requirements of the high-side MOSFETs. Typically, 0.1µF ceramic capacitors work well for low-power applications driving medium-sized MOSFETs. However, high-current applications driving large, high-side MOSFETs require boost capacitors larger than 0.1µF. For these applications, select the boost capacitors to avoid discharging the capacitor more than 200mV while charging the highside MOSFETs' gates:

$$
C_{\text{BST}} = \frac{N \times Q_{\text{GATE}}}{200 \text{mV}}
$$

where N is the number of high-side MOSFETs used for one regulator, and QGATE is the gate charge specified in the MOSFET's data sheet. For example, assume (2) IRF7811W n-channel MOSFETs are used on the high side. According to the manufacturer's data sheet, a single IRF7811W has a maximum gate charge of 24nC  $(VGS = 5V)$ . Using the above equation, the required boost capacitance would be:

$$
C_{\text{BST}} = \frac{2 \times 24nC}{200mV} = 0.24 \mu F
$$

Selecting the closest standard value, this example requires a 0.22µF ceramic capacitor.

## **Applications Information**

#### **Minimum Input Voltage Requirements and Dropout Performance**

The output-voltage adjustable range for continuousconduction operation is restricted by the nonadjustable minimum off-time one-shot. For best dropout performance, use the slower (200kHz) on-time settings. When working with low input voltages, the duty-factor limit must be calculated using worst-case values for on- and off-times. Manufacturing tolerances and internal propagation delays introduce an error to the on-times. This error is greater at higher frequencies. Also, keep in mind that transient response performance of buck regulators operated too close to dropout is poor, and bulk output capacitance must often be added (see the Transient Response section (the VSAG equation) in the Quick-PWM Design Procedure section).



In a single-phase configuration, the absolute point of dropout is when the inductor current ramps down during the minimum off-time (∆IDOWN) as much as it ramps up during the on-time ( $\Delta IUP$ ). The ratio h =  $\Delta IUP$ / ∆IDOWN is an indicator of the ability to slew the inductor current higher in response to increased load and must always be greater than 1. As h approaches 1—the absolute minimum dropout point—the inductor current cannot increase as much during each switching cycle, and VSAG greatly increases unless additional output capacitance is used. A reasonable minimum value for h is 1.5, but adjusting this up or down allows trade-offs between VSAG, output capacitance, and minimum operating voltage. For a given value of h, the minimum operating voltage can be calculated as:

$$
V_{IN(MIN)} = \left(\frac{V_{OUT} + V_{CHG}}{1 - (h \times t_{OFF(MIN)}f_{SW})}\right)
$$

where V<sub>CHG</sub> is the parasitic voltage drop in the charge path (see the On-Time One-Shot section), and to FF(MIN) is from the Electrical Characteristics table. The absolute minimum input voltage is calculated with  $h = 1$ .

If the calculated V<sub>IN(MIN)</sub> is greater than the required minimum input voltage, then reduce the operating frequency or add output capacitance to obtain an acceptable VSAG. If operation near dropout is anticipated, calculate  $V<sub>SAG</sub>$  to be sure of adequate transient response.

#### **Dropout Design Example:**

 $V_{OUT} = 1.5V$  $f_{SW} = 300kHz$  $to$ FF(MIN) = 250ns  $VCHG = 150mV (10A load)$  $h = 1.5$ :

$$
V_{IN(MIN)} = \left[ \frac{1.5V + 150mV}{1 - (0.25 \mu s \times 1.5 \times 300 \text{kHz})} \right] = 1.86V
$$

Calculating again with  $h = 1$  gives the absolute limit of dropout:

$$
V_{IN(MIN)} = \left[ \frac{1.5V + 150mV}{1 - (0.25\mu s \times 1.0 \times 300kHz)} \right] = 1.78V
$$

Therefore, V<sub>IN</sub> must be greater than 1.78V, even with very large output capacitance, and a practical input voltage with reasonable output capacitance would be 2.0V.

## **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention. If possible, mount all the power components on the top side of the board with their ground terminals flush against one another. Follow these guidelines for good PCB layout:

- Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitterfree operation.
- Connect all analog grounds to a separate solid copper plane, which connects to the GND pin of the Quick-PWM controller. This includes the  $V_{CC}$ bypass capacitor, REF bypass capacitors, REFIN1 components, and feedback compensation/dividers.
- Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PCBs (2oz vs. 1oz) can enhance full-load efficiency by 1% or more. Correctly routing PCB traces is a difficult task that must be approached in terms of fractions of centimeters, where a single milliohm of excess trace resistance causes a measurable efficiency penalty.
- Keep the high current, gate-driver traces (DL, DH, LX, and BST) short and wide to minimize trace resistance and inductance. This is essential for high-power MOSFETs that require low-impedance gate drivers to avoid shoot-through currents.
- When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the lowside MOSFET or between the inductor and the output filter capacitor.
- Route high-speed switching nodes away from sensitive analog areas (REF, REFIN1, FB2, CSH, and CSL).

#### **Layout Procedure**

- 1) Place the power components first, with ground terminals adjacent (low-side MOSFET source, CIN, COUT, and anode of the low-side Schottky). If possible, make all these connections on the top layer with wide, copper-filled areas.
- 2) Mount the controller IC adjacent to the low-side MOSFET. The DL gate traces must be short and wide (50 mils to 100 mils wide if the MOSFET is 1in from the controller IC).

**MAXIM** 

- VDD bypass capacitor) together near the controller IC.
- 4) Make the DC-DC controller ground connections as shown in Figures 1 and 2. This diagram can be viewed as having four separate ground planes: I/O ground, where all the high-power components go; the power ground plane, where the PGND pin and V<sub>DD</sub> bypass capacitor go; the master's analog ground plane where sensitive analog components, the master's GND pin, and V<sub>CC</sub> bypass capacitor go; and the slave's analog ground plane where the slave's GND pin and V<sub>CC</sub> bypass capacitor go. The master's GND plane must meet the PGND plane only at a single point directly beneath the IC.

Similarly, the slave's GND plane must meet the PGND plane only at a single point directly beneath the IC. The respective master and slave ground planes should connect to the high-power output ground with a short metal trace from PGND to the source of the low-side MOSFET (the middle of the star ground). This point must also be very close to the output capacitor ground terminal.

5) Connect the output power planes ( $V_{\text{OUT}}$  and system ground planes) directly to the output filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the load as is practical. See Figure 15.





## **Chip Information**

PROCESS: BiCMOS

## **Package Information**

For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.



## **Revision History**



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

**36 \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600**

© 2010 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

*Click to view similar products for* [Power Management Specialised - PMIC](https://www.x-on.com.au/category/semiconductors/integrated-circuits-ics/power-management-ics/power-management-specialised-pmic) *category:*

*Click to view products by* [Maxim](https://www.x-on.com.au/manufacturer/maxim) *manufacturer:* 

Other Similar products are found below :

[LV5686PVC-XH](https://www.x-on.com.au/mpn/onsemiconductor/lv5686pvcxh) [FAN7710VN](https://www.x-on.com.au/mpn/onsemiconductor/fan7710vn) [NCP391FCALT2G](https://www.x-on.com.au/mpn/onsemiconductor/ncp391fcalt2g) [SLG7NT4081VTR](https://www.x-on.com.au/mpn/silego/slg7nt4081vtr) [SLG7NT4192VTR](https://www.x-on.com.au/mpn/silego/slg7nt4192vtr) [AP4313UKTR-G1](https://www.x-on.com.au/mpn/diodesincorporated/ap4313uktrg1) [AS3729B-BWLM](https://www.x-on.com.au/mpn/ams/as3729bbwlm) [MB39C831QN-G-EFE2](https://www.x-on.com.au/mpn/cypress/mb39c831qngefe2) [LV56841PVD-XH](https://www.x-on.com.au/mpn/onsemiconductor/lv56841pvdxh) [AP4306BUKTR-G1](https://www.x-on.com.au/mpn/diodesincorporated/ap4306buktrg1) [MIC5164YMM](https://www.x-on.com.au/mpn/microchip/mic5164ymm) [PT8A3252WE](https://www.x-on.com.au/mpn/diodesincorporated/pt8a3252we) [NCP392CSFCCT1G](https://www.x-on.com.au/mpn/onsemiconductor/ncp392csfcct1g) [PT8A3284WE](https://www.x-on.com.au/mpn/diodesincorporated/pt8a3284we) [PI3VST01ZEEX](https://www.x-on.com.au/mpn/diodesincorporated/pi3vst01zeex) [PI5USB1458AZAEX](https://www.x-on.com.au/mpn/diodesincorporated/pi5usb1458azaex) [PI5USB1468AZAEX](https://www.x-on.com.au/mpn/diodesincorporated/pi5usb1468azaex) [MCP16502TAC-E/S8B](https://www.x-on.com.au/mpn/microchip/mcp16502taces8b) [MCP16502TAE-E/S8B](https://www.x-on.com.au/mpn/microchip/mcp16502taees8b) [MCP16502TAA-E/S8B](https://www.x-on.com.au/mpn/microchip/mcp16502taaes8b) [MCP16502TAB-E/S8B](https://www.x-on.com.au/mpn/microchip/mcp16502tabes8b) [TCKE712BNL,RF](https://www.x-on.com.au/mpn/toshiba/tcke712bnlrf) [ISL91211AIKZT7AR5874](https://www.x-on.com.au/mpn/renesas/isl91211aikzt7ar5874) [ISL91211BIKZT7AR5878](https://www.x-on.com.au/mpn/renesas/isl91211bikzt7ar5878) [MCP16501TC-E/RMB](https://www.x-on.com.au/mpn/microchip/mcp16501tcermb) [ISL91212AIIZ-](https://www.x-on.com.au/mpn/renesas/isl91212aiiztr5770)[TR5770](https://www.x-on.com.au/mpn/renesas/isl91212aiiztr5770) [ISL91212BIIZ-TR5775](https://www.x-on.com.au/mpn/renesas/isl91212biiztr5775) [CPX200D](https://www.x-on.com.au/mpn/aim-tti/cpx200d) [AX-3005D-3](https://www.x-on.com.au/mpn/axiomet/ax3005d3) [TP-1303](https://www.x-on.com.au/mpn/twintex/tp1303) [TP-1305](https://www.x-on.com.au/mpn/twintex/tp1305) [TP-1603](https://www.x-on.com.au/mpn/twintex/tp1603) [TP-2305](https://www.x-on.com.au/mpn/twintex/tp2305) [TP-30102](https://www.x-on.com.au/mpn/twintex/tp30102) [TP-4503N](https://www.x-on.com.au/mpn/twintex/tp4503n) [MIC5167YML-TR](https://www.x-on.com.au/mpn/microchip/mic5167ymltr) [LPTM21-1AFTG237C](https://www.x-on.com.au/mpn/lattice/lptm211aftg237c) [LR745N8-G](https://www.x-on.com.au/mpn/microchip/lr745n8g) [MPS-3003L-3](https://www.x-on.com.au/mpn/matrixorbital/mps3003l3) [MPS-3005D](https://www.x-on.com.au/mpn/matrixorbital/mps3005d) [SPD-3606](https://www.x-on.com.au/mpn/gwinstek/spd3606) [STLUX383A](https://www.x-on.com.au/mpn/stmicroelectronics/stlux383a) [TP-60052](https://www.x-on.com.au/mpn/twintex/tp60052) [ADN8834ACBZ-R7](https://www.x-on.com.au/mpn/analogdevices/adn8834acbzr7) [LM26480SQ-](https://www.x-on.com.au/mpn/texasinstruments/lm26480sqaanopb)[AA/NOPB](https://www.x-on.com.au/mpn/texasinstruments/lm26480sqaanopb) [LM81BIMTX-3/NOPB](https://www.x-on.com.au/mpn/texasinstruments/lm81bimtx3nopb) [LM81CIMT-3/NOPB](https://www.x-on.com.au/mpn/texasinstruments/lm81cimt3nopb) [MIC5166YML-TR](https://www.x-on.com.au/mpn/microchip/mic5166ymltr) [GPE-4323](https://www.x-on.com.au/mpn/gwinstek/gpe4323) [GPS-2303](https://www.x-on.com.au/mpn/gwinstek/gps2303)