# Low-Cost Voltage-Mode PWM Step-Down Controllers 

## General Description

The MAX1966/MAX1967 are voltage-mode pulse-widthmodulated (PWM), step-down DC-DC controllers that are ideal for a variety of cost-sensitive applications. They drive low-cost N-MOSFETs for both the high-side switch and synchronous rectifier and require no external Schottky power diode or current-sense resistor. Shortcircuit and current-limit protection is provided by sensing the drain-to-source voltage on the low-side FET. Both devices can supply outputs as low as 0.8 V and are well suited for DSP cores and other low-voltage logic.
The MAX1966 has an input range of 2.7 V to 5.5 V while the MAX1967 has an input range of 2.7 V to 28 V . In ultra-low-cost designs, the MAX1966/MAX1967 can provide efficiency exceeding $90 \%$ and can achieve 95\% efficiency with optimized component selection.
The MAX1966/MAX1967 operate at 100 kHz and accommodate aluminum electrolytic capacitors and pow-dered-iron core magnetics in minimum-cost designs. They also provide excellent performance with high-performance surface-mount components. The MAX1966 is available in a low-cost 8-pin SO package. The MAX1967 is available in a 10-pin $\mu \mathrm{MAX}$ package.

## Applications

Set-Top Boxes
Graphic Card Supplies xDSL Modems and Routers
Cable Modems and
Routers

Telecom Power Supplies
Networking Power Supplies
Termination Supplies
Features

- Cost-Optimized Design
- No Schottky Diode or Current-Sense Resistor Required
- >95\% Efficiency
- Low-Cost External Components
- All N-Channel FET Design
- 2.7V to 5.5V Input Range (MAX1966)
- 2.7V to 28V Input Range (MAX1967)
- 0.8V Feedback for Low-Voltage Outputs
- 100kHz Switching Frequency Accommodates Low-Cost Components
- Thermal Shutdown
- Output Current-Limit and Short-Circuit Protection

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :--- | :--- |
| MAX1966ESA | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 SO |
| MAX1967EUB | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $10 \mu \mathrm{MAX}$ |

Typical Operating Circuit


## Low-Cost Voltage-Mode PWM Step-Down Controllers

## ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
| VIN to GND (MAX1966)...........................................-0.3V to +6V |
| VIN to GND (MAX1967).....................................-0.3V to +30V |
| VCC to GND (MAX1967).........-0.3V, lower of 6V or ( $\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}$ ) |
| FB to GND .......................................................-0.3V to +6V |
| DL, COMP/EN to GND (MAX1966) ...............-0.3V to VIN + 0.3V |
| VL, DL, COMP/EN to GND (MAX1967)........-0.3V to VCC +0.3 VBST to LX......................................-0.3V to +6 V |
|  |  |
|  |

VL Short to GND (MAX1967) ................................................... 5 s
RMS Input Current (any pin)............................................. $\pm 50 \mathrm{~mA}$
Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ )
8-Pin SO (derate $5.88 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ )................ 471 mW
10-Pin $\mu$ MAX (derate $5.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ )......... .444 mW
Operating Temperature Range ........................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature ..................................................... $150^{\circ} \mathrm{C}$
Storage Temperature Range ............................. $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s) ................................. $300^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

(VIN $=\mathrm{VL}=\mathrm{VCC}=5 \mathrm{~V}$ (MAX1967), $\mathrm{VIN}=5 \mathrm{~V}$ (MAX1966), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ (Note 1), unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAX1967 VIN Operating Range |  |  | 4.9 |  | 28 | V |
| MAX1967 Operating Range with VIN = VL |  |  | 2.7 |  | 5.5 | V |
| MAX1966 VIN Operating Range |  |  | 2.7 |  | 5.5 | V |
| MAX1967 VL Undervoltage Lockout (UVLO) Trip Level |  | Rising and falling edge, hysteresis $=2 \%$ | 2.35 | 2.53 | 2.66 | V |
| MAX1966 VIN UVLO <br> Trip Level |  | Rising and falling edge, hysteresis = $2 \%$ | 2.35 | 2.53 | 2.66 | V |
| Operating Supply Current |  | $\mathrm{FB}=0.88 \mathrm{~V}$, no switching |  | 0.7 | 3 | mA |
| VL Output Voltage (MAX1967 Only) |  | $\begin{aligned} & 5.5 \mathrm{~V}<\mathrm{VIN}<28 \mathrm{~V}, 1 \mathrm{~mA}<\mathrm{IVL}<25 \mathrm{~mA}, \\ & \mathrm{FB}=0.88 \mathrm{~V} \end{aligned}$ | 4.67 | 5 | 5.3 | V |
| Thermal Shutdown (Note 1) |  | Rising temperature, typical hysteresis $=10^{\circ} \mathrm{C}$ |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |

## OSCILLATOR

| Frequency | fosc | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 82 | 102 | 124 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 79 | 102 | 127 |  |
| Minimum Duty Cycle |  |  |  |  | 10 | \% |
| Maximum Duty Cycle |  |  | 90 | 95 |  | \% |
| SOFT-START |  |  |  |  |  |  |
| Digital Ramp Period |  | Internal 6-bit DAC for converter to ramp from 0 to full output voltage |  | $\begin{aligned} & 1024 / \\ & \text { fosc } \end{aligned}$ |  | s |
| Soft-Start Levels |  |  |  | Vout/ <br> 64 |  | V |

## ERROR AMPLIFIER

| FB Regulation Voltage (MAX1967) | $2.7 \mathrm{~V}<\mathrm{VCC}<5.5 \mathrm{~V}, 0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.787 | 0.800 | 0.815 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $2.7 \mathrm{~V}<\mathrm{VCC}<5.5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.782 | 0.800 | 0.815 |  |
| FB Regulation Voltage (MAX1966) | $2.7 \mathrm{~V}<\mathrm{VIN}<5.5 \mathrm{~V}, 0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.787 | 0.800 | 0.815 | V |
|  | $2.7 \mathrm{~V}<\mathrm{VIN}<5.5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.782 | 0.800 | 0.815 |  |
| FB to COMP/EN Gain |  |  | 4000 |  | V/V |

## Low-Cost Voltage-Mode PWM Step-Down Controllers

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{VIN}=\mathrm{VL}=\mathrm{VCC}=5 \mathrm{~V}(\mathrm{MAX1967}), \mathrm{VIN}=5 \mathrm{~V}\right.$ (MAX1966), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FB to COMP/EN Transconductance |  | $-5 \mu \mathrm{~A}$ < ICOMP/EN $<5 \mu \mathrm{~A}$ | 70 | 108 | 160 | $\mu \mathrm{S}$ |
| FB Input Bias Current |  | $\mathrm{V}_{\mathrm{FB}}=0.880 \mathrm{~V}$ |  | 3 | 100 | nA |
| COMP/EN Source Current |  | VCOMP/EN $=0$ | 15 | 46 | 100 | $\mu \mathrm{A}$ |
| Current-Limit Threshold Voltage (Across Low-Side NFET) |  | LX to GND | -340 | -305 | -270 | mV |
| MOSFET DRIVERS |  |  |  |  |  |  |
| Break-Before-Make Time |  |  |  | 30 |  | ns |
| DH On-Resistance in Low State |  | $\mathrm{V}_{\mathrm{BST}}=5 \mathrm{~V}, \mathrm{~V}_{\text {LX }}=0, \mathrm{l}$ DH $=-50 \mathrm{~mA}$ |  | 1.6 | 4 | $\Omega$ |
| DH On-Resistance in High State |  | $\mathrm{V}_{\mathrm{BST}}=5 \mathrm{~V}, \mathrm{~V}_{\text {LX }}=0, \mathrm{l}$ DH $=50 \mathrm{~mA}$ |  | 2.5 | 5.5 | $\Omega$ |
| DH Peak Source and Sink Current |  | $\mathrm{V}_{\text {BST }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LX}}=0, \mathrm{DH}=2.5 \mathrm{~V}$ |  | 1 |  | A |
| DL On-Resistance in Low State |  | $\mathrm{IDL}=-50 \mathrm{~mA}$ |  | 1.1 | 2.5 | $\Omega$ |
| DL On-Resistance in High State |  | $\mathrm{l} \mathrm{DL}=50 \mathrm{~mA}$ |  | 2.5 | 5.5 | $\Omega$ |
| DL Source Current |  | $\mathrm{V}_{\mathrm{DL}}=2.5 \mathrm{~V}$ |  | 1 |  | A |
| DL Sink Current |  | $\mathrm{V}_{\mathrm{DL}}=2.5 \mathrm{~V}$ |  | 2 |  | A |
| Maximum Total (DH + DL) Average Source Current |  | $\mathrm{V}_{\mathrm{BST}}=5 \mathrm{~V}, \mathrm{~V}_{\text {LX }}=0$ |  | 25 |  | mA |
| BST Leakage Current |  | $V_{\text {BST }}=33 \mathrm{~V}, \mathrm{~V}_{\text {LX }}=28 \mathrm{~V}$ |  | 0 | 50 | $\mu \mathrm{A}$ |
| LX Leakage Current |  | $V_{\text {BST }}=33 \mathrm{~V}, \mathrm{~V}_{\text {LX }}=28 \mathrm{~V}$ |  | 33 | 100 | $\mu \mathrm{A}$ |

Note 1: Specifications to $-40^{\circ} \mathrm{C}$ are guaranteed by design and not production tested.
Note 2: Thermal shutdown disables the buck regulator when the die reaches this temperature. Soft-start is reset and COMP/EN is discharged to zero. In the MAX1967, the VL regulator remains on during thermal shutdown.

## Low-Cost Voltage-Mode PWM Step-Down Controllers

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


EFFICIENCY vs. LOAD CURRENT (1.8V/5A) MAX1966


EFFICIENCY vs. LOAD CURRENT (3.3V/3A) MAX1967


Typical Operating Characteristics


EFFICIENCY vs. LOAD CURRENT (1.2V/3A) MAX1967


EFFICIENCY vs. LOAD CURRENT (1.2V/5A)
MAX1967


EFFICIENCY vs. LOAD CURRENT (1.2V/5A)
MAX1966


EFFICIENCY vs. LOAD CURRENT (1.8V/3A) MAX1967


EFFICIENCY vs. LOAD CURRENT (1.8V/5A) MAX1967


# Low-Cost Voltage-Mode PWM Step-Down Controllers 

Typical Operating Characteristics (continued)
( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)







START-UP WAVEFORM


## Low-Cost Voltage-Mode PWM Step-Down Controllers

Typical Operating Characteristics (continued)
( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MAX1966 | MAX1967 |  |  |
| 1 | 10 | BST | Positive Supply of DH Driver. Connect $0.1 \mu$ F ceramic capacitor between BST and LX. |
| 2 | 1 | COMP/EN | Compensation Pin. Pulling COMP/EN low with an open-collector or open-drain device turns off the output. |
| 3 | 2 | FB | Feedback Input. Connect a resistive divider network to set Vout. Fin threshold is 0.8 V . |
| - | 3 | VCC | Internal Chip Supply. Connect to VL via a $10 \Omega$ resistor. |
| 4 | 4 | VIN | Power Supply for LDO Regulator in the MAX1967 and Chip Supply for the MAX1966. Bypass with a ceramic capacitor to ground (see application circuit). |
| - | 5 | VL | Output of Internal 5V LDO. Bypass with a $2.2 \mu \mathrm{~F}$ capacitor to GND, or if VIN $<5.5$, connect VL to VIN and bypass with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 5 | 6 | DL | Low-Side External MOSFET Gate-Driver Output. DL swings from VL to GND. |
| 6 | 7 | GND | Ground and Negative Current-Sense Input |
| 7 | 8 | LX | Inductor Switching Node. Lx is used for both current limit and the return supply of the DH driver. |
| 8 | 9 | DH | High-Side External MOSFET Gate-Driver Output. DH swings from BST to LX. |

# Low-Cost Voltage-Mode PWM Step-Down Controllers 

## Detailed Description

The MAX1966/MAX1967 are BiCMOS switch-mode power-supply controllers designed to implement simple, buck-topology regulators in cost-sensitive applications. The main power-switching circuit consists of two N-channel MOSFETs (or a dual MOSFET), an inductor, and input and output filter capacitors. An all N -channel synchronous-rectified design provides high efficiency at reduced cost. Gate drive for the N-channel high-side switch is provided by a flying capacitor boost circuit that uses a $0.1 \mu \mathrm{~F}$ capacitor connected to BST.
Major circuit blocks of the MAX1966/MAX1967 are shown in Figures 1 and 2:

- Control Logic
- Gate Driver Outputs
- Current-Limit Comparator
- Clock Generator
- Ramp Generator
- Error Amplifier
- Error Comparator
- Soft-Start
- 5V Linear Regulator (MAX1967)
- 800 mV Reference
- Thermal Shutdown

In the MAX1996, most blocks are powered from Vin. In the MAX1967, an internal 5V linear regulator steps down the input voltage to supply both the IC and the gate drivers. The synchronous-rectified gate driver is directly powered from 5 V V , while the high-side-switch gate driver is indirectly powered from VL plus an external diode-capacitor boost circuit.

## Resistorless Current Limit

The MAX1966/MAX1967 use the RDS(ON) of the lowside N -channel MOSFET to sense the current. This eliminates the need for an external sense resistor usually placed in series with the output. The voltage measured across the low-side $\operatorname{RDS}(O N)$ is compared to a fixed -305 mV reference (Figures 1 and 2). The peak inductor current limit is given by the equation below:

$$
\text { PEAK }=305 \mathrm{mV} / \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}
$$

## MOSFET Gate Drivers

The DH and DL drivers are optimized for driving MOSFETs with low gate charge. An adaptive dead-time circuit monitors the DL output and prevents the highside FET from turning on until the low-side MOSFET is
fully off. There must be a low-resistance, low-inductance connection from the DL driver to the MOSFET gate for the adaptive dead-time circuit to work properly. Otherwise, the sense circuitry in the MAX1966/ MAX1967 detects the MOSFET gate as off while there is charge left on the gate. Use very short, wide traces measuring no less than 50 mils to 100 mils wide if the MOSFET is 1 in away from the MAX1966/MAX1967. The same type of adaptive dead-time circuit monitors the DH off edge. The same recommendations apply for the gate connection of the high-side MOSFET.
The internal pulldown transistor that drives DL low is robust, with a $1.1 \Omega$ typical on-resistance. This helps prevent DL from being pulled up due to capacitive coupling from the drain to the gate of the low-side synchro-nous-rectifier MOSFET during the fast rise time of the inductor node. The gate drivers are capable of driving up to 1A. Use MOSFETs with combined total gate charge of less than 200 nC and a maximum $\mathrm{V}_{\mathrm{TH}}$ of 3.5 V .

## Internal Soft-Start

The MAX1966/MAX1967 feature an internally set softstart function that limits inrush current. It accomplishes this by ramping the internal reference input to the controller transconductance amplifier from 0 to the 0.8 V reference voltage. The ramp time is 1024 oscillator cycles that begins when initial power is applied. At the nominal 100 kHz switching rate, the soft-start ramp is approximately 10 ms . The soft-start does not function if the MAX1966/MAX1967 are shut down by pulling COMP/EN Iow.

High-Side Gate-Drive Supply (BST)
Gate-drive voltage for the high-side N -channel switch is generated by a flying-capacitor boost circuit (Figures 3 and 4). The flying capacitor is connected between BST and LX.
On startup, the synchronous rectifier (low-side MOSFET) forces LX to ground and charges the boost capacitor to 5 V . On the second half-cycle, the MAX1966/MAX1967 turn on the high-side MOSFET by closing an internal switch between BST and DH. This provides the necessary gate-to-source voltage to drive the high-side FET gate above its source at the input voltage.

## Internal 5V Linear Regulator

(MAX1967)
All MAX1967 functions are internally powered from an on-chip, low-dropout 5V regulator. The MAX1967 has a maximum regulator input voltage ( $\mathrm{VVIN}^{2}$ ) of 28 V . The VCC pin must be connected to VL through a $10 \Omega$ resistor and VL must be bypassed with a $2.2 \mu \mathrm{~F}$ capacitor to GND. For operation at $\mathrm{VVIN}<5 \mathrm{~V}$, connect VL to VIN

Low-Cost Voltage-Mode PWM Step-Down Controllers


Figure 1. MAX1966 Functional Diagram


Figure 3. MAX1966 Typical Application


Figure 2. MAX1967 Functional Diagram


Figure 4. MAX1967 Typical Application

# Low-Cost Voltage-Mode PWM Step-Down Controllers 

and keep a $0.1 \mu \mathrm{~F}$ capacitor between VL and GND close to the chip. The $\mathrm{VIN}_{\mathrm{N}}$-to- $\mathrm{V}_{\mathrm{L}}$ dropout voltage is typically 70 mV at 25 mA current, so when VVIN is less than 5 V , $\mathrm{V}_{\mathrm{VL}}$ is typically $\mathrm{V}_{\mathrm{VIN}}-70 \mathrm{mV}$.
The internal linear regulator can source a minimum of 25 mA to supply the IC and power the low-side and high-side FET drivers.

## Duty-Factor Limitations for Low VOUT/VVIN Ratios

The MAX1966/MAX1967s' output voltage is adjustable down to 0.8 V . However, the minimum duty factor may limit the ability to supply low-voltage outputs from highvoltage inputs. With high-input voltages, the required duty factor is approximately:

$$
\left(\mathrm{V}_{\text {OUT }}+\mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{l}_{\text {LOAD }}\right) / \mathrm{V}_{\mathrm{VIN}}
$$

where $\operatorname{RDS}(\mathrm{ON}) \times$ ILOAD is the voltage drop across the synchronous rectifier. The MAX1966/MAX1967s' minimum duty factor is $10 \%$, so the maximum input voltage (VVIN(DFMAX)) that can supply a given output voltage is:

$$
\mathrm{V}_{\mathrm{VIN}(\mathrm{DFMAX})} \leq 10\left(\mathrm{~V}_{\mathrm{OUT}}+\mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{l}_{\mathrm{LOAD}}\right)
$$

If the circuit cannot attain the required duty factor dictated by the input and output voltages, the output voltage still remains in regulation. However, there may be intermittent or continuous half-frequency operation as the controller attempts to lower the average duty factor by deleting pulses. This can increase output voltage ripple and inductor current ripple, which increases noise and reduces efficiency. Furthermore, circuit stability is not guaranteed.

## Applications Information

## Design Procedure

Component selection is primarily dictated by the following criteria:

1) Input Voltage Range: The maximum value (VVIN(MAX)) must accommodate the worst-case high-input voltage. The minimum value ( $\mathrm{VVIN}(\mathrm{MIN})$ ) must account for the lowest input voltage after drops due to connectors, fuses, and switches are considered. In general, lower input voltages provide the best efficiency.
2) Maximum Load Current: There are two current values to consider. Peak load current (ILOAD(MAX)) determines the instantaneous component stresses and filtering requirements and is key in determining output capacitor requirements. ILOAD(MAX) also
determines the required inductor saturation rating and the design of the current-limit circuit. Continuous load current (ILOAD) determines the thermal stresses, input capacitor, and MOSFETs, as well as the RMS ratings of other heat-contributing components such as the inductor.
3) Inductor Value: This choice provides tradeoffs between size, transient response, and efficiency. Higher inductance value results in lower inductor ripple current, lower peak current, lower switching losses, and, therefore, higher efficiency at the cost of slower transient response and larger size. Lower inductance values result in large ripple currents, smaller size, and poorer efficiency, while also providing faster transient response. Except for low-current applications, most circuits exhibit a good balance between efficiency and economics with a minimum inductor value that causes the circuit to operate at the edge of continuous conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further size-reduction benefit.
Table 1 shows representative values for some typical applications up to 5A. With proper component selection, outputs of 20A or more are practical with the MAX1966/MAX1967. The components listed in Table 1 were selected assuming a minimum cost design goal. The MAX1966/MAX1967 can effectively operate with a wide range of components.

Setting the Output Voltage An output voltage between 0.8 V and $(0.9 \mathrm{~V} \times \mathrm{V} \mathrm{VIN})$ can be configured by connecting $\mathrm{F}_{\mathrm{B}}$ pin to a resistive divider between the output and GND (Figures 3 and 4). Select resistor $R 2$ in the $1 k \Omega$ to $10 k \Omega$ range. $R 1$ is then given by:

$$
\mathrm{R}_{1}=\mathrm{R}_{2}\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{FB}}}-1\right)
$$

where $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}$.
Inductor Selection
Determine an appropriate inductor value with the following equation:

$$
L=V_{\text {OUT }} \times \frac{\left(V_{\text {IN }}-V_{\text {OUT }}\right)}{V_{\text {VIN }} \times f_{\text {OSC }} \times \operatorname{LIR} \times I_{\text {LOAD }}(M A X)}
$$

where LIR is the ratio of inductor ripple current to average continuous current at a minimum duty cycle. Choosing LIR between $20 \%$ to $50 \%$ results in a good

# Low-Cost Voltage-Mode PWM Step-Down Controllers 

compromise between efficiency and economy. Choose a low-loss inductor having the lowest possible DC resistance. Ferrite-core-type inductors are often the best choice for performance, however; the MAX1966/ MAX1967s' 100 kHz switching rate also allows the use of powdered-iron cores in ultra-low-cost applications where efficiency is not critical. With any core material, the core must be large enough not to saturate at the peak inductor current (IPEAK):

$$
I_{\text {PEAK }}=I_{\text {LOAD }(M A X)}+\left(\frac{\operatorname{LIR}}{2}\right) \times I_{\text {LOAD }}(M A X)
$$

## Setting the Current Limit

The MAX1966/MAX1967 provide current limit by sensing the voltage across the external low-side MOSFET. The current-limit threshold voltage is nominally -305 mV . The MOSFET on-resistance required to allow a given peak inductor current is:

$$
\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{MAX}} \leq 305 \mathrm{mV} / \text { lPEAK }^{2}
$$

or

$$
\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{MAX}} \leq \frac{305 \mathrm{mV}}{\operatorname{LLOAD}\left(\text { MAX } \times\left(1+\frac{\mathrm{LIR}}{2}\right)\right.}
$$

in terms of actual output current.
A limitation of sensing current across MOSFET resistance is that current-limit threshold is not accurate since the MOSFET RDS(ON) specification is not precise. This type of current limit provides a coarse level of fault protection. It is especially suited when the input source is already current limited or otherwise protected. However, since current-limit tolerance may be $\pm 45 \%$, this method may not be suitable in applications where this device's current limit is the primary safety mechanism, or where accurate current limit is required.

## Output Capacitor Selection

The output filter capacitor must have low enough equivalent series resistance (ESR) to meet output ripple and load transient requirements, yet have high enough ESR to satisfy stability requirements. In addition, the capacitance value must be high enough to absorb the inductor energy going from a full-load to no-load condition if such load changes are anticipated in the system.
In applications where the output is subject to large load transients, the output capacitor's size depends primarily on how low an ESR is needed to prevent the output from dipping too low under load transients. Ignoring the sag due to finite capacitance:

$$
R_{E S R} \leq \frac{V_{\text {DIP }}}{\operatorname{LOAD}(M A X)}
$$

In applications with less severe load steps, the output capacitor's size may then primarily depend on how low an ESR is required to maintain acceptable output ripple:

$$
\mathrm{R}_{\mathrm{ESR}} \leq \frac{\mathrm{V}_{\text {RIPPLE }}}{\mathrm{LIR} \times \mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}}
$$

The actual capacitance value required relates to the physical size and technology needed to achieve low ESR. Thus, the capacitor is usually selected by physical size, ESR, and voltage rating rather than by capacitance value. With current capacitor technology, once the ESR requirement is satisfied, the capacitance is usually also sufficient. When using a low-capacity filter capacitor such as ceramic or polymer types, capacitor size is usually determined by the capacitance needed to prevent undershoot and overshoot voltages during load transients. The overshoot voltage is given by:

$$
V_{\text {SOAR }}=\frac{L \times I_{\text {PEAK }}{ }^{2}}{2 \times V_{\text {OUT }} \times C_{\text {OUT }}}
$$

Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem.

Stability and Compensation
To ensure stable operation, use the following compensation procedure:

1) Determine accaptable output ripple and select the inductor and output capacitor values as outlined in the Inductor Selection and Output Capacitor Selection sections.
2) Check to make sure that output capacitor ESR zero is less than fosc $/ \pi$. Otherwise, increase capacitance until this condition is satisfied.
3) Select R3 value to set high-frequency error-amplifier gain so that the unity-gain frequency of the loop occurs at the output ESR zero:

$$
\mathrm{R}_{3}=\frac{\mathrm{V}_{\mathrm{OUT}}}{80 \times 10^{-6} \times \mathrm{V}_{\mathrm{VIN}} \times \mathrm{R}_{\mathrm{ESR}}} \sqrt{\frac{\mathrm{~L}}{\mathrm{C}_{\mathrm{OUT}}}}(\Omega)
$$

A good choice for $R_{3}$ is $50 \mathrm{k} \Omega$. Do not exceed $100 \mathrm{k} \Omega$.

# Low-Cost Voltage Mode PWM Step-Down Controller 

4) Select compensation capacitor $\mathrm{C}_{6}$ so that the error amp zero is equal to the complex pole frequency LC of the inductor and output capacitor:

$$
C_{6}=\frac{\sqrt{L \times C_{\text {OUT }}}}{R_{3}}
$$

Input Capacitor Selection The input capacitor $\left(\mathrm{C}_{2}\right)$ reduces noise injection and the current peaks drawn from the input supply. The source impedance to the input supply determines the value of $\mathrm{C}_{2}$. High source impedance requires high input capacitance. The input capacitor must meet the ripple current requirement (IRMS) imposed by the switching currents. The RMS input ripple current is given by:

$$
I_{\text {RMS }}=I_{\text {LOAD }} \times \frac{\sqrt{V_{\text {OUT }} \times\left(V_{V I N}-V_{\text {OUT }}\right)}}{V_{\text {VIN }}}
$$

For optimal circuit reliability, choose a capacitor that has less than a $10^{\circ} \mathrm{C}$ temperature rise at the peak ripple current.

Power MOSFET Selection
The MAX1966/MAX1967s' step-down controller drives two external logic-level N-channel MOSFETs. The key selection parameters are:

1) On-resistance (RDS(ON)) of both MOSFETs for current limit and efficiency
2) Current capability of $V_{L}$ (MAX1967 only) and gate charge (QT)
3) Voltage rating and maximum input voltage

MOSFET Power Dissipation
Worst-case conduction losses occur at the duty factor extremes. For the high-side MOSFET, the worst-case power dissipation due to resistance occurs at minimum input voltage:

$$
P_{\text {D(NIRESISTIVE) }}=\frac{V_{\text {OUT }}}{V_{\text {VIN(MIN })}} \times \text { LOAD }^{2} \times R_{\text {DS(ON) }}
$$

The following switching loss calculation for the highside N-FET provides an approximation, but is no substitute for evaluation:
$\mathrm{P}_{\mathrm{D}(\mathrm{N} 1 / \mathrm{SWITCHING})}=\frac{\mathrm{L}_{\mathrm{LOAD}}}{\mathrm{I}_{\mathrm{GATE}}} \times \mathrm{V}_{\mathrm{VIN}(\mathrm{MAX})^{2}} \times \mathrm{f}_{\mathrm{OSC}} \times \mathrm{C}_{\mathrm{RSS}}$


Figure 5. Low Input Voltage Step-Down with Extra Bias Supply for Gate Drive
where CRSS is the reverse transfer capacitance of N1 and IGATE is the peak gate-drive source/sink current (1A typical). For the low-side N-FET (N2), the worstcase power dissipation occurs at maximum input voltage:

$$
P_{\mathrm{D}(\mathrm{~N} 2)}=\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{VIN}}}\right) \times \mathrm{I}_{\mathrm{LOAD}}{ }^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}
$$

The low-side MOSFET on-resistance sets the MAX1966/MAX1967 current limit. See the Setting the Current Limit section for information on selecting lowside MOSFET RDSON. For designs supplying 5A or less, it is often possible to combine the high-side and low-side MOSFETs into a single package (usually an 8pin SO) as indicated in Table 1. For higher output applications, or those where efficiency is more important, separate FETs are usually preferred.

Very-Low-Voltage Applications The MAX1966/MAX1967 are extremely versatile controllers that can be used in a variety of applications where high efficiency, high output power, and optimized cost are important. One alternate connection, shown in Figure 5, is useful when a low-voltage supply is to be stepped down to an even lower voltage at high current. If an additional bias supply is available, it can supply gate drive separately from the input power rail. This can either improve efficiency, or allow lower cost 5 V logic-level MOSFETs to be used in place of 3 V MOSFETs.

## Low-Cost Voltage-Mode PWM Step-Down Controllers

Table 1. Component Selection for Standard Applications

| DESIGNATION | $\begin{gathered} \text { VIN }=2.7 \mathrm{~V} \text { TO } 5.5 \mathrm{~V} \\ \text { VOUT }=1.8 \mathrm{~V}, 3 \mathrm{~A} \\ \text { MAX1966 (FIGURE 3) } \end{gathered}$ | $\begin{gathered} \text { VIN = 2.7V TO 5.5V } \\ \text { VOUT = 1.8V, 5A } \\ \text { MAX1966 (FIGURE 3) } \end{gathered}$ |
| :---: | :---: | :---: |
| C1 | $1 \mu \mathrm{~F}$ ceramic capacitor | $1 \mu \mathrm{~F}$ ceramic capacitor |
| C2 | Sanyo MV-WX series, <br> 1000رF, 16V, <br> $23 \mathrm{~m} \Omega, 1.82 \mathrm{~A}$ | Sanyo MV-WX series, 1000 HF , 35V, <br> $18 \mathrm{~m} \Omega$, 2.77A |
| C3 | Sanyo MV-WX series, <br> 1500 HF , 6.3V, <br> $23 \mathrm{~m} \Omega, 1.82 \mathrm{~A}$ | Sanyo MV-WX series, <br> 1800 HF , 16V, <br> $21 \mathrm{~m} \Omega, 2.36 \mathrm{~A}$ |
| C4 | $0.1 \mu \mathrm{~F}$ ceramic capacitor | $0.1 \mu \mathrm{~F}$ ceramic capacitor |
| C5 | $0.1 \mu \mathrm{~F}$ ceramic capacitor | $0.1 \mu \mathrm{~F}$ ceramic capacitor |
| C6 | 10nF | 10nF |
| C7 | $0.1 \mu \mathrm{~F}$ ceramic capacitor | $0.1 \mu \mathrm{~F}$ ceramic capacitor |
| D1 | Schottky diode, Central Semiconductor CMPSH-3 | Schottky diode, Central Semiconductor CMPSH-3 |
| L1 | $22 \mu \mathrm{H}, 3 \mathrm{~B}$, Coilcraft | 10رH, 5A, Coilcraft |
| $\begin{gathered} N_{1}+N_{2} \\ \text { Dual } \end{gathered}$ | Fairchild FDS9926A dual $110 \mathrm{~m} \Omega$ or International Rectifier IRF7501 135m $\Omega$ | Fairchild FDS9926A dual 20V, 18m $\Omega, 7.5 \mathrm{~A}$ |
| R1 | $1.25 \mathrm{k} \Omega$ | $1.25 \mathrm{k} \Omega$ |
| R2 | $1 \mathrm{k} \Omega$ | $1 \mathrm{k} \Omega$ |
| R3 | $50 \mathrm{k} \Omega$ | 50 k ת |
|  | $\begin{gathered} \text { VIN = 4.9V TO 14V } \\ \text { VOUT = 1.8V, 3A } \\ \text { MAX1967 (FIGURE 4) } \end{gathered}$ | $\begin{gathered} \text { VIN = 4.9V TO 24V } \\ \text { VOUT = 1.8V, 5A } \\ \text { MAX1967 (FIGURE 4) } \end{gathered}$ |
| C1 | $1 \mu \mathrm{~F}$ ceramic capacitor | $1 \mu \mathrm{~F}$ ceramic capacitor |
| C2 | 220رF 16V, $0.11 \Omega$ ESR, 460mA ripple rated, Sanyo MV-GX series | Sanyo MV-WX series, <br> 1000 HF , 35V, <br> $18 \mathrm{~m} \Omega, 2.77 \mathrm{~A}$ |
| C3 | 470رF 6.3V, 0.11 2 ESR | Sanyo MV-WX series |
| C4 | $0.1 \mu \mathrm{~F}$ ceramic capacitor | $0.1 \mu \mathrm{~F}$ ceramic capacitor |
| C5 | $0.1 \mu \mathrm{~F}$ ceramic capacitor | $0.1 \mu \mathrm{~F}$ ceramic capacitor |
| C6 | 10nF | 10 $\mu \mathrm{F}$ |
| C7 | $2.2 \mu \mathrm{~F}$ ceramic | $2.2 \mu \mathrm{~F}$ ceramic capacitor |
| D1 | Schottky diode, Central Semiconductor CMPSH-3 | Schottky diode, Central Semiconductor CMPSH-3 |
| L1 | $22 \mu \mathrm{H}, 3 \mathrm{~A}$, Coilcraft | 10 $\mu \mathrm{H}, 5 \mathrm{~A}$, Coilcraft |
| $\begin{gathered} N_{1}+N_{2} \\ \text { Dual } \end{gathered}$ | Fairchild FDS9926A 110m $\Omega$, or International Rectifier IRF7501 135m $\Omega$ | Fairchild FDS6982, 35m |
| R1 | $1.25 \mathrm{k} \Omega$ | $1.25 \mathrm{k} \Omega$ |
| R2 | $1 \mathrm{k} \Omega$ | $1 \mathrm{k} \Omega$ |
| R3 | $50 \mathrm{k} \Omega$ | $50 \mathrm{k} \Omega$ |
| R4 | $10 \Omega$ | $10 \Omega$ |

# Low－Cost Voltage Mode PWM Step－Down Controller 

## PC Board Layout Guidelines

Careful PC board layout is critical to achieving low switching losses and clean，stable operation．The switching power stage requires particular attention．If possible，mount all the power components on the top side of the board with their ground terminals flush against one another．Follow these guidelines for good PC board layout：
1）Keep the high－current paths short，especially at the ground terminals．This practice is essential for sta－ ble，jitter－free operation．
2）Connect the power and analog grounds close to the IC．
3）The IC needs two bypassing ceramic capacitors for input and supply．C1 isolates the IC from current pulses at N1，and should be placed such that the path between C 1 and N 1 is not shared with the IC． C7 bypasses the IC and should be placed adjacent to the IC．
4）Keep the power traces and load connections short． This practice is essential for high efficiency．Using thick copper PC boards（20z vs．1oz）can enhance full－load efficiency by $1 \%$ or more．Correctly routing PC board traces is a difficult task that must be approached in terms of fractions of centimeters， where a few milliwatts of excess trace resistance cause a measurable efficiency penalty．
5）LX and GND connections to N2 for current sensing must be made using Kelvin sense connections to guarantee the current－limit accuracy．With 8 －pin SO MOSFETs，this is best done by routing power to the MOSFETs from the outside using the top copper layer，while connecting LX and GND inside（under－ neath）the 8 －pin SO package．
6）When tradeoffs in trace lengths must be made，it is preferable to allow the inductor charging current path to be longer than the discharge path．For example，it is better to allow some extra distance between the inductor and the low－side MOSFET or between the inductor and the output filter capacitor．
7）Ensure that the connection between the inductor and C3 is short and direct．
8）Route switching nodes（BST，LX，DH，and DL）away from sensitive analog areas（COMP，FB）．
9）Ensure that the C1 ceramic bypass capacitor is immediately adjacent to the pins and as close to the device as possible．Furthermore，the VIN and GND pins of MAX1966／MAX1967 must terminate at the two ends of C 1 before connecting to the power switches and C2．

## Layout Procedure

1）Place the power components first，with ground ter－ minals adjacent（N2 source，C2，C3）．If possible， make all these connections on the top layer with wide，copper－filled areas．
2）Mount the MAX1966／MAX1967 adjacent to MOSFET N 2 ，preferably on the backside opposite N 2 in order to keep LX，GND，and the DL gate－drive lines short and wide．The DL gate trace must be short and wide measuring 50 mils to 100 mils wide if the MOSFET is 1 in from the MAX1966／MAX1967．
3）The VIN and GND pins of MAX1966／MAX1967 must terminate at the two ends of C 1 before connecting to the power switches and C2．C1＇s ground con－ nection must be as close to the IC＇s GND pin as possible．
4）On MAX1966，C7 must be connected to the VIN and GND pins with mimimum distance．On the MAX1967，C7 must be connected to VL and GND pins with minimum distance．
5）Group the gate－drive components（BST diode and C5）together near the controller IC．
6）Make the MAX1966／MAX1967 ground connections to three separate ground planes：the output ground plane，where all the high－power components con－ nect；the power ground plane，where the output bypass capacitor C3 connects；and the analog ground plane，where sensitive analog components connect．The analog ground plane and power ground plane must meet only at a single point directly beneath the IC．These two planes are then connected to the high－power output ground with a short connection for the C3 capacitor to the source of the low－side MOSFET，N2（the middle of the star ground）．This point must also be very close to the output capacitor ground terminal．
Refer to the MAX1966／MAX1967 EV kit manual for a PC board layout example．

## Pin Configurations（continued）

## TOP VIEW



## Low-Cost Voltage-Mode PWM Step-Down Controllers

## Chip Information

TRANSISTOR COUNT: 3334
PROCESS: BiCMOS
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)


|  | INCHES |  | MILLIMETERS |  |
| :---: | :--- | :--- | :--- | :--- |
| DIM | MIN | MAX | MIN | MAX |
| A | 0.053 | 0.069 | 1.35 | 1.75 |
| A1 | 0.004 | 0.010 | 0.10 | 0.25 |
| B | 0.014 | 0.019 | 0.35 | 0.49 |
| C | 0.007 | 0.010 | 0.19 | 0.25 |
| D | 0.189 | 0.197 | 4.80 | 5.00 |
| e | 0.050 | BSC | 1.27 | BSC |
| E | 0.150 | 0.157 | 3.80 | 4.00 |
| H | 0.228 | 0.244 | 5.80 | 6.20 |
| h | 0.010 | 0.020 | 0.25 | 0.50 |
| L | 0.016 | 0.050 | 0.40 | 1.27 |
| $\alpha$ | $0 ?$ | $8 ?$ | $0 ?$ | $8 ?$ |



NDTES:

1. D\&E DD NDT INCLUDE MZLD FLASH.
2. MILD FLASH OR PROTRUSIUNS NUT TI EXCEED . 15 mm (.006")
3. CDNTRDLLING DIMENSIDN: MILLIMETER
4. MEETS JEDEC MS-012 AA.


# Low-Cost Voltage Mode PWM Step-Down Controller 

Package Information (continued)
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)


## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Controllers category:
Click to view products by Maxim manufacturer:
Other Similar products are found below :
AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81205MNTXG SJE6600 SMBV1061LT1G SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81203MNTXG NCP81206MNTXG NX2155HCUPTR UBA2051C MAX8778ETJ+ NTBV30N20T4G NCP1240AD065R2G NCP1240FD065R2G NCP1361BABAYSNT1G NTC6600NF TC105333ECTTR NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M NCP81101MNTXG IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1251FSN65T1G NCP1246BLD065R2G NTE7154 NTE7242 LTC7852IUFD-1\#PBF LTC7852EUFD-1\#PBF MB39A136PFT-G-BNDERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG NCV1397ADR2G AZ494AP-E1 UTC3843D XDPL8219XUMA1

