## General Description

The MAX20004/MAX20006/MAX20008 are small, synchronous, automotive buck converter devices with integrated high-side and low-side MOSFETs. The device family can deliver up to 8 A with input voltages from 3.5 V to 36 V , while using only $25 \mu \mathrm{~A}$ quiescent current at no load. Voltage quality can be monitored by observing the RESET signal. The devices can operate in dropout by running at $98 \%$ duty cycle, making them ideal for automotive applications.
The devices offer fixed output voltages of 5 V and 3.3 V , along with the ability to program the output voltage between 1 V and 10 V . Frequency is resistor programmable from 220 kHz to 2.2 MHz . The devices offer a forced fixed-frequency PWM mode (FPWM) and skip mode with ultra-low quiescent current. The devices can be factory programmed to enable spread-spectrum switching to reduce EMI.
The MAX20004/MAX20006/MAX20008 are available in a small, $3.5 \mathrm{~mm} \times 3.75 \mathrm{~mm}$, 17-pin FC2QFN package and use very few external components.

## Applications

- Point-of-Load (PoL) Applications in Automotive
- Distributed DC Power Systems
- Navigation and Radio Head Units


## Benefits and Features

- Multiple Functions for Small Size
- Operating $\mathrm{V}_{\mathrm{IN}}$ Range of 3.5 V to 36 V
- $25 \mu \mathrm{~A}$ Quiescent Current in Skip Mode
- Synchronous DC-DC Converter with Integrated FETs
- 220 kHz to 2.2 MHz Adjustable Frequency
- Fixed 5ms Internal Soft-Start
- Programmable 1 V to 10 V Output, or 3.3 V and 5.0V Fixed-Output Options Available
- 98\% Duty-Cycle Operation with Low Dropout
- RESET Output
- High Precision
- $\pm 2 \%$ Output-Voltage Accuracy
- Good Load-Transient Performance
- Robust for the Automotive Environment
- Current-Mode, Forced-PWM and Skip Operation
- Overtemperature and Short-Circuit Protection
- $3.5 \mathrm{~mm} \times 3.75 \mathrm{~mm}$ 17-Pin FC2QFN
- $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Operating Temperature Range
- 40V Load-Dump Tolerant
- AEC-Q100 Qualified

Ordering Information appears at end of data sheet.

## Typical Application Circuit



Absolute Maximum Ratings

| SUP, EN, SUPSW to PGND.............................-0.3V to +40V |  |
| :---: | :---: |
|  |  |
| BIAS, RESET to GND .....................................-0.3V to +6.0V |  |
| FOSC, COMP to GND.........................-0.3V to (VBIAS + 0.3V) |  |
| SYNC, FB to GND.............................-0.3V to (VBIAS + 0.3V) |  |
| GND to PGND ............................................... 0.3 V to +0.3V |  |
| OUT to PGND ................................................-0.3V to +12V |  |
| BST to LX .......................................................-0.3V to +6V |  |
|  |  |



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Note 1: Self-protected from transient voltages exceeding these limits in circuit under normal operation.

## Package Information

## 17 FC2QFN

| Package Code | F173A3FY+1 |
| :--- | :--- |
| Outline Number | $\underline{21-100155}$ |
| Land Pattern Number | $\underline{90-100056}$ |
| Thermal Resistance, Four-Layer Board: |  |
| Junction to Ambient $\left(\theta_{\mathrm{JA}}\right)$ | $27^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case $\left(\theta_{\mathrm{JC}}\right)$ | $2.6^{\circ} \mathrm{C} / \mathrm{W}$ |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a " + ", "\#", or " - " in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.
Package thermal resistances were obtained using the EV kit. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## Electrical Characteristics

$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=\mathrm{V}_{\text {EN }}=14 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | $V_{\text {SUP }}$, <br> VSUPSW |  |  | 3.5 |  | 36 | V |
| Supply Voltage Range | VSUP, VSUPSW | After startup |  | 3.0 |  |  | V |
| Supply Current | ISUP | Skip mode, no load | $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$ |  | 25 | 32 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V}$ |  | 30 | 42 |  |
| Shutdown Supply Current | ISHDN | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 5 | 10 | $\mu \mathrm{A}$ |
| BIAS Regulator Voltage | $V_{\text {BIAS }}$ | $\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=6 \mathrm{~V} \text { to } 40 \mathrm{~V} \mathrm{I}_{\mathrm{BIAS}}<10 \mathrm{~mA},$ <br> BIAS not switched over to $\mathrm{V}_{\text {OUT }}$ |  |  | 5 |  | V |
| BIAS Undervoltage Lockout | V UVBIAS | $\mathrm{V}_{\text {BIAS }}$ rising |  | 2.7 | 3 | 3.3 | V |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=\mathrm{V}_{\text {EN }}=14 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{J}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIAS Undervoltage Lockout | VuVBIAS | $V_{\text {BIAS }}$ falling |  | 2.5 | 2.9 | V |
| Thermal-Shutdown Temperature | TSHDN | TJ rising |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal-Shutdown Hysteresis | THYSt |  |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |
| OUTPUT VOLTAGE |  |  |  |  |  |  |
| PWM-Mode Output Voltage (Note 3) | Vout_5V | $\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=6 \mathrm{~V}$ to 28 V | 4.9 | 5 | 5.1 | V |
| Skip-Mode Output Voltage (Note 4) | VSKIP_5V | Skip mode, no load, FB = BIAS | 4.9 | 5 | 5.15 | V |
| PWM-Mode Output Voltage | Vout_3.3V | $\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=6 \mathrm{~V}$ to 28 V | 3.23 | 3.3 | 3.37 | V |
| Skip-Mode Output Voltage (Note 4) | VSKIP_3.3V | Skip mode, no load, FB = BIAS | 3.23 | 3.3 | 3.4 | V |
| Load Regulation | LN ${ }_{\text {REG }}$ | $\mathrm{V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{BIAS}}, 30 \mathrm{~mA}<\mathrm{I}_{\mathrm{LOAD}}<6 \mathrm{~A}, \mathrm{PWM} \text { mode, }$ $5 \mathrm{~V}$ |  | 0.6 |  | \% |
| Line Regulation | LD ${ }_{\text {REG }}$ | $\mathrm{V}_{\mathrm{FB}}=\mathrm{V}_{\text {BIAS }}, 6 \mathrm{~V}<\mathrm{V}_{\text {SUPSW }}<36 \mathrm{~V}$, PWM mode |  | 0.02 |  | \%/V |
| BST Input Current | IBST_ON | High-side MOSFET on, $\mathrm{V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{LX}}=5 \mathrm{~V}$ |  | 1.5 |  | mA |
| BST Input Current | IBST_OFF | High-side MOSFET off, $\mathrm{V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{LX}}=5 \mathrm{~V}$ |  | 0.1 |  | $\mu \mathrm{A}$ |
| LX Current Limit | lıX | MAX20004 (4A) | 5.25 | 7 | 8.75 | A |
|  |  | MAX20006 (6A) | 7.5 | 10 | 12.5 |  |
|  |  | MAX20008 (8A) | 10.5 | 14 | 17.5 |  |
| LX Rise Time (Note 4) | tLX_TR |  |  | 2 |  | ns |
| Spread Spectrum | SS | Spread spectrum enabled |  | $\pm 3$ |  | \% |
| High-Side Switch On-Resistance | $\mathrm{R}_{\mathrm{HS}}$ | $\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LX}}=2 \mathrm{~A}$ |  | 38 | 76 | $\mathrm{m} \Omega$ |
| High-Side Switch Leakage | IHS_LKG | High-side MOSFET off, $\mathrm{V}_{\text {SUPSW }}=36 \mathrm{~V}$, $V_{L X}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 1 | 5 | $\mu \mathrm{A}$ |
| Low-Side Switch On-Resistance | $\mathrm{R}_{\text {LS }}$ | $\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LX}}=2 \mathrm{~A}$ |  | 18 | 36 | $\mathrm{m} \Omega$ |
| Low-Side Switch Leakage | LLS_LKG | Low-side MOSFET off, $\mathrm{V}_{\text {SUPSW }}=36 \mathrm{~V}$, $V_{L X}=36 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 1 | 5 | $\mu \mathrm{A}$ |
| FB Input Current | $\mathrm{I}_{\text {FB }}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 30 | 100 | nA |
| FB Regulation Voltage | $V_{\text {FB }}$ | FB connected to an external resistive divider, $6 \mathrm{~V}<\mathrm{V}_{\text {SUPSW }}<36 \mathrm{~V}$ | 0.99 | 1.00 | 1.01 | V |
| Transconductance (from FB to COMP) | $\mathrm{gm}_{\mathrm{m}}$ | $V_{F B}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{BIAS}}=5 \mathrm{~V}$ | 500 | 780 | 1000 | $\mu \mathrm{S}$ |
| Minimum On-Time (Note 4) | ton_MIN | Load 500mA (Note 4) |  | 75 |  | ns |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=\mathrm{V}_{E N}=14 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Duty Cycle | DC ${ }_{\text {MAX }}$ |  | 97 | 98 |  | \% |
| Oscillator Frequency | $\mathrm{f}_{\text {SW1 }}$ | $\mathrm{R}_{\text {FOSC }}=73.2 \mathrm{k} \Omega$ | 360 | 400 | 440 | kHz |
| Oscillator Frequency | fSW2 | $\mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega$ | 2.0 | 2.2 | 2.4 | MHz |
| Soft-Start Time | tss |  |  | 5 |  | ms |
| EN, SYNC |  |  |  |  |  |  |
| External Input Clock Frequency |  | $\mathrm{R}_{\text {FOSC }}=12 \mathrm{k} \Omega$ (Note 5) | 1.8 |  | 2.6 | MHz |
| SYNC High Threshold | $\mathrm{V}_{\text {SYNC_HI }}$ |  | 1.4 |  |  | V |
| SYNC Low Threshold | VSYNC_LO |  |  |  | 0.4 | V |
| SYNC Leakage Current | ISYNC | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| EN High Threshold | $\mathrm{V}_{\text {EN_HI }}$ |  | 2.4 |  |  | V |
| EN Low Threshold | VEN_LO |  |  |  | 0.6 | V |
| EN Hysteresis | $\mathrm{V}_{\text {EN_HYS }}$ |  |  | 0.2 |  | V |
| EN Leakage Current | IEN | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.1 | 2 | $\mu \mathrm{A}$ |
| RESET |  |  |  |  |  |  |
| UV Threshold | UV ${ }_{\text {ACC }}$ | Falling | 89 | 91 | 93 | \% |
| UV Hysteresis |  |  |  | 3 |  | \% |
| Hold Time (Note 6) | $\mathrm{t}_{\text {HOLD1 }}$ | (Note 6) |  | 0.2 |  | ms |
| UV Debounce Time | $t_{\text {DEB }}$ |  |  | 25 |  | $\mu \mathrm{s}$ |
| OV Protection Threshold | OVP ${ }_{\text {THR }}$ | Rising | 104 | 107 | 110 | \% |
| OV Protection Threshold | OVP ${ }_{\text {THF }}$ | Falling |  | 105 |  | \% |
| Leakage Current | $\mathrm{I}_{\text {RST_LKG }}$ | $\mathrm{V}_{\text {OUT }}$ in regulation, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Output Low Level | $\mathrm{V}_{\text {ROL }}$ | $\mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |  |  | 0.4 | V |

Note 2: All units are $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All temperature limits are guaranteed by design.
Note 3: Device not in dropout condition.
Note 4: Guaranteed by design. Not production tested.
Note 5: Contact factory for SYNC frequency outside the specified range.
Note 6: Contact factory for additional options.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FSYNC}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. $)$





NO LOAD SUPPLYCURRENT vs. SUPPLY VOLTAGE


## Typical Operating Characteristics

$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FSYNC}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. $)$






## Typical Operating Characteristics

$\left(\mathrm{V}_{\text {SUP }}=\mathrm{V}_{\text {SUPSW }}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FSYNC}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{FOSC}}=12 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. $)$


ENABLE STARTUP BEHAVIOR




## Pin Configuration



## Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 1 | OUT | Switching Regulator Output. OUT also provides power to the internal circuitry under certain conditions (see the <br> Linear Regulator Output (BIAS) section for details). |
| 2 | $\overline{\text { RESET }}$ | Open-Drain, Active-Low RESET Output. To obtain a logic signal, pullup RESET with an external resistor. |
| 3 | BST | High-Side Driver Supply. Connect a 0.1 $\mu \mathrm{F}$ capacitor between LX and BST for proper operation. |
| 4,5, <br> 7,8 | PGND | Power Ground. Connect all PGND pins together. |
| 6 | LX | Inductor Connection. Connect LX to the switched side of the inductor. |
| 9 | SUPSW | Internal High-Side Switch Supply Input. SUPSW provides power to the internal switch. Bypass SUPSW to <br> PGND with 0.1 $\mu$ F and 4.7 $\mu \mathrm{F}$ ceramic capacitors. Place the 0.1 $\mu$ F capacitor as close as possible to the SUPSW <br> and PGND pins, followed by the 4.7 $\mu \mathrm{F}$ capacitor. |
| 10 | SUP | Voltage Supply Input. SUP supplies the internal linear regulator. Connect SUP directly to SUPSW as close as <br> possible to the IC. SUP and SUPSW are connected together internally. |
| 11 | EN | SUP Voltage-Compatible Enable Input. Drive EN low to disable the device. Drive EN high to enable the device. <br> For a safe startup, ensure that VSUP > 7.5V when EN is toggled high. |
| 12 | SYNC | Connect SYNC to GND or leave unconnected to enable skip-mode operation under light loads. Connect SYNC <br> to BIAS or to an external clock to enable fixed-frequency forced-PWM-mode operation. When driving SYNC <br> externally, do not exceed the BIAS or OUT voltage. |
| 13 | BIAS | Linear Regulator Output. BIAS supplies the internal circuitry. Bypass with a minimum 2.2 $\mu \mathrm{F}$ ceramic capacitor <br> to ground. The BIAS pin can transition from 5V to VOUT after startup. |
| 14 | GND | Analog Ground |

## Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 15 | COMP | Error-Amplifier Output. Connect an RC network from COMP to GND for stable operation. See the <br> Compensation Network section for more details. |
| 16 | FB | Feedback Input. Connect an external resistive divider from OUT to FB and GND to set the output voltage. <br> Connect FB to BIAS to set the output voltage to 5V or 3.3V. |
| 17 | FOSC | Resistor-Programmable Switching Frequency Setting Control Input. Connect a resistor from FOSC to GND to <br> set the switching frequency. |

## Internal Block Diagram



## Detailed Description

The MAX20004/MAX20006/MAX2008 are 4A, 6A, and 8A current-mode step-down converters, respectively, with integrated high-side and low-side MOSFETs. The low-side MOSFET enables fixed-frequency FPWM operation in light-load applications. The devices operate with 3.5 V to 36 V input voltages, while using only $25 \mu \mathrm{~A}$ (typ) quiescent current at no load. The switching frequency is resistor programmable from 220 kHz to 2.2 MHz and can be synchronized to an external clock. The devices' output voltage is available as fixed 5 V or 3.3 V , or adjustable between 1 V and 10 V . The wide input voltage range, along with the ability to operate at $99 \%$ duty cycle during undervoltage transients, make these devices ideal for automotive applications.
In light-load applications, a logic input (SYNC) allows the devices to operate either in skip mode for reduced current consumption, or fixed-frequency FPWM mode to eliminate frequency variation and help minimize EMI. Protection features include cycle-by-cycle current limit, and thermal shutdown with automatic recovery.

## Thermal Considerations

The devices are available in 4A, 6A, or 8A versions; however, the average output-current capability is dependent on several factors. Some of the key factors include the maximum ambient temperature ( $\mathrm{T}_{\mathrm{A}(\mathrm{MAX})}$ ), switching frequency (fsW), and the number of layers and the size of the PCB. See the Typical Operating Characteristics for a guideline.

## Wide Input Voltage Range

The devices include two separate supply inputs (SUP and SUPSW) specified for a wide 3.5 V to 36 V input voltage range. $\mathrm{V}_{\text {SUP }}$ provides power to the device and $\mathrm{V}_{\text {SUPSW }}$ provides power to the internal switch. When the device is operating with a 3.5 V input supply, conditions such as cold crank can cause the voltage at the SUP and SUPSW pins to drop below the programmed output voltage. Under such conditions, the devices operate in a high duty-cycle mode to facilitate minimum dropout from input to output.

## Maximum Duty-Cycle Operation

The devices have an effective maximum duty cycle of $98 \%$ (typ). The IC continuously monitors the time between lowside FET switching cycles in both PWM and skip modes. Whenever the low-side FET has not switched for more than $13.5 \mu \mathrm{~s}$ (typ), the low-side FET is forced on for 150 ns (typ) to refresh the BST capacitor. The input voltage at which the device enters dropout changes depending on the input voltage, output voltage, switching frequency, load current, and the efficiency of the design.

The input voltage at which the device enters dropout can be approximated as:

$$
\mathrm{V}_{\mathrm{SUP}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{0.98}+\mathrm{I}_{\mathrm{OUT}} \times \mathrm{R}_{\mathrm{HS}}
$$

where $R_{H S}$ is the high-side switch on-resistance, which should also include the inductor DC resistance for better accuracy.

## Linear Regulator Output (BIAS)

The devices include a 5 V linear regulator ( $\mathrm{V}_{\mathrm{BIAS}}$ ) that provides power to the internal circuit blocks. Connect a $2.2 \mu \mathrm{~F}$ ceramic capacitor from BIAS to GND. Under certain conditions, the BIAS regulator turns off and the BIAS pin switches to OUT (i.e., switches over) after startup to increase efficiency. For IC versions that are factory trimmed for 3.3 V fixed output, BIAS switches to OUT under light load conditions in skip mode only. For IC versions that are factory trimmed for 5 V fixed output, the BIAS pin switches to OUT after startup regardless of load or skip/PWM mode. In any case, BIAS only switches over if OUT is between 2.8 V and 5.6 V . In summary, BIAS can transition from 5 V to VOUT after startup depending on load, mode and IC version.

## Soft-Start

The devices include a fixed, internal soft-start. Soft-start limits startup inrush current by forcing the output voltage to ramp up towards its regulation point.

## Reset Output (RESET)

The devices feature an open-drain reset output ( $\overline{R E S E T}$ ). RESET asserts when VOUT drops below the specified falling threshold. RESET deasserts when VOUT rises above the specified rising threshold after the specified hold time. Connect RESET to the output or I/O voltage of choice (within pin voltage limits) with a pullup resistor.

## Synchronization Input (SYNC)

SYNC is a logic-level input used for operating-mode selection and frequency control. Connecting SYNC to BIAS or to an external clock enables forced fixed-frequency (FPWM) operation. Connecting SYNC to GND enables automatic skip-mode operation for light load efficiency. The external clock frequency at SYNC can be higher or lower than the internal clock by $20 \%$. If the external clock frequency is greater than $120 \%$ of the internal clock, contact the factory to verify the design. The devices synchronize to the external clock in two cycles. When the external clock signal at SYNC is absent for more than two clock cycles, the devices use the internal clock. There is a diode
between SYNC and BIAS, so it is important when driving SYNC with an external source that the voltage be less than or equal to BIAS (or OUT in the case of switchover). If this cannot be guaranteed, place a series resistor in-line with SYNC $\geq 20 \mathrm{k} \Omega$ to limit the input current. If EN is low, BIAS is turned off so a voltage should not be present on SYNC without the series resistor.

## System Enable (EN)

An enable control input (EN) activates the devices from their low-power shutdown mode. EN is compatible with inputs from automotive battery level down to 3.5 V .
EN turns on the internal linear (BIAS) regulator. Once $\mathrm{V}_{\text {BIAS }}$ is above the internal lockout threshold (VUVBIAS $=$ 3V (typ)), the converter activates and the output voltage ramps up with the programmed soft-start time.
A logic-low at EN shuts down the device. During shutdown, the BIAS regulator and gate drivers turn off. Shutdown is the lowest power state and reduces the quiescent current to $5 \mu \mathrm{~A}$ (typ). Drive EN high to bring the device out of shutdown.
For safe startup, ensure that $V_{\text {SUP }}>7.5 \mathrm{~V}$ when EN is toggled high. In all applications, BIAS capacitance guidelines must be followed to ensure safe operation of the IC.
Note: In all applications, BIAS must start from < 0.3V or > 1.6V during startup.

## Spread-Spectrum Option

The devices can be ordered with spread spectrum enabled. See the Ordering Information/Selector Guide section. When the spread spectrum is factory enabled, the operating frequency is varied $\pm 3 \%$ centered on FOSC. The modulation signal is a triangular wave with a frequency of 4.5 kHz at 2.2 MHz .
For operations at FOSC values other than 2.2 MHz , the modulation signal scales proportionally (e.g., at 400 kHz , the modulation frequency reduces by $0.4 \mathrm{MHz} / 2.2 \mathrm{MHz}$ ).
The internal spread spectrum is disabled if the devices are synchronized to an external clock. However, the devices do not filter the input clock on the SYNC pin and pass any modulation (including spread spectrum) present driving the external clock.

## Internal Oscillator (FOSC)

The switching frequency (fSW) is set by a resistor ( $\mathrm{R}_{\text {FOSC }}$ ) connected from FOSC to GND. To determine the approximate value of RFOSC for a given fSW, use the
graph in the Typical Operating Characteristics section or the following equation:

$$
R_{\text {FOSC }}=\frac{29,600}{f_{S W}}-1.48
$$

where $\mathrm{f}_{\mathrm{SW}}$ is in kHz and RFOSC is in $\mathrm{k} \Omega$. For example, a 400 kHz switching frequency is set with $\mathrm{R}_{\mathrm{FOSC}}=72.5 \mathrm{k} \Omega$.
Higher frequencies allow designs with lower inductor values and less output capacitance at the expense of reduced efficiency and higher EMI.

## Thermal-Shutdown Protection

Thermal shutdown protects the device from excessive operating temperature. When the junction temperature exceeds the specified threshold, an internal sensor shuts down the internal bias regulator and the step-down converter, allowing the IC to cool. The sensor turns the IC on again after the junction temperature cools by the specified hysteresis.

## Current Limit/Short-Circuit Protection

The devices feature a current limit that protects them against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side MOSFET remains on until the inductor current reaches the specified LX current-limit threshold. The converter then turns the high-side MOSFET off and the low-side MOSFET on to allow the inductor current to ramp down. Once the inductor current crosses below the current-limit threshold, the converter turns on the highside MOSFET again. This cycle repeats until the short or overload condition is removed.
A hard short is detected when the output voltage falls below $50 \%$ of the target while in current limit. If this occurs, hiccup mode activates, and the output turns off for four times the soft-start time. The output then enters soft-start and powers back up. This repeats indefinitely while the short circuit is present. Hiccup mode is disabled during soft-start.

## Overvoltage Protection

If the output voltage exceeds the OV protection rising threshold, the high-side MOSFET turns off and the lowside MOSFET turns on. Normal operation resumes when the output voltage goes below the falling OV threshold.

## Applications Information

## Maximum Output Current

While there are device versions that supply up to 8A, there are many factors that may limit the average output current to less than the maximum. The devices can be thermally limited based on the selected fSW, number of PCB layers, PCB size, and the maximum ambient temperature. See the Typical Operating Characteristics section for guidance on the maximum average current. For a more precise value, the $\theta_{J A}$ needs to be measured in the application environment.

## Setting the Output Voltage

Connect FB to BIAS for a fixed 5 V or 3.3 V output voltage. To set the output to other voltages between 1 V and 10 V , connect a resistive divider from output (OUT) to FB (Figure 1). Select RFB2 (FB to GND resistor) less than or equal to $100 \mathrm{k} \Omega$. Calculate $\mathrm{R}_{\mathrm{FB} 1}$ (OUT to FB resistor) with the following equation:

$$
\mathrm{R}_{\mathrm{FB} 1}=\mathrm{R}_{\mathrm{FB} 2}\left[\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{FB}}}\right)-1\right]
$$

where $\mathrm{V}_{\mathrm{FB}}$ is the feedback regulation voltage. See the Electrical Characteristics table.
Add a capacitor, $\mathrm{C}_{\mathrm{FB} 1}$, as shown to compensate the pole formed by the divider resistance and FB pin capacitance as follows:

$$
\mathrm{C}_{\mathrm{FB} 1}=10 \mathrm{pf} \times\left(\frac{\mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 1}}\right)
$$

Note: Applications that use a resistor divider to set output voltages below 4.5 V should use IC versions that are factory trimmed for 3.3 V fixed output voltage to ensure full output current capability.


Figure 1. Adjustable Output-Voltage Setting

## Forced-PWM and Skip Modes

In forced-PWM (FPWM) mode, the devices switch at a constant frequency with variable on-time. In skip mode, the converter's switching frequency is load-dependent. At higher load current, the switching frequency becomes fixed and operation is similar to PWM mode. Skip mode helps improve efficiency in light-load applications by allowing switching only when the output voltage falls below a set threshold. Since the effective switching frequency is lower in skip mode at light load, gate charge and switching losses are lower and efficiency is increased.

## Inductor Selection

Three key parameters must be considered when selecting an inductor: inductance value (L), inductor saturation current (ISAT), and DC resistance ( $\mathrm{R}_{\mathrm{DCR}}$ ). The devises are designed to operate with the ratio of inductor peak-to-peak AC current to DC average current (LIR) between $15 \%$ and $30 \%$ (typ). The switching frequency, input voltage, and output voltage then determine the inductor value as follows:

$$
\mathrm{L}_{\text {MIN } 1}=\frac{\left(\mathrm{V}_{\text {SUP }}-\mathrm{V}_{\text {OUT }}\right) \times \mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {SUP }} \times \mathrm{f}_{\text {SW }} \times I_{\text {MAX }} \times 30 \%}
$$

where $\mathrm{V}_{\text {SUP }}$ and $\mathrm{V}_{\text {OUT }}$ are typical values (so that efficiency is optimum for typical conditions) and IMAX is 4A for MAX20004, 6A for MAX20006, and 8A for MAX20008, and fSW is the switching frequency set by RFOSC. Note that IMAX is the maximum rated output current for the device, not the maximum load current in the application.
The next equation ensures that the internal compensating slope is greater than $50 \%$ of the inductor current down slope:

$$
\mathrm{m} \geq \frac{\mathrm{m} 2}{2}
$$

where $m$ is the internal compensating slope and $m 2$ is the sensed inductor current down-slope as follows:

$$
\mathrm{m} 2=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{L}} \times \mathrm{R}_{\mathrm{CS}}
$$

where $R_{\text {CS }}$ is 0.38 for MAX20004, 0.28 for MAX20006, and 0.21 for MAX20008.

$$
\mathrm{m}=1.35 \frac{\mathrm{~V}}{\mu \mathrm{~s}} \times \frac{\mathrm{f}_{\mathrm{SW}}}{2.2 \mathrm{MHz}}
$$

Solving for $L$ and using a 1.3 multiplier to account for tolerances in the system:

$$
\mathrm{L}_{\mathrm{MIN} 2}=\mathrm{V}_{\mathrm{OUT}} \times \frac{\mathrm{R}_{\mathrm{CS}}}{2 \times \mathrm{m}} \times 1.3
$$

To satisfy both $L_{\text {MIN1 }}$ and $L_{\text {MIN2 }}$, $L_{\text {MIN }}$ must be set to the larger of the two as follows:

$$
\mathrm{L}_{\mathrm{MIN}}=\max \left(\mathrm{L}_{\mathrm{MIN} 1}, \mathrm{~L}_{\mathrm{MIN} 2}\right)
$$

The maximum nominal inductor value recommended is 2 times the chosen value from the above formula:

$$
\mathrm{L}_{\text {MAX }}=2 \times \mathrm{L}_{\mathrm{MIN}}
$$

Select a nominal inductor value based on the following formula:

$$
\mathrm{L}_{\mathrm{MIN}}<\mathrm{L}_{\mathrm{NOM}}<\mathrm{L}_{\mathrm{MAX}}
$$

The best choice of inductor is usually the standard inductor value closest to $\mathrm{L}_{\mathrm{NOM}}$.

## Input Capacitor

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input due to high speed switching.
Place a $0.1 \mu \mathrm{~F}$ capacitor as close as possible to the SUPSW and PGND pins, followed by a $4.7 \mu \mathrm{~F}$ (or larger) ceramic capacitor. A bulk capacitor with higher ESR (such as an electrolytic capacitor) is normally required as well to lower the Q of the front-end circuit and provide the remaining capacitance needed to minimize input voltage ripple.
The input capacitor RMS current requirement (l $\mathrm{I}_{\mathrm{RMS}}$ ) is defined by the following equation:

$$
\mathrm{I}_{\mathrm{RMS}}=\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})} \times \frac{\sqrt{\mathrm{V}_{\text {OUT }} \times\left(\mathrm{V}_{\text {SUP }}-\mathrm{V}_{\mathrm{OUT}}\right)}}{\mathrm{V}_{\mathrm{SUP}}}
$$

IRMS has a maximum value when the input voltage equals twice the output voltage:

$$
\mathrm{V}_{\text {SUP }}=2 \times \mathrm{V}_{\text {OUT }}
$$

therefore:

$$
\mathrm{I}_{\mathrm{RMS}}=\frac{\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}}{2}
$$

Choose an input capacitor that exhibits less than $+10^{\circ} \mathrm{C}$ self-heating temperature rise at the RMS input current for optimal long-term reliability.
The input-voltage ripple is composed of $\Delta \mathrm{V}_{\mathrm{Q}}$ (caused by the capacitor discharge) and $\Delta \mathrm{V}_{\mathrm{ESR}}$ (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple-current capability at the input. Calculate the
input capacitance and ESR required for a specified input voltage ripple using the following equations:

$$
\mathrm{ESR}_{\mathrm{IN}}=\frac{\Delta \mathrm{V}_{\mathrm{ESR}}}{\mathrm{I}_{\mathrm{OUT}}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}}
$$

where:

$$
\Delta I_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\mathrm{SUP}}-\mathrm{V}_{\mathrm{OUT}}\right) \times \mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{SUP}} \times \mathrm{f}_{\mathrm{SW}} \times \mathrm{L}}
$$

and:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{\mathrm{I}_{\mathrm{OUT}} \times \mathrm{D}(1-\mathrm{D})}{\Delta \mathrm{V}_{\mathrm{Q}} \times \mathrm{f}_{\mathrm{SW}}}
$$

$$
\mathrm{D}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {SUPSW }}}
$$

where:
lout is the maximum output current and $D$ is the duty cycle.

## Output Capacitor

The output filter capacitor must have enough capacitance and sufficiently low ESR to meet output-ripple requirements. In addition, the output capacitance must be high enough to maintain the output voltage within specification while the control loop responds to load changes.
When using high-capacitance, low-ESR capacitors, the filter capacitor's ESR dominates the output-voltage ripple, so the size of the output capacitor depends largely on the maximum ESR allowed to meet the output-voltage ripple specifications as follows:

$$
\mathrm{V}_{\mathrm{RIPPLE}(\mathrm{P}-\mathrm{P})}=\mathrm{ESR} \times \Delta \mathrm{I}_{\mathrm{L}}
$$

When using low-ESR (e.g. ceramic) output capacitors, size is usually determined by the capacitance required to maintain the output voltage within specification during load transients and can be estimated as follows:

$$
\mathrm{C}_{\text {OUT }}=\frac{\Delta \mathrm{I}}{\Delta \mathrm{~V} \times 2 \pi \times \mathrm{f}_{\mathrm{C}}}
$$

where $\Delta \mathrm{I}$ is the load change, $\Delta \mathrm{V}$ is the allowed voltage droop, and $\mathrm{f}_{\mathrm{C}}$ is the loop crossover frequency, which can be assumed to be the lesser of $\mathrm{f} w / 10$ or 100 kHz . Any calculations involving COUT should consider capacitance tolerance, temperature, and voltage derating.


Figure 2. Control System

## Compensation Network

The devices use a transconductance amplifier for external frequency compensation. The compensation network in conjunction with the output capacitance primarily determine the loop stability and response. The inductor and the output capacitor are chosen based on performance, size, and cost. The compensation network is used to optimize the loop stability and response.
The converter uses a peak current mode control scheme that regulates the output voltage by forcing the required peak current through the external inductor. The devices use the voltage drop across the high-side MOSFET to sense inductor current. Current-mode control eliminates the double pole in the feedback loop caused by the inductor and output capacitor, resulting in a smaller phase shift and requiring less elaborate error-amplifier compensation than voltage-mode control.
The final control system can be modeled according to Figure 2 from which the following transfer function is derived:

$$
\frac{V_{\text {OUT }}(s)}{V_{\text {REF }}}=\frac{C(s) M(s)}{1+F(s) C(s) M(s)}
$$

where $\mathrm{M}(\mathrm{s}), \mathrm{C}(\mathrm{s})$ and $\mathrm{F}(\mathrm{s})$ are the modulator, compensator and feedback transfer functions, respectively, $\mathrm{V}_{\text {OUT }}$ is the regulated output voltage and $\mathrm{V}_{\text {REF }}$ is the internal voltage reference. The product of the modulator, compensator and feedback transfer functions is typically referred to as the loop transfer function.

A simplified condition for stability is that the denominator of the transfer function never equals zero. Accordingly, the loop transfer function should never equal -1, which correspondingly means that the phase must not equal -180 degrees when the magnitude equals 1 . In addition, the loop gain should be much less than zero when the phase equals -180 degrees. The frequency at which the magnitude of the loop gain equals 1 (or 0 dB ) is defined as the crossover frequency ( $\mathrm{f}_{\mathrm{C}}$ ). The difference between the loop phase at the crossover frequency and -180 degrees is defined as the phase margin. The phase margin represents the additional loop phase lag that must occur at the crossover frequency for the system to be unstable. In addition to stability, phase margin is also related to the transient response of the system. Insufficient phase margin causes overshoot and ringing, whereas excessive phase margin causes slow response.
The goal of the system is to have a high crossover frequency, so there is adequate gain to regulate against load transients and other variations in the relevant frequency range, while maintaining adequate phase margin to guard against instability, overshoot, and ringing. In practice, these are fundamentally conflicting criteria that must be managed along with other design goals. According to sampling theory, the crossover frequency cannot exceed one half the switching frequency. In practice, noise and phase margin considerations limit crossover frequency to below one tenth the switching frequency with a practical limit of approximately 100 kHz .

The modulator control (COMP) to output transfer function of a current-mode buck regulator can be approximated as follows:

$$
\frac{\mathrm{V}_{\mathrm{OUT}}(\mathrm{~s})}{\mathrm{V}_{\mathrm{COMP}}(\mathrm{~s})}=\frac{\mathrm{R}_{\mathrm{OUT}}}{\mathrm{R}_{\mathrm{CS}}} \times \frac{\left(1+\frac{\mathrm{s}}{\omega z_{-} \mathrm{esr}}\right)}{\left(1+\frac{\mathrm{s}}{\omega \mathrm{p}_{-} \mathrm{load}}\right)\left(1+\frac{\mathrm{s}}{\omega \mathrm{nQ}}+\frac{\mathrm{s}^{2}}{\omega \mathrm{n}^{2}}\right)}
$$

The first term is the DC gain, which is the quotient of the equivalent load resistance (ROUT) and the current-sense gain ( $\mathrm{R}_{\mathrm{CS}}$ ). The numerator is the zero due to the output capacitance (COUT) and its equivalent series resistance ( $R_{E S R}$ ), which occurs at the following frequency:

$$
\mathrm{fz} z_{-} \mathrm{esr}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{ESR}} \times \mathrm{C}_{\mathrm{OUT}}}
$$

The first term in the denominator is the pole due to the load resistance and output capacitance, and occurs at the following frequency:

$$
\text { fpload }=\frac{1}{2 \pi \times \mathrm{R}_{\text {OUT }} \times \mathrm{C}_{\text {OUT }}}
$$

The last term in the denominator is the sampling double pole, which occurs at $1 / 2$ of the switching frequency (fsw/2). The sampling double pole typically occurs at high frequency relative to the crossover frequency and can generally be ignored if there is adequate slope compensation (i.e., low Q). In the typical application, where the ESR is very low due to ceramic output capacitors, the ESR zero also occurs at high frequency and can be ignored as well. In these cases, the transfer function simplifies to the low-frequency dominate pole model as follows:

$$
\frac{\mathrm{V}_{\mathrm{OUT}}(\mathrm{~s})}{\mathrm{V}_{\mathrm{COMP}}(\mathrm{~s})}=\frac{\mathrm{R}_{\mathrm{OUT}}}{\mathrm{R}_{\mathrm{CS}}} \times \frac{1}{\left(1+\frac{\mathrm{s}}{\omega \mathrm{p} \_ \text {load }}\right)}
$$

The type 2 compensation network (Figure 3) introduces a zero, a low-frequency pole, and a high frequency pole according to the simplified transfer function below:
$\frac{V_{C O M P}(s)}{V_{E R R}(s)}=G_{E A} \times R_{E A} \times \frac{\left(1+\frac{s}{\omega z_{-} c o m p}\right)}{\left(1+\frac{s}{\omega p 1 \_c o m p}\right)\left(1+\frac{s}{\omega p 2 \_c o m p}\right)}$


Figure 3. Compensation Network
where $G_{E A}$ and $R_{E A}(1.5 \mathrm{M} \Omega$ typ) are the transconductance and output resistance of the error amplifier, respectively, and the frequency of the poles and zeros are approximately as follows:

$$
\begin{aligned}
\mathrm{fz} \_ \text {comp } & =\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{C}} \times \mathrm{C}_{\mathrm{C}}} \\
\mathrm{fp1} \text { _comp } & =\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{EA}} \times \mathrm{C}_{\mathrm{C}}} \\
\text { fp2_comp } & =\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{C}} \times \mathrm{C}_{\mathrm{F}}}
\end{aligned}
$$

Compensation resistor, $\mathrm{R}_{\mathrm{C}}$, primarily determines the compensator gain and, thus, crossover frequency, while the separation of the compensator zero and high-frequency pole determine the phase margin. The high-frequency compensator pole is used to cancel the ESR zero or, in the case of very high ESR zero frequency, limit the bandwidth for noise immunity. The low frequency compensator pole is then placed to achieve adequate phase margin and response, typically at the load pole frequency. The selection of $\mathrm{C}_{\mathrm{C}}$, therefore, becomes a tradeoff between phase margin and response. The complete loop transfer
function is the product of the product of the modulator, compensator, and feedback transfer functions as follows:

$$
\begin{aligned}
& \mathrm{F}(\mathrm{~s}) \mathrm{C}(\mathrm{~s}) \mathrm{M}(\mathrm{~s})=\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{~V}_{\mathrm{OUT}}} \times \frac{\mathrm{R}_{\mathrm{OUT}}}{\mathrm{R}_{\mathrm{CS}}} \times \mathrm{G}_{\mathrm{EA}} \times \mathrm{R}_{\mathrm{EA}} \\
& \times \frac{\left(1+\frac{\mathrm{s}}{\omega z_{\_} \text {esr }}\right)\left(1+\frac{\mathrm{s}}{\omega z_{-c o m p}}\right)}{\left(1+\frac{\mathrm{s}}{\omega p_{-} \mathrm{load}}\right)\left(1+\frac{\mathrm{s}}{\omega \mathrm{p} 1 \_c o m p}\right)\left(1+\frac{\mathrm{s}}{\omega \mathrm{p} 2 \_c o m p}\right)}
\end{aligned}
$$

The goal of compensation design is to reduce the loop transfer function to an approximate single-pole system with $-20 \mathrm{~dB} / \mathrm{decade}$ gain slope and 90 degrees phase margin at the crossover frequency. To achieve this, the compensator zero is used to cancel the load pole, and the compensator high frequency pole is used to cancel the ESR zero. Assuming these cancellations, the loop transfer function reduces to the following:

$$
\begin{aligned}
& \mathrm{F}(\mathrm{~s}) \mathrm{C}(\mathrm{~s}) \mathrm{M}(\mathrm{~s})=\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{~V}_{\mathrm{OUT}}} \times \frac{R_{\mathrm{OUT}}}{R_{\mathrm{CS}}} \\
& \times \mathrm{G}_{\mathrm{EA}} \times \mathrm{R}_{\mathrm{EA}} \times \frac{1}{\left(1+\frac{\mathrm{s}}{\omega \mathrm{p} 1 \_c o m p}\right)}
\end{aligned}
$$

To derive the compensation components, the magnitude of the loop gain at the crossover frequency is set equal to 1 and solved for $\mathrm{C}_{\mathrm{C}}$ as follows (assuming the magnitude of the compensator pole at the crossover frequency is $\gg 1$ ):

$$
\begin{aligned}
& \frac{V_{\mathrm{REF}}}{\mathrm{~V}_{\mathrm{OUT}}} \times \frac{\mathrm{R}_{\mathrm{OUT}}}{R_{\mathrm{CS}}} \times G_{\mathrm{EA}} \times R_{\mathrm{EA}} \\
& \times \frac{1}{\left(2 \pi \times f_{\mathrm{C}} \times R_{\mathrm{EA}} \times \mathrm{C}_{\mathrm{C}}\right)}=1 \\
& \mathrm{C}_{\mathrm{C}}=\frac{\mathrm{V}_{\mathrm{REF}} \times R_{\mathrm{OUT}} \times G_{\mathrm{EA}}}{2 \pi \times \mathrm{f}_{\mathrm{C}} \times \mathrm{V}_{\mathrm{OUT}} \times R_{\mathrm{CS}}}
\end{aligned}
$$

Setting the compensator zero frequency equal to the load pole frequency and solving for $\mathrm{R}_{\mathrm{C}}$ yields:

$$
\begin{aligned}
& \frac{1}{2 \pi \times R_{\mathrm{C}} \times \mathrm{C}_{\mathrm{C}}}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}} \\
& \mathrm{R}_{\mathrm{C}}=\frac{2 \pi \times \mathrm{C}_{\mathrm{OUT}} \times \mathrm{R}_{\mathrm{CS}} \times \mathrm{V}_{\mathrm{OUT}} \times \mathrm{f}_{\mathrm{C}}}{\mathrm{~V}_{\mathrm{REF}} \times \mathrm{G}_{\mathrm{EA}}}
\end{aligned}
$$

The above leads to an alternative equation for $\mathrm{C}_{\mathrm{C}}$ as follows:

$$
\mathrm{C}_{\mathrm{C}}=\frac{\mathrm{R}_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}}{\mathrm{R}_{\mathrm{C}}}
$$

Finally, setting the high-frequency compensator pole equal to the minimum of the ESR zero frequency or $1 / 2$ the switching frequency and solving for $C_{F}$ yields:

$$
\frac{1}{2 \pi \times R_{C} \times C_{F}}=\operatorname{Min}\left(\frac{f_{S W}}{2}, \frac{1}{2 \pi \times R_{E S R} \times C_{O U T}}\right)
$$

$$
\mathrm{C}_{\mathrm{F}}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{C}} \times \operatorname{Min}\left(\frac{\mathrm{f}_{\mathrm{SW}}}{2}, \frac{1}{2 \pi \times \mathrm{R}_{\mathrm{ESR}} \times \mathrm{C}_{\mathrm{OUT}}}\right)}
$$

The above equation leads to the following compensation design procedure:

1) Select a crossover frequency equal to one tenth of the switching frequency ( f SW/10) or 100 kHz , whichever is lower.
2) Calculate and select the compensation resistor, $R_{C}$.
3) Calculate and select the compensation capacitor, $\mathrm{C}_{\mathrm{C}}$.
4) Calculate and select compensation capacitor $C_{F}$.
5) Evaluate the gain and phase of the final loop transfer function at the crossover frequency and adjust crossover frequency and/or compensation as required.
6) Verify the final design with transient line/load response testing and gain-phase measurements and adjust as required.

## PCB Layout Guidelines

Careful PCB layout is critical for stability, low-noise/ EMI and overall performance. Use a multilayer board whenever possible for better noise immunity and power dissipation. See Figure 4 for the following guidelines for good PCB layout:

1) Use the correct footprint for the IC and place as many copper planes as possible under the IC footprint to ensure efficient heat transfer.
2) Place the ceramic input bypass capacitors ( $C_{B P}$ and $\mathrm{C}_{\mathrm{IN}}$ ) as close as possible to the SUPSW and PGND pins on the same side as the IC. Use low-impedance connections (no vias or other discontinuities) between the capacitors and IC pins. $\mathrm{C}_{\mathrm{BP}}$ should be located closest to the IC and should have very good high-frequency performance (small package size, low inductance, and high. Use flexible terminations or other technologies instead of series capacitors for these functions if failure modes are a concern. This approach provides the best EMI rejection and minimizes internal noise on the device, which can degrade performance.
3) Place the inductor (L), output capacitors (COUT), boost capacitor ( $\mathrm{C}_{\mathrm{BST}}$ ) and BIAS capacitor $\left(\mathrm{C}_{\mathrm{B}}\right)$ on the same side as the IC in such a way as to minimize the area enclosed by the current loops. Place the inductor (L) as close as possible to the IC LX pin and minimize the area of the LX node. Place the output capacitors (COUT) near the inductor and the ground side of COUT near the CIN ground connection so as to minimize the current the loop area. Place the BIAS capacitor (CB) next to the BIAS pin. Step-Down Converters
4) Use a contiguous copper GND plane on the layer next to the IC to provide an image plane and shield the entire circuit. GND should also be poured around the entire circuit on the top side. Use a single GND: do not separate or isolate PGND and GND connections with separate planes or copper areas. Ensure that all heat-dissipating components have adequate connections to copper for cooling. Use multiple vias to interconnect GND planes/areas for low impedance and maximum heat dissipation. Place vias at the GND terminals of the IC, input/output/bypass capacitors, and other components.
5) Place the compensation network (CF, CC, RC) near the COMP pin so that the ground connections are as short as possible to the GND pin. Keep high frequency signals away from these components.
6) Place the oscillator set resistor (RF) near the FSET pin so that the ground connection is as short as possible to the GND pin. Keep high-frequency signals away from this component.
7) Place the feedback resistor-divider (if used) near the IC and route the feedback and OUT connections away from the inductor and LX node and other noisy signals.

Fully Integrated Automotive Step-Down Converters


Figure 4. Simplified Layout Example

Ordering Information/Selector Guide

| PART | VOUT <br> (FB TIED TO BIAS) | VOUT <br> (EXTERNAL RESISTORDIVIDER) (V) | $\begin{aligned} & \text { MAXIMUM } \\ & \text { OPERATING } \\ & \text { CURRENT (A) } \end{aligned}$ | THOLD (ms) | SPREAD SPECTRUM |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MAX20004AFOA/VY+ | 5.0 | 4.5-10 | 4 | 0.2 | Off |
| MAX20004AFOB/VY+ | 3.3 | 1-10 | 4 | 0.2 | Off |
| MAX20004AFOC/VY+ | 5.0 | 4.5-10 | 4 | 0.2 | On |
| MAX20004AFOD/VY+ | 3.3 | 1-10 | 4 | 0.2 | On |
| MAX20006AFOA/VY+ | 5.0 | 4.5-10 | 6 | 0.2 | Off |
| MAX20006AFOB/VY+ | 3.3 | 1-10 | 6 | 0.2 | Off |
| MAX20006AFOC/VY+ | 5.0 | 4.5-10 | 6 | 0.2 | On |
| MAX20006AFOD/VY+ | 3.3 | 1-10 | 6 | 0.2 | On |
| MAX20008AFOA/VY+ | 5.0 | 4.5-10 | 8 | 0.2 | Off |
| MAX20008AFOB/VY+ | 3.3 | 1-10 | 8 | 0.2 | Off |
| MAX20008AFOC/VY+ | 5.0 | 4.5-10 | 8 | 0.2 | On |
| MAX20008AFOD/VY+ | 3.3 | 1-10 | 8 | 0.2 | On |

For variants with different options, contact factory.
$N$ Denotes an automotive-qualified part.
+Denotes a lead(Pb)-free/RoHS-compliant package.

## Chip Information

PROCESS: BiCMOS

## Revision History

| REVISION NUMBER | REVISION DATE | DESCRIPTION | PAGES CHANGED |
| :---: | :---: | :---: | :---: |
| 0 | 3/18 | Initial release | - |
| 1 | 5/18 | Removed future product status from MAX20006AFOA/VY+ and MAX20008AFOC/VY+ variants in the Ordering Information/Selector Guide table | 19 |
| 2 | 8/18 | Updated the Package Information table, and Reset Output ( $\overline{R E S E T}$ ), Setting the Output Voltage, Output Capacitor, and Compensation Network sections ; reformatted the Typical Operating Characteristics charts; replaced TOC17 and TOC18; and removed future product designation from MAX2006AFOB/ VY+, MAX2006AFOB/VY+, MAX2006AFOB/VY+, MAX2006AFOB/VY+, MAX2006AFOB/VY+, and MAX2006AFOB/VY+ | $\begin{aligned} & 2,5-7,10 \\ & 12-16,19 \end{aligned}$ |
| 3 | 11/18 | Removed future product status from MAX20004AFOA/VY+, MAX20004AFOB/ VY+, MAX20004AFOC/VY+, and MAX20004AFOD/VY+ variants in the Ordering Information/Selector Guide table | 19 |
| 4 | 1/19 | Updated land pattern number in Package Information table | 2 |
| 5 | 1/19 | Updated thermal resistance values in Package Information table and added $V_{\text {OUT }}$ (external resistor-divider) column to Ordering Information/Selector Guide table | 2, 19 |
| 6 | 2/19 | Added "automotive" to product description | 1-19 |
| 7 | 9/19 | Updated Typical Application Circuit, Pin Description, and Detailed Description | 1, 8, 11 |
| 8 | 11/19 | Updated Pin Description, and Detailed Description | 8, 11 |

[^0]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:
Click to view products by Maxim manufacturer:
Other Similar products are found below :
FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB KE177614
MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG
SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 LTM8064IY LT8315EFE\#TRPBF NCV1077CSTBT3G XCL207A123CR-G
MPM54304GMN-0002 MPM54304GMN-0003 XDPE132G5CG000XUMA1 DA9121-B0V76 LTC3644IY\#PBF MP8757GL-P
MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3803ES6\#TR LTC3803ES6\#TRM
LTC3412IFE LT1425IS MAX25203BATJA/VY+ MAX77874CEWM + XC9236D08CER-G ISL95338IRTZ MP3416GJ-P BD9S201NUX-
CE2 MP5461GC-Z MPQ4415AGQB-Z MPQ4590GS-Z MCP1642B-18IMC MCP1642D-ADJIMC


[^0]:    For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

